mach-mx21ads.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/platform_device.h>
  17. #include <linux/mtd/mtd.h>
  18. #include <linux/mtd/physmap.h>
  19. #include <linux/gpio.h>
  20. #include <mach/common.h>
  21. #include <mach/hardware.h>
  22. #include <asm/mach-types.h>
  23. #include <asm/mach/arch.h>
  24. #include <asm/mach/time.h>
  25. #include <asm/mach/map.h>
  26. #include <mach/imxfb.h>
  27. #include <mach/iomux-mx21.h>
  28. #include <mach/mxc_nand.h>
  29. #include <mach/mmc.h>
  30. #include "devices-imx21.h"
  31. #include "devices.h"
  32. /*
  33. * Memory-mapped I/O on MX21ADS base board
  34. */
  35. #define MX21ADS_MMIO_BASE_ADDR 0xf5000000
  36. #define MX21ADS_MMIO_SIZE SZ_16M
  37. #define MX21ADS_REG_ADDR(offset) (void __force __iomem *) \
  38. (MX21ADS_MMIO_BASE_ADDR + (offset))
  39. #define MX21ADS_CS8900A_IRQ IRQ_GPIOE(11)
  40. #define MX21ADS_CS8900A_IOBASE_REG MX21ADS_REG_ADDR(0x000000)
  41. #define MX21ADS_ST16C255_IOBASE_REG MX21ADS_REG_ADDR(0x200000)
  42. #define MX21ADS_VERSION_REG MX21ADS_REG_ADDR(0x400000)
  43. #define MX21ADS_IO_REG MX21ADS_REG_ADDR(0x800000)
  44. /* MX21ADS_IO_REG bit definitions */
  45. #define MX21ADS_IO_SD_WP 0x0001 /* read */
  46. #define MX21ADS_IO_TP6 0x0001 /* write */
  47. #define MX21ADS_IO_SW_SEL 0x0002 /* read */
  48. #define MX21ADS_IO_TP7 0x0002 /* write */
  49. #define MX21ADS_IO_RESET_E_UART 0x0004
  50. #define MX21ADS_IO_RESET_BASE 0x0008
  51. #define MX21ADS_IO_CSI_CTL2 0x0010
  52. #define MX21ADS_IO_CSI_CTL1 0x0020
  53. #define MX21ADS_IO_CSI_CTL0 0x0040
  54. #define MX21ADS_IO_UART1_EN 0x0080
  55. #define MX21ADS_IO_UART4_EN 0x0100
  56. #define MX21ADS_IO_LCDON 0x0200
  57. #define MX21ADS_IO_IRDA_EN 0x0400
  58. #define MX21ADS_IO_IRDA_FIR_SEL 0x0800
  59. #define MX21ADS_IO_IRDA_MD0_B 0x1000
  60. #define MX21ADS_IO_IRDA_MD1 0x2000
  61. #define MX21ADS_IO_LED4_ON 0x4000
  62. #define MX21ADS_IO_LED3_ON 0x8000
  63. static unsigned int mx21ads_pins[] = {
  64. /* CS8900A */
  65. (GPIO_PORTE | GPIO_GPIO | GPIO_IN | 11),
  66. /* UART1 */
  67. PE12_PF_UART1_TXD,
  68. PE13_PF_UART1_RXD,
  69. PE14_PF_UART1_CTS,
  70. PE15_PF_UART1_RTS,
  71. /* UART3 (IrDA) - only TXD and RXD */
  72. PE8_PF_UART3_TXD,
  73. PE9_PF_UART3_RXD,
  74. /* UART4 */
  75. PB26_AF_UART4_RTS,
  76. PB28_AF_UART4_TXD,
  77. PB29_AF_UART4_CTS,
  78. PB31_AF_UART4_RXD,
  79. /* LCDC */
  80. PA5_PF_LSCLK,
  81. PA6_PF_LD0,
  82. PA7_PF_LD1,
  83. PA8_PF_LD2,
  84. PA9_PF_LD3,
  85. PA10_PF_LD4,
  86. PA11_PF_LD5,
  87. PA12_PF_LD6,
  88. PA13_PF_LD7,
  89. PA14_PF_LD8,
  90. PA15_PF_LD9,
  91. PA16_PF_LD10,
  92. PA17_PF_LD11,
  93. PA18_PF_LD12,
  94. PA19_PF_LD13,
  95. PA20_PF_LD14,
  96. PA21_PF_LD15,
  97. PA22_PF_LD16,
  98. PA24_PF_REV, /* Sharp panel dedicated signal */
  99. PA25_PF_CLS, /* Sharp panel dedicated signal */
  100. PA26_PF_PS, /* Sharp panel dedicated signal */
  101. PA27_PF_SPL_SPR, /* Sharp panel dedicated signal */
  102. PA28_PF_HSYNC,
  103. PA29_PF_VSYNC,
  104. PA30_PF_CONTRAST,
  105. PA31_PF_OE_ACD,
  106. /* MMC/SDHC */
  107. PE18_PF_SD1_D0,
  108. PE19_PF_SD1_D1,
  109. PE20_PF_SD1_D2,
  110. PE21_PF_SD1_D3,
  111. PE22_PF_SD1_CMD,
  112. PE23_PF_SD1_CLK,
  113. /* NFC */
  114. PF0_PF_NRFB,
  115. PF1_PF_NFCE,
  116. PF2_PF_NFWP,
  117. PF3_PF_NFCLE,
  118. PF4_PF_NFALE,
  119. PF5_PF_NFRE,
  120. PF6_PF_NFWE,
  121. PF7_PF_NFIO0,
  122. PF8_PF_NFIO1,
  123. PF9_PF_NFIO2,
  124. PF10_PF_NFIO3,
  125. PF11_PF_NFIO4,
  126. PF12_PF_NFIO5,
  127. PF13_PF_NFIO6,
  128. PF14_PF_NFIO7,
  129. };
  130. /* ADS's NOR flash: 2x AM29BDS128HE9VKI on 32-bit bus */
  131. static struct physmap_flash_data mx21ads_flash_data = {
  132. .width = 4,
  133. };
  134. static struct resource mx21ads_flash_resource = {
  135. .start = MX21_CS0_BASE_ADDR,
  136. .end = MX21_CS0_BASE_ADDR + 0x02000000 - 1,
  137. .flags = IORESOURCE_MEM,
  138. };
  139. static struct platform_device mx21ads_nor_mtd_device = {
  140. .name = "physmap-flash",
  141. .id = 0,
  142. .dev = {
  143. .platform_data = &mx21ads_flash_data,
  144. },
  145. .num_resources = 1,
  146. .resource = &mx21ads_flash_resource,
  147. };
  148. static const struct imxuart_platform_data uart_pdata_rts __initconst = {
  149. .flags = IMXUART_HAVE_RTSCTS,
  150. };
  151. static const struct imxuart_platform_data uart_pdata_norts __initconst = {
  152. };
  153. static int mx21ads_fb_init(struct platform_device *pdev)
  154. {
  155. u16 tmp;
  156. tmp = __raw_readw(MX21ADS_IO_REG);
  157. tmp |= MX21ADS_IO_LCDON;
  158. __raw_writew(tmp, MX21ADS_IO_REG);
  159. return 0;
  160. }
  161. static void mx21ads_fb_exit(struct platform_device *pdev)
  162. {
  163. u16 tmp;
  164. tmp = __raw_readw(MX21ADS_IO_REG);
  165. tmp &= ~MX21ADS_IO_LCDON;
  166. __raw_writew(tmp, MX21ADS_IO_REG);
  167. }
  168. /*
  169. * Connected is a portrait Sharp-QVGA display
  170. * of type: LQ035Q7DB02
  171. */
  172. static struct imx_fb_videomode mx21ads_modes[] = {
  173. {
  174. .mode = {
  175. .name = "Sharp-LQ035Q7",
  176. .refresh = 60,
  177. .xres = 240,
  178. .yres = 320,
  179. .pixclock = 188679, /* in ps (5.3MHz) */
  180. .hsync_len = 2,
  181. .left_margin = 6,
  182. .right_margin = 16,
  183. .vsync_len = 1,
  184. .upper_margin = 8,
  185. .lower_margin = 10,
  186. },
  187. .pcr = 0xfb108bc7,
  188. .bpp = 16,
  189. },
  190. };
  191. static struct imx_fb_platform_data mx21ads_fb_data = {
  192. .mode = mx21ads_modes,
  193. .num_modes = ARRAY_SIZE(mx21ads_modes),
  194. .pwmr = 0x00a903ff,
  195. .lscr1 = 0x00120300,
  196. .dmacr = 0x00020008,
  197. .init = mx21ads_fb_init,
  198. .exit = mx21ads_fb_exit,
  199. };
  200. static int mx21ads_sdhc_get_ro(struct device *dev)
  201. {
  202. return (__raw_readw(MX21ADS_IO_REG) & MX21ADS_IO_SD_WP) ? 1 : 0;
  203. }
  204. static int mx21ads_sdhc_init(struct device *dev, irq_handler_t detect_irq,
  205. void *data)
  206. {
  207. int ret;
  208. ret = request_irq(IRQ_GPIOD(25), detect_irq,
  209. IRQF_TRIGGER_FALLING, "mmc-detect", data);
  210. if (ret)
  211. goto out;
  212. return 0;
  213. out:
  214. return ret;
  215. }
  216. static void mx21ads_sdhc_exit(struct device *dev, void *data)
  217. {
  218. free_irq(IRQ_GPIOD(25), data);
  219. }
  220. static struct imxmmc_platform_data mx21ads_sdhc_pdata = {
  221. .ocr_avail = MMC_VDD_29_30 | MMC_VDD_30_31, /* 3.0V */
  222. .get_ro = mx21ads_sdhc_get_ro,
  223. .init = mx21ads_sdhc_init,
  224. .exit = mx21ads_sdhc_exit,
  225. };
  226. static const struct mxc_nand_platform_data
  227. mx21ads_nand_board_info __initconst = {
  228. .width = 1,
  229. .hw_ecc = 1,
  230. };
  231. static struct map_desc mx21ads_io_desc[] __initdata = {
  232. /*
  233. * Memory-mapped I/O on MX21ADS Base board:
  234. * - CS8900A Ethernet controller
  235. * - ST16C2552CJ UART
  236. * - CPU and Base board version
  237. * - Base board I/O register
  238. */
  239. {
  240. .virtual = MX21ADS_MMIO_BASE_ADDR,
  241. .pfn = __phys_to_pfn(MX21_CS1_BASE_ADDR),
  242. .length = MX21ADS_MMIO_SIZE,
  243. .type = MT_DEVICE,
  244. },
  245. };
  246. static void __init mx21ads_map_io(void)
  247. {
  248. mx21_map_io();
  249. iotable_init(mx21ads_io_desc, ARRAY_SIZE(mx21ads_io_desc));
  250. }
  251. static struct platform_device *platform_devices[] __initdata = {
  252. &mx21ads_nor_mtd_device,
  253. };
  254. static void __init mx21ads_board_init(void)
  255. {
  256. mxc_gpio_setup_multiple_pins(mx21ads_pins, ARRAY_SIZE(mx21ads_pins),
  257. "mx21ads");
  258. imx21_add_imx_uart0(&uart_pdata_rts);
  259. imx21_add_imx_uart2(&uart_pdata_norts);
  260. imx21_add_imx_uart3(&uart_pdata_rts);
  261. mxc_register_device(&mxc_fb_device, &mx21ads_fb_data);
  262. mxc_register_device(&mxc_sdhc_device0, &mx21ads_sdhc_pdata);
  263. imx21_add_mxc_nand(&mx21ads_nand_board_info);
  264. platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
  265. }
  266. static void __init mx21ads_timer_init(void)
  267. {
  268. mx21_clocks_init(32768, 26000000);
  269. }
  270. static struct sys_timer mx21ads_timer = {
  271. .init = mx21ads_timer_init,
  272. };
  273. MACHINE_START(MX21ADS, "Freescale i.MX21ADS")
  274. /* maintainer: Freescale Semiconductor, Inc. */
  275. .phys_io = MX21_AIPI_BASE_ADDR,
  276. .io_pg_offst = ((MX21_AIPI_BASE_ADDR_VIRT) >> 18) & 0xfffc,
  277. .boot_params = MX21_PHYS_OFFSET + 0x100,
  278. .map_io = mx21ads_map_io,
  279. .init_irq = mx21_init_irq,
  280. .init_machine = mx21ads_board_init,
  281. .timer = &mx21ads_timer,
  282. MACHINE_END