dm355.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901
  1. /*
  2. * TI DaVinci DM355 chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/clk.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/gpio.h>
  17. #include <linux/spi/spi.h>
  18. #include <asm/mach/map.h>
  19. #include <mach/dm355.h>
  20. #include <mach/cputype.h>
  21. #include <mach/edma.h>
  22. #include <mach/psc.h>
  23. #include <mach/mux.h>
  24. #include <mach/irqs.h>
  25. #include <mach/time.h>
  26. #include <mach/serial.h>
  27. #include <mach/common.h>
  28. #include <mach/asp.h>
  29. #include <mach/spi.h>
  30. #include "clock.h"
  31. #include "mux.h"
  32. #define DM355_UART2_BASE (IO_PHYS + 0x206000)
  33. /*
  34. * Device specific clocks
  35. */
  36. #define DM355_REF_FREQ 24000000 /* 24 or 36 MHz */
  37. static struct pll_data pll1_data = {
  38. .num = 1,
  39. .phys_base = DAVINCI_PLL1_BASE,
  40. .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
  41. };
  42. static struct pll_data pll2_data = {
  43. .num = 2,
  44. .phys_base = DAVINCI_PLL2_BASE,
  45. .flags = PLL_HAS_PREDIV,
  46. };
  47. static struct clk ref_clk = {
  48. .name = "ref_clk",
  49. /* FIXME -- crystal rate is board-specific */
  50. .rate = DM355_REF_FREQ,
  51. };
  52. static struct clk pll1_clk = {
  53. .name = "pll1",
  54. .parent = &ref_clk,
  55. .flags = CLK_PLL,
  56. .pll_data = &pll1_data,
  57. };
  58. static struct clk pll1_aux_clk = {
  59. .name = "pll1_aux_clk",
  60. .parent = &pll1_clk,
  61. .flags = CLK_PLL | PRE_PLL,
  62. };
  63. static struct clk pll1_sysclk1 = {
  64. .name = "pll1_sysclk1",
  65. .parent = &pll1_clk,
  66. .flags = CLK_PLL,
  67. .div_reg = PLLDIV1,
  68. };
  69. static struct clk pll1_sysclk2 = {
  70. .name = "pll1_sysclk2",
  71. .parent = &pll1_clk,
  72. .flags = CLK_PLL,
  73. .div_reg = PLLDIV2,
  74. };
  75. static struct clk pll1_sysclk3 = {
  76. .name = "pll1_sysclk3",
  77. .parent = &pll1_clk,
  78. .flags = CLK_PLL,
  79. .div_reg = PLLDIV3,
  80. };
  81. static struct clk pll1_sysclk4 = {
  82. .name = "pll1_sysclk4",
  83. .parent = &pll1_clk,
  84. .flags = CLK_PLL,
  85. .div_reg = PLLDIV4,
  86. };
  87. static struct clk pll1_sysclkbp = {
  88. .name = "pll1_sysclkbp",
  89. .parent = &pll1_clk,
  90. .flags = CLK_PLL | PRE_PLL,
  91. .div_reg = BPDIV
  92. };
  93. static struct clk vpss_dac_clk = {
  94. .name = "vpss_dac",
  95. .parent = &pll1_sysclk3,
  96. .lpsc = DM355_LPSC_VPSS_DAC,
  97. };
  98. static struct clk vpss_master_clk = {
  99. .name = "vpss_master",
  100. .parent = &pll1_sysclk4,
  101. .lpsc = DAVINCI_LPSC_VPSSMSTR,
  102. .flags = CLK_PSC,
  103. };
  104. static struct clk vpss_slave_clk = {
  105. .name = "vpss_slave",
  106. .parent = &pll1_sysclk4,
  107. .lpsc = DAVINCI_LPSC_VPSSSLV,
  108. };
  109. static struct clk clkout1_clk = {
  110. .name = "clkout1",
  111. .parent = &pll1_aux_clk,
  112. /* NOTE: clkout1 can be externally gated by muxing GPIO-18 */
  113. };
  114. static struct clk clkout2_clk = {
  115. .name = "clkout2",
  116. .parent = &pll1_sysclkbp,
  117. };
  118. static struct clk pll2_clk = {
  119. .name = "pll2",
  120. .parent = &ref_clk,
  121. .flags = CLK_PLL,
  122. .pll_data = &pll2_data,
  123. };
  124. static struct clk pll2_sysclk1 = {
  125. .name = "pll2_sysclk1",
  126. .parent = &pll2_clk,
  127. .flags = CLK_PLL,
  128. .div_reg = PLLDIV1,
  129. };
  130. static struct clk pll2_sysclkbp = {
  131. .name = "pll2_sysclkbp",
  132. .parent = &pll2_clk,
  133. .flags = CLK_PLL | PRE_PLL,
  134. .div_reg = BPDIV
  135. };
  136. static struct clk clkout3_clk = {
  137. .name = "clkout3",
  138. .parent = &pll2_sysclkbp,
  139. /* NOTE: clkout3 can be externally gated by muxing GPIO-16 */
  140. };
  141. static struct clk arm_clk = {
  142. .name = "arm_clk",
  143. .parent = &pll1_sysclk1,
  144. .lpsc = DAVINCI_LPSC_ARM,
  145. .flags = ALWAYS_ENABLED,
  146. };
  147. /*
  148. * NOT LISTED below, and not touched by Linux
  149. * - in SyncReset state by default
  150. * .lpsc = DAVINCI_LPSC_TPCC,
  151. * .lpsc = DAVINCI_LPSC_TPTC0,
  152. * .lpsc = DAVINCI_LPSC_TPTC1,
  153. * .lpsc = DAVINCI_LPSC_DDR_EMIF, .parent = &sysclk2_clk,
  154. * .lpsc = DAVINCI_LPSC_MEMSTICK,
  155. * - in Enabled state by default
  156. * .lpsc = DAVINCI_LPSC_SYSTEM_SUBSYS,
  157. * .lpsc = DAVINCI_LPSC_SCR2, // "bus"
  158. * .lpsc = DAVINCI_LPSC_SCR3, // "bus"
  159. * .lpsc = DAVINCI_LPSC_SCR4, // "bus"
  160. * .lpsc = DAVINCI_LPSC_CROSSBAR, // "emulation"
  161. * .lpsc = DAVINCI_LPSC_CFG27, // "test"
  162. * .lpsc = DAVINCI_LPSC_CFG3, // "test"
  163. * .lpsc = DAVINCI_LPSC_CFG5, // "test"
  164. */
  165. static struct clk mjcp_clk = {
  166. .name = "mjcp",
  167. .parent = &pll1_sysclk1,
  168. .lpsc = DAVINCI_LPSC_IMCOP,
  169. };
  170. static struct clk uart0_clk = {
  171. .name = "uart0",
  172. .parent = &pll1_aux_clk,
  173. .lpsc = DAVINCI_LPSC_UART0,
  174. };
  175. static struct clk uart1_clk = {
  176. .name = "uart1",
  177. .parent = &pll1_aux_clk,
  178. .lpsc = DAVINCI_LPSC_UART1,
  179. };
  180. static struct clk uart2_clk = {
  181. .name = "uart2",
  182. .parent = &pll1_sysclk2,
  183. .lpsc = DAVINCI_LPSC_UART2,
  184. };
  185. static struct clk i2c_clk = {
  186. .name = "i2c",
  187. .parent = &pll1_aux_clk,
  188. .lpsc = DAVINCI_LPSC_I2C,
  189. };
  190. static struct clk asp0_clk = {
  191. .name = "asp0",
  192. .parent = &pll1_sysclk2,
  193. .lpsc = DAVINCI_LPSC_McBSP,
  194. };
  195. static struct clk asp1_clk = {
  196. .name = "asp1",
  197. .parent = &pll1_sysclk2,
  198. .lpsc = DM355_LPSC_McBSP1,
  199. };
  200. static struct clk mmcsd0_clk = {
  201. .name = "mmcsd0",
  202. .parent = &pll1_sysclk2,
  203. .lpsc = DAVINCI_LPSC_MMC_SD,
  204. };
  205. static struct clk mmcsd1_clk = {
  206. .name = "mmcsd1",
  207. .parent = &pll1_sysclk2,
  208. .lpsc = DM355_LPSC_MMC_SD1,
  209. };
  210. static struct clk spi0_clk = {
  211. .name = "spi0",
  212. .parent = &pll1_sysclk2,
  213. .lpsc = DAVINCI_LPSC_SPI,
  214. };
  215. static struct clk spi1_clk = {
  216. .name = "spi1",
  217. .parent = &pll1_sysclk2,
  218. .lpsc = DM355_LPSC_SPI1,
  219. };
  220. static struct clk spi2_clk = {
  221. .name = "spi2",
  222. .parent = &pll1_sysclk2,
  223. .lpsc = DM355_LPSC_SPI2,
  224. };
  225. static struct clk gpio_clk = {
  226. .name = "gpio",
  227. .parent = &pll1_sysclk2,
  228. .lpsc = DAVINCI_LPSC_GPIO,
  229. };
  230. static struct clk aemif_clk = {
  231. .name = "aemif",
  232. .parent = &pll1_sysclk2,
  233. .lpsc = DAVINCI_LPSC_AEMIF,
  234. };
  235. static struct clk pwm0_clk = {
  236. .name = "pwm0",
  237. .parent = &pll1_aux_clk,
  238. .lpsc = DAVINCI_LPSC_PWM0,
  239. };
  240. static struct clk pwm1_clk = {
  241. .name = "pwm1",
  242. .parent = &pll1_aux_clk,
  243. .lpsc = DAVINCI_LPSC_PWM1,
  244. };
  245. static struct clk pwm2_clk = {
  246. .name = "pwm2",
  247. .parent = &pll1_aux_clk,
  248. .lpsc = DAVINCI_LPSC_PWM2,
  249. };
  250. static struct clk pwm3_clk = {
  251. .name = "pwm3",
  252. .parent = &pll1_aux_clk,
  253. .lpsc = DM355_LPSC_PWM3,
  254. };
  255. static struct clk timer0_clk = {
  256. .name = "timer0",
  257. .parent = &pll1_aux_clk,
  258. .lpsc = DAVINCI_LPSC_TIMER0,
  259. };
  260. static struct clk timer1_clk = {
  261. .name = "timer1",
  262. .parent = &pll1_aux_clk,
  263. .lpsc = DAVINCI_LPSC_TIMER1,
  264. };
  265. static struct clk timer2_clk = {
  266. .name = "timer2",
  267. .parent = &pll1_aux_clk,
  268. .lpsc = DAVINCI_LPSC_TIMER2,
  269. .usecount = 1, /* REVISIT: why cant' this be disabled? */
  270. };
  271. static struct clk timer3_clk = {
  272. .name = "timer3",
  273. .parent = &pll1_aux_clk,
  274. .lpsc = DM355_LPSC_TIMER3,
  275. };
  276. static struct clk rto_clk = {
  277. .name = "rto",
  278. .parent = &pll1_aux_clk,
  279. .lpsc = DM355_LPSC_RTO,
  280. };
  281. static struct clk usb_clk = {
  282. .name = "usb",
  283. .parent = &pll1_sysclk2,
  284. .lpsc = DAVINCI_LPSC_USB,
  285. };
  286. static struct clk_lookup dm355_clks[] = {
  287. CLK(NULL, "ref", &ref_clk),
  288. CLK(NULL, "pll1", &pll1_clk),
  289. CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
  290. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  291. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  292. CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
  293. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  294. CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
  295. CLK(NULL, "vpss_dac", &vpss_dac_clk),
  296. CLK(NULL, "vpss_master", &vpss_master_clk),
  297. CLK(NULL, "vpss_slave", &vpss_slave_clk),
  298. CLK(NULL, "clkout1", &clkout1_clk),
  299. CLK(NULL, "clkout2", &clkout2_clk),
  300. CLK(NULL, "pll2", &pll2_clk),
  301. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  302. CLK(NULL, "pll2_sysclkbp", &pll2_sysclkbp),
  303. CLK(NULL, "clkout3", &clkout3_clk),
  304. CLK(NULL, "arm", &arm_clk),
  305. CLK(NULL, "mjcp", &mjcp_clk),
  306. CLK(NULL, "uart0", &uart0_clk),
  307. CLK(NULL, "uart1", &uart1_clk),
  308. CLK(NULL, "uart2", &uart2_clk),
  309. CLK("i2c_davinci.1", NULL, &i2c_clk),
  310. CLK("davinci-asp.0", NULL, &asp0_clk),
  311. CLK("davinci-asp.1", NULL, &asp1_clk),
  312. CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
  313. CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
  314. CLK("spi_davinci.0", NULL, &spi0_clk),
  315. CLK("spi_davinci.1", NULL, &spi1_clk),
  316. CLK("spi_davinci.2", NULL, &spi2_clk),
  317. CLK(NULL, "gpio", &gpio_clk),
  318. CLK(NULL, "aemif", &aemif_clk),
  319. CLK(NULL, "pwm0", &pwm0_clk),
  320. CLK(NULL, "pwm1", &pwm1_clk),
  321. CLK(NULL, "pwm2", &pwm2_clk),
  322. CLK(NULL, "pwm3", &pwm3_clk),
  323. CLK(NULL, "timer0", &timer0_clk),
  324. CLK(NULL, "timer1", &timer1_clk),
  325. CLK("watchdog", NULL, &timer2_clk),
  326. CLK(NULL, "timer3", &timer3_clk),
  327. CLK(NULL, "rto", &rto_clk),
  328. CLK(NULL, "usb", &usb_clk),
  329. CLK(NULL, NULL, NULL),
  330. };
  331. /*----------------------------------------------------------------------*/
  332. static u64 dm355_spi0_dma_mask = DMA_BIT_MASK(32);
  333. static struct resource dm355_spi0_resources[] = {
  334. {
  335. .start = 0x01c66000,
  336. .end = 0x01c667ff,
  337. .flags = IORESOURCE_MEM,
  338. },
  339. {
  340. .start = IRQ_DM355_SPINT0_0,
  341. .flags = IORESOURCE_IRQ,
  342. },
  343. {
  344. .start = 17,
  345. .flags = IORESOURCE_DMA,
  346. },
  347. {
  348. .start = 16,
  349. .flags = IORESOURCE_DMA,
  350. },
  351. {
  352. .start = EVENTQ_1,
  353. .flags = IORESOURCE_DMA,
  354. },
  355. };
  356. static struct davinci_spi_platform_data dm355_spi0_pdata = {
  357. .version = SPI_VERSION_1,
  358. .num_chipselect = 2,
  359. .clk_internal = 1,
  360. .cs_hold = 1,
  361. .intr_level = 0,
  362. .poll_mode = 1, /* 0 -> interrupt mode 1-> polling mode */
  363. .c2tdelay = 0,
  364. .t2cdelay = 0,
  365. };
  366. static struct platform_device dm355_spi0_device = {
  367. .name = "spi_davinci",
  368. .id = 0,
  369. .dev = {
  370. .dma_mask = &dm355_spi0_dma_mask,
  371. .coherent_dma_mask = DMA_BIT_MASK(32),
  372. .platform_data = &dm355_spi0_pdata,
  373. },
  374. .num_resources = ARRAY_SIZE(dm355_spi0_resources),
  375. .resource = dm355_spi0_resources,
  376. };
  377. void __init dm355_init_spi0(unsigned chipselect_mask,
  378. struct spi_board_info *info, unsigned len)
  379. {
  380. /* for now, assume we need MISO */
  381. davinci_cfg_reg(DM355_SPI0_SDI);
  382. /* not all slaves will be wired up */
  383. if (chipselect_mask & BIT(0))
  384. davinci_cfg_reg(DM355_SPI0_SDENA0);
  385. if (chipselect_mask & BIT(1))
  386. davinci_cfg_reg(DM355_SPI0_SDENA1);
  387. spi_register_board_info(info, len);
  388. platform_device_register(&dm355_spi0_device);
  389. }
  390. /*----------------------------------------------------------------------*/
  391. #define INTMUX 0x18
  392. #define EVTMUX 0x1c
  393. /*
  394. * Device specific mux setup
  395. *
  396. * soc description mux mode mode mux dbg
  397. * reg offset mask mode
  398. */
  399. static const struct mux_config dm355_pins[] = {
  400. #ifdef CONFIG_DAVINCI_MUX
  401. MUX_CFG(DM355, MMCSD0, 4, 2, 1, 0, false)
  402. MUX_CFG(DM355, SD1_CLK, 3, 6, 1, 1, false)
  403. MUX_CFG(DM355, SD1_CMD, 3, 7, 1, 1, false)
  404. MUX_CFG(DM355, SD1_DATA3, 3, 8, 3, 1, false)
  405. MUX_CFG(DM355, SD1_DATA2, 3, 10, 3, 1, false)
  406. MUX_CFG(DM355, SD1_DATA1, 3, 12, 3, 1, false)
  407. MUX_CFG(DM355, SD1_DATA0, 3, 14, 3, 1, false)
  408. MUX_CFG(DM355, I2C_SDA, 3, 19, 1, 1, false)
  409. MUX_CFG(DM355, I2C_SCL, 3, 20, 1, 1, false)
  410. MUX_CFG(DM355, MCBSP0_BDX, 3, 0, 1, 1, false)
  411. MUX_CFG(DM355, MCBSP0_X, 3, 1, 1, 1, false)
  412. MUX_CFG(DM355, MCBSP0_BFSX, 3, 2, 1, 1, false)
  413. MUX_CFG(DM355, MCBSP0_BDR, 3, 3, 1, 1, false)
  414. MUX_CFG(DM355, MCBSP0_R, 3, 4, 1, 1, false)
  415. MUX_CFG(DM355, MCBSP0_BFSR, 3, 5, 1, 1, false)
  416. MUX_CFG(DM355, SPI0_SDI, 4, 1, 1, 0, false)
  417. MUX_CFG(DM355, SPI0_SDENA0, 4, 0, 1, 0, false)
  418. MUX_CFG(DM355, SPI0_SDENA1, 3, 28, 1, 1, false)
  419. INT_CFG(DM355, INT_EDMA_CC, 2, 1, 1, false)
  420. INT_CFG(DM355, INT_EDMA_TC0_ERR, 3, 1, 1, false)
  421. INT_CFG(DM355, INT_EDMA_TC1_ERR, 4, 1, 1, false)
  422. EVT_CFG(DM355, EVT8_ASP1_TX, 0, 1, 0, false)
  423. EVT_CFG(DM355, EVT9_ASP1_RX, 1, 1, 0, false)
  424. EVT_CFG(DM355, EVT26_MMC0_RX, 2, 1, 0, false)
  425. MUX_CFG(DM355, VOUT_FIELD, 1, 18, 3, 1, false)
  426. MUX_CFG(DM355, VOUT_FIELD_G70, 1, 18, 3, 0, false)
  427. MUX_CFG(DM355, VOUT_HVSYNC, 1, 16, 1, 0, false)
  428. MUX_CFG(DM355, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
  429. MUX_CFG(DM355, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
  430. MUX_CFG(DM355, VIN_PCLK, 0, 14, 1, 1, false)
  431. MUX_CFG(DM355, VIN_CAM_WEN, 0, 13, 1, 1, false)
  432. MUX_CFG(DM355, VIN_CAM_VD, 0, 12, 1, 1, false)
  433. MUX_CFG(DM355, VIN_CAM_HD, 0, 11, 1, 1, false)
  434. MUX_CFG(DM355, VIN_YIN_EN, 0, 10, 1, 1, false)
  435. MUX_CFG(DM355, VIN_CINL_EN, 0, 0, 0xff, 0x55, false)
  436. MUX_CFG(DM355, VIN_CINH_EN, 0, 8, 3, 3, false)
  437. #endif
  438. };
  439. static u8 dm355_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  440. [IRQ_DM355_CCDC_VDINT0] = 2,
  441. [IRQ_DM355_CCDC_VDINT1] = 6,
  442. [IRQ_DM355_CCDC_VDINT2] = 6,
  443. [IRQ_DM355_IPIPE_HST] = 6,
  444. [IRQ_DM355_H3AINT] = 6,
  445. [IRQ_DM355_IPIPE_SDR] = 6,
  446. [IRQ_DM355_IPIPEIFINT] = 6,
  447. [IRQ_DM355_OSDINT] = 7,
  448. [IRQ_DM355_VENCINT] = 6,
  449. [IRQ_ASQINT] = 6,
  450. [IRQ_IMXINT] = 6,
  451. [IRQ_USBINT] = 4,
  452. [IRQ_DM355_RTOINT] = 4,
  453. [IRQ_DM355_UARTINT2] = 7,
  454. [IRQ_DM355_TINT6] = 7,
  455. [IRQ_CCINT0] = 5, /* dma */
  456. [IRQ_CCERRINT] = 5, /* dma */
  457. [IRQ_TCERRINT0] = 5, /* dma */
  458. [IRQ_TCERRINT] = 5, /* dma */
  459. [IRQ_DM355_SPINT2_1] = 7,
  460. [IRQ_DM355_TINT7] = 4,
  461. [IRQ_DM355_SDIOINT0] = 7,
  462. [IRQ_MBXINT] = 7,
  463. [IRQ_MBRINT] = 7,
  464. [IRQ_MMCINT] = 7,
  465. [IRQ_DM355_MMCINT1] = 7,
  466. [IRQ_DM355_PWMINT3] = 7,
  467. [IRQ_DDRINT] = 7,
  468. [IRQ_AEMIFINT] = 7,
  469. [IRQ_DM355_SDIOINT1] = 4,
  470. [IRQ_TINT0_TINT12] = 2, /* clockevent */
  471. [IRQ_TINT0_TINT34] = 2, /* clocksource */
  472. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  473. [IRQ_TINT1_TINT34] = 7, /* system tick */
  474. [IRQ_PWMINT0] = 7,
  475. [IRQ_PWMINT1] = 7,
  476. [IRQ_PWMINT2] = 7,
  477. [IRQ_I2C] = 3,
  478. [IRQ_UARTINT0] = 3,
  479. [IRQ_UARTINT1] = 3,
  480. [IRQ_DM355_SPINT0_0] = 3,
  481. [IRQ_DM355_SPINT0_1] = 3,
  482. [IRQ_DM355_GPIO0] = 3,
  483. [IRQ_DM355_GPIO1] = 7,
  484. [IRQ_DM355_GPIO2] = 4,
  485. [IRQ_DM355_GPIO3] = 4,
  486. [IRQ_DM355_GPIO4] = 7,
  487. [IRQ_DM355_GPIO5] = 7,
  488. [IRQ_DM355_GPIO6] = 7,
  489. [IRQ_DM355_GPIO7] = 7,
  490. [IRQ_DM355_GPIO8] = 7,
  491. [IRQ_DM355_GPIO9] = 7,
  492. [IRQ_DM355_GPIOBNK0] = 7,
  493. [IRQ_DM355_GPIOBNK1] = 7,
  494. [IRQ_DM355_GPIOBNK2] = 7,
  495. [IRQ_DM355_GPIOBNK3] = 7,
  496. [IRQ_DM355_GPIOBNK4] = 7,
  497. [IRQ_DM355_GPIOBNK5] = 7,
  498. [IRQ_DM355_GPIOBNK6] = 7,
  499. [IRQ_COMMTX] = 7,
  500. [IRQ_COMMRX] = 7,
  501. [IRQ_EMUINT] = 7,
  502. };
  503. /*----------------------------------------------------------------------*/
  504. static const s8
  505. queue_tc_mapping[][2] = {
  506. /* {event queue no, TC no} */
  507. {0, 0},
  508. {1, 1},
  509. {-1, -1},
  510. };
  511. static const s8
  512. queue_priority_mapping[][2] = {
  513. /* {event queue no, Priority} */
  514. {0, 3},
  515. {1, 7},
  516. {-1, -1},
  517. };
  518. static struct edma_soc_info edma_cc0_info = {
  519. .n_channel = 64,
  520. .n_region = 4,
  521. .n_slot = 128,
  522. .n_tc = 2,
  523. .n_cc = 1,
  524. .queue_tc_mapping = queue_tc_mapping,
  525. .queue_priority_mapping = queue_priority_mapping,
  526. };
  527. static struct edma_soc_info *dm355_edma_info[EDMA_MAX_CC] = {
  528. &edma_cc0_info,
  529. };
  530. static struct resource edma_resources[] = {
  531. {
  532. .name = "edma_cc0",
  533. .start = 0x01c00000,
  534. .end = 0x01c00000 + SZ_64K - 1,
  535. .flags = IORESOURCE_MEM,
  536. },
  537. {
  538. .name = "edma_tc0",
  539. .start = 0x01c10000,
  540. .end = 0x01c10000 + SZ_1K - 1,
  541. .flags = IORESOURCE_MEM,
  542. },
  543. {
  544. .name = "edma_tc1",
  545. .start = 0x01c10400,
  546. .end = 0x01c10400 + SZ_1K - 1,
  547. .flags = IORESOURCE_MEM,
  548. },
  549. {
  550. .name = "edma0",
  551. .start = IRQ_CCINT0,
  552. .flags = IORESOURCE_IRQ,
  553. },
  554. {
  555. .name = "edma0_err",
  556. .start = IRQ_CCERRINT,
  557. .flags = IORESOURCE_IRQ,
  558. },
  559. /* not using (or muxing) TC*_ERR */
  560. };
  561. static struct platform_device dm355_edma_device = {
  562. .name = "edma",
  563. .id = 0,
  564. .dev.platform_data = dm355_edma_info,
  565. .num_resources = ARRAY_SIZE(edma_resources),
  566. .resource = edma_resources,
  567. };
  568. static struct resource dm355_asp1_resources[] = {
  569. {
  570. .start = DAVINCI_ASP1_BASE,
  571. .end = DAVINCI_ASP1_BASE + SZ_8K - 1,
  572. .flags = IORESOURCE_MEM,
  573. },
  574. {
  575. .start = DAVINCI_DMA_ASP1_TX,
  576. .end = DAVINCI_DMA_ASP1_TX,
  577. .flags = IORESOURCE_DMA,
  578. },
  579. {
  580. .start = DAVINCI_DMA_ASP1_RX,
  581. .end = DAVINCI_DMA_ASP1_RX,
  582. .flags = IORESOURCE_DMA,
  583. },
  584. };
  585. static struct platform_device dm355_asp1_device = {
  586. .name = "davinci-asp",
  587. .id = 1,
  588. .num_resources = ARRAY_SIZE(dm355_asp1_resources),
  589. .resource = dm355_asp1_resources,
  590. };
  591. static void dm355_ccdc_setup_pinmux(void)
  592. {
  593. davinci_cfg_reg(DM355_VIN_PCLK);
  594. davinci_cfg_reg(DM355_VIN_CAM_WEN);
  595. davinci_cfg_reg(DM355_VIN_CAM_VD);
  596. davinci_cfg_reg(DM355_VIN_CAM_HD);
  597. davinci_cfg_reg(DM355_VIN_YIN_EN);
  598. davinci_cfg_reg(DM355_VIN_CINL_EN);
  599. davinci_cfg_reg(DM355_VIN_CINH_EN);
  600. }
  601. static struct resource dm355_vpss_resources[] = {
  602. {
  603. /* VPSS BL Base address */
  604. .name = "vpss",
  605. .start = 0x01c70800,
  606. .end = 0x01c70800 + 0xff,
  607. .flags = IORESOURCE_MEM,
  608. },
  609. {
  610. /* VPSS CLK Base address */
  611. .name = "vpss",
  612. .start = 0x01c70000,
  613. .end = 0x01c70000 + 0xf,
  614. .flags = IORESOURCE_MEM,
  615. },
  616. };
  617. static struct platform_device dm355_vpss_device = {
  618. .name = "vpss",
  619. .id = -1,
  620. .dev.platform_data = "dm355_vpss",
  621. .num_resources = ARRAY_SIZE(dm355_vpss_resources),
  622. .resource = dm355_vpss_resources,
  623. };
  624. static struct resource vpfe_resources[] = {
  625. {
  626. .start = IRQ_VDINT0,
  627. .end = IRQ_VDINT0,
  628. .flags = IORESOURCE_IRQ,
  629. },
  630. {
  631. .start = IRQ_VDINT1,
  632. .end = IRQ_VDINT1,
  633. .flags = IORESOURCE_IRQ,
  634. },
  635. };
  636. static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
  637. static struct resource dm355_ccdc_resource[] = {
  638. /* CCDC Base address */
  639. {
  640. .flags = IORESOURCE_MEM,
  641. .start = 0x01c70600,
  642. .end = 0x01c70600 + 0x1ff,
  643. },
  644. };
  645. static struct platform_device dm355_ccdc_dev = {
  646. .name = "dm355_ccdc",
  647. .id = -1,
  648. .num_resources = ARRAY_SIZE(dm355_ccdc_resource),
  649. .resource = dm355_ccdc_resource,
  650. .dev = {
  651. .dma_mask = &vpfe_capture_dma_mask,
  652. .coherent_dma_mask = DMA_BIT_MASK(32),
  653. .platform_data = dm355_ccdc_setup_pinmux,
  654. },
  655. };
  656. static struct platform_device vpfe_capture_dev = {
  657. .name = CAPTURE_DRV_NAME,
  658. .id = -1,
  659. .num_resources = ARRAY_SIZE(vpfe_resources),
  660. .resource = vpfe_resources,
  661. .dev = {
  662. .dma_mask = &vpfe_capture_dma_mask,
  663. .coherent_dma_mask = DMA_BIT_MASK(32),
  664. },
  665. };
  666. void dm355_set_vpfe_config(struct vpfe_config *cfg)
  667. {
  668. vpfe_capture_dev.dev.platform_data = cfg;
  669. }
  670. /*----------------------------------------------------------------------*/
  671. static struct map_desc dm355_io_desc[] = {
  672. {
  673. .virtual = IO_VIRT,
  674. .pfn = __phys_to_pfn(IO_PHYS),
  675. .length = IO_SIZE,
  676. .type = MT_DEVICE
  677. },
  678. {
  679. .virtual = SRAM_VIRT,
  680. .pfn = __phys_to_pfn(0x00010000),
  681. .length = SZ_32K,
  682. /* MT_MEMORY_NONCACHED requires supersection alignment */
  683. .type = MT_DEVICE,
  684. },
  685. };
  686. /* Contents of JTAG ID register used to identify exact cpu type */
  687. static struct davinci_id dm355_ids[] = {
  688. {
  689. .variant = 0x0,
  690. .part_no = 0xb73b,
  691. .manufacturer = 0x00f,
  692. .cpu_id = DAVINCI_CPU_ID_DM355,
  693. .name = "dm355",
  694. },
  695. };
  696. static u32 dm355_psc_bases[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE };
  697. /*
  698. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  699. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  700. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  701. * T1_TOP: Timer 1, top : <unused>
  702. */
  703. static struct davinci_timer_info dm355_timer_info = {
  704. .timers = davinci_timer_instance,
  705. .clockevent_id = T0_BOT,
  706. .clocksource_id = T0_TOP,
  707. };
  708. static struct plat_serial8250_port dm355_serial_platform_data[] = {
  709. {
  710. .mapbase = DAVINCI_UART0_BASE,
  711. .irq = IRQ_UARTINT0,
  712. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  713. UPF_IOREMAP,
  714. .iotype = UPIO_MEM,
  715. .regshift = 2,
  716. },
  717. {
  718. .mapbase = DAVINCI_UART1_BASE,
  719. .irq = IRQ_UARTINT1,
  720. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  721. UPF_IOREMAP,
  722. .iotype = UPIO_MEM,
  723. .regshift = 2,
  724. },
  725. {
  726. .mapbase = DM355_UART2_BASE,
  727. .irq = IRQ_DM355_UARTINT2,
  728. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  729. UPF_IOREMAP,
  730. .iotype = UPIO_MEM,
  731. .regshift = 2,
  732. },
  733. {
  734. .flags = 0
  735. },
  736. };
  737. static struct platform_device dm355_serial_device = {
  738. .name = "serial8250",
  739. .id = PLAT8250_DEV_PLATFORM,
  740. .dev = {
  741. .platform_data = dm355_serial_platform_data,
  742. },
  743. };
  744. static struct davinci_soc_info davinci_soc_info_dm355 = {
  745. .io_desc = dm355_io_desc,
  746. .io_desc_num = ARRAY_SIZE(dm355_io_desc),
  747. .jtag_id_reg = 0x01c40028,
  748. .ids = dm355_ids,
  749. .ids_num = ARRAY_SIZE(dm355_ids),
  750. .cpu_clks = dm355_clks,
  751. .psc_bases = dm355_psc_bases,
  752. .psc_bases_num = ARRAY_SIZE(dm355_psc_bases),
  753. .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
  754. .pinmux_pins = dm355_pins,
  755. .pinmux_pins_num = ARRAY_SIZE(dm355_pins),
  756. .intc_base = DAVINCI_ARM_INTC_BASE,
  757. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  758. .intc_irq_prios = dm355_default_priorities,
  759. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  760. .timer_info = &dm355_timer_info,
  761. .gpio_type = GPIO_TYPE_DAVINCI,
  762. .gpio_base = DAVINCI_GPIO_BASE,
  763. .gpio_num = 104,
  764. .gpio_irq = IRQ_DM355_GPIOBNK0,
  765. .serial_dev = &dm355_serial_device,
  766. .sram_dma = 0x00010000,
  767. .sram_len = SZ_32K,
  768. .reset_device = &davinci_wdt_device,
  769. };
  770. void __init dm355_init_asp1(u32 evt_enable, struct snd_platform_data *pdata)
  771. {
  772. /* we don't use ASP1 IRQs, or we'd need to mux them ... */
  773. if (evt_enable & ASP1_TX_EVT_EN)
  774. davinci_cfg_reg(DM355_EVT8_ASP1_TX);
  775. if (evt_enable & ASP1_RX_EVT_EN)
  776. davinci_cfg_reg(DM355_EVT9_ASP1_RX);
  777. dm355_asp1_device.dev.platform_data = pdata;
  778. platform_device_register(&dm355_asp1_device);
  779. }
  780. void __init dm355_init(void)
  781. {
  782. davinci_common_init(&davinci_soc_info_dm355);
  783. }
  784. static int __init dm355_init_devices(void)
  785. {
  786. if (!cpu_is_davinci_dm355())
  787. return 0;
  788. /* Add ccdc clock aliases */
  789. clk_add_alias("master", dm355_ccdc_dev.name, "vpss_master", NULL);
  790. clk_add_alias("slave", dm355_ccdc_dev.name, "vpss_master", NULL);
  791. davinci_cfg_reg(DM355_INT_EDMA_CC);
  792. platform_device_register(&dm355_edma_device);
  793. platform_device_register(&dm355_vpss_device);
  794. platform_device_register(&dm355_ccdc_dev);
  795. platform_device_register(&vpfe_capture_dev);
  796. return 0;
  797. }
  798. postcore_initcall(dm355_init_devices);