devices-tnetv107x.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * Texas Instruments TNETV107X SoC devices
  3. *
  4. * Copyright (C) 2010 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  11. * kind, whether express or implied; without even the implied warranty
  12. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/clk.h>
  20. #include <linux/slab.h>
  21. #include <mach/common.h>
  22. #include <mach/irqs.h>
  23. #include <mach/edma.h>
  24. #include <mach/tnetv107x.h>
  25. #include "clock.h"
  26. /* Base addresses for on-chip devices */
  27. #define TNETV107X_TPCC_BASE 0x01c00000
  28. #define TNETV107X_TPTC0_BASE 0x01c10000
  29. #define TNETV107X_TPTC1_BASE 0x01c10400
  30. #define TNETV107X_WDOG_BASE 0x08086700
  31. #define TNETV107X_SDIO0_BASE 0x08088700
  32. #define TNETV107X_SDIO1_BASE 0x08088800
  33. #define TNETV107X_ASYNC_EMIF_CNTRL_BASE 0x08200000
  34. #define TNETV107X_ASYNC_EMIF_DATA_CE0_BASE 0x30000000
  35. #define TNETV107X_ASYNC_EMIF_DATA_CE1_BASE 0x40000000
  36. #define TNETV107X_ASYNC_EMIF_DATA_CE2_BASE 0x44000000
  37. #define TNETV107X_ASYNC_EMIF_DATA_CE3_BASE 0x48000000
  38. /* TNETV107X specific EDMA3 information */
  39. #define EDMA_TNETV107X_NUM_DMACH 64
  40. #define EDMA_TNETV107X_NUM_TCC 64
  41. #define EDMA_TNETV107X_NUM_PARAMENTRY 128
  42. #define EDMA_TNETV107X_NUM_EVQUE 2
  43. #define EDMA_TNETV107X_NUM_TC 2
  44. #define EDMA_TNETV107X_CHMAP_EXIST 0
  45. #define EDMA_TNETV107X_NUM_REGIONS 4
  46. #define TNETV107X_DMACH2EVENT_MAP0 0x3C0CE000u
  47. #define TNETV107X_DMACH2EVENT_MAP1 0x000FFFFFu
  48. #define TNETV107X_DMACH_SDIO0_RX 26
  49. #define TNETV107X_DMACH_SDIO0_TX 27
  50. #define TNETV107X_DMACH_SDIO1_RX 28
  51. #define TNETV107X_DMACH_SDIO1_TX 29
  52. static const s8 edma_tc_mapping[][2] = {
  53. /* event queue no TC no */
  54. { 0, 0 },
  55. { 1, 1 },
  56. { -1, -1 }
  57. };
  58. static const s8 edma_priority_mapping[][2] = {
  59. /* event queue no Prio */
  60. { 0, 3 },
  61. { 1, 7 },
  62. { -1, -1 }
  63. };
  64. static struct edma_soc_info edma_cc0_info = {
  65. .n_channel = EDMA_TNETV107X_NUM_DMACH,
  66. .n_region = EDMA_TNETV107X_NUM_REGIONS,
  67. .n_slot = EDMA_TNETV107X_NUM_PARAMENTRY,
  68. .n_tc = EDMA_TNETV107X_NUM_TC,
  69. .n_cc = 1,
  70. .queue_tc_mapping = edma_tc_mapping,
  71. .queue_priority_mapping = edma_priority_mapping,
  72. };
  73. static struct edma_soc_info *tnetv107x_edma_info[EDMA_MAX_CC] = {
  74. &edma_cc0_info,
  75. };
  76. static struct resource edma_resources[] = {
  77. {
  78. .name = "edma_cc0",
  79. .start = TNETV107X_TPCC_BASE,
  80. .end = TNETV107X_TPCC_BASE + SZ_32K - 1,
  81. .flags = IORESOURCE_MEM,
  82. },
  83. {
  84. .name = "edma_tc0",
  85. .start = TNETV107X_TPTC0_BASE,
  86. .end = TNETV107X_TPTC0_BASE + SZ_1K - 1,
  87. .flags = IORESOURCE_MEM,
  88. },
  89. {
  90. .name = "edma_tc1",
  91. .start = TNETV107X_TPTC1_BASE,
  92. .end = TNETV107X_TPTC1_BASE + SZ_1K - 1,
  93. .flags = IORESOURCE_MEM,
  94. },
  95. {
  96. .name = "edma0",
  97. .start = IRQ_TNETV107X_TPCC,
  98. .flags = IORESOURCE_IRQ,
  99. },
  100. {
  101. .name = "edma0_err",
  102. .start = IRQ_TNETV107X_TPCC_ERR,
  103. .flags = IORESOURCE_IRQ,
  104. },
  105. };
  106. static struct platform_device edma_device = {
  107. .name = "edma",
  108. .id = -1,
  109. .num_resources = ARRAY_SIZE(edma_resources),
  110. .resource = edma_resources,
  111. .dev.platform_data = tnetv107x_edma_info,
  112. };
  113. static struct plat_serial8250_port serial_data[] = {
  114. {
  115. .mapbase = TNETV107X_UART0_BASE,
  116. .irq = IRQ_TNETV107X_UART0,
  117. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  118. UPF_FIXED_TYPE | UPF_IOREMAP,
  119. .type = PORT_AR7,
  120. .iotype = UPIO_MEM32,
  121. .regshift = 2,
  122. },
  123. {
  124. .mapbase = TNETV107X_UART1_BASE,
  125. .irq = IRQ_TNETV107X_UART1,
  126. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  127. UPF_FIXED_TYPE | UPF_IOREMAP,
  128. .type = PORT_AR7,
  129. .iotype = UPIO_MEM32,
  130. .regshift = 2,
  131. },
  132. {
  133. .mapbase = TNETV107X_UART2_BASE,
  134. .irq = IRQ_TNETV107X_UART2,
  135. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  136. UPF_FIXED_TYPE | UPF_IOREMAP,
  137. .type = PORT_AR7,
  138. .iotype = UPIO_MEM32,
  139. .regshift = 2,
  140. },
  141. {
  142. .flags = 0,
  143. },
  144. };
  145. struct platform_device tnetv107x_serial_device = {
  146. .name = "serial8250",
  147. .id = PLAT8250_DEV_PLATFORM,
  148. .dev.platform_data = serial_data,
  149. };
  150. static struct resource mmc0_resources[] = {
  151. { /* Memory mapped registers */
  152. .start = TNETV107X_SDIO0_BASE,
  153. .end = TNETV107X_SDIO0_BASE + 0x0ff,
  154. .flags = IORESOURCE_MEM
  155. },
  156. { /* MMC interrupt */
  157. .start = IRQ_TNETV107X_MMC0,
  158. .flags = IORESOURCE_IRQ
  159. },
  160. { /* SDIO interrupt */
  161. .start = IRQ_TNETV107X_SDIO0,
  162. .flags = IORESOURCE_IRQ
  163. },
  164. { /* DMA RX */
  165. .start = EDMA_CTLR_CHAN(0, TNETV107X_DMACH_SDIO0_RX),
  166. .flags = IORESOURCE_DMA
  167. },
  168. { /* DMA TX */
  169. .start = EDMA_CTLR_CHAN(0, TNETV107X_DMACH_SDIO0_TX),
  170. .flags = IORESOURCE_DMA
  171. },
  172. };
  173. static struct resource mmc1_resources[] = {
  174. { /* Memory mapped registers */
  175. .start = TNETV107X_SDIO1_BASE,
  176. .end = TNETV107X_SDIO1_BASE + 0x0ff,
  177. .flags = IORESOURCE_MEM
  178. },
  179. { /* MMC interrupt */
  180. .start = IRQ_TNETV107X_MMC1,
  181. .flags = IORESOURCE_IRQ
  182. },
  183. { /* SDIO interrupt */
  184. .start = IRQ_TNETV107X_SDIO1,
  185. .flags = IORESOURCE_IRQ
  186. },
  187. { /* DMA RX */
  188. .start = EDMA_CTLR_CHAN(0, TNETV107X_DMACH_SDIO1_RX),
  189. .flags = IORESOURCE_DMA
  190. },
  191. { /* DMA TX */
  192. .start = EDMA_CTLR_CHAN(0, TNETV107X_DMACH_SDIO1_TX),
  193. .flags = IORESOURCE_DMA
  194. },
  195. };
  196. static u64 mmc0_dma_mask = DMA_BIT_MASK(32);
  197. static u64 mmc1_dma_mask = DMA_BIT_MASK(32);
  198. static struct platform_device mmc_devices[2] = {
  199. {
  200. .name = "davinci_mmc",
  201. .id = 0,
  202. .dev = {
  203. .dma_mask = &mmc0_dma_mask,
  204. .coherent_dma_mask = DMA_BIT_MASK(32),
  205. },
  206. .num_resources = ARRAY_SIZE(mmc0_resources),
  207. .resource = mmc0_resources
  208. },
  209. {
  210. .name = "davinci_mmc",
  211. .id = 1,
  212. .dev = {
  213. .dma_mask = &mmc1_dma_mask,
  214. .coherent_dma_mask = DMA_BIT_MASK(32),
  215. },
  216. .num_resources = ARRAY_SIZE(mmc1_resources),
  217. .resource = mmc1_resources
  218. },
  219. };
  220. static const u32 emif_windows[] = {
  221. TNETV107X_ASYNC_EMIF_DATA_CE0_BASE, TNETV107X_ASYNC_EMIF_DATA_CE1_BASE,
  222. TNETV107X_ASYNC_EMIF_DATA_CE2_BASE, TNETV107X_ASYNC_EMIF_DATA_CE3_BASE,
  223. };
  224. static const u32 emif_window_sizes[] = { SZ_256M, SZ_64M, SZ_64M, SZ_64M };
  225. static struct resource wdt_resources[] = {
  226. {
  227. .start = TNETV107X_WDOG_BASE,
  228. .end = TNETV107X_WDOG_BASE + SZ_4K - 1,
  229. .flags = IORESOURCE_MEM,
  230. },
  231. };
  232. struct platform_device tnetv107x_wdt_device = {
  233. .name = "tnetv107x_wdt",
  234. .id = 0,
  235. .num_resources = ARRAY_SIZE(wdt_resources),
  236. .resource = wdt_resources,
  237. };
  238. static int __init nand_init(int chipsel, struct davinci_nand_pdata *data)
  239. {
  240. struct resource res[2];
  241. struct platform_device *pdev;
  242. u32 range;
  243. int ret;
  244. /* Figure out the resource range from the ale/cle masks */
  245. range = max(data->mask_cle, data->mask_ale);
  246. range = PAGE_ALIGN(range + 4) - 1;
  247. if (range >= emif_window_sizes[chipsel])
  248. return -EINVAL;
  249. pdev = kzalloc(sizeof(*pdev), GFP_KERNEL);
  250. if (!pdev)
  251. return -ENOMEM;
  252. pdev->name = "davinci_nand";
  253. pdev->id = chipsel;
  254. pdev->dev.platform_data = data;
  255. memset(res, 0, sizeof(res));
  256. res[0].start = emif_windows[chipsel];
  257. res[0].end = res[0].start + range;
  258. res[0].flags = IORESOURCE_MEM;
  259. res[1].start = TNETV107X_ASYNC_EMIF_CNTRL_BASE;
  260. res[1].end = res[1].start + SZ_4K - 1;
  261. res[1].flags = IORESOURCE_MEM;
  262. ret = platform_device_add_resources(pdev, res, ARRAY_SIZE(res));
  263. if (ret < 0) {
  264. kfree(pdev);
  265. return ret;
  266. }
  267. return platform_device_register(pdev);
  268. }
  269. void __init tnetv107x_devices_init(struct tnetv107x_device_info *info)
  270. {
  271. int i;
  272. platform_device_register(&edma_device);
  273. platform_device_register(&tnetv107x_wdt_device);
  274. if (info->serial_config)
  275. davinci_serial_init(info->serial_config);
  276. for (i = 0; i < 2; i++)
  277. if (info->mmc_config[i]) {
  278. mmc_devices[i].dev.platform_data = info->mmc_config[i];
  279. platform_device_register(&mmc_devices[i]);
  280. }
  281. for (i = 0; i < 4; i++)
  282. if (info->nand_config[i])
  283. nand_init(i, info->nand_config[i]);
  284. }