board-neuros-osd2.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. /*
  2. * Neuros Technologies OSD2 board support
  3. *
  4. * Modified from original 644X-EVM board support.
  5. * 2008 (c) Neuros Technology, LLC.
  6. * 2009 (c) Jorge Luis Zapata Muga <jorgeluis.zapata@gmail.com>
  7. * 2009 (c) Andrey A. Porodko <Andrey.Porodko@gmail.com>
  8. *
  9. * The Neuros OSD 2.0 is the hardware component of the Neuros Open
  10. * Internet Television Platform. Hardware is very close to TI
  11. * DM644X-EVM board. It has:
  12. * DM6446M02 module with 256MB NAND, 256MB RAM, TLV320AIC32 AIC,
  13. * USB, Ethernet, SD/MMC, UART, THS8200, TVP7000 for video.
  14. * Additionaly realtime clock, IR remote control receiver,
  15. * IR Blaster based on MSP430 (firmware although is different
  16. * from used in DM644X-EVM), internal ATA-6 3.5” HDD drive
  17. * with PATA interface, two muxed red-green leds.
  18. *
  19. * For more information please refer to
  20. * http://wiki.neurostechnology.com/index.php/OSD_2.0_HD
  21. *
  22. * This file is licensed under the terms of the GNU General Public
  23. * License version 2. This program is licensed "as is" without any
  24. * warranty of any kind, whether express or implied.
  25. */
  26. #include <linux/platform_device.h>
  27. #include <linux/gpio.h>
  28. #include <linux/mtd/partitions.h>
  29. #include <asm/mach-types.h>
  30. #include <asm/mach/arch.h>
  31. #include <mach/dm644x.h>
  32. #include <mach/common.h>
  33. #include <mach/i2c.h>
  34. #include <mach/serial.h>
  35. #include <mach/mux.h>
  36. #include <mach/nand.h>
  37. #include <mach/mmc.h>
  38. #include <mach/usb.h>
  39. #define NEUROS_OSD2_PHY_MASK 0x2
  40. #define NEUROS_OSD2_MDIO_FREQUENCY 2200000 /* PHY bus frequency */
  41. #define LXT971_PHY_ID 0x001378e2
  42. #define LXT971_PHY_MASK 0xfffffff0
  43. #define NTOSD2_AUDIOSOC_I2C_ADDR 0x18
  44. #define NTOSD2_MSP430_I2C_ADDR 0x59
  45. #define NTOSD2_MSP430_IRQ 2
  46. /* Neuros OSD2 has a Samsung 256 MByte NAND flash (Dev ID of 0xAA,
  47. * 2048 blocks in the device, 64 pages per block, 2048 bytes per
  48. * page.
  49. */
  50. #define NAND_BLOCK_SIZE SZ_128K
  51. static struct mtd_partition davinci_ntosd2_nandflash_partition[] = {
  52. {
  53. /* UBL (a few copies) plus U-Boot */
  54. .name = "bootloader",
  55. .offset = 0,
  56. .size = 15 * NAND_BLOCK_SIZE,
  57. .mask_flags = MTD_WRITEABLE, /* force read-only */
  58. }, {
  59. /* U-Boot environment */
  60. .name = "params",
  61. .offset = MTDPART_OFS_APPEND,
  62. .size = 1 * NAND_BLOCK_SIZE,
  63. .mask_flags = 0,
  64. }, {
  65. /* Kernel */
  66. .name = "kernel",
  67. .offset = MTDPART_OFS_APPEND,
  68. .size = SZ_4M,
  69. .mask_flags = 0,
  70. }, {
  71. /* File System */
  72. .name = "filesystem",
  73. .offset = MTDPART_OFS_APPEND,
  74. .size = MTDPART_SIZ_FULL,
  75. .mask_flags = 0,
  76. }
  77. /* A few blocks at end hold a flash Bad Block Table. */
  78. };
  79. static struct davinci_nand_pdata davinci_ntosd2_nandflash_data = {
  80. .parts = davinci_ntosd2_nandflash_partition,
  81. .nr_parts = ARRAY_SIZE(davinci_ntosd2_nandflash_partition),
  82. .ecc_mode = NAND_ECC_HW,
  83. .options = NAND_USE_FLASH_BBT,
  84. };
  85. static struct resource davinci_ntosd2_nandflash_resource[] = {
  86. {
  87. .start = DM644X_ASYNC_EMIF_DATA_CE0_BASE,
  88. .end = DM644X_ASYNC_EMIF_DATA_CE0_BASE + SZ_16M - 1,
  89. .flags = IORESOURCE_MEM,
  90. }, {
  91. .start = DM644X_ASYNC_EMIF_CONTROL_BASE,
  92. .end = DM644X_ASYNC_EMIF_CONTROL_BASE + SZ_4K - 1,
  93. .flags = IORESOURCE_MEM,
  94. },
  95. };
  96. static struct platform_device davinci_ntosd2_nandflash_device = {
  97. .name = "davinci_nand",
  98. .id = 0,
  99. .dev = {
  100. .platform_data = &davinci_ntosd2_nandflash_data,
  101. },
  102. .num_resources = ARRAY_SIZE(davinci_ntosd2_nandflash_resource),
  103. .resource = davinci_ntosd2_nandflash_resource,
  104. };
  105. static u64 davinci_fb_dma_mask = DMA_BIT_MASK(32);
  106. static struct platform_device davinci_fb_device = {
  107. .name = "davincifb",
  108. .id = -1,
  109. .dev = {
  110. .dma_mask = &davinci_fb_dma_mask,
  111. .coherent_dma_mask = DMA_BIT_MASK(32),
  112. },
  113. .num_resources = 0,
  114. };
  115. static struct snd_platform_data dm644x_ntosd2_snd_data;
  116. static struct gpio_led ntosd2_leds[] = {
  117. { .name = "led1_green", .gpio = GPIO(10), },
  118. { .name = "led1_red", .gpio = GPIO(11), },
  119. { .name = "led2_green", .gpio = GPIO(12), },
  120. { .name = "led2_red", .gpio = GPIO(13), },
  121. };
  122. static struct gpio_led_platform_data ntosd2_leds_data = {
  123. .num_leds = ARRAY_SIZE(ntosd2_leds),
  124. .leds = ntosd2_leds,
  125. };
  126. static struct platform_device ntosd2_leds_dev = {
  127. .name = "leds-gpio",
  128. .id = -1,
  129. .dev = {
  130. .platform_data = &ntosd2_leds_data,
  131. },
  132. };
  133. static struct platform_device *davinci_ntosd2_devices[] __initdata = {
  134. &davinci_fb_device,
  135. &ntosd2_leds_dev,
  136. };
  137. static struct davinci_uart_config uart_config __initdata = {
  138. .enabled_uarts = (1 << 0),
  139. };
  140. static void __init davinci_ntosd2_map_io(void)
  141. {
  142. dm644x_init();
  143. }
  144. /*
  145. I2C initialization
  146. */
  147. static struct davinci_i2c_platform_data ntosd2_i2c_pdata = {
  148. .bus_freq = 20 /* kHz */,
  149. .bus_delay = 100 /* usec */,
  150. };
  151. static struct i2c_board_info __initdata ntosd2_i2c_info[] = {
  152. };
  153. static int ntosd2_init_i2c(void)
  154. {
  155. int status;
  156. davinci_init_i2c(&ntosd2_i2c_pdata);
  157. status = gpio_request(NTOSD2_MSP430_IRQ, ntosd2_i2c_info[0].type);
  158. if (status == 0) {
  159. status = gpio_direction_input(NTOSD2_MSP430_IRQ);
  160. if (status == 0) {
  161. status = gpio_to_irq(NTOSD2_MSP430_IRQ);
  162. if (status > 0) {
  163. ntosd2_i2c_info[0].irq = status;
  164. i2c_register_board_info(1,
  165. ntosd2_i2c_info,
  166. ARRAY_SIZE(ntosd2_i2c_info));
  167. }
  168. }
  169. }
  170. return status;
  171. }
  172. static struct davinci_mmc_config davinci_ntosd2_mmc_config = {
  173. .wires = 4,
  174. .version = MMC_CTLR_VERSION_1
  175. };
  176. #if defined(CONFIG_BLK_DEV_PALMCHIP_BK3710) || \
  177. defined(CONFIG_BLK_DEV_PALMCHIP_BK3710_MODULE)
  178. #define HAS_ATA 1
  179. #else
  180. #define HAS_ATA 0
  181. #endif
  182. #if defined(CONFIG_MTD_NAND_DAVINCI) || \
  183. defined(CONFIG_MTD_NAND_DAVINCI_MODULE)
  184. #define HAS_NAND 1
  185. #else
  186. #define HAS_NAND 0
  187. #endif
  188. static __init void davinci_ntosd2_init(void)
  189. {
  190. struct clk *aemif_clk;
  191. struct davinci_soc_info *soc_info = &davinci_soc_info;
  192. int status;
  193. aemif_clk = clk_get(NULL, "aemif");
  194. clk_enable(aemif_clk);
  195. if (HAS_ATA) {
  196. if (HAS_NAND)
  197. pr_warning("WARNING: both IDE and Flash are "
  198. "enabled, but they share AEMIF pins.\n"
  199. "\tDisable IDE for NAND/NOR support.\n");
  200. davinci_init_ide();
  201. } else if (HAS_NAND) {
  202. davinci_cfg_reg(DM644X_HPIEN_DISABLE);
  203. davinci_cfg_reg(DM644X_ATAEN_DISABLE);
  204. /* only one device will be jumpered and detected */
  205. if (HAS_NAND)
  206. platform_device_register(
  207. &davinci_ntosd2_nandflash_device);
  208. }
  209. platform_add_devices(davinci_ntosd2_devices,
  210. ARRAY_SIZE(davinci_ntosd2_devices));
  211. /* Initialize I2C interface specific for this board */
  212. status = ntosd2_init_i2c();
  213. if (status < 0)
  214. pr_warning("davinci_ntosd2_init: msp430 irq setup failed:"
  215. " %d\n", status);
  216. davinci_serial_init(&uart_config);
  217. dm644x_init_asp(&dm644x_ntosd2_snd_data);
  218. soc_info->emac_pdata->phy_mask = NEUROS_OSD2_PHY_MASK;
  219. soc_info->emac_pdata->mdio_max_freq = NEUROS_OSD2_MDIO_FREQUENCY;
  220. davinci_setup_usb(1000, 8);
  221. /*
  222. * Mux the pins to be GPIOs, VLYNQEN is already done at startup.
  223. * The AEAWx are five new AEAW pins that can be muxed by separately.
  224. * They are a bitmask for GPIO management. According TI
  225. * documentation (http://www.ti.com/lit/gpn/tms320dm6446) to employ
  226. * gpio(10,11,12,13) for leds any combination of bits works except
  227. * four last. So we are to reset all five.
  228. */
  229. davinci_cfg_reg(DM644X_AEAW0);
  230. davinci_cfg_reg(DM644X_AEAW1);
  231. davinci_cfg_reg(DM644X_AEAW2);
  232. davinci_cfg_reg(DM644X_AEAW3);
  233. davinci_cfg_reg(DM644X_AEAW4);
  234. davinci_setup_mmc(0, &davinci_ntosd2_mmc_config);
  235. }
  236. MACHINE_START(NEUROS_OSD2, "Neuros OSD2")
  237. /* Maintainer: Neuros Technologies <neuros@groups.google.com> */
  238. .phys_io = IO_PHYS,
  239. .io_pg_offst = (__IO_ADDRESS(IO_PHYS) >> 18) & 0xfffc,
  240. .boot_params = (DAVINCI_DDR_BASE + 0x100),
  241. .map_io = davinci_ntosd2_map_io,
  242. .init_irq = davinci_irq_init,
  243. .timer = &davinci_timer,
  244. .init_machine = davinci_ntosd2_init,
  245. MACHINE_END