board-dm644x-evm.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716
  1. /*
  2. * TI DaVinci EVM board support
  3. *
  4. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  5. *
  6. * 2007 (c) MontaVista Software, Inc. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/gpio.h>
  16. #include <linux/i2c.h>
  17. #include <linux/i2c/pcf857x.h>
  18. #include <linux/i2c/at24.h>
  19. #include <linux/mtd/mtd.h>
  20. #include <linux/mtd/nand.h>
  21. #include <linux/mtd/partitions.h>
  22. #include <linux/mtd/physmap.h>
  23. #include <linux/phy.h>
  24. #include <linux/clk.h>
  25. #include <linux/videodev2.h>
  26. #include <media/tvp514x.h>
  27. #include <asm/mach-types.h>
  28. #include <asm/mach/arch.h>
  29. #include <mach/dm644x.h>
  30. #include <mach/common.h>
  31. #include <mach/i2c.h>
  32. #include <mach/serial.h>
  33. #include <mach/mux.h>
  34. #include <mach/nand.h>
  35. #include <mach/mmc.h>
  36. #include <mach/usb.h>
  37. #define DM644X_EVM_PHY_MASK (0x2)
  38. #define DM644X_EVM_MDIO_FREQUENCY (2200000) /* PHY bus frequency */
  39. #define LXT971_PHY_ID (0x001378e2)
  40. #define LXT971_PHY_MASK (0xfffffff0)
  41. static struct mtd_partition davinci_evm_norflash_partitions[] = {
  42. /* bootloader (UBL, U-Boot, etc) in first 5 sectors */
  43. {
  44. .name = "bootloader",
  45. .offset = 0,
  46. .size = 5 * SZ_64K,
  47. .mask_flags = MTD_WRITEABLE, /* force read-only */
  48. },
  49. /* bootloader params in the next 1 sectors */
  50. {
  51. .name = "params",
  52. .offset = MTDPART_OFS_APPEND,
  53. .size = SZ_64K,
  54. .mask_flags = 0,
  55. },
  56. /* kernel */
  57. {
  58. .name = "kernel",
  59. .offset = MTDPART_OFS_APPEND,
  60. .size = SZ_2M,
  61. .mask_flags = 0
  62. },
  63. /* file system */
  64. {
  65. .name = "filesystem",
  66. .offset = MTDPART_OFS_APPEND,
  67. .size = MTDPART_SIZ_FULL,
  68. .mask_flags = 0
  69. }
  70. };
  71. static struct physmap_flash_data davinci_evm_norflash_data = {
  72. .width = 2,
  73. .parts = davinci_evm_norflash_partitions,
  74. .nr_parts = ARRAY_SIZE(davinci_evm_norflash_partitions),
  75. };
  76. /* NOTE: CFI probe will correctly detect flash part as 32M, but EMIF
  77. * limits addresses to 16M, so using addresses past 16M will wrap */
  78. static struct resource davinci_evm_norflash_resource = {
  79. .start = DM644X_ASYNC_EMIF_DATA_CE0_BASE,
  80. .end = DM644X_ASYNC_EMIF_DATA_CE0_BASE + SZ_16M - 1,
  81. .flags = IORESOURCE_MEM,
  82. };
  83. static struct platform_device davinci_evm_norflash_device = {
  84. .name = "physmap-flash",
  85. .id = 0,
  86. .dev = {
  87. .platform_data = &davinci_evm_norflash_data,
  88. },
  89. .num_resources = 1,
  90. .resource = &davinci_evm_norflash_resource,
  91. };
  92. /* DM644x EVM includes a 64 MByte small-page NAND flash (16K blocks).
  93. * It may used instead of the (default) NOR chip to boot, using TI's
  94. * tools to install the secondary boot loader (UBL) and U-Boot.
  95. */
  96. static struct mtd_partition davinci_evm_nandflash_partition[] = {
  97. /* Bootloader layout depends on whose u-boot is installed, but we
  98. * can hide all the details.
  99. * - block 0 for u-boot environment ... in mainline u-boot
  100. * - block 1 for UBL (plus up to four backup copies in blocks 2..5)
  101. * - blocks 6...? for u-boot
  102. * - blocks 16..23 for u-boot environment ... in TI's u-boot
  103. */
  104. {
  105. .name = "bootloader",
  106. .offset = 0,
  107. .size = SZ_256K + SZ_128K,
  108. .mask_flags = MTD_WRITEABLE, /* force read-only */
  109. },
  110. /* Kernel */
  111. {
  112. .name = "kernel",
  113. .offset = MTDPART_OFS_APPEND,
  114. .size = SZ_4M,
  115. .mask_flags = 0,
  116. },
  117. /* File system (older GIT kernels started this on the 5MB mark) */
  118. {
  119. .name = "filesystem",
  120. .offset = MTDPART_OFS_APPEND,
  121. .size = MTDPART_SIZ_FULL,
  122. .mask_flags = 0,
  123. }
  124. /* A few blocks at end hold a flash BBT ... created by TI's CCS
  125. * using flashwriter_nand.out, but ignored by TI's versions of
  126. * Linux and u-boot. We boot faster by using them.
  127. */
  128. };
  129. static struct davinci_nand_pdata davinci_evm_nandflash_data = {
  130. .parts = davinci_evm_nandflash_partition,
  131. .nr_parts = ARRAY_SIZE(davinci_evm_nandflash_partition),
  132. .ecc_mode = NAND_ECC_HW,
  133. .options = NAND_USE_FLASH_BBT,
  134. };
  135. static struct resource davinci_evm_nandflash_resource[] = {
  136. {
  137. .start = DM644X_ASYNC_EMIF_DATA_CE0_BASE,
  138. .end = DM644X_ASYNC_EMIF_DATA_CE0_BASE + SZ_16M - 1,
  139. .flags = IORESOURCE_MEM,
  140. }, {
  141. .start = DM644X_ASYNC_EMIF_CONTROL_BASE,
  142. .end = DM644X_ASYNC_EMIF_CONTROL_BASE + SZ_4K - 1,
  143. .flags = IORESOURCE_MEM,
  144. },
  145. };
  146. static struct platform_device davinci_evm_nandflash_device = {
  147. .name = "davinci_nand",
  148. .id = 0,
  149. .dev = {
  150. .platform_data = &davinci_evm_nandflash_data,
  151. },
  152. .num_resources = ARRAY_SIZE(davinci_evm_nandflash_resource),
  153. .resource = davinci_evm_nandflash_resource,
  154. };
  155. static u64 davinci_fb_dma_mask = DMA_BIT_MASK(32);
  156. static struct platform_device davinci_fb_device = {
  157. .name = "davincifb",
  158. .id = -1,
  159. .dev = {
  160. .dma_mask = &davinci_fb_dma_mask,
  161. .coherent_dma_mask = DMA_BIT_MASK(32),
  162. },
  163. .num_resources = 0,
  164. };
  165. static struct tvp514x_platform_data tvp5146_pdata = {
  166. .clk_polarity = 0,
  167. .hs_polarity = 1,
  168. .vs_polarity = 1
  169. };
  170. #define TVP514X_STD_ALL (V4L2_STD_NTSC | V4L2_STD_PAL)
  171. /* Inputs available at the TVP5146 */
  172. static struct v4l2_input tvp5146_inputs[] = {
  173. {
  174. .index = 0,
  175. .name = "Composite",
  176. .type = V4L2_INPUT_TYPE_CAMERA,
  177. .std = TVP514X_STD_ALL,
  178. },
  179. {
  180. .index = 1,
  181. .name = "S-Video",
  182. .type = V4L2_INPUT_TYPE_CAMERA,
  183. .std = TVP514X_STD_ALL,
  184. },
  185. };
  186. /*
  187. * this is the route info for connecting each input to decoder
  188. * ouput that goes to vpfe. There is a one to one correspondence
  189. * with tvp5146_inputs
  190. */
  191. static struct vpfe_route tvp5146_routes[] = {
  192. {
  193. .input = INPUT_CVBS_VI2B,
  194. .output = OUTPUT_10BIT_422_EMBEDDED_SYNC,
  195. },
  196. {
  197. .input = INPUT_SVIDEO_VI2C_VI1C,
  198. .output = OUTPUT_10BIT_422_EMBEDDED_SYNC,
  199. },
  200. };
  201. static struct vpfe_subdev_info vpfe_sub_devs[] = {
  202. {
  203. .name = "tvp5146",
  204. .grp_id = 0,
  205. .num_inputs = ARRAY_SIZE(tvp5146_inputs),
  206. .inputs = tvp5146_inputs,
  207. .routes = tvp5146_routes,
  208. .can_route = 1,
  209. .ccdc_if_params = {
  210. .if_type = VPFE_BT656,
  211. .hdpol = VPFE_PINPOL_POSITIVE,
  212. .vdpol = VPFE_PINPOL_POSITIVE,
  213. },
  214. .board_info = {
  215. I2C_BOARD_INFO("tvp5146", 0x5d),
  216. .platform_data = &tvp5146_pdata,
  217. },
  218. },
  219. };
  220. static struct vpfe_config vpfe_cfg = {
  221. .num_subdevs = ARRAY_SIZE(vpfe_sub_devs),
  222. .i2c_adapter_id = 1,
  223. .sub_devs = vpfe_sub_devs,
  224. .card_name = "DM6446 EVM",
  225. .ccdc = "DM6446 CCDC",
  226. };
  227. static struct platform_device rtc_dev = {
  228. .name = "rtc_davinci_evm",
  229. .id = -1,
  230. };
  231. static struct snd_platform_data dm644x_evm_snd_data;
  232. /*----------------------------------------------------------------------*/
  233. /*
  234. * I2C GPIO expanders
  235. */
  236. #define PCF_Uxx_BASE(x) (DAVINCI_N_GPIO + ((x) * 8))
  237. /* U2 -- LEDs */
  238. static struct gpio_led evm_leds[] = {
  239. { .name = "DS8", .active_low = 1,
  240. .default_trigger = "heartbeat", },
  241. { .name = "DS7", .active_low = 1, },
  242. { .name = "DS6", .active_low = 1, },
  243. { .name = "DS5", .active_low = 1, },
  244. { .name = "DS4", .active_low = 1, },
  245. { .name = "DS3", .active_low = 1, },
  246. { .name = "DS2", .active_low = 1,
  247. .default_trigger = "mmc0", },
  248. { .name = "DS1", .active_low = 1,
  249. .default_trigger = "ide-disk", },
  250. };
  251. static const struct gpio_led_platform_data evm_led_data = {
  252. .num_leds = ARRAY_SIZE(evm_leds),
  253. .leds = evm_leds,
  254. };
  255. static struct platform_device *evm_led_dev;
  256. static int
  257. evm_led_setup(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
  258. {
  259. struct gpio_led *leds = evm_leds;
  260. int status;
  261. while (ngpio--) {
  262. leds->gpio = gpio++;
  263. leds++;
  264. }
  265. /* what an extremely annoying way to be forced to handle
  266. * device unregistration ...
  267. */
  268. evm_led_dev = platform_device_alloc("leds-gpio", 0);
  269. platform_device_add_data(evm_led_dev,
  270. &evm_led_data, sizeof evm_led_data);
  271. evm_led_dev->dev.parent = &client->dev;
  272. status = platform_device_add(evm_led_dev);
  273. if (status < 0) {
  274. platform_device_put(evm_led_dev);
  275. evm_led_dev = NULL;
  276. }
  277. return status;
  278. }
  279. static int
  280. evm_led_teardown(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
  281. {
  282. if (evm_led_dev) {
  283. platform_device_unregister(evm_led_dev);
  284. evm_led_dev = NULL;
  285. }
  286. return 0;
  287. }
  288. static struct pcf857x_platform_data pcf_data_u2 = {
  289. .gpio_base = PCF_Uxx_BASE(0),
  290. .setup = evm_led_setup,
  291. .teardown = evm_led_teardown,
  292. };
  293. /* U18 - A/V clock generator and user switch */
  294. static int sw_gpio;
  295. static ssize_t
  296. sw_show(struct device *d, struct device_attribute *a, char *buf)
  297. {
  298. char *s = gpio_get_value_cansleep(sw_gpio) ? "on\n" : "off\n";
  299. strcpy(buf, s);
  300. return strlen(s);
  301. }
  302. static DEVICE_ATTR(user_sw, S_IRUGO, sw_show, NULL);
  303. static int
  304. evm_u18_setup(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
  305. {
  306. int status;
  307. /* export dip switch option */
  308. sw_gpio = gpio + 7;
  309. status = gpio_request(sw_gpio, "user_sw");
  310. if (status == 0)
  311. status = gpio_direction_input(sw_gpio);
  312. if (status == 0)
  313. status = device_create_file(&client->dev, &dev_attr_user_sw);
  314. else
  315. gpio_free(sw_gpio);
  316. if (status != 0)
  317. sw_gpio = -EINVAL;
  318. /* audio PLL: 48 kHz (vs 44.1 or 32), single rate (vs double) */
  319. gpio_request(gpio + 3, "pll_fs2");
  320. gpio_direction_output(gpio + 3, 0);
  321. gpio_request(gpio + 2, "pll_fs1");
  322. gpio_direction_output(gpio + 2, 0);
  323. gpio_request(gpio + 1, "pll_sr");
  324. gpio_direction_output(gpio + 1, 0);
  325. return 0;
  326. }
  327. static int
  328. evm_u18_teardown(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
  329. {
  330. gpio_free(gpio + 1);
  331. gpio_free(gpio + 2);
  332. gpio_free(gpio + 3);
  333. if (sw_gpio > 0) {
  334. device_remove_file(&client->dev, &dev_attr_user_sw);
  335. gpio_free(sw_gpio);
  336. }
  337. return 0;
  338. }
  339. static struct pcf857x_platform_data pcf_data_u18 = {
  340. .gpio_base = PCF_Uxx_BASE(1),
  341. .n_latch = (1 << 3) | (1 << 2) | (1 << 1),
  342. .setup = evm_u18_setup,
  343. .teardown = evm_u18_teardown,
  344. };
  345. /* U35 - various I/O signals used to manage USB, CF, ATA, etc */
  346. static int
  347. evm_u35_setup(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
  348. {
  349. /* p0 = nDRV_VBUS (initial: don't supply it) */
  350. gpio_request(gpio + 0, "nDRV_VBUS");
  351. gpio_direction_output(gpio + 0, 1);
  352. /* p1 = VDDIMX_EN */
  353. gpio_request(gpio + 1, "VDDIMX_EN");
  354. gpio_direction_output(gpio + 1, 1);
  355. /* p2 = VLYNQ_EN */
  356. gpio_request(gpio + 2, "VLYNQ_EN");
  357. gpio_direction_output(gpio + 2, 1);
  358. /* p3 = n3V3_CF_RESET (initial: stay in reset) */
  359. gpio_request(gpio + 3, "nCF_RESET");
  360. gpio_direction_output(gpio + 3, 0);
  361. /* (p4 unused) */
  362. /* p5 = 1V8_WLAN_RESET (initial: stay in reset) */
  363. gpio_request(gpio + 5, "WLAN_RESET");
  364. gpio_direction_output(gpio + 5, 1);
  365. /* p6 = nATA_SEL (initial: select) */
  366. gpio_request(gpio + 6, "nATA_SEL");
  367. gpio_direction_output(gpio + 6, 0);
  368. /* p7 = nCF_SEL (initial: deselect) */
  369. gpio_request(gpio + 7, "nCF_SEL");
  370. gpio_direction_output(gpio + 7, 1);
  371. /* irlml6401 switches over 1A, in under 8 msec;
  372. * now it can be managed by nDRV_VBUS ...
  373. */
  374. davinci_setup_usb(1000, 8);
  375. return 0;
  376. }
  377. static int
  378. evm_u35_teardown(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
  379. {
  380. gpio_free(gpio + 7);
  381. gpio_free(gpio + 6);
  382. gpio_free(gpio + 5);
  383. gpio_free(gpio + 3);
  384. gpio_free(gpio + 2);
  385. gpio_free(gpio + 1);
  386. gpio_free(gpio + 0);
  387. return 0;
  388. }
  389. static struct pcf857x_platform_data pcf_data_u35 = {
  390. .gpio_base = PCF_Uxx_BASE(2),
  391. .setup = evm_u35_setup,
  392. .teardown = evm_u35_teardown,
  393. };
  394. /*----------------------------------------------------------------------*/
  395. /* Most of this EEPROM is unused, but U-Boot uses some data:
  396. * - 0x7f00, 6 bytes Ethernet Address
  397. * - 0x0039, 1 byte NTSC vs PAL (bit 0x80 == PAL)
  398. * - ... newer boards may have more
  399. */
  400. static struct at24_platform_data eeprom_info = {
  401. .byte_len = (256*1024) / 8,
  402. .page_size = 64,
  403. .flags = AT24_FLAG_ADDR16,
  404. .setup = davinci_get_mac_addr,
  405. .context = (void *)0x7f00,
  406. };
  407. /*
  408. * MSP430 supports RTC, card detection, input from IR remote, and
  409. * a bit more. It triggers interrupts on GPIO(7) from pressing
  410. * buttons on the IR remote, and for card detect switches.
  411. */
  412. static struct i2c_client *dm6446evm_msp;
  413. static int dm6446evm_msp_probe(struct i2c_client *client,
  414. const struct i2c_device_id *id)
  415. {
  416. dm6446evm_msp = client;
  417. return 0;
  418. }
  419. static int dm6446evm_msp_remove(struct i2c_client *client)
  420. {
  421. dm6446evm_msp = NULL;
  422. return 0;
  423. }
  424. static const struct i2c_device_id dm6446evm_msp_ids[] = {
  425. { "dm6446evm_msp", 0, },
  426. { /* end of list */ },
  427. };
  428. static struct i2c_driver dm6446evm_msp_driver = {
  429. .driver.name = "dm6446evm_msp",
  430. .id_table = dm6446evm_msp_ids,
  431. .probe = dm6446evm_msp_probe,
  432. .remove = dm6446evm_msp_remove,
  433. };
  434. static int dm6444evm_msp430_get_pins(void)
  435. {
  436. static const char txbuf[2] = { 2, 4, };
  437. char buf[4];
  438. struct i2c_msg msg[2] = {
  439. {
  440. .addr = dm6446evm_msp->addr,
  441. .flags = 0,
  442. .len = 2,
  443. .buf = (void __force *)txbuf,
  444. },
  445. {
  446. .addr = dm6446evm_msp->addr,
  447. .flags = I2C_M_RD,
  448. .len = 4,
  449. .buf = buf,
  450. },
  451. };
  452. int status;
  453. if (!dm6446evm_msp)
  454. return -ENXIO;
  455. /* Command 4 == get input state, returns port 2 and port3 data
  456. * S Addr W [A] len=2 [A] cmd=4 [A]
  457. * RS Addr R [A] [len=4] A [cmd=4] A [port2] A [port3] N P
  458. */
  459. status = i2c_transfer(dm6446evm_msp->adapter, msg, 2);
  460. if (status < 0)
  461. return status;
  462. dev_dbg(&dm6446evm_msp->dev,
  463. "PINS: %02x %02x %02x %02x\n",
  464. buf[0], buf[1], buf[2], buf[3]);
  465. return (buf[3] << 8) | buf[2];
  466. }
  467. static int dm6444evm_mmc_get_cd(int module)
  468. {
  469. int status = dm6444evm_msp430_get_pins();
  470. return (status < 0) ? status : !(status & BIT(1));
  471. }
  472. static int dm6444evm_mmc_get_ro(int module)
  473. {
  474. int status = dm6444evm_msp430_get_pins();
  475. return (status < 0) ? status : status & BIT(6 + 8);
  476. }
  477. static struct davinci_mmc_config dm6446evm_mmc_config = {
  478. .get_cd = dm6444evm_mmc_get_cd,
  479. .get_ro = dm6444evm_mmc_get_ro,
  480. .wires = 4,
  481. .version = MMC_CTLR_VERSION_1
  482. };
  483. static struct i2c_board_info __initdata i2c_info[] = {
  484. {
  485. I2C_BOARD_INFO("dm6446evm_msp", 0x23),
  486. },
  487. {
  488. I2C_BOARD_INFO("pcf8574", 0x38),
  489. .platform_data = &pcf_data_u2,
  490. },
  491. {
  492. I2C_BOARD_INFO("pcf8574", 0x39),
  493. .platform_data = &pcf_data_u18,
  494. },
  495. {
  496. I2C_BOARD_INFO("pcf8574", 0x3a),
  497. .platform_data = &pcf_data_u35,
  498. },
  499. {
  500. I2C_BOARD_INFO("24c256", 0x50),
  501. .platform_data = &eeprom_info,
  502. },
  503. {
  504. I2C_BOARD_INFO("tlv320aic33", 0x1b),
  505. },
  506. };
  507. /* The msp430 uses a slow bitbanged I2C implementation (ergo 20 KHz),
  508. * which requires 100 usec of idle bus after i2c writes sent to it.
  509. */
  510. static struct davinci_i2c_platform_data i2c_pdata = {
  511. .bus_freq = 20 /* kHz */,
  512. .bus_delay = 100 /* usec */,
  513. .sda_pin = 44,
  514. .scl_pin = 43,
  515. };
  516. static void __init evm_init_i2c(void)
  517. {
  518. davinci_init_i2c(&i2c_pdata);
  519. i2c_add_driver(&dm6446evm_msp_driver);
  520. i2c_register_board_info(1, i2c_info, ARRAY_SIZE(i2c_info));
  521. }
  522. static struct platform_device *davinci_evm_devices[] __initdata = {
  523. &davinci_fb_device,
  524. &rtc_dev,
  525. };
  526. static struct davinci_uart_config uart_config __initdata = {
  527. .enabled_uarts = (1 << 0),
  528. };
  529. static void __init
  530. davinci_evm_map_io(void)
  531. {
  532. /* setup input configuration for VPFE input devices */
  533. dm644x_set_vpfe_config(&vpfe_cfg);
  534. dm644x_init();
  535. }
  536. static int davinci_phy_fixup(struct phy_device *phydev)
  537. {
  538. unsigned int control;
  539. /* CRITICAL: Fix for increasing PHY signal drive strength for
  540. * TX lockup issue. On DaVinci EVM, the Intel LXT971 PHY
  541. * signal strength was low causing TX to fail randomly. The
  542. * fix is to Set bit 11 (Increased MII drive strength) of PHY
  543. * register 26 (Digital Config register) on this phy. */
  544. control = phy_read(phydev, 26);
  545. phy_write(phydev, 26, (control | 0x800));
  546. return 0;
  547. }
  548. #if defined(CONFIG_BLK_DEV_PALMCHIP_BK3710) || \
  549. defined(CONFIG_BLK_DEV_PALMCHIP_BK3710_MODULE)
  550. #define HAS_ATA 1
  551. #else
  552. #define HAS_ATA 0
  553. #endif
  554. #if defined(CONFIG_MTD_PHYSMAP) || \
  555. defined(CONFIG_MTD_PHYSMAP_MODULE)
  556. #define HAS_NOR 1
  557. #else
  558. #define HAS_NOR 0
  559. #endif
  560. #if defined(CONFIG_MTD_NAND_DAVINCI) || \
  561. defined(CONFIG_MTD_NAND_DAVINCI_MODULE)
  562. #define HAS_NAND 1
  563. #else
  564. #define HAS_NAND 0
  565. #endif
  566. static __init void davinci_evm_init(void)
  567. {
  568. struct clk *aemif_clk;
  569. struct davinci_soc_info *soc_info = &davinci_soc_info;
  570. aemif_clk = clk_get(NULL, "aemif");
  571. clk_enable(aemif_clk);
  572. if (HAS_ATA) {
  573. if (HAS_NAND || HAS_NOR)
  574. pr_warning("WARNING: both IDE and Flash are "
  575. "enabled, but they share AEMIF pins.\n"
  576. "\tDisable IDE for NAND/NOR support.\n");
  577. davinci_init_ide();
  578. } else if (HAS_NAND || HAS_NOR) {
  579. davinci_cfg_reg(DM644X_HPIEN_DISABLE);
  580. davinci_cfg_reg(DM644X_ATAEN_DISABLE);
  581. /* only one device will be jumpered and detected */
  582. if (HAS_NAND) {
  583. platform_device_register(&davinci_evm_nandflash_device);
  584. evm_leds[7].default_trigger = "nand-disk";
  585. if (HAS_NOR)
  586. pr_warning("WARNING: both NAND and NOR flash "
  587. "are enabled; disable one of them.\n");
  588. } else if (HAS_NOR)
  589. platform_device_register(&davinci_evm_norflash_device);
  590. }
  591. platform_add_devices(davinci_evm_devices,
  592. ARRAY_SIZE(davinci_evm_devices));
  593. evm_init_i2c();
  594. davinci_setup_mmc(0, &dm6446evm_mmc_config);
  595. davinci_serial_init(&uart_config);
  596. dm644x_init_asp(&dm644x_evm_snd_data);
  597. soc_info->emac_pdata->phy_mask = DM644X_EVM_PHY_MASK;
  598. soc_info->emac_pdata->mdio_max_freq = DM644X_EVM_MDIO_FREQUENCY;
  599. /* Register the fixup for PHY on DaVinci */
  600. phy_register_fixup_for_uid(LXT971_PHY_ID, LXT971_PHY_MASK,
  601. davinci_phy_fixup);
  602. }
  603. MACHINE_START(DAVINCI_EVM, "DaVinci DM644x EVM")
  604. /* Maintainer: MontaVista Software <source@mvista.com> */
  605. .phys_io = IO_PHYS,
  606. .io_pg_offst = (__IO_ADDRESS(IO_PHYS) >> 18) & 0xfffc,
  607. .boot_params = (DAVINCI_DDR_BASE + 0x100),
  608. .map_io = davinci_evm_map_io,
  609. .init_irq = davinci_irq_init,
  610. .timer = &davinci_timer,
  611. .init_machine = davinci_evm_init,
  612. MACHINE_END