i915_debugfs.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <linux/list_sort.h>
  33. #include <asm/msr-index.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include "intel_ringbuffer.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. INACTIVE_LIST,
  43. PINNED_LIST,
  44. };
  45. static const char *yesno(int v)
  46. {
  47. return v ? "yes" : "no";
  48. }
  49. static int i915_capabilities(struct seq_file *m, void *data)
  50. {
  51. struct drm_info_node *node = (struct drm_info_node *) m->private;
  52. struct drm_device *dev = node->minor->dev;
  53. const struct intel_device_info *info = INTEL_INFO(dev);
  54. seq_printf(m, "gen: %d\n", info->gen);
  55. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  56. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  57. #define SEP_SEMICOLON ;
  58. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  59. #undef PRINT_FLAG
  60. #undef SEP_SEMICOLON
  61. return 0;
  62. }
  63. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  64. {
  65. if (obj->user_pin_count > 0)
  66. return "P";
  67. else if (obj->pin_count > 0)
  68. return "p";
  69. else
  70. return " ";
  71. }
  72. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  73. {
  74. switch (obj->tiling_mode) {
  75. default:
  76. case I915_TILING_NONE: return " ";
  77. case I915_TILING_X: return "X";
  78. case I915_TILING_Y: return "Y";
  79. }
  80. }
  81. static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
  82. {
  83. return obj->has_global_gtt_mapping ? "g" : " ";
  84. }
  85. static void
  86. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  87. {
  88. struct i915_vma *vma;
  89. seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
  90. &obj->base,
  91. get_pin_flag(obj),
  92. get_tiling_flag(obj),
  93. get_global_flag(obj),
  94. obj->base.size / 1024,
  95. obj->base.read_domains,
  96. obj->base.write_domain,
  97. obj->last_read_seqno,
  98. obj->last_write_seqno,
  99. obj->last_fenced_seqno,
  100. i915_cache_level_str(obj->cache_level),
  101. obj->dirty ? " dirty" : "",
  102. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  103. if (obj->base.name)
  104. seq_printf(m, " (name: %d)", obj->base.name);
  105. if (obj->pin_count)
  106. seq_printf(m, " (pinned x %d)", obj->pin_count);
  107. if (obj->pin_display)
  108. seq_printf(m, " (display)");
  109. if (obj->fence_reg != I915_FENCE_REG_NONE)
  110. seq_printf(m, " (fence: %d)", obj->fence_reg);
  111. list_for_each_entry(vma, &obj->vma_list, vma_link) {
  112. if (!i915_is_ggtt(vma->vm))
  113. seq_puts(m, " (pp");
  114. else
  115. seq_puts(m, " (g");
  116. seq_printf(m, "gtt offset: %08lx, size: %08lx)",
  117. vma->node.start, vma->node.size);
  118. }
  119. if (obj->stolen)
  120. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  121. if (obj->pin_mappable || obj->fault_mappable) {
  122. char s[3], *t = s;
  123. if (obj->pin_mappable)
  124. *t++ = 'p';
  125. if (obj->fault_mappable)
  126. *t++ = 'f';
  127. *t = '\0';
  128. seq_printf(m, " (%s mappable)", s);
  129. }
  130. if (obj->ring != NULL)
  131. seq_printf(m, " (%s)", obj->ring->name);
  132. }
  133. static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
  134. {
  135. seq_putc(m, ctx->is_initialized ? 'I' : 'i');
  136. seq_putc(m, ctx->remap_slice ? 'R' : 'r');
  137. seq_putc(m, ' ');
  138. }
  139. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  140. {
  141. struct drm_info_node *node = (struct drm_info_node *) m->private;
  142. uintptr_t list = (uintptr_t) node->info_ent->data;
  143. struct list_head *head;
  144. struct drm_device *dev = node->minor->dev;
  145. struct drm_i915_private *dev_priv = dev->dev_private;
  146. struct i915_address_space *vm = &dev_priv->gtt.base;
  147. struct i915_vma *vma;
  148. size_t total_obj_size, total_gtt_size;
  149. int count, ret;
  150. ret = mutex_lock_interruptible(&dev->struct_mutex);
  151. if (ret)
  152. return ret;
  153. /* FIXME: the user of this interface might want more than just GGTT */
  154. switch (list) {
  155. case ACTIVE_LIST:
  156. seq_puts(m, "Active:\n");
  157. head = &vm->active_list;
  158. break;
  159. case INACTIVE_LIST:
  160. seq_puts(m, "Inactive:\n");
  161. head = &vm->inactive_list;
  162. break;
  163. default:
  164. mutex_unlock(&dev->struct_mutex);
  165. return -EINVAL;
  166. }
  167. total_obj_size = total_gtt_size = count = 0;
  168. list_for_each_entry(vma, head, mm_list) {
  169. seq_printf(m, " ");
  170. describe_obj(m, vma->obj);
  171. seq_printf(m, "\n");
  172. total_obj_size += vma->obj->base.size;
  173. total_gtt_size += vma->node.size;
  174. count++;
  175. }
  176. mutex_unlock(&dev->struct_mutex);
  177. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  178. count, total_obj_size, total_gtt_size);
  179. return 0;
  180. }
  181. static int obj_rank_by_stolen(void *priv,
  182. struct list_head *A, struct list_head *B)
  183. {
  184. struct drm_i915_gem_object *a =
  185. container_of(A, struct drm_i915_gem_object, obj_exec_link);
  186. struct drm_i915_gem_object *b =
  187. container_of(B, struct drm_i915_gem_object, obj_exec_link);
  188. return a->stolen->start - b->stolen->start;
  189. }
  190. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  191. {
  192. struct drm_info_node *node = (struct drm_info_node *) m->private;
  193. struct drm_device *dev = node->minor->dev;
  194. struct drm_i915_private *dev_priv = dev->dev_private;
  195. struct drm_i915_gem_object *obj;
  196. size_t total_obj_size, total_gtt_size;
  197. LIST_HEAD(stolen);
  198. int count, ret;
  199. ret = mutex_lock_interruptible(&dev->struct_mutex);
  200. if (ret)
  201. return ret;
  202. total_obj_size = total_gtt_size = count = 0;
  203. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  204. if (obj->stolen == NULL)
  205. continue;
  206. list_add(&obj->obj_exec_link, &stolen);
  207. total_obj_size += obj->base.size;
  208. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  209. count++;
  210. }
  211. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  212. if (obj->stolen == NULL)
  213. continue;
  214. list_add(&obj->obj_exec_link, &stolen);
  215. total_obj_size += obj->base.size;
  216. count++;
  217. }
  218. list_sort(NULL, &stolen, obj_rank_by_stolen);
  219. seq_puts(m, "Stolen:\n");
  220. while (!list_empty(&stolen)) {
  221. obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
  222. seq_puts(m, " ");
  223. describe_obj(m, obj);
  224. seq_putc(m, '\n');
  225. list_del_init(&obj->obj_exec_link);
  226. }
  227. mutex_unlock(&dev->struct_mutex);
  228. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  229. count, total_obj_size, total_gtt_size);
  230. return 0;
  231. }
  232. #define count_objects(list, member) do { \
  233. list_for_each_entry(obj, list, member) { \
  234. size += i915_gem_obj_ggtt_size(obj); \
  235. ++count; \
  236. if (obj->map_and_fenceable) { \
  237. mappable_size += i915_gem_obj_ggtt_size(obj); \
  238. ++mappable_count; \
  239. } \
  240. } \
  241. } while (0)
  242. struct file_stats {
  243. int count;
  244. size_t total, active, inactive, unbound;
  245. };
  246. static int per_file_stats(int id, void *ptr, void *data)
  247. {
  248. struct drm_i915_gem_object *obj = ptr;
  249. struct file_stats *stats = data;
  250. stats->count++;
  251. stats->total += obj->base.size;
  252. if (i915_gem_obj_ggtt_bound(obj)) {
  253. if (!list_empty(&obj->ring_list))
  254. stats->active += obj->base.size;
  255. else
  256. stats->inactive += obj->base.size;
  257. } else {
  258. if (!list_empty(&obj->global_list))
  259. stats->unbound += obj->base.size;
  260. }
  261. return 0;
  262. }
  263. #define count_vmas(list, member) do { \
  264. list_for_each_entry(vma, list, member) { \
  265. size += i915_gem_obj_ggtt_size(vma->obj); \
  266. ++count; \
  267. if (vma->obj->map_and_fenceable) { \
  268. mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
  269. ++mappable_count; \
  270. } \
  271. } \
  272. } while (0)
  273. static int i915_gem_object_info(struct seq_file *m, void* data)
  274. {
  275. struct drm_info_node *node = (struct drm_info_node *) m->private;
  276. struct drm_device *dev = node->minor->dev;
  277. struct drm_i915_private *dev_priv = dev->dev_private;
  278. u32 count, mappable_count, purgeable_count;
  279. size_t size, mappable_size, purgeable_size;
  280. struct drm_i915_gem_object *obj;
  281. struct i915_address_space *vm = &dev_priv->gtt.base;
  282. struct drm_file *file;
  283. struct i915_vma *vma;
  284. int ret;
  285. ret = mutex_lock_interruptible(&dev->struct_mutex);
  286. if (ret)
  287. return ret;
  288. seq_printf(m, "%u objects, %zu bytes\n",
  289. dev_priv->mm.object_count,
  290. dev_priv->mm.object_memory);
  291. size = count = mappable_size = mappable_count = 0;
  292. count_objects(&dev_priv->mm.bound_list, global_list);
  293. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  294. count, mappable_count, size, mappable_size);
  295. size = count = mappable_size = mappable_count = 0;
  296. count_vmas(&vm->active_list, mm_list);
  297. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  298. count, mappable_count, size, mappable_size);
  299. size = count = mappable_size = mappable_count = 0;
  300. count_vmas(&vm->inactive_list, mm_list);
  301. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  302. count, mappable_count, size, mappable_size);
  303. size = count = purgeable_size = purgeable_count = 0;
  304. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  305. size += obj->base.size, ++count;
  306. if (obj->madv == I915_MADV_DONTNEED)
  307. purgeable_size += obj->base.size, ++purgeable_count;
  308. }
  309. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  310. size = count = mappable_size = mappable_count = 0;
  311. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  312. if (obj->fault_mappable) {
  313. size += i915_gem_obj_ggtt_size(obj);
  314. ++count;
  315. }
  316. if (obj->pin_mappable) {
  317. mappable_size += i915_gem_obj_ggtt_size(obj);
  318. ++mappable_count;
  319. }
  320. if (obj->madv == I915_MADV_DONTNEED) {
  321. purgeable_size += obj->base.size;
  322. ++purgeable_count;
  323. }
  324. }
  325. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  326. purgeable_count, purgeable_size);
  327. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  328. mappable_count, mappable_size);
  329. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  330. count, size);
  331. seq_printf(m, "%zu [%lu] gtt total\n",
  332. dev_priv->gtt.base.total,
  333. dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
  334. seq_putc(m, '\n');
  335. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  336. struct file_stats stats;
  337. memset(&stats, 0, sizeof(stats));
  338. idr_for_each(&file->object_idr, per_file_stats, &stats);
  339. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  340. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  341. stats.count,
  342. stats.total,
  343. stats.active,
  344. stats.inactive,
  345. stats.unbound);
  346. }
  347. mutex_unlock(&dev->struct_mutex);
  348. return 0;
  349. }
  350. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  351. {
  352. struct drm_info_node *node = (struct drm_info_node *) m->private;
  353. struct drm_device *dev = node->minor->dev;
  354. uintptr_t list = (uintptr_t) node->info_ent->data;
  355. struct drm_i915_private *dev_priv = dev->dev_private;
  356. struct drm_i915_gem_object *obj;
  357. size_t total_obj_size, total_gtt_size;
  358. int count, ret;
  359. ret = mutex_lock_interruptible(&dev->struct_mutex);
  360. if (ret)
  361. return ret;
  362. total_obj_size = total_gtt_size = count = 0;
  363. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  364. if (list == PINNED_LIST && obj->pin_count == 0)
  365. continue;
  366. seq_puts(m, " ");
  367. describe_obj(m, obj);
  368. seq_putc(m, '\n');
  369. total_obj_size += obj->base.size;
  370. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  371. count++;
  372. }
  373. mutex_unlock(&dev->struct_mutex);
  374. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  375. count, total_obj_size, total_gtt_size);
  376. return 0;
  377. }
  378. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  379. {
  380. struct drm_info_node *node = (struct drm_info_node *) m->private;
  381. struct drm_device *dev = node->minor->dev;
  382. unsigned long flags;
  383. struct intel_crtc *crtc;
  384. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  385. const char pipe = pipe_name(crtc->pipe);
  386. const char plane = plane_name(crtc->plane);
  387. struct intel_unpin_work *work;
  388. spin_lock_irqsave(&dev->event_lock, flags);
  389. work = crtc->unpin_work;
  390. if (work == NULL) {
  391. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  392. pipe, plane);
  393. } else {
  394. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  395. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  396. pipe, plane);
  397. } else {
  398. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  399. pipe, plane);
  400. }
  401. if (work->enable_stall_check)
  402. seq_puts(m, "Stall check enabled, ");
  403. else
  404. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  405. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  406. if (work->old_fb_obj) {
  407. struct drm_i915_gem_object *obj = work->old_fb_obj;
  408. if (obj)
  409. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  410. i915_gem_obj_ggtt_offset(obj));
  411. }
  412. if (work->pending_flip_obj) {
  413. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  414. if (obj)
  415. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  416. i915_gem_obj_ggtt_offset(obj));
  417. }
  418. }
  419. spin_unlock_irqrestore(&dev->event_lock, flags);
  420. }
  421. return 0;
  422. }
  423. static int i915_gem_request_info(struct seq_file *m, void *data)
  424. {
  425. struct drm_info_node *node = (struct drm_info_node *) m->private;
  426. struct drm_device *dev = node->minor->dev;
  427. drm_i915_private_t *dev_priv = dev->dev_private;
  428. struct intel_ring_buffer *ring;
  429. struct drm_i915_gem_request *gem_request;
  430. int ret, count, i;
  431. ret = mutex_lock_interruptible(&dev->struct_mutex);
  432. if (ret)
  433. return ret;
  434. count = 0;
  435. for_each_ring(ring, dev_priv, i) {
  436. if (list_empty(&ring->request_list))
  437. continue;
  438. seq_printf(m, "%s requests:\n", ring->name);
  439. list_for_each_entry(gem_request,
  440. &ring->request_list,
  441. list) {
  442. seq_printf(m, " %d @ %d\n",
  443. gem_request->seqno,
  444. (int) (jiffies - gem_request->emitted_jiffies));
  445. }
  446. count++;
  447. }
  448. mutex_unlock(&dev->struct_mutex);
  449. if (count == 0)
  450. seq_puts(m, "No requests\n");
  451. return 0;
  452. }
  453. static void i915_ring_seqno_info(struct seq_file *m,
  454. struct intel_ring_buffer *ring)
  455. {
  456. if (ring->get_seqno) {
  457. seq_printf(m, "Current sequence (%s): %u\n",
  458. ring->name, ring->get_seqno(ring, false));
  459. }
  460. }
  461. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  462. {
  463. struct drm_info_node *node = (struct drm_info_node *) m->private;
  464. struct drm_device *dev = node->minor->dev;
  465. drm_i915_private_t *dev_priv = dev->dev_private;
  466. struct intel_ring_buffer *ring;
  467. int ret, i;
  468. ret = mutex_lock_interruptible(&dev->struct_mutex);
  469. if (ret)
  470. return ret;
  471. for_each_ring(ring, dev_priv, i)
  472. i915_ring_seqno_info(m, ring);
  473. mutex_unlock(&dev->struct_mutex);
  474. return 0;
  475. }
  476. static int i915_interrupt_info(struct seq_file *m, void *data)
  477. {
  478. struct drm_info_node *node = (struct drm_info_node *) m->private;
  479. struct drm_device *dev = node->minor->dev;
  480. drm_i915_private_t *dev_priv = dev->dev_private;
  481. struct intel_ring_buffer *ring;
  482. int ret, i, pipe;
  483. ret = mutex_lock_interruptible(&dev->struct_mutex);
  484. if (ret)
  485. return ret;
  486. if (IS_VALLEYVIEW(dev)) {
  487. seq_printf(m, "Display IER:\t%08x\n",
  488. I915_READ(VLV_IER));
  489. seq_printf(m, "Display IIR:\t%08x\n",
  490. I915_READ(VLV_IIR));
  491. seq_printf(m, "Display IIR_RW:\t%08x\n",
  492. I915_READ(VLV_IIR_RW));
  493. seq_printf(m, "Display IMR:\t%08x\n",
  494. I915_READ(VLV_IMR));
  495. for_each_pipe(pipe)
  496. seq_printf(m, "Pipe %c stat:\t%08x\n",
  497. pipe_name(pipe),
  498. I915_READ(PIPESTAT(pipe)));
  499. seq_printf(m, "Master IER:\t%08x\n",
  500. I915_READ(VLV_MASTER_IER));
  501. seq_printf(m, "Render IER:\t%08x\n",
  502. I915_READ(GTIER));
  503. seq_printf(m, "Render IIR:\t%08x\n",
  504. I915_READ(GTIIR));
  505. seq_printf(m, "Render IMR:\t%08x\n",
  506. I915_READ(GTIMR));
  507. seq_printf(m, "PM IER:\t\t%08x\n",
  508. I915_READ(GEN6_PMIER));
  509. seq_printf(m, "PM IIR:\t\t%08x\n",
  510. I915_READ(GEN6_PMIIR));
  511. seq_printf(m, "PM IMR:\t\t%08x\n",
  512. I915_READ(GEN6_PMIMR));
  513. seq_printf(m, "Port hotplug:\t%08x\n",
  514. I915_READ(PORT_HOTPLUG_EN));
  515. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  516. I915_READ(VLV_DPFLIPSTAT));
  517. seq_printf(m, "DPINVGTT:\t%08x\n",
  518. I915_READ(DPINVGTT));
  519. } else if (!HAS_PCH_SPLIT(dev)) {
  520. seq_printf(m, "Interrupt enable: %08x\n",
  521. I915_READ(IER));
  522. seq_printf(m, "Interrupt identity: %08x\n",
  523. I915_READ(IIR));
  524. seq_printf(m, "Interrupt mask: %08x\n",
  525. I915_READ(IMR));
  526. for_each_pipe(pipe)
  527. seq_printf(m, "Pipe %c stat: %08x\n",
  528. pipe_name(pipe),
  529. I915_READ(PIPESTAT(pipe)));
  530. } else {
  531. seq_printf(m, "North Display Interrupt enable: %08x\n",
  532. I915_READ(DEIER));
  533. seq_printf(m, "North Display Interrupt identity: %08x\n",
  534. I915_READ(DEIIR));
  535. seq_printf(m, "North Display Interrupt mask: %08x\n",
  536. I915_READ(DEIMR));
  537. seq_printf(m, "South Display Interrupt enable: %08x\n",
  538. I915_READ(SDEIER));
  539. seq_printf(m, "South Display Interrupt identity: %08x\n",
  540. I915_READ(SDEIIR));
  541. seq_printf(m, "South Display Interrupt mask: %08x\n",
  542. I915_READ(SDEIMR));
  543. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  544. I915_READ(GTIER));
  545. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  546. I915_READ(GTIIR));
  547. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  548. I915_READ(GTIMR));
  549. }
  550. seq_printf(m, "Interrupts received: %d\n",
  551. atomic_read(&dev_priv->irq_received));
  552. for_each_ring(ring, dev_priv, i) {
  553. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  554. seq_printf(m,
  555. "Graphics Interrupt mask (%s): %08x\n",
  556. ring->name, I915_READ_IMR(ring));
  557. }
  558. i915_ring_seqno_info(m, ring);
  559. }
  560. mutex_unlock(&dev->struct_mutex);
  561. return 0;
  562. }
  563. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  564. {
  565. struct drm_info_node *node = (struct drm_info_node *) m->private;
  566. struct drm_device *dev = node->minor->dev;
  567. drm_i915_private_t *dev_priv = dev->dev_private;
  568. int i, ret;
  569. ret = mutex_lock_interruptible(&dev->struct_mutex);
  570. if (ret)
  571. return ret;
  572. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  573. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  574. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  575. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  576. seq_printf(m, "Fence %d, pin count = %d, object = ",
  577. i, dev_priv->fence_regs[i].pin_count);
  578. if (obj == NULL)
  579. seq_puts(m, "unused");
  580. else
  581. describe_obj(m, obj);
  582. seq_putc(m, '\n');
  583. }
  584. mutex_unlock(&dev->struct_mutex);
  585. return 0;
  586. }
  587. static int i915_hws_info(struct seq_file *m, void *data)
  588. {
  589. struct drm_info_node *node = (struct drm_info_node *) m->private;
  590. struct drm_device *dev = node->minor->dev;
  591. drm_i915_private_t *dev_priv = dev->dev_private;
  592. struct intel_ring_buffer *ring;
  593. const u32 *hws;
  594. int i;
  595. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  596. hws = ring->status_page.page_addr;
  597. if (hws == NULL)
  598. return 0;
  599. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  600. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  601. i * 4,
  602. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  603. }
  604. return 0;
  605. }
  606. static ssize_t
  607. i915_error_state_write(struct file *filp,
  608. const char __user *ubuf,
  609. size_t cnt,
  610. loff_t *ppos)
  611. {
  612. struct i915_error_state_file_priv *error_priv = filp->private_data;
  613. struct drm_device *dev = error_priv->dev;
  614. int ret;
  615. DRM_DEBUG_DRIVER("Resetting error state\n");
  616. ret = mutex_lock_interruptible(&dev->struct_mutex);
  617. if (ret)
  618. return ret;
  619. i915_destroy_error_state(dev);
  620. mutex_unlock(&dev->struct_mutex);
  621. return cnt;
  622. }
  623. static int i915_error_state_open(struct inode *inode, struct file *file)
  624. {
  625. struct drm_device *dev = inode->i_private;
  626. struct i915_error_state_file_priv *error_priv;
  627. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  628. if (!error_priv)
  629. return -ENOMEM;
  630. error_priv->dev = dev;
  631. i915_error_state_get(dev, error_priv);
  632. file->private_data = error_priv;
  633. return 0;
  634. }
  635. static int i915_error_state_release(struct inode *inode, struct file *file)
  636. {
  637. struct i915_error_state_file_priv *error_priv = file->private_data;
  638. i915_error_state_put(error_priv);
  639. kfree(error_priv);
  640. return 0;
  641. }
  642. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  643. size_t count, loff_t *pos)
  644. {
  645. struct i915_error_state_file_priv *error_priv = file->private_data;
  646. struct drm_i915_error_state_buf error_str;
  647. loff_t tmp_pos = 0;
  648. ssize_t ret_count = 0;
  649. int ret;
  650. ret = i915_error_state_buf_init(&error_str, count, *pos);
  651. if (ret)
  652. return ret;
  653. ret = i915_error_state_to_str(&error_str, error_priv);
  654. if (ret)
  655. goto out;
  656. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  657. error_str.buf,
  658. error_str.bytes);
  659. if (ret_count < 0)
  660. ret = ret_count;
  661. else
  662. *pos = error_str.start + ret_count;
  663. out:
  664. i915_error_state_buf_release(&error_str);
  665. return ret ?: ret_count;
  666. }
  667. static const struct file_operations i915_error_state_fops = {
  668. .owner = THIS_MODULE,
  669. .open = i915_error_state_open,
  670. .read = i915_error_state_read,
  671. .write = i915_error_state_write,
  672. .llseek = default_llseek,
  673. .release = i915_error_state_release,
  674. };
  675. static int
  676. i915_next_seqno_get(void *data, u64 *val)
  677. {
  678. struct drm_device *dev = data;
  679. drm_i915_private_t *dev_priv = dev->dev_private;
  680. int ret;
  681. ret = mutex_lock_interruptible(&dev->struct_mutex);
  682. if (ret)
  683. return ret;
  684. *val = dev_priv->next_seqno;
  685. mutex_unlock(&dev->struct_mutex);
  686. return 0;
  687. }
  688. static int
  689. i915_next_seqno_set(void *data, u64 val)
  690. {
  691. struct drm_device *dev = data;
  692. int ret;
  693. ret = mutex_lock_interruptible(&dev->struct_mutex);
  694. if (ret)
  695. return ret;
  696. ret = i915_gem_set_seqno(dev, val);
  697. mutex_unlock(&dev->struct_mutex);
  698. return ret;
  699. }
  700. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  701. i915_next_seqno_get, i915_next_seqno_set,
  702. "0x%llx\n");
  703. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  704. {
  705. struct drm_info_node *node = (struct drm_info_node *) m->private;
  706. struct drm_device *dev = node->minor->dev;
  707. drm_i915_private_t *dev_priv = dev->dev_private;
  708. u16 crstanddelay;
  709. int ret;
  710. ret = mutex_lock_interruptible(&dev->struct_mutex);
  711. if (ret)
  712. return ret;
  713. crstanddelay = I915_READ16(CRSTANDVID);
  714. mutex_unlock(&dev->struct_mutex);
  715. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  716. return 0;
  717. }
  718. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  719. {
  720. struct drm_info_node *node = (struct drm_info_node *) m->private;
  721. struct drm_device *dev = node->minor->dev;
  722. drm_i915_private_t *dev_priv = dev->dev_private;
  723. int ret;
  724. if (IS_GEN5(dev)) {
  725. u16 rgvswctl = I915_READ16(MEMSWCTL);
  726. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  727. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  728. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  729. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  730. MEMSTAT_VID_SHIFT);
  731. seq_printf(m, "Current P-state: %d\n",
  732. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  733. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  734. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  735. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  736. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  737. u32 rpstat, cagf, reqf;
  738. u32 rpupei, rpcurup, rpprevup;
  739. u32 rpdownei, rpcurdown, rpprevdown;
  740. int max_freq;
  741. /* RPSTAT1 is in the GT power well */
  742. ret = mutex_lock_interruptible(&dev->struct_mutex);
  743. if (ret)
  744. return ret;
  745. gen6_gt_force_wake_get(dev_priv);
  746. reqf = I915_READ(GEN6_RPNSWREQ);
  747. reqf &= ~GEN6_TURBO_DISABLE;
  748. if (IS_HASWELL(dev))
  749. reqf >>= 24;
  750. else
  751. reqf >>= 25;
  752. reqf *= GT_FREQUENCY_MULTIPLIER;
  753. rpstat = I915_READ(GEN6_RPSTAT1);
  754. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  755. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  756. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  757. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  758. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  759. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  760. if (IS_HASWELL(dev))
  761. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  762. else
  763. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  764. cagf *= GT_FREQUENCY_MULTIPLIER;
  765. gen6_gt_force_wake_put(dev_priv);
  766. mutex_unlock(&dev->struct_mutex);
  767. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  768. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  769. seq_printf(m, "Render p-state ratio: %d\n",
  770. (gt_perf_status & 0xff00) >> 8);
  771. seq_printf(m, "Render p-state VID: %d\n",
  772. gt_perf_status & 0xff);
  773. seq_printf(m, "Render p-state limit: %d\n",
  774. rp_state_limits & 0xff);
  775. seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
  776. seq_printf(m, "CAGF: %dMHz\n", cagf);
  777. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  778. GEN6_CURICONT_MASK);
  779. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  780. GEN6_CURBSYTAVG_MASK);
  781. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  782. GEN6_CURBSYTAVG_MASK);
  783. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  784. GEN6_CURIAVG_MASK);
  785. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  786. GEN6_CURBSYTAVG_MASK);
  787. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  788. GEN6_CURBSYTAVG_MASK);
  789. max_freq = (rp_state_cap & 0xff0000) >> 16;
  790. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  791. max_freq * GT_FREQUENCY_MULTIPLIER);
  792. max_freq = (rp_state_cap & 0xff00) >> 8;
  793. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  794. max_freq * GT_FREQUENCY_MULTIPLIER);
  795. max_freq = rp_state_cap & 0xff;
  796. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  797. max_freq * GT_FREQUENCY_MULTIPLIER);
  798. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  799. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  800. } else if (IS_VALLEYVIEW(dev)) {
  801. u32 freq_sts, val;
  802. mutex_lock(&dev_priv->rps.hw_lock);
  803. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  804. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  805. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  806. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  807. seq_printf(m, "max GPU freq: %d MHz\n",
  808. vlv_gpu_freq(dev_priv->mem_freq, val));
  809. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  810. seq_printf(m, "min GPU freq: %d MHz\n",
  811. vlv_gpu_freq(dev_priv->mem_freq, val));
  812. seq_printf(m, "current GPU freq: %d MHz\n",
  813. vlv_gpu_freq(dev_priv->mem_freq,
  814. (freq_sts >> 8) & 0xff));
  815. mutex_unlock(&dev_priv->rps.hw_lock);
  816. } else {
  817. seq_puts(m, "no P-state info available\n");
  818. }
  819. return 0;
  820. }
  821. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  822. {
  823. struct drm_info_node *node = (struct drm_info_node *) m->private;
  824. struct drm_device *dev = node->minor->dev;
  825. drm_i915_private_t *dev_priv = dev->dev_private;
  826. u32 delayfreq;
  827. int ret, i;
  828. ret = mutex_lock_interruptible(&dev->struct_mutex);
  829. if (ret)
  830. return ret;
  831. for (i = 0; i < 16; i++) {
  832. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  833. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  834. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  835. }
  836. mutex_unlock(&dev->struct_mutex);
  837. return 0;
  838. }
  839. static inline int MAP_TO_MV(int map)
  840. {
  841. return 1250 - (map * 25);
  842. }
  843. static int i915_inttoext_table(struct seq_file *m, void *unused)
  844. {
  845. struct drm_info_node *node = (struct drm_info_node *) m->private;
  846. struct drm_device *dev = node->minor->dev;
  847. drm_i915_private_t *dev_priv = dev->dev_private;
  848. u32 inttoext;
  849. int ret, i;
  850. ret = mutex_lock_interruptible(&dev->struct_mutex);
  851. if (ret)
  852. return ret;
  853. for (i = 1; i <= 32; i++) {
  854. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  855. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  856. }
  857. mutex_unlock(&dev->struct_mutex);
  858. return 0;
  859. }
  860. static int ironlake_drpc_info(struct seq_file *m)
  861. {
  862. struct drm_info_node *node = (struct drm_info_node *) m->private;
  863. struct drm_device *dev = node->minor->dev;
  864. drm_i915_private_t *dev_priv = dev->dev_private;
  865. u32 rgvmodectl, rstdbyctl;
  866. u16 crstandvid;
  867. int ret;
  868. ret = mutex_lock_interruptible(&dev->struct_mutex);
  869. if (ret)
  870. return ret;
  871. rgvmodectl = I915_READ(MEMMODECTL);
  872. rstdbyctl = I915_READ(RSTDBYCTL);
  873. crstandvid = I915_READ16(CRSTANDVID);
  874. mutex_unlock(&dev->struct_mutex);
  875. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  876. "yes" : "no");
  877. seq_printf(m, "Boost freq: %d\n",
  878. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  879. MEMMODE_BOOST_FREQ_SHIFT);
  880. seq_printf(m, "HW control enabled: %s\n",
  881. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  882. seq_printf(m, "SW control enabled: %s\n",
  883. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  884. seq_printf(m, "Gated voltage change: %s\n",
  885. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  886. seq_printf(m, "Starting frequency: P%d\n",
  887. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  888. seq_printf(m, "Max P-state: P%d\n",
  889. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  890. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  891. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  892. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  893. seq_printf(m, "Render standby enabled: %s\n",
  894. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  895. seq_puts(m, "Current RS state: ");
  896. switch (rstdbyctl & RSX_STATUS_MASK) {
  897. case RSX_STATUS_ON:
  898. seq_puts(m, "on\n");
  899. break;
  900. case RSX_STATUS_RC1:
  901. seq_puts(m, "RC1\n");
  902. break;
  903. case RSX_STATUS_RC1E:
  904. seq_puts(m, "RC1E\n");
  905. break;
  906. case RSX_STATUS_RS1:
  907. seq_puts(m, "RS1\n");
  908. break;
  909. case RSX_STATUS_RS2:
  910. seq_puts(m, "RS2 (RC6)\n");
  911. break;
  912. case RSX_STATUS_RS3:
  913. seq_puts(m, "RC3 (RC6+)\n");
  914. break;
  915. default:
  916. seq_puts(m, "unknown\n");
  917. break;
  918. }
  919. return 0;
  920. }
  921. static int gen6_drpc_info(struct seq_file *m)
  922. {
  923. struct drm_info_node *node = (struct drm_info_node *) m->private;
  924. struct drm_device *dev = node->minor->dev;
  925. struct drm_i915_private *dev_priv = dev->dev_private;
  926. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  927. unsigned forcewake_count;
  928. int count = 0, ret;
  929. ret = mutex_lock_interruptible(&dev->struct_mutex);
  930. if (ret)
  931. return ret;
  932. spin_lock_irq(&dev_priv->uncore.lock);
  933. forcewake_count = dev_priv->uncore.forcewake_count;
  934. spin_unlock_irq(&dev_priv->uncore.lock);
  935. if (forcewake_count) {
  936. seq_puts(m, "RC information inaccurate because somebody "
  937. "holds a forcewake reference \n");
  938. } else {
  939. /* NB: we cannot use forcewake, else we read the wrong values */
  940. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  941. udelay(10);
  942. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  943. }
  944. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  945. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  946. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  947. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  948. mutex_unlock(&dev->struct_mutex);
  949. mutex_lock(&dev_priv->rps.hw_lock);
  950. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  951. mutex_unlock(&dev_priv->rps.hw_lock);
  952. seq_printf(m, "Video Turbo Mode: %s\n",
  953. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  954. seq_printf(m, "HW control enabled: %s\n",
  955. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  956. seq_printf(m, "SW control enabled: %s\n",
  957. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  958. GEN6_RP_MEDIA_SW_MODE));
  959. seq_printf(m, "RC1e Enabled: %s\n",
  960. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  961. seq_printf(m, "RC6 Enabled: %s\n",
  962. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  963. seq_printf(m, "Deep RC6 Enabled: %s\n",
  964. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  965. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  966. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  967. seq_puts(m, "Current RC state: ");
  968. switch (gt_core_status & GEN6_RCn_MASK) {
  969. case GEN6_RC0:
  970. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  971. seq_puts(m, "Core Power Down\n");
  972. else
  973. seq_puts(m, "on\n");
  974. break;
  975. case GEN6_RC3:
  976. seq_puts(m, "RC3\n");
  977. break;
  978. case GEN6_RC6:
  979. seq_puts(m, "RC6\n");
  980. break;
  981. case GEN6_RC7:
  982. seq_puts(m, "RC7\n");
  983. break;
  984. default:
  985. seq_puts(m, "Unknown\n");
  986. break;
  987. }
  988. seq_printf(m, "Core Power Down: %s\n",
  989. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  990. /* Not exactly sure what this is */
  991. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  992. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  993. seq_printf(m, "RC6 residency since boot: %u\n",
  994. I915_READ(GEN6_GT_GFX_RC6));
  995. seq_printf(m, "RC6+ residency since boot: %u\n",
  996. I915_READ(GEN6_GT_GFX_RC6p));
  997. seq_printf(m, "RC6++ residency since boot: %u\n",
  998. I915_READ(GEN6_GT_GFX_RC6pp));
  999. seq_printf(m, "RC6 voltage: %dmV\n",
  1000. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1001. seq_printf(m, "RC6+ voltage: %dmV\n",
  1002. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1003. seq_printf(m, "RC6++ voltage: %dmV\n",
  1004. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1005. return 0;
  1006. }
  1007. static int i915_drpc_info(struct seq_file *m, void *unused)
  1008. {
  1009. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1010. struct drm_device *dev = node->minor->dev;
  1011. if (IS_GEN6(dev) || IS_GEN7(dev))
  1012. return gen6_drpc_info(m);
  1013. else
  1014. return ironlake_drpc_info(m);
  1015. }
  1016. static int i915_fbc_status(struct seq_file *m, void *unused)
  1017. {
  1018. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1019. struct drm_device *dev = node->minor->dev;
  1020. drm_i915_private_t *dev_priv = dev->dev_private;
  1021. if (!I915_HAS_FBC(dev)) {
  1022. seq_puts(m, "FBC unsupported on this chipset\n");
  1023. return 0;
  1024. }
  1025. if (intel_fbc_enabled(dev)) {
  1026. seq_puts(m, "FBC enabled\n");
  1027. } else {
  1028. seq_puts(m, "FBC disabled: ");
  1029. switch (dev_priv->fbc.no_fbc_reason) {
  1030. case FBC_OK:
  1031. seq_puts(m, "FBC actived, but currently disabled in hardware");
  1032. break;
  1033. case FBC_UNSUPPORTED:
  1034. seq_puts(m, "unsupported by this chipset");
  1035. break;
  1036. case FBC_NO_OUTPUT:
  1037. seq_puts(m, "no outputs");
  1038. break;
  1039. case FBC_STOLEN_TOO_SMALL:
  1040. seq_puts(m, "not enough stolen memory");
  1041. break;
  1042. case FBC_UNSUPPORTED_MODE:
  1043. seq_puts(m, "mode not supported");
  1044. break;
  1045. case FBC_MODE_TOO_LARGE:
  1046. seq_puts(m, "mode too large");
  1047. break;
  1048. case FBC_BAD_PLANE:
  1049. seq_puts(m, "FBC unsupported on plane");
  1050. break;
  1051. case FBC_NOT_TILED:
  1052. seq_puts(m, "scanout buffer not tiled");
  1053. break;
  1054. case FBC_MULTIPLE_PIPES:
  1055. seq_puts(m, "multiple pipes are enabled");
  1056. break;
  1057. case FBC_MODULE_PARAM:
  1058. seq_puts(m, "disabled per module param (default off)");
  1059. break;
  1060. case FBC_CHIP_DEFAULT:
  1061. seq_puts(m, "disabled per chip default");
  1062. break;
  1063. default:
  1064. seq_puts(m, "unknown reason");
  1065. }
  1066. seq_putc(m, '\n');
  1067. }
  1068. return 0;
  1069. }
  1070. static int i915_ips_status(struct seq_file *m, void *unused)
  1071. {
  1072. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1073. struct drm_device *dev = node->minor->dev;
  1074. struct drm_i915_private *dev_priv = dev->dev_private;
  1075. if (!HAS_IPS(dev)) {
  1076. seq_puts(m, "not supported\n");
  1077. return 0;
  1078. }
  1079. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1080. seq_puts(m, "enabled\n");
  1081. else
  1082. seq_puts(m, "disabled\n");
  1083. return 0;
  1084. }
  1085. static int i915_sr_status(struct seq_file *m, void *unused)
  1086. {
  1087. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1088. struct drm_device *dev = node->minor->dev;
  1089. drm_i915_private_t *dev_priv = dev->dev_private;
  1090. bool sr_enabled = false;
  1091. if (HAS_PCH_SPLIT(dev))
  1092. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1093. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1094. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1095. else if (IS_I915GM(dev))
  1096. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1097. else if (IS_PINEVIEW(dev))
  1098. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1099. seq_printf(m, "self-refresh: %s\n",
  1100. sr_enabled ? "enabled" : "disabled");
  1101. return 0;
  1102. }
  1103. static int i915_emon_status(struct seq_file *m, void *unused)
  1104. {
  1105. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1106. struct drm_device *dev = node->minor->dev;
  1107. drm_i915_private_t *dev_priv = dev->dev_private;
  1108. unsigned long temp, chipset, gfx;
  1109. int ret;
  1110. if (!IS_GEN5(dev))
  1111. return -ENODEV;
  1112. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1113. if (ret)
  1114. return ret;
  1115. temp = i915_mch_val(dev_priv);
  1116. chipset = i915_chipset_val(dev_priv);
  1117. gfx = i915_gfx_val(dev_priv);
  1118. mutex_unlock(&dev->struct_mutex);
  1119. seq_printf(m, "GMCH temp: %ld\n", temp);
  1120. seq_printf(m, "Chipset power: %ld\n", chipset);
  1121. seq_printf(m, "GFX power: %ld\n", gfx);
  1122. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1123. return 0;
  1124. }
  1125. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1126. {
  1127. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1128. struct drm_device *dev = node->minor->dev;
  1129. drm_i915_private_t *dev_priv = dev->dev_private;
  1130. int ret;
  1131. int gpu_freq, ia_freq;
  1132. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1133. seq_puts(m, "unsupported on this chipset\n");
  1134. return 0;
  1135. }
  1136. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1137. if (ret)
  1138. return ret;
  1139. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1140. for (gpu_freq = dev_priv->rps.min_delay;
  1141. gpu_freq <= dev_priv->rps.max_delay;
  1142. gpu_freq++) {
  1143. ia_freq = gpu_freq;
  1144. sandybridge_pcode_read(dev_priv,
  1145. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1146. &ia_freq);
  1147. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1148. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1149. ((ia_freq >> 0) & 0xff) * 100,
  1150. ((ia_freq >> 8) & 0xff) * 100);
  1151. }
  1152. mutex_unlock(&dev_priv->rps.hw_lock);
  1153. return 0;
  1154. }
  1155. static int i915_gfxec(struct seq_file *m, void *unused)
  1156. {
  1157. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1158. struct drm_device *dev = node->minor->dev;
  1159. drm_i915_private_t *dev_priv = dev->dev_private;
  1160. int ret;
  1161. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1162. if (ret)
  1163. return ret;
  1164. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1165. mutex_unlock(&dev->struct_mutex);
  1166. return 0;
  1167. }
  1168. static int i915_opregion(struct seq_file *m, void *unused)
  1169. {
  1170. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1171. struct drm_device *dev = node->minor->dev;
  1172. drm_i915_private_t *dev_priv = dev->dev_private;
  1173. struct intel_opregion *opregion = &dev_priv->opregion;
  1174. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1175. int ret;
  1176. if (data == NULL)
  1177. return -ENOMEM;
  1178. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1179. if (ret)
  1180. goto out;
  1181. if (opregion->header) {
  1182. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1183. seq_write(m, data, OPREGION_SIZE);
  1184. }
  1185. mutex_unlock(&dev->struct_mutex);
  1186. out:
  1187. kfree(data);
  1188. return 0;
  1189. }
  1190. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1191. {
  1192. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1193. struct drm_device *dev = node->minor->dev;
  1194. drm_i915_private_t *dev_priv = dev->dev_private;
  1195. struct intel_fbdev *ifbdev;
  1196. struct intel_framebuffer *fb;
  1197. int ret;
  1198. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1199. if (ret)
  1200. return ret;
  1201. ifbdev = dev_priv->fbdev;
  1202. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1203. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1204. fb->base.width,
  1205. fb->base.height,
  1206. fb->base.depth,
  1207. fb->base.bits_per_pixel,
  1208. atomic_read(&fb->base.refcount.refcount));
  1209. describe_obj(m, fb->obj);
  1210. seq_putc(m, '\n');
  1211. mutex_unlock(&dev->mode_config.mutex);
  1212. mutex_lock(&dev->mode_config.fb_lock);
  1213. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1214. if (&fb->base == ifbdev->helper.fb)
  1215. continue;
  1216. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1217. fb->base.width,
  1218. fb->base.height,
  1219. fb->base.depth,
  1220. fb->base.bits_per_pixel,
  1221. atomic_read(&fb->base.refcount.refcount));
  1222. describe_obj(m, fb->obj);
  1223. seq_putc(m, '\n');
  1224. }
  1225. mutex_unlock(&dev->mode_config.fb_lock);
  1226. return 0;
  1227. }
  1228. static int i915_context_status(struct seq_file *m, void *unused)
  1229. {
  1230. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1231. struct drm_device *dev = node->minor->dev;
  1232. drm_i915_private_t *dev_priv = dev->dev_private;
  1233. struct intel_ring_buffer *ring;
  1234. struct i915_hw_context *ctx;
  1235. int ret, i;
  1236. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1237. if (ret)
  1238. return ret;
  1239. if (dev_priv->ips.pwrctx) {
  1240. seq_puts(m, "power context ");
  1241. describe_obj(m, dev_priv->ips.pwrctx);
  1242. seq_putc(m, '\n');
  1243. }
  1244. if (dev_priv->ips.renderctx) {
  1245. seq_puts(m, "render context ");
  1246. describe_obj(m, dev_priv->ips.renderctx);
  1247. seq_putc(m, '\n');
  1248. }
  1249. list_for_each_entry(ctx, &dev_priv->context_list, link) {
  1250. seq_puts(m, "HW context ");
  1251. describe_ctx(m, ctx);
  1252. for_each_ring(ring, dev_priv, i)
  1253. if (ring->default_context == ctx)
  1254. seq_printf(m, "(default context %s) ", ring->name);
  1255. describe_obj(m, ctx->obj);
  1256. seq_putc(m, '\n');
  1257. }
  1258. mutex_unlock(&dev->mode_config.mutex);
  1259. return 0;
  1260. }
  1261. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1262. {
  1263. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1264. struct drm_device *dev = node->minor->dev;
  1265. struct drm_i915_private *dev_priv = dev->dev_private;
  1266. unsigned forcewake_count;
  1267. spin_lock_irq(&dev_priv->uncore.lock);
  1268. forcewake_count = dev_priv->uncore.forcewake_count;
  1269. spin_unlock_irq(&dev_priv->uncore.lock);
  1270. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1271. return 0;
  1272. }
  1273. static const char *swizzle_string(unsigned swizzle)
  1274. {
  1275. switch (swizzle) {
  1276. case I915_BIT_6_SWIZZLE_NONE:
  1277. return "none";
  1278. case I915_BIT_6_SWIZZLE_9:
  1279. return "bit9";
  1280. case I915_BIT_6_SWIZZLE_9_10:
  1281. return "bit9/bit10";
  1282. case I915_BIT_6_SWIZZLE_9_11:
  1283. return "bit9/bit11";
  1284. case I915_BIT_6_SWIZZLE_9_10_11:
  1285. return "bit9/bit10/bit11";
  1286. case I915_BIT_6_SWIZZLE_9_17:
  1287. return "bit9/bit17";
  1288. case I915_BIT_6_SWIZZLE_9_10_17:
  1289. return "bit9/bit10/bit17";
  1290. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1291. return "unknown";
  1292. }
  1293. return "bug";
  1294. }
  1295. static int i915_swizzle_info(struct seq_file *m, void *data)
  1296. {
  1297. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1298. struct drm_device *dev = node->minor->dev;
  1299. struct drm_i915_private *dev_priv = dev->dev_private;
  1300. int ret;
  1301. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1302. if (ret)
  1303. return ret;
  1304. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1305. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1306. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1307. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1308. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1309. seq_printf(m, "DDC = 0x%08x\n",
  1310. I915_READ(DCC));
  1311. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1312. I915_READ16(C0DRB3));
  1313. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1314. I915_READ16(C1DRB3));
  1315. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1316. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1317. I915_READ(MAD_DIMM_C0));
  1318. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1319. I915_READ(MAD_DIMM_C1));
  1320. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1321. I915_READ(MAD_DIMM_C2));
  1322. seq_printf(m, "TILECTL = 0x%08x\n",
  1323. I915_READ(TILECTL));
  1324. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1325. I915_READ(ARB_MODE));
  1326. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1327. I915_READ(DISP_ARB_CTL));
  1328. }
  1329. mutex_unlock(&dev->struct_mutex);
  1330. return 0;
  1331. }
  1332. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1333. {
  1334. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1335. struct drm_device *dev = node->minor->dev;
  1336. struct drm_i915_private *dev_priv = dev->dev_private;
  1337. struct intel_ring_buffer *ring;
  1338. int i, ret;
  1339. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1340. if (ret)
  1341. return ret;
  1342. if (INTEL_INFO(dev)->gen == 6)
  1343. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1344. for_each_ring(ring, dev_priv, i) {
  1345. seq_printf(m, "%s\n", ring->name);
  1346. if (INTEL_INFO(dev)->gen == 7)
  1347. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1348. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1349. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1350. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1351. }
  1352. if (dev_priv->mm.aliasing_ppgtt) {
  1353. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1354. seq_puts(m, "aliasing PPGTT:\n");
  1355. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1356. }
  1357. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1358. mutex_unlock(&dev->struct_mutex);
  1359. return 0;
  1360. }
  1361. static int i915_dpio_info(struct seq_file *m, void *data)
  1362. {
  1363. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1364. struct drm_device *dev = node->minor->dev;
  1365. struct drm_i915_private *dev_priv = dev->dev_private;
  1366. int ret;
  1367. if (!IS_VALLEYVIEW(dev)) {
  1368. seq_puts(m, "unsupported\n");
  1369. return 0;
  1370. }
  1371. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1372. if (ret)
  1373. return ret;
  1374. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1375. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1376. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_A));
  1377. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1378. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_B));
  1379. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1380. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_A));
  1381. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1382. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_B));
  1383. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1384. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_A));
  1385. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1386. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_B));
  1387. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1388. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_A));
  1389. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1390. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_B));
  1391. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1392. vlv_dpio_read(dev_priv, PIPE_A, DPIO_FASTCLK_DISABLE));
  1393. mutex_unlock(&dev_priv->dpio_lock);
  1394. return 0;
  1395. }
  1396. static int i915_llc(struct seq_file *m, void *data)
  1397. {
  1398. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1399. struct drm_device *dev = node->minor->dev;
  1400. struct drm_i915_private *dev_priv = dev->dev_private;
  1401. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1402. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1403. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1404. return 0;
  1405. }
  1406. static int i915_edp_psr_status(struct seq_file *m, void *data)
  1407. {
  1408. struct drm_info_node *node = m->private;
  1409. struct drm_device *dev = node->minor->dev;
  1410. struct drm_i915_private *dev_priv = dev->dev_private;
  1411. u32 psrperf = 0;
  1412. bool enabled = false;
  1413. seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
  1414. seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
  1415. enabled = HAS_PSR(dev) &&
  1416. I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
  1417. seq_printf(m, "Enabled: %s\n", yesno(enabled));
  1418. if (HAS_PSR(dev))
  1419. psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
  1420. EDP_PSR_PERF_CNT_MASK;
  1421. seq_printf(m, "Performance_Counter: %u\n", psrperf);
  1422. return 0;
  1423. }
  1424. static int i915_energy_uJ(struct seq_file *m, void *data)
  1425. {
  1426. struct drm_info_node *node = m->private;
  1427. struct drm_device *dev = node->minor->dev;
  1428. struct drm_i915_private *dev_priv = dev->dev_private;
  1429. u64 power;
  1430. u32 units;
  1431. if (INTEL_INFO(dev)->gen < 6)
  1432. return -ENODEV;
  1433. rdmsrl(MSR_RAPL_POWER_UNIT, power);
  1434. power = (power & 0x1f00) >> 8;
  1435. units = 1000000 / (1 << power); /* convert to uJ */
  1436. power = I915_READ(MCH_SECP_NRG_STTS);
  1437. power *= units;
  1438. seq_printf(m, "%llu", (long long unsigned)power);
  1439. return 0;
  1440. }
  1441. static int i915_pc8_status(struct seq_file *m, void *unused)
  1442. {
  1443. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1444. struct drm_device *dev = node->minor->dev;
  1445. struct drm_i915_private *dev_priv = dev->dev_private;
  1446. if (!IS_HASWELL(dev)) {
  1447. seq_puts(m, "not supported\n");
  1448. return 0;
  1449. }
  1450. mutex_lock(&dev_priv->pc8.lock);
  1451. seq_printf(m, "Requirements met: %s\n",
  1452. yesno(dev_priv->pc8.requirements_met));
  1453. seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
  1454. seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
  1455. seq_printf(m, "IRQs disabled: %s\n",
  1456. yesno(dev_priv->pc8.irqs_disabled));
  1457. seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
  1458. mutex_unlock(&dev_priv->pc8.lock);
  1459. return 0;
  1460. }
  1461. static int
  1462. i915_wedged_get(void *data, u64 *val)
  1463. {
  1464. struct drm_device *dev = data;
  1465. drm_i915_private_t *dev_priv = dev->dev_private;
  1466. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  1467. return 0;
  1468. }
  1469. static int
  1470. i915_wedged_set(void *data, u64 val)
  1471. {
  1472. struct drm_device *dev = data;
  1473. DRM_INFO("Manually setting wedged to %llu\n", val);
  1474. i915_handle_error(dev, val);
  1475. return 0;
  1476. }
  1477. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  1478. i915_wedged_get, i915_wedged_set,
  1479. "%llu\n");
  1480. static int
  1481. i915_ring_stop_get(void *data, u64 *val)
  1482. {
  1483. struct drm_device *dev = data;
  1484. drm_i915_private_t *dev_priv = dev->dev_private;
  1485. *val = dev_priv->gpu_error.stop_rings;
  1486. return 0;
  1487. }
  1488. static int
  1489. i915_ring_stop_set(void *data, u64 val)
  1490. {
  1491. struct drm_device *dev = data;
  1492. struct drm_i915_private *dev_priv = dev->dev_private;
  1493. int ret;
  1494. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  1495. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1496. if (ret)
  1497. return ret;
  1498. dev_priv->gpu_error.stop_rings = val;
  1499. mutex_unlock(&dev->struct_mutex);
  1500. return 0;
  1501. }
  1502. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  1503. i915_ring_stop_get, i915_ring_stop_set,
  1504. "0x%08llx\n");
  1505. static int
  1506. i915_ring_missed_irq_get(void *data, u64 *val)
  1507. {
  1508. struct drm_device *dev = data;
  1509. struct drm_i915_private *dev_priv = dev->dev_private;
  1510. *val = dev_priv->gpu_error.missed_irq_rings;
  1511. return 0;
  1512. }
  1513. static int
  1514. i915_ring_missed_irq_set(void *data, u64 val)
  1515. {
  1516. struct drm_device *dev = data;
  1517. struct drm_i915_private *dev_priv = dev->dev_private;
  1518. int ret;
  1519. /* Lock against concurrent debugfs callers */
  1520. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1521. if (ret)
  1522. return ret;
  1523. dev_priv->gpu_error.missed_irq_rings = val;
  1524. mutex_unlock(&dev->struct_mutex);
  1525. return 0;
  1526. }
  1527. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
  1528. i915_ring_missed_irq_get, i915_ring_missed_irq_set,
  1529. "0x%08llx\n");
  1530. static int
  1531. i915_ring_test_irq_get(void *data, u64 *val)
  1532. {
  1533. struct drm_device *dev = data;
  1534. struct drm_i915_private *dev_priv = dev->dev_private;
  1535. *val = dev_priv->gpu_error.test_irq_rings;
  1536. return 0;
  1537. }
  1538. static int
  1539. i915_ring_test_irq_set(void *data, u64 val)
  1540. {
  1541. struct drm_device *dev = data;
  1542. struct drm_i915_private *dev_priv = dev->dev_private;
  1543. int ret;
  1544. DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
  1545. /* Lock against concurrent debugfs callers */
  1546. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1547. if (ret)
  1548. return ret;
  1549. dev_priv->gpu_error.test_irq_rings = val;
  1550. mutex_unlock(&dev->struct_mutex);
  1551. return 0;
  1552. }
  1553. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
  1554. i915_ring_test_irq_get, i915_ring_test_irq_set,
  1555. "0x%08llx\n");
  1556. #define DROP_UNBOUND 0x1
  1557. #define DROP_BOUND 0x2
  1558. #define DROP_RETIRE 0x4
  1559. #define DROP_ACTIVE 0x8
  1560. #define DROP_ALL (DROP_UNBOUND | \
  1561. DROP_BOUND | \
  1562. DROP_RETIRE | \
  1563. DROP_ACTIVE)
  1564. static int
  1565. i915_drop_caches_get(void *data, u64 *val)
  1566. {
  1567. *val = DROP_ALL;
  1568. return 0;
  1569. }
  1570. static int
  1571. i915_drop_caches_set(void *data, u64 val)
  1572. {
  1573. struct drm_device *dev = data;
  1574. struct drm_i915_private *dev_priv = dev->dev_private;
  1575. struct drm_i915_gem_object *obj, *next;
  1576. struct i915_address_space *vm;
  1577. struct i915_vma *vma, *x;
  1578. int ret;
  1579. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  1580. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1581. * on ioctls on -EAGAIN. */
  1582. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1583. if (ret)
  1584. return ret;
  1585. if (val & DROP_ACTIVE) {
  1586. ret = i915_gpu_idle(dev);
  1587. if (ret)
  1588. goto unlock;
  1589. }
  1590. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1591. i915_gem_retire_requests(dev);
  1592. if (val & DROP_BOUND) {
  1593. list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
  1594. list_for_each_entry_safe(vma, x, &vm->inactive_list,
  1595. mm_list) {
  1596. if (vma->obj->pin_count)
  1597. continue;
  1598. ret = i915_vma_unbind(vma);
  1599. if (ret)
  1600. goto unlock;
  1601. }
  1602. }
  1603. }
  1604. if (val & DROP_UNBOUND) {
  1605. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1606. global_list)
  1607. if (obj->pages_pin_count == 0) {
  1608. ret = i915_gem_object_put_pages(obj);
  1609. if (ret)
  1610. goto unlock;
  1611. }
  1612. }
  1613. unlock:
  1614. mutex_unlock(&dev->struct_mutex);
  1615. return ret;
  1616. }
  1617. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  1618. i915_drop_caches_get, i915_drop_caches_set,
  1619. "0x%08llx\n");
  1620. static int
  1621. i915_max_freq_get(void *data, u64 *val)
  1622. {
  1623. struct drm_device *dev = data;
  1624. drm_i915_private_t *dev_priv = dev->dev_private;
  1625. int ret;
  1626. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1627. return -ENODEV;
  1628. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1629. if (ret)
  1630. return ret;
  1631. if (IS_VALLEYVIEW(dev))
  1632. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1633. dev_priv->rps.max_delay);
  1634. else
  1635. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  1636. mutex_unlock(&dev_priv->rps.hw_lock);
  1637. return 0;
  1638. }
  1639. static int
  1640. i915_max_freq_set(void *data, u64 val)
  1641. {
  1642. struct drm_device *dev = data;
  1643. struct drm_i915_private *dev_priv = dev->dev_private;
  1644. int ret;
  1645. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1646. return -ENODEV;
  1647. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  1648. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1649. if (ret)
  1650. return ret;
  1651. /*
  1652. * Turbo will still be enabled, but won't go above the set value.
  1653. */
  1654. if (IS_VALLEYVIEW(dev)) {
  1655. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1656. dev_priv->rps.max_delay = val;
  1657. gen6_set_rps(dev, val);
  1658. } else {
  1659. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1660. dev_priv->rps.max_delay = val;
  1661. gen6_set_rps(dev, val);
  1662. }
  1663. mutex_unlock(&dev_priv->rps.hw_lock);
  1664. return 0;
  1665. }
  1666. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  1667. i915_max_freq_get, i915_max_freq_set,
  1668. "%llu\n");
  1669. static int
  1670. i915_min_freq_get(void *data, u64 *val)
  1671. {
  1672. struct drm_device *dev = data;
  1673. drm_i915_private_t *dev_priv = dev->dev_private;
  1674. int ret;
  1675. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1676. return -ENODEV;
  1677. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1678. if (ret)
  1679. return ret;
  1680. if (IS_VALLEYVIEW(dev))
  1681. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1682. dev_priv->rps.min_delay);
  1683. else
  1684. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  1685. mutex_unlock(&dev_priv->rps.hw_lock);
  1686. return 0;
  1687. }
  1688. static int
  1689. i915_min_freq_set(void *data, u64 val)
  1690. {
  1691. struct drm_device *dev = data;
  1692. struct drm_i915_private *dev_priv = dev->dev_private;
  1693. int ret;
  1694. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1695. return -ENODEV;
  1696. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  1697. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1698. if (ret)
  1699. return ret;
  1700. /*
  1701. * Turbo will still be enabled, but won't go below the set value.
  1702. */
  1703. if (IS_VALLEYVIEW(dev)) {
  1704. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1705. dev_priv->rps.min_delay = val;
  1706. valleyview_set_rps(dev, val);
  1707. } else {
  1708. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1709. dev_priv->rps.min_delay = val;
  1710. gen6_set_rps(dev, val);
  1711. }
  1712. mutex_unlock(&dev_priv->rps.hw_lock);
  1713. return 0;
  1714. }
  1715. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  1716. i915_min_freq_get, i915_min_freq_set,
  1717. "%llu\n");
  1718. static int
  1719. i915_cache_sharing_get(void *data, u64 *val)
  1720. {
  1721. struct drm_device *dev = data;
  1722. drm_i915_private_t *dev_priv = dev->dev_private;
  1723. u32 snpcr;
  1724. int ret;
  1725. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1726. return -ENODEV;
  1727. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1728. if (ret)
  1729. return ret;
  1730. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1731. mutex_unlock(&dev_priv->dev->struct_mutex);
  1732. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  1733. return 0;
  1734. }
  1735. static int
  1736. i915_cache_sharing_set(void *data, u64 val)
  1737. {
  1738. struct drm_device *dev = data;
  1739. struct drm_i915_private *dev_priv = dev->dev_private;
  1740. u32 snpcr;
  1741. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1742. return -ENODEV;
  1743. if (val > 3)
  1744. return -EINVAL;
  1745. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  1746. /* Update the cache sharing policy here as well */
  1747. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1748. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1749. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1750. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1751. return 0;
  1752. }
  1753. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  1754. i915_cache_sharing_get, i915_cache_sharing_set,
  1755. "%llu\n");
  1756. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1757. * allocated we need to hook into the minor for release. */
  1758. static int
  1759. drm_add_fake_info_node(struct drm_minor *minor,
  1760. struct dentry *ent,
  1761. const void *key)
  1762. {
  1763. struct drm_info_node *node;
  1764. node = kmalloc(sizeof(*node), GFP_KERNEL);
  1765. if (node == NULL) {
  1766. debugfs_remove(ent);
  1767. return -ENOMEM;
  1768. }
  1769. node->minor = minor;
  1770. node->dent = ent;
  1771. node->info_ent = (void *) key;
  1772. mutex_lock(&minor->debugfs_lock);
  1773. list_add(&node->list, &minor->debugfs_list);
  1774. mutex_unlock(&minor->debugfs_lock);
  1775. return 0;
  1776. }
  1777. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1778. {
  1779. struct drm_device *dev = inode->i_private;
  1780. struct drm_i915_private *dev_priv = dev->dev_private;
  1781. if (INTEL_INFO(dev)->gen < 6)
  1782. return 0;
  1783. gen6_gt_force_wake_get(dev_priv);
  1784. return 0;
  1785. }
  1786. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1787. {
  1788. struct drm_device *dev = inode->i_private;
  1789. struct drm_i915_private *dev_priv = dev->dev_private;
  1790. if (INTEL_INFO(dev)->gen < 6)
  1791. return 0;
  1792. gen6_gt_force_wake_put(dev_priv);
  1793. return 0;
  1794. }
  1795. static const struct file_operations i915_forcewake_fops = {
  1796. .owner = THIS_MODULE,
  1797. .open = i915_forcewake_open,
  1798. .release = i915_forcewake_release,
  1799. };
  1800. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1801. {
  1802. struct drm_device *dev = minor->dev;
  1803. struct dentry *ent;
  1804. ent = debugfs_create_file("i915_forcewake_user",
  1805. S_IRUSR,
  1806. root, dev,
  1807. &i915_forcewake_fops);
  1808. if (IS_ERR(ent))
  1809. return PTR_ERR(ent);
  1810. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1811. }
  1812. static int i915_debugfs_create(struct dentry *root,
  1813. struct drm_minor *minor,
  1814. const char *name,
  1815. const struct file_operations *fops)
  1816. {
  1817. struct drm_device *dev = minor->dev;
  1818. struct dentry *ent;
  1819. ent = debugfs_create_file(name,
  1820. S_IRUGO | S_IWUSR,
  1821. root, dev,
  1822. fops);
  1823. if (IS_ERR(ent))
  1824. return PTR_ERR(ent);
  1825. return drm_add_fake_info_node(minor, ent, fops);
  1826. }
  1827. static struct drm_info_list i915_debugfs_list[] = {
  1828. {"i915_capabilities", i915_capabilities, 0},
  1829. {"i915_gem_objects", i915_gem_object_info, 0},
  1830. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1831. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1832. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1833. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1834. {"i915_gem_stolen", i915_gem_stolen_list_info },
  1835. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1836. {"i915_gem_request", i915_gem_request_info, 0},
  1837. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1838. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1839. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1840. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1841. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1842. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1843. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  1844. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1845. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1846. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1847. {"i915_inttoext_table", i915_inttoext_table, 0},
  1848. {"i915_drpc_info", i915_drpc_info, 0},
  1849. {"i915_emon_status", i915_emon_status, 0},
  1850. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1851. {"i915_gfxec", i915_gfxec, 0},
  1852. {"i915_fbc_status", i915_fbc_status, 0},
  1853. {"i915_ips_status", i915_ips_status, 0},
  1854. {"i915_sr_status", i915_sr_status, 0},
  1855. {"i915_opregion", i915_opregion, 0},
  1856. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1857. {"i915_context_status", i915_context_status, 0},
  1858. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1859. {"i915_swizzle_info", i915_swizzle_info, 0},
  1860. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1861. {"i915_dpio", i915_dpio_info, 0},
  1862. {"i915_llc", i915_llc, 0},
  1863. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  1864. {"i915_energy_uJ", i915_energy_uJ, 0},
  1865. {"i915_pc8_status", i915_pc8_status, 0},
  1866. };
  1867. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1868. static struct i915_debugfs_files {
  1869. const char *name;
  1870. const struct file_operations *fops;
  1871. } i915_debugfs_files[] = {
  1872. {"i915_wedged", &i915_wedged_fops},
  1873. {"i915_max_freq", &i915_max_freq_fops},
  1874. {"i915_min_freq", &i915_min_freq_fops},
  1875. {"i915_cache_sharing", &i915_cache_sharing_fops},
  1876. {"i915_ring_stop", &i915_ring_stop_fops},
  1877. {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
  1878. {"i915_ring_test_irq", &i915_ring_test_irq_fops},
  1879. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  1880. {"i915_error_state", &i915_error_state_fops},
  1881. {"i915_next_seqno", &i915_next_seqno_fops},
  1882. };
  1883. int i915_debugfs_init(struct drm_minor *minor)
  1884. {
  1885. int ret, i;
  1886. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1887. if (ret)
  1888. return ret;
  1889. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1890. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1891. i915_debugfs_files[i].name,
  1892. i915_debugfs_files[i].fops);
  1893. if (ret)
  1894. return ret;
  1895. }
  1896. return drm_debugfs_create_files(i915_debugfs_list,
  1897. I915_DEBUGFS_ENTRIES,
  1898. minor->debugfs_root, minor);
  1899. }
  1900. void i915_debugfs_cleanup(struct drm_minor *minor)
  1901. {
  1902. int i;
  1903. drm_debugfs_remove_files(i915_debugfs_list,
  1904. I915_DEBUGFS_ENTRIES, minor);
  1905. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1906. 1, minor);
  1907. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1908. struct drm_info_list *info_list =
  1909. (struct drm_info_list *) i915_debugfs_files[i].fops;
  1910. drm_debugfs_remove_files(info_list, 1, minor);
  1911. }
  1912. }
  1913. #endif /* CONFIG_DEBUG_FS */