maestro3.c 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782
  1. /*
  2. * Driver for ESS Maestro3/Allegro (ES1988) soundcards.
  3. * Copyright (c) 2000 by Zach Brown <zab@zabbo.net>
  4. * Takashi Iwai <tiwai@suse.de>
  5. *
  6. * Most of the hardware init stuffs are based on maestro3 driver for
  7. * OSS/Free by Zach Brown. Many thanks to Zach!
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. *
  23. *
  24. * ChangeLog:
  25. * Aug. 27, 2001
  26. * - Fixed deadlock on capture
  27. * - Added Canyon3D-2 support by Rob Riggs <rob@pangalactic.org>
  28. *
  29. */
  30. #define CARD_NAME "ESS Maestro3/Allegro/Canyon3D-2"
  31. #define DRIVER_NAME "Maestro3"
  32. #include <asm/io.h>
  33. #include <linux/delay.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/init.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/moduleparam.h>
  41. #include <linux/firmware.h>
  42. #include <sound/core.h>
  43. #include <sound/info.h>
  44. #include <sound/control.h>
  45. #include <sound/pcm.h>
  46. #include <sound/mpu401.h>
  47. #include <sound/ac97_codec.h>
  48. #include <sound/initval.h>
  49. #include <asm/byteorder.h>
  50. MODULE_AUTHOR("Zach Brown <zab@zabbo.net>, Takashi Iwai <tiwai@suse.de>");
  51. MODULE_DESCRIPTION("ESS Maestro3 PCI");
  52. MODULE_LICENSE("GPL");
  53. MODULE_SUPPORTED_DEVICE("{{ESS,Maestro3 PCI},"
  54. "{ESS,ES1988},"
  55. "{ESS,Allegro PCI},"
  56. "{ESS,Allegro-1 PCI},"
  57. "{ESS,Canyon3D-2/LE PCI}}");
  58. MODULE_FIRMWARE("ess/maestro3_assp_kernel.fw");
  59. MODULE_FIRMWARE("ess/maestro3_assp_minisrc.fw");
  60. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  61. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  62. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* all enabled */
  63. static int external_amp[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = 1};
  64. static int amp_gpio[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = -1};
  65. module_param_array(index, int, NULL, 0444);
  66. MODULE_PARM_DESC(index, "Index value for " CARD_NAME " soundcard.");
  67. module_param_array(id, charp, NULL, 0444);
  68. MODULE_PARM_DESC(id, "ID string for " CARD_NAME " soundcard.");
  69. module_param_array(enable, bool, NULL, 0444);
  70. MODULE_PARM_DESC(enable, "Enable this soundcard.");
  71. module_param_array(external_amp, bool, NULL, 0444);
  72. MODULE_PARM_DESC(external_amp, "Enable external amp for " CARD_NAME " soundcard.");
  73. module_param_array(amp_gpio, int, NULL, 0444);
  74. MODULE_PARM_DESC(amp_gpio, "GPIO pin number for external amp. (default = -1)");
  75. #define MAX_PLAYBACKS 2
  76. #define MAX_CAPTURES 1
  77. #define NR_DSPS (MAX_PLAYBACKS + MAX_CAPTURES)
  78. /*
  79. * maestro3 registers
  80. */
  81. /* Allegro PCI configuration registers */
  82. #define PCI_LEGACY_AUDIO_CTRL 0x40
  83. #define SOUND_BLASTER_ENABLE 0x00000001
  84. #define FM_SYNTHESIS_ENABLE 0x00000002
  85. #define GAME_PORT_ENABLE 0x00000004
  86. #define MPU401_IO_ENABLE 0x00000008
  87. #define MPU401_IRQ_ENABLE 0x00000010
  88. #define ALIAS_10BIT_IO 0x00000020
  89. #define SB_DMA_MASK 0x000000C0
  90. #define SB_DMA_0 0x00000040
  91. #define SB_DMA_1 0x00000040
  92. #define SB_DMA_R 0x00000080
  93. #define SB_DMA_3 0x000000C0
  94. #define SB_IRQ_MASK 0x00000700
  95. #define SB_IRQ_5 0x00000000
  96. #define SB_IRQ_7 0x00000100
  97. #define SB_IRQ_9 0x00000200
  98. #define SB_IRQ_10 0x00000300
  99. #define MIDI_IRQ_MASK 0x00003800
  100. #define SERIAL_IRQ_ENABLE 0x00004000
  101. #define DISABLE_LEGACY 0x00008000
  102. #define PCI_ALLEGRO_CONFIG 0x50
  103. #define SB_ADDR_240 0x00000004
  104. #define MPU_ADDR_MASK 0x00000018
  105. #define MPU_ADDR_330 0x00000000
  106. #define MPU_ADDR_300 0x00000008
  107. #define MPU_ADDR_320 0x00000010
  108. #define MPU_ADDR_340 0x00000018
  109. #define USE_PCI_TIMING 0x00000040
  110. #define POSTED_WRITE_ENABLE 0x00000080
  111. #define DMA_POLICY_MASK 0x00000700
  112. #define DMA_DDMA 0x00000000
  113. #define DMA_TDMA 0x00000100
  114. #define DMA_PCPCI 0x00000200
  115. #define DMA_WBDMA16 0x00000400
  116. #define DMA_WBDMA4 0x00000500
  117. #define DMA_WBDMA2 0x00000600
  118. #define DMA_WBDMA1 0x00000700
  119. #define DMA_SAFE_GUARD 0x00000800
  120. #define HI_PERF_GP_ENABLE 0x00001000
  121. #define PIC_SNOOP_MODE_0 0x00002000
  122. #define PIC_SNOOP_MODE_1 0x00004000
  123. #define SOUNDBLASTER_IRQ_MASK 0x00008000
  124. #define RING_IN_ENABLE 0x00010000
  125. #define SPDIF_TEST_MODE 0x00020000
  126. #define CLK_MULT_MODE_SELECT_2 0x00040000
  127. #define EEPROM_WRITE_ENABLE 0x00080000
  128. #define CODEC_DIR_IN 0x00100000
  129. #define HV_BUTTON_FROM_GD 0x00200000
  130. #define REDUCED_DEBOUNCE 0x00400000
  131. #define HV_CTRL_ENABLE 0x00800000
  132. #define SPDIF_ENABLE 0x01000000
  133. #define CLK_DIV_SELECT 0x06000000
  134. #define CLK_DIV_BY_48 0x00000000
  135. #define CLK_DIV_BY_49 0x02000000
  136. #define CLK_DIV_BY_50 0x04000000
  137. #define CLK_DIV_RESERVED 0x06000000
  138. #define PM_CTRL_ENABLE 0x08000000
  139. #define CLK_MULT_MODE_SELECT 0x30000000
  140. #define CLK_MULT_MODE_SHIFT 28
  141. #define CLK_MULT_MODE_0 0x00000000
  142. #define CLK_MULT_MODE_1 0x10000000
  143. #define CLK_MULT_MODE_2 0x20000000
  144. #define CLK_MULT_MODE_3 0x30000000
  145. #define INT_CLK_SELECT 0x40000000
  146. #define INT_CLK_MULT_RESET 0x80000000
  147. /* M3 */
  148. #define INT_CLK_SRC_NOT_PCI 0x00100000
  149. #define INT_CLK_MULT_ENABLE 0x80000000
  150. #define PCI_ACPI_CONTROL 0x54
  151. #define PCI_ACPI_D0 0x00000000
  152. #define PCI_ACPI_D1 0xB4F70000
  153. #define PCI_ACPI_D2 0xB4F7B4F7
  154. #define PCI_USER_CONFIG 0x58
  155. #define EXT_PCI_MASTER_ENABLE 0x00000001
  156. #define SPDIF_OUT_SELECT 0x00000002
  157. #define TEST_PIN_DIR_CTRL 0x00000004
  158. #define AC97_CODEC_TEST 0x00000020
  159. #define TRI_STATE_BUFFER 0x00000080
  160. #define IN_CLK_12MHZ_SELECT 0x00000100
  161. #define MULTI_FUNC_DISABLE 0x00000200
  162. #define EXT_MASTER_PAIR_SEL 0x00000400
  163. #define PCI_MASTER_SUPPORT 0x00000800
  164. #define STOP_CLOCK_ENABLE 0x00001000
  165. #define EAPD_DRIVE_ENABLE 0x00002000
  166. #define REQ_TRI_STATE_ENABLE 0x00004000
  167. #define REQ_LOW_ENABLE 0x00008000
  168. #define MIDI_1_ENABLE 0x00010000
  169. #define MIDI_2_ENABLE 0x00020000
  170. #define SB_AUDIO_SYNC 0x00040000
  171. #define HV_CTRL_TEST 0x00100000
  172. #define SOUNDBLASTER_TEST 0x00400000
  173. #define PCI_USER_CONFIG_C 0x5C
  174. #define PCI_DDMA_CTRL 0x60
  175. #define DDMA_ENABLE 0x00000001
  176. /* Allegro registers */
  177. #define HOST_INT_CTRL 0x18
  178. #define SB_INT_ENABLE 0x0001
  179. #define MPU401_INT_ENABLE 0x0002
  180. #define ASSP_INT_ENABLE 0x0010
  181. #define RING_INT_ENABLE 0x0020
  182. #define HV_INT_ENABLE 0x0040
  183. #define CLKRUN_GEN_ENABLE 0x0100
  184. #define HV_CTRL_TO_PME 0x0400
  185. #define SOFTWARE_RESET_ENABLE 0x8000
  186. /*
  187. * should be using the above defines, probably.
  188. */
  189. #define REGB_ENABLE_RESET 0x01
  190. #define REGB_STOP_CLOCK 0x10
  191. #define HOST_INT_STATUS 0x1A
  192. #define SB_INT_PENDING 0x01
  193. #define MPU401_INT_PENDING 0x02
  194. #define ASSP_INT_PENDING 0x10
  195. #define RING_INT_PENDING 0x20
  196. #define HV_INT_PENDING 0x40
  197. #define HARDWARE_VOL_CTRL 0x1B
  198. #define SHADOW_MIX_REG_VOICE 0x1C
  199. #define HW_VOL_COUNTER_VOICE 0x1D
  200. #define SHADOW_MIX_REG_MASTER 0x1E
  201. #define HW_VOL_COUNTER_MASTER 0x1F
  202. #define CODEC_COMMAND 0x30
  203. #define CODEC_READ_B 0x80
  204. #define CODEC_STATUS 0x30
  205. #define CODEC_BUSY_B 0x01
  206. #define CODEC_DATA 0x32
  207. #define RING_BUS_CTRL_A 0x36
  208. #define RAC_PME_ENABLE 0x0100
  209. #define RAC_SDFS_ENABLE 0x0200
  210. #define LAC_PME_ENABLE 0x0400
  211. #define LAC_SDFS_ENABLE 0x0800
  212. #define SERIAL_AC_LINK_ENABLE 0x1000
  213. #define IO_SRAM_ENABLE 0x2000
  214. #define IIS_INPUT_ENABLE 0x8000
  215. #define RING_BUS_CTRL_B 0x38
  216. #define SECOND_CODEC_ID_MASK 0x0003
  217. #define SPDIF_FUNC_ENABLE 0x0010
  218. #define SECOND_AC_ENABLE 0x0020
  219. #define SB_MODULE_INTF_ENABLE 0x0040
  220. #define SSPE_ENABLE 0x0040
  221. #define M3I_DOCK_ENABLE 0x0080
  222. #define SDO_OUT_DEST_CTRL 0x3A
  223. #define COMMAND_ADDR_OUT 0x0003
  224. #define PCM_LR_OUT_LOCAL 0x0000
  225. #define PCM_LR_OUT_REMOTE 0x0004
  226. #define PCM_LR_OUT_MUTE 0x0008
  227. #define PCM_LR_OUT_BOTH 0x000C
  228. #define LINE1_DAC_OUT_LOCAL 0x0000
  229. #define LINE1_DAC_OUT_REMOTE 0x0010
  230. #define LINE1_DAC_OUT_MUTE 0x0020
  231. #define LINE1_DAC_OUT_BOTH 0x0030
  232. #define PCM_CLS_OUT_LOCAL 0x0000
  233. #define PCM_CLS_OUT_REMOTE 0x0040
  234. #define PCM_CLS_OUT_MUTE 0x0080
  235. #define PCM_CLS_OUT_BOTH 0x00C0
  236. #define PCM_RLF_OUT_LOCAL 0x0000
  237. #define PCM_RLF_OUT_REMOTE 0x0100
  238. #define PCM_RLF_OUT_MUTE 0x0200
  239. #define PCM_RLF_OUT_BOTH 0x0300
  240. #define LINE2_DAC_OUT_LOCAL 0x0000
  241. #define LINE2_DAC_OUT_REMOTE 0x0400
  242. #define LINE2_DAC_OUT_MUTE 0x0800
  243. #define LINE2_DAC_OUT_BOTH 0x0C00
  244. #define HANDSET_OUT_LOCAL 0x0000
  245. #define HANDSET_OUT_REMOTE 0x1000
  246. #define HANDSET_OUT_MUTE 0x2000
  247. #define HANDSET_OUT_BOTH 0x3000
  248. #define IO_CTRL_OUT_LOCAL 0x0000
  249. #define IO_CTRL_OUT_REMOTE 0x4000
  250. #define IO_CTRL_OUT_MUTE 0x8000
  251. #define IO_CTRL_OUT_BOTH 0xC000
  252. #define SDO_IN_DEST_CTRL 0x3C
  253. #define STATUS_ADDR_IN 0x0003
  254. #define PCM_LR_IN_LOCAL 0x0000
  255. #define PCM_LR_IN_REMOTE 0x0004
  256. #define PCM_LR_RESERVED 0x0008
  257. #define PCM_LR_IN_BOTH 0x000C
  258. #define LINE1_ADC_IN_LOCAL 0x0000
  259. #define LINE1_ADC_IN_REMOTE 0x0010
  260. #define LINE1_ADC_IN_MUTE 0x0020
  261. #define MIC_ADC_IN_LOCAL 0x0000
  262. #define MIC_ADC_IN_REMOTE 0x0040
  263. #define MIC_ADC_IN_MUTE 0x0080
  264. #define LINE2_DAC_IN_LOCAL 0x0000
  265. #define LINE2_DAC_IN_REMOTE 0x0400
  266. #define LINE2_DAC_IN_MUTE 0x0800
  267. #define HANDSET_IN_LOCAL 0x0000
  268. #define HANDSET_IN_REMOTE 0x1000
  269. #define HANDSET_IN_MUTE 0x2000
  270. #define IO_STATUS_IN_LOCAL 0x0000
  271. #define IO_STATUS_IN_REMOTE 0x4000
  272. #define SPDIF_IN_CTRL 0x3E
  273. #define SPDIF_IN_ENABLE 0x0001
  274. #define GPIO_DATA 0x60
  275. #define GPIO_DATA_MASK 0x0FFF
  276. #define GPIO_HV_STATUS 0x3000
  277. #define GPIO_PME_STATUS 0x4000
  278. #define GPIO_MASK 0x64
  279. #define GPIO_DIRECTION 0x68
  280. #define GPO_PRIMARY_AC97 0x0001
  281. #define GPI_LINEOUT_SENSE 0x0004
  282. #define GPO_SECONDARY_AC97 0x0008
  283. #define GPI_VOL_DOWN 0x0010
  284. #define GPI_VOL_UP 0x0020
  285. #define GPI_IIS_CLK 0x0040
  286. #define GPI_IIS_LRCLK 0x0080
  287. #define GPI_IIS_DATA 0x0100
  288. #define GPI_DOCKING_STATUS 0x0100
  289. #define GPI_HEADPHONE_SENSE 0x0200
  290. #define GPO_EXT_AMP_SHUTDOWN 0x1000
  291. #define GPO_EXT_AMP_M3 1 /* default m3 amp */
  292. #define GPO_EXT_AMP_ALLEGRO 8 /* default allegro amp */
  293. /* M3 */
  294. #define GPO_M3_EXT_AMP_SHUTDN 0x0002
  295. #define ASSP_INDEX_PORT 0x80
  296. #define ASSP_MEMORY_PORT 0x82
  297. #define ASSP_DATA_PORT 0x84
  298. #define MPU401_DATA_PORT 0x98
  299. #define MPU401_STATUS_PORT 0x99
  300. #define CLK_MULT_DATA_PORT 0x9C
  301. #define ASSP_CONTROL_A 0xA2
  302. #define ASSP_0_WS_ENABLE 0x01
  303. #define ASSP_CTRL_A_RESERVED1 0x02
  304. #define ASSP_CTRL_A_RESERVED2 0x04
  305. #define ASSP_CLK_49MHZ_SELECT 0x08
  306. #define FAST_PLU_ENABLE 0x10
  307. #define ASSP_CTRL_A_RESERVED3 0x20
  308. #define DSP_CLK_36MHZ_SELECT 0x40
  309. #define ASSP_CONTROL_B 0xA4
  310. #define RESET_ASSP 0x00
  311. #define RUN_ASSP 0x01
  312. #define ENABLE_ASSP_CLOCK 0x00
  313. #define STOP_ASSP_CLOCK 0x10
  314. #define RESET_TOGGLE 0x40
  315. #define ASSP_CONTROL_C 0xA6
  316. #define ASSP_HOST_INT_ENABLE 0x01
  317. #define FM_ADDR_REMAP_DISABLE 0x02
  318. #define HOST_WRITE_PORT_ENABLE 0x08
  319. #define ASSP_HOST_INT_STATUS 0xAC
  320. #define DSP2HOST_REQ_PIORECORD 0x01
  321. #define DSP2HOST_REQ_I2SRATE 0x02
  322. #define DSP2HOST_REQ_TIMER 0x04
  323. /* AC97 registers */
  324. /* XXX fix this crap up */
  325. /*#define AC97_RESET 0x00*/
  326. #define AC97_VOL_MUTE_B 0x8000
  327. #define AC97_VOL_M 0x1F
  328. #define AC97_LEFT_VOL_S 8
  329. #define AC97_MASTER_VOL 0x02
  330. #define AC97_LINE_LEVEL_VOL 0x04
  331. #define AC97_MASTER_MONO_VOL 0x06
  332. #define AC97_PC_BEEP_VOL 0x0A
  333. #define AC97_PC_BEEP_VOL_M 0x0F
  334. #define AC97_SROUND_MASTER_VOL 0x38
  335. #define AC97_PC_BEEP_VOL_S 1
  336. /*#define AC97_PHONE_VOL 0x0C
  337. #define AC97_MIC_VOL 0x0E*/
  338. #define AC97_MIC_20DB_ENABLE 0x40
  339. /*#define AC97_LINEIN_VOL 0x10
  340. #define AC97_CD_VOL 0x12
  341. #define AC97_VIDEO_VOL 0x14
  342. #define AC97_AUX_VOL 0x16*/
  343. #define AC97_PCM_OUT_VOL 0x18
  344. /*#define AC97_RECORD_SELECT 0x1A*/
  345. #define AC97_RECORD_MIC 0x00
  346. #define AC97_RECORD_CD 0x01
  347. #define AC97_RECORD_VIDEO 0x02
  348. #define AC97_RECORD_AUX 0x03
  349. #define AC97_RECORD_MONO_MUX 0x02
  350. #define AC97_RECORD_DIGITAL 0x03
  351. #define AC97_RECORD_LINE 0x04
  352. #define AC97_RECORD_STEREO 0x05
  353. #define AC97_RECORD_MONO 0x06
  354. #define AC97_RECORD_PHONE 0x07
  355. /*#define AC97_RECORD_GAIN 0x1C*/
  356. #define AC97_RECORD_VOL_M 0x0F
  357. /*#define AC97_GENERAL_PURPOSE 0x20*/
  358. #define AC97_POWER_DOWN_CTRL 0x26
  359. #define AC97_ADC_READY 0x0001
  360. #define AC97_DAC_READY 0x0002
  361. #define AC97_ANALOG_READY 0x0004
  362. #define AC97_VREF_ON 0x0008
  363. #define AC97_PR0 0x0100
  364. #define AC97_PR1 0x0200
  365. #define AC97_PR2 0x0400
  366. #define AC97_PR3 0x0800
  367. #define AC97_PR4 0x1000
  368. #define AC97_RESERVED1 0x28
  369. #define AC97_VENDOR_TEST 0x5A
  370. #define AC97_CLOCK_DELAY 0x5C
  371. #define AC97_LINEOUT_MUX_SEL 0x0001
  372. #define AC97_MONO_MUX_SEL 0x0002
  373. #define AC97_CLOCK_DELAY_SEL 0x1F
  374. #define AC97_DAC_CDS_SHIFT 6
  375. #define AC97_ADC_CDS_SHIFT 11
  376. #define AC97_MULTI_CHANNEL_SEL 0x74
  377. /*#define AC97_VENDOR_ID1 0x7C
  378. #define AC97_VENDOR_ID2 0x7E*/
  379. /*
  380. * ASSP control regs
  381. */
  382. #define DSP_PORT_TIMER_COUNT 0x06
  383. #define DSP_PORT_MEMORY_INDEX 0x80
  384. #define DSP_PORT_MEMORY_TYPE 0x82
  385. #define MEMTYPE_INTERNAL_CODE 0x0002
  386. #define MEMTYPE_INTERNAL_DATA 0x0003
  387. #define MEMTYPE_MASK 0x0003
  388. #define DSP_PORT_MEMORY_DATA 0x84
  389. #define DSP_PORT_CONTROL_REG_A 0xA2
  390. #define DSP_PORT_CONTROL_REG_B 0xA4
  391. #define DSP_PORT_CONTROL_REG_C 0xA6
  392. #define REV_A_CODE_MEMORY_BEGIN 0x0000
  393. #define REV_A_CODE_MEMORY_END 0x0FFF
  394. #define REV_A_CODE_MEMORY_UNIT_LENGTH 0x0040
  395. #define REV_A_CODE_MEMORY_LENGTH (REV_A_CODE_MEMORY_END - REV_A_CODE_MEMORY_BEGIN + 1)
  396. #define REV_B_CODE_MEMORY_BEGIN 0x0000
  397. #define REV_B_CODE_MEMORY_END 0x0BFF
  398. #define REV_B_CODE_MEMORY_UNIT_LENGTH 0x0040
  399. #define REV_B_CODE_MEMORY_LENGTH (REV_B_CODE_MEMORY_END - REV_B_CODE_MEMORY_BEGIN + 1)
  400. #define REV_A_DATA_MEMORY_BEGIN 0x1000
  401. #define REV_A_DATA_MEMORY_END 0x2FFF
  402. #define REV_A_DATA_MEMORY_UNIT_LENGTH 0x0080
  403. #define REV_A_DATA_MEMORY_LENGTH (REV_A_DATA_MEMORY_END - REV_A_DATA_MEMORY_BEGIN + 1)
  404. #define REV_B_DATA_MEMORY_BEGIN 0x1000
  405. #define REV_B_DATA_MEMORY_END 0x2BFF
  406. #define REV_B_DATA_MEMORY_UNIT_LENGTH 0x0080
  407. #define REV_B_DATA_MEMORY_LENGTH (REV_B_DATA_MEMORY_END - REV_B_DATA_MEMORY_BEGIN + 1)
  408. #define NUM_UNITS_KERNEL_CODE 16
  409. #define NUM_UNITS_KERNEL_DATA 2
  410. #define NUM_UNITS_KERNEL_CODE_WITH_HSP 16
  411. #define NUM_UNITS_KERNEL_DATA_WITH_HSP 5
  412. /*
  413. * Kernel data layout
  414. */
  415. #define DP_SHIFT_COUNT 7
  416. #define KDATA_BASE_ADDR 0x1000
  417. #define KDATA_BASE_ADDR2 0x1080
  418. #define KDATA_TASK0 (KDATA_BASE_ADDR + 0x0000)
  419. #define KDATA_TASK1 (KDATA_BASE_ADDR + 0x0001)
  420. #define KDATA_TASK2 (KDATA_BASE_ADDR + 0x0002)
  421. #define KDATA_TASK3 (KDATA_BASE_ADDR + 0x0003)
  422. #define KDATA_TASK4 (KDATA_BASE_ADDR + 0x0004)
  423. #define KDATA_TASK5 (KDATA_BASE_ADDR + 0x0005)
  424. #define KDATA_TASK6 (KDATA_BASE_ADDR + 0x0006)
  425. #define KDATA_TASK7 (KDATA_BASE_ADDR + 0x0007)
  426. #define KDATA_TASK_ENDMARK (KDATA_BASE_ADDR + 0x0008)
  427. #define KDATA_CURRENT_TASK (KDATA_BASE_ADDR + 0x0009)
  428. #define KDATA_TASK_SWITCH (KDATA_BASE_ADDR + 0x000A)
  429. #define KDATA_INSTANCE0_POS3D (KDATA_BASE_ADDR + 0x000B)
  430. #define KDATA_INSTANCE1_POS3D (KDATA_BASE_ADDR + 0x000C)
  431. #define KDATA_INSTANCE2_POS3D (KDATA_BASE_ADDR + 0x000D)
  432. #define KDATA_INSTANCE3_POS3D (KDATA_BASE_ADDR + 0x000E)
  433. #define KDATA_INSTANCE4_POS3D (KDATA_BASE_ADDR + 0x000F)
  434. #define KDATA_INSTANCE5_POS3D (KDATA_BASE_ADDR + 0x0010)
  435. #define KDATA_INSTANCE6_POS3D (KDATA_BASE_ADDR + 0x0011)
  436. #define KDATA_INSTANCE7_POS3D (KDATA_BASE_ADDR + 0x0012)
  437. #define KDATA_INSTANCE8_POS3D (KDATA_BASE_ADDR + 0x0013)
  438. #define KDATA_INSTANCE_POS3D_ENDMARK (KDATA_BASE_ADDR + 0x0014)
  439. #define KDATA_INSTANCE0_SPKVIRT (KDATA_BASE_ADDR + 0x0015)
  440. #define KDATA_INSTANCE_SPKVIRT_ENDMARK (KDATA_BASE_ADDR + 0x0016)
  441. #define KDATA_INSTANCE0_SPDIF (KDATA_BASE_ADDR + 0x0017)
  442. #define KDATA_INSTANCE_SPDIF_ENDMARK (KDATA_BASE_ADDR + 0x0018)
  443. #define KDATA_INSTANCE0_MODEM (KDATA_BASE_ADDR + 0x0019)
  444. #define KDATA_INSTANCE_MODEM_ENDMARK (KDATA_BASE_ADDR + 0x001A)
  445. #define KDATA_INSTANCE0_SRC (KDATA_BASE_ADDR + 0x001B)
  446. #define KDATA_INSTANCE1_SRC (KDATA_BASE_ADDR + 0x001C)
  447. #define KDATA_INSTANCE_SRC_ENDMARK (KDATA_BASE_ADDR + 0x001D)
  448. #define KDATA_INSTANCE0_MINISRC (KDATA_BASE_ADDR + 0x001E)
  449. #define KDATA_INSTANCE1_MINISRC (KDATA_BASE_ADDR + 0x001F)
  450. #define KDATA_INSTANCE2_MINISRC (KDATA_BASE_ADDR + 0x0020)
  451. #define KDATA_INSTANCE3_MINISRC (KDATA_BASE_ADDR + 0x0021)
  452. #define KDATA_INSTANCE_MINISRC_ENDMARK (KDATA_BASE_ADDR + 0x0022)
  453. #define KDATA_INSTANCE0_CPYTHRU (KDATA_BASE_ADDR + 0x0023)
  454. #define KDATA_INSTANCE1_CPYTHRU (KDATA_BASE_ADDR + 0x0024)
  455. #define KDATA_INSTANCE_CPYTHRU_ENDMARK (KDATA_BASE_ADDR + 0x0025)
  456. #define KDATA_CURRENT_DMA (KDATA_BASE_ADDR + 0x0026)
  457. #define KDATA_DMA_SWITCH (KDATA_BASE_ADDR + 0x0027)
  458. #define KDATA_DMA_ACTIVE (KDATA_BASE_ADDR + 0x0028)
  459. #define KDATA_DMA_XFER0 (KDATA_BASE_ADDR + 0x0029)
  460. #define KDATA_DMA_XFER1 (KDATA_BASE_ADDR + 0x002A)
  461. #define KDATA_DMA_XFER2 (KDATA_BASE_ADDR + 0x002B)
  462. #define KDATA_DMA_XFER3 (KDATA_BASE_ADDR + 0x002C)
  463. #define KDATA_DMA_XFER4 (KDATA_BASE_ADDR + 0x002D)
  464. #define KDATA_DMA_XFER5 (KDATA_BASE_ADDR + 0x002E)
  465. #define KDATA_DMA_XFER6 (KDATA_BASE_ADDR + 0x002F)
  466. #define KDATA_DMA_XFER7 (KDATA_BASE_ADDR + 0x0030)
  467. #define KDATA_DMA_XFER8 (KDATA_BASE_ADDR + 0x0031)
  468. #define KDATA_DMA_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0032)
  469. #define KDATA_I2S_SAMPLE_COUNT (KDATA_BASE_ADDR + 0x0033)
  470. #define KDATA_I2S_INT_METER (KDATA_BASE_ADDR + 0x0034)
  471. #define KDATA_I2S_ACTIVE (KDATA_BASE_ADDR + 0x0035)
  472. #define KDATA_TIMER_COUNT_RELOAD (KDATA_BASE_ADDR + 0x0036)
  473. #define KDATA_TIMER_COUNT_CURRENT (KDATA_BASE_ADDR + 0x0037)
  474. #define KDATA_HALT_SYNCH_CLIENT (KDATA_BASE_ADDR + 0x0038)
  475. #define KDATA_HALT_SYNCH_DMA (KDATA_BASE_ADDR + 0x0039)
  476. #define KDATA_HALT_ACKNOWLEDGE (KDATA_BASE_ADDR + 0x003A)
  477. #define KDATA_ADC1_XFER0 (KDATA_BASE_ADDR + 0x003B)
  478. #define KDATA_ADC1_XFER_ENDMARK (KDATA_BASE_ADDR + 0x003C)
  479. #define KDATA_ADC1_LEFT_VOLUME (KDATA_BASE_ADDR + 0x003D)
  480. #define KDATA_ADC1_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x003E)
  481. #define KDATA_ADC1_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x003F)
  482. #define KDATA_ADC1_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0040)
  483. #define KDATA_ADC2_XFER0 (KDATA_BASE_ADDR + 0x0041)
  484. #define KDATA_ADC2_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0042)
  485. #define KDATA_ADC2_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0043)
  486. #define KDATA_ADC2_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x0044)
  487. #define KDATA_ADC2_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x0045)
  488. #define KDATA_ADC2_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0046)
  489. #define KDATA_CD_XFER0 (KDATA_BASE_ADDR + 0x0047)
  490. #define KDATA_CD_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0048)
  491. #define KDATA_CD_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0049)
  492. #define KDATA_CD_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x004A)
  493. #define KDATA_CD_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x004B)
  494. #define KDATA_CD_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x004C)
  495. #define KDATA_MIC_XFER0 (KDATA_BASE_ADDR + 0x004D)
  496. #define KDATA_MIC_XFER_ENDMARK (KDATA_BASE_ADDR + 0x004E)
  497. #define KDATA_MIC_VOLUME (KDATA_BASE_ADDR + 0x004F)
  498. #define KDATA_MIC_SUR_VOL (KDATA_BASE_ADDR + 0x0050)
  499. #define KDATA_I2S_XFER0 (KDATA_BASE_ADDR + 0x0051)
  500. #define KDATA_I2S_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0052)
  501. #define KDATA_CHI_XFER0 (KDATA_BASE_ADDR + 0x0053)
  502. #define KDATA_CHI_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0054)
  503. #define KDATA_SPDIF_XFER (KDATA_BASE_ADDR + 0x0055)
  504. #define KDATA_SPDIF_CURRENT_FRAME (KDATA_BASE_ADDR + 0x0056)
  505. #define KDATA_SPDIF_FRAME0 (KDATA_BASE_ADDR + 0x0057)
  506. #define KDATA_SPDIF_FRAME1 (KDATA_BASE_ADDR + 0x0058)
  507. #define KDATA_SPDIF_FRAME2 (KDATA_BASE_ADDR + 0x0059)
  508. #define KDATA_SPDIF_REQUEST (KDATA_BASE_ADDR + 0x005A)
  509. #define KDATA_SPDIF_TEMP (KDATA_BASE_ADDR + 0x005B)
  510. #define KDATA_SPDIFIN_XFER0 (KDATA_BASE_ADDR + 0x005C)
  511. #define KDATA_SPDIFIN_XFER_ENDMARK (KDATA_BASE_ADDR + 0x005D)
  512. #define KDATA_SPDIFIN_INT_METER (KDATA_BASE_ADDR + 0x005E)
  513. #define KDATA_DSP_RESET_COUNT (KDATA_BASE_ADDR + 0x005F)
  514. #define KDATA_DEBUG_OUTPUT (KDATA_BASE_ADDR + 0x0060)
  515. #define KDATA_KERNEL_ISR_LIST (KDATA_BASE_ADDR + 0x0061)
  516. #define KDATA_KERNEL_ISR_CBSR1 (KDATA_BASE_ADDR + 0x0062)
  517. #define KDATA_KERNEL_ISR_CBER1 (KDATA_BASE_ADDR + 0x0063)
  518. #define KDATA_KERNEL_ISR_CBCR (KDATA_BASE_ADDR + 0x0064)
  519. #define KDATA_KERNEL_ISR_AR0 (KDATA_BASE_ADDR + 0x0065)
  520. #define KDATA_KERNEL_ISR_AR1 (KDATA_BASE_ADDR + 0x0066)
  521. #define KDATA_KERNEL_ISR_AR2 (KDATA_BASE_ADDR + 0x0067)
  522. #define KDATA_KERNEL_ISR_AR3 (KDATA_BASE_ADDR + 0x0068)
  523. #define KDATA_KERNEL_ISR_AR4 (KDATA_BASE_ADDR + 0x0069)
  524. #define KDATA_KERNEL_ISR_AR5 (KDATA_BASE_ADDR + 0x006A)
  525. #define KDATA_KERNEL_ISR_BRCR (KDATA_BASE_ADDR + 0x006B)
  526. #define KDATA_KERNEL_ISR_PASR (KDATA_BASE_ADDR + 0x006C)
  527. #define KDATA_KERNEL_ISR_PAER (KDATA_BASE_ADDR + 0x006D)
  528. #define KDATA_CLIENT_SCRATCH0 (KDATA_BASE_ADDR + 0x006E)
  529. #define KDATA_CLIENT_SCRATCH1 (KDATA_BASE_ADDR + 0x006F)
  530. #define KDATA_KERNEL_SCRATCH (KDATA_BASE_ADDR + 0x0070)
  531. #define KDATA_KERNEL_ISR_SCRATCH (KDATA_BASE_ADDR + 0x0071)
  532. #define KDATA_OUEUE_LEFT (KDATA_BASE_ADDR + 0x0072)
  533. #define KDATA_QUEUE_RIGHT (KDATA_BASE_ADDR + 0x0073)
  534. #define KDATA_ADC1_REQUEST (KDATA_BASE_ADDR + 0x0074)
  535. #define KDATA_ADC2_REQUEST (KDATA_BASE_ADDR + 0x0075)
  536. #define KDATA_CD_REQUEST (KDATA_BASE_ADDR + 0x0076)
  537. #define KDATA_MIC_REQUEST (KDATA_BASE_ADDR + 0x0077)
  538. #define KDATA_ADC1_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0078)
  539. #define KDATA_ADC2_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0079)
  540. #define KDATA_CD_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007A)
  541. #define KDATA_MIC_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007B)
  542. #define KDATA_MIC_SYNC_COUNTER (KDATA_BASE_ADDR + 0x007C)
  543. /*
  544. * second 'segment' (?) reserved for mixer
  545. * buffers..
  546. */
  547. #define KDATA_MIXER_WORD0 (KDATA_BASE_ADDR2 + 0x0000)
  548. #define KDATA_MIXER_WORD1 (KDATA_BASE_ADDR2 + 0x0001)
  549. #define KDATA_MIXER_WORD2 (KDATA_BASE_ADDR2 + 0x0002)
  550. #define KDATA_MIXER_WORD3 (KDATA_BASE_ADDR2 + 0x0003)
  551. #define KDATA_MIXER_WORD4 (KDATA_BASE_ADDR2 + 0x0004)
  552. #define KDATA_MIXER_WORD5 (KDATA_BASE_ADDR2 + 0x0005)
  553. #define KDATA_MIXER_WORD6 (KDATA_BASE_ADDR2 + 0x0006)
  554. #define KDATA_MIXER_WORD7 (KDATA_BASE_ADDR2 + 0x0007)
  555. #define KDATA_MIXER_WORD8 (KDATA_BASE_ADDR2 + 0x0008)
  556. #define KDATA_MIXER_WORD9 (KDATA_BASE_ADDR2 + 0x0009)
  557. #define KDATA_MIXER_WORDA (KDATA_BASE_ADDR2 + 0x000A)
  558. #define KDATA_MIXER_WORDB (KDATA_BASE_ADDR2 + 0x000B)
  559. #define KDATA_MIXER_WORDC (KDATA_BASE_ADDR2 + 0x000C)
  560. #define KDATA_MIXER_WORDD (KDATA_BASE_ADDR2 + 0x000D)
  561. #define KDATA_MIXER_WORDE (KDATA_BASE_ADDR2 + 0x000E)
  562. #define KDATA_MIXER_WORDF (KDATA_BASE_ADDR2 + 0x000F)
  563. #define KDATA_MIXER_XFER0 (KDATA_BASE_ADDR2 + 0x0010)
  564. #define KDATA_MIXER_XFER1 (KDATA_BASE_ADDR2 + 0x0011)
  565. #define KDATA_MIXER_XFER2 (KDATA_BASE_ADDR2 + 0x0012)
  566. #define KDATA_MIXER_XFER3 (KDATA_BASE_ADDR2 + 0x0013)
  567. #define KDATA_MIXER_XFER4 (KDATA_BASE_ADDR2 + 0x0014)
  568. #define KDATA_MIXER_XFER5 (KDATA_BASE_ADDR2 + 0x0015)
  569. #define KDATA_MIXER_XFER6 (KDATA_BASE_ADDR2 + 0x0016)
  570. #define KDATA_MIXER_XFER7 (KDATA_BASE_ADDR2 + 0x0017)
  571. #define KDATA_MIXER_XFER8 (KDATA_BASE_ADDR2 + 0x0018)
  572. #define KDATA_MIXER_XFER9 (KDATA_BASE_ADDR2 + 0x0019)
  573. #define KDATA_MIXER_XFER_ENDMARK (KDATA_BASE_ADDR2 + 0x001A)
  574. #define KDATA_MIXER_TASK_NUMBER (KDATA_BASE_ADDR2 + 0x001B)
  575. #define KDATA_CURRENT_MIXER (KDATA_BASE_ADDR2 + 0x001C)
  576. #define KDATA_MIXER_ACTIVE (KDATA_BASE_ADDR2 + 0x001D)
  577. #define KDATA_MIXER_BANK_STATUS (KDATA_BASE_ADDR2 + 0x001E)
  578. #define KDATA_DAC_LEFT_VOLUME (KDATA_BASE_ADDR2 + 0x001F)
  579. #define KDATA_DAC_RIGHT_VOLUME (KDATA_BASE_ADDR2 + 0x0020)
  580. #define MAX_INSTANCE_MINISRC (KDATA_INSTANCE_MINISRC_ENDMARK - KDATA_INSTANCE0_MINISRC)
  581. #define MAX_VIRTUAL_DMA_CHANNELS (KDATA_DMA_XFER_ENDMARK - KDATA_DMA_XFER0)
  582. #define MAX_VIRTUAL_MIXER_CHANNELS (KDATA_MIXER_XFER_ENDMARK - KDATA_MIXER_XFER0)
  583. #define MAX_VIRTUAL_ADC1_CHANNELS (KDATA_ADC1_XFER_ENDMARK - KDATA_ADC1_XFER0)
  584. /*
  585. * client data area offsets
  586. */
  587. #define CDATA_INSTANCE_READY 0x00
  588. #define CDATA_HOST_SRC_ADDRL 0x01
  589. #define CDATA_HOST_SRC_ADDRH 0x02
  590. #define CDATA_HOST_SRC_END_PLUS_1L 0x03
  591. #define CDATA_HOST_SRC_END_PLUS_1H 0x04
  592. #define CDATA_HOST_SRC_CURRENTL 0x05
  593. #define CDATA_HOST_SRC_CURRENTH 0x06
  594. #define CDATA_IN_BUF_CONNECT 0x07
  595. #define CDATA_OUT_BUF_CONNECT 0x08
  596. #define CDATA_IN_BUF_BEGIN 0x09
  597. #define CDATA_IN_BUF_END_PLUS_1 0x0A
  598. #define CDATA_IN_BUF_HEAD 0x0B
  599. #define CDATA_IN_BUF_TAIL 0x0C
  600. #define CDATA_OUT_BUF_BEGIN 0x0D
  601. #define CDATA_OUT_BUF_END_PLUS_1 0x0E
  602. #define CDATA_OUT_BUF_HEAD 0x0F
  603. #define CDATA_OUT_BUF_TAIL 0x10
  604. #define CDATA_DMA_CONTROL 0x11
  605. #define CDATA_RESERVED 0x12
  606. #define CDATA_FREQUENCY 0x13
  607. #define CDATA_LEFT_VOLUME 0x14
  608. #define CDATA_RIGHT_VOLUME 0x15
  609. #define CDATA_LEFT_SUR_VOL 0x16
  610. #define CDATA_RIGHT_SUR_VOL 0x17
  611. #define CDATA_HEADER_LEN 0x18
  612. #define SRC3_DIRECTION_OFFSET CDATA_HEADER_LEN
  613. #define SRC3_MODE_OFFSET (CDATA_HEADER_LEN + 1)
  614. #define SRC3_WORD_LENGTH_OFFSET (CDATA_HEADER_LEN + 2)
  615. #define SRC3_PARAMETER_OFFSET (CDATA_HEADER_LEN + 3)
  616. #define SRC3_COEFF_ADDR_OFFSET (CDATA_HEADER_LEN + 8)
  617. #define SRC3_FILTAP_ADDR_OFFSET (CDATA_HEADER_LEN + 10)
  618. #define SRC3_TEMP_INBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 16)
  619. #define SRC3_TEMP_OUTBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 17)
  620. #define MINISRC_IN_BUFFER_SIZE ( 0x50 * 2 )
  621. #define MINISRC_OUT_BUFFER_SIZE ( 0x50 * 2 * 2)
  622. #define MINISRC_TMP_BUFFER_SIZE ( 112 + ( MINISRC_BIQUAD_STAGE * 3 + 4 ) * 2 * 2 )
  623. #define MINISRC_BIQUAD_STAGE 2
  624. #define MINISRC_COEF_LOC 0x175
  625. #define DMACONTROL_BLOCK_MASK 0x000F
  626. #define DMAC_BLOCK0_SELECTOR 0x0000
  627. #define DMAC_BLOCK1_SELECTOR 0x0001
  628. #define DMAC_BLOCK2_SELECTOR 0x0002
  629. #define DMAC_BLOCK3_SELECTOR 0x0003
  630. #define DMAC_BLOCK4_SELECTOR 0x0004
  631. #define DMAC_BLOCK5_SELECTOR 0x0005
  632. #define DMAC_BLOCK6_SELECTOR 0x0006
  633. #define DMAC_BLOCK7_SELECTOR 0x0007
  634. #define DMAC_BLOCK8_SELECTOR 0x0008
  635. #define DMAC_BLOCK9_SELECTOR 0x0009
  636. #define DMAC_BLOCKA_SELECTOR 0x000A
  637. #define DMAC_BLOCKB_SELECTOR 0x000B
  638. #define DMAC_BLOCKC_SELECTOR 0x000C
  639. #define DMAC_BLOCKD_SELECTOR 0x000D
  640. #define DMAC_BLOCKE_SELECTOR 0x000E
  641. #define DMAC_BLOCKF_SELECTOR 0x000F
  642. #define DMACONTROL_PAGE_MASK 0x00F0
  643. #define DMAC_PAGE0_SELECTOR 0x0030
  644. #define DMAC_PAGE1_SELECTOR 0x0020
  645. #define DMAC_PAGE2_SELECTOR 0x0010
  646. #define DMAC_PAGE3_SELECTOR 0x0000
  647. #define DMACONTROL_AUTOREPEAT 0x1000
  648. #define DMACONTROL_STOPPED 0x2000
  649. #define DMACONTROL_DIRECTION 0x0100
  650. /*
  651. * an arbitrary volume we set the internal
  652. * volume settings to so that the ac97 volume
  653. * range is a little less insane. 0x7fff is
  654. * max.
  655. */
  656. #define ARB_VOLUME ( 0x6800 )
  657. /*
  658. */
  659. struct m3_list {
  660. int curlen;
  661. int mem_addr;
  662. int max;
  663. };
  664. struct m3_dma {
  665. int number;
  666. struct snd_pcm_substream *substream;
  667. struct assp_instance {
  668. unsigned short code, data;
  669. } inst;
  670. int running;
  671. int opened;
  672. unsigned long buffer_addr;
  673. int dma_size;
  674. int period_size;
  675. unsigned int hwptr;
  676. int count;
  677. int index[3];
  678. struct m3_list *index_list[3];
  679. int in_lists;
  680. struct list_head list;
  681. };
  682. struct snd_m3 {
  683. struct snd_card *card;
  684. unsigned long iobase;
  685. int irq;
  686. unsigned int allegro_flag : 1;
  687. struct snd_ac97 *ac97;
  688. struct snd_pcm *pcm;
  689. struct pci_dev *pci;
  690. int dacs_active;
  691. int timer_users;
  692. struct m3_list msrc_list;
  693. struct m3_list mixer_list;
  694. struct m3_list adc1_list;
  695. struct m3_list dma_list;
  696. /* for storing reset state..*/
  697. u8 reset_state;
  698. int external_amp;
  699. int amp_gpio; /* gpio pin # for external amp, -1 = default */
  700. unsigned int hv_config; /* hardware-volume config bits */
  701. unsigned irda_workaround :1; /* avoid to touch 0x10 on GPIO_DIRECTION
  702. (e.g. for IrDA on Dell Inspirons) */
  703. unsigned is_omnibook :1; /* Do HP OmniBook GPIO magic? */
  704. /* midi */
  705. struct snd_rawmidi *rmidi;
  706. /* pcm streams */
  707. int num_substreams;
  708. struct m3_dma *substreams;
  709. spinlock_t reg_lock;
  710. spinlock_t ac97_lock;
  711. struct snd_kcontrol *master_switch;
  712. struct snd_kcontrol *master_volume;
  713. struct tasklet_struct hwvol_tq;
  714. unsigned int in_suspend;
  715. #ifdef CONFIG_PM
  716. u16 *suspend_mem;
  717. #endif
  718. const struct firmware *assp_kernel_image;
  719. const struct firmware *assp_minisrc_image;
  720. };
  721. /*
  722. * pci ids
  723. */
  724. static DEFINE_PCI_DEVICE_TABLE(snd_m3_ids) = {
  725. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO_1, PCI_ANY_ID, PCI_ANY_ID,
  726. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  727. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO, PCI_ANY_ID, PCI_ANY_ID,
  728. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  729. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2LE, PCI_ANY_ID, PCI_ANY_ID,
  730. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  731. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2, PCI_ANY_ID, PCI_ANY_ID,
  732. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  733. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3, PCI_ANY_ID, PCI_ANY_ID,
  734. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  735. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_1, PCI_ANY_ID, PCI_ANY_ID,
  736. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  737. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_HW, PCI_ANY_ID, PCI_ANY_ID,
  738. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  739. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_2, PCI_ANY_ID, PCI_ANY_ID,
  740. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  741. {0,},
  742. };
  743. MODULE_DEVICE_TABLE(pci, snd_m3_ids);
  744. static struct snd_pci_quirk m3_amp_quirk_list[] __devinitdata = {
  745. SND_PCI_QUIRK(0x0E11, 0x0094, "Compaq Evo N600c", 0x0c),
  746. SND_PCI_QUIRK(0x10f7, 0x833e, "Panasonic CF-28", 0x0d),
  747. SND_PCI_QUIRK(0x10f7, 0x833d, "Panasonic CF-72", 0x0d),
  748. SND_PCI_QUIRK(0x1033, 0x80f1, "NEC LM800J/7", 0x03),
  749. SND_PCI_QUIRK(0x1509, 0x1740, "LEGEND ZhaoYang 3100CF", 0x03),
  750. { } /* END */
  751. };
  752. static struct snd_pci_quirk m3_irda_quirk_list[] __devinitdata = {
  753. SND_PCI_QUIRK(0x1028, 0x00b0, "Dell Inspiron 4000", 1),
  754. SND_PCI_QUIRK(0x1028, 0x00a4, "Dell Inspiron 8000", 1),
  755. SND_PCI_QUIRK(0x1028, 0x00e6, "Dell Inspiron 8100", 1),
  756. { } /* END */
  757. };
  758. /* hardware volume quirks */
  759. static struct snd_pci_quirk m3_hv_quirk_list[] __devinitdata = {
  760. /* Allegro chips */
  761. SND_PCI_QUIRK(0x0E11, 0x002E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  762. SND_PCI_QUIRK(0x0E11, 0x0094, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  763. SND_PCI_QUIRK(0x0E11, 0xB112, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  764. SND_PCI_QUIRK(0x0E11, 0xB114, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  765. SND_PCI_QUIRK(0x103C, 0x0012, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  766. SND_PCI_QUIRK(0x103C, 0x0018, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  767. SND_PCI_QUIRK(0x103C, 0x001C, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  768. SND_PCI_QUIRK(0x103C, 0x001D, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  769. SND_PCI_QUIRK(0x103C, 0x001E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  770. SND_PCI_QUIRK(0x107B, 0x3350, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  771. SND_PCI_QUIRK(0x10F7, 0x8338, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  772. SND_PCI_QUIRK(0x10F7, 0x833C, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  773. SND_PCI_QUIRK(0x10F7, 0x833D, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  774. SND_PCI_QUIRK(0x10F7, 0x833E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  775. SND_PCI_QUIRK(0x10F7, 0x833F, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  776. SND_PCI_QUIRK(0x13BD, 0x1018, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  777. SND_PCI_QUIRK(0x13BD, 0x1019, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  778. SND_PCI_QUIRK(0x13BD, 0x101A, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  779. SND_PCI_QUIRK(0x14FF, 0x0F03, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  780. SND_PCI_QUIRK(0x14FF, 0x0F04, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  781. SND_PCI_QUIRK(0x14FF, 0x0F05, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  782. SND_PCI_QUIRK(0x156D, 0xB400, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  783. SND_PCI_QUIRK(0x156D, 0xB795, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  784. SND_PCI_QUIRK(0x156D, 0xB797, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  785. SND_PCI_QUIRK(0x156D, 0xC700, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  786. SND_PCI_QUIRK(0x1033, 0x80F1, NULL,
  787. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  788. SND_PCI_QUIRK(0x103C, 0x001A, NULL, /* HP OmniBook 6100 */
  789. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  790. SND_PCI_QUIRK(0x107B, 0x340A, NULL,
  791. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  792. SND_PCI_QUIRK(0x107B, 0x3450, NULL,
  793. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  794. SND_PCI_QUIRK(0x109F, 0x3134, NULL,
  795. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  796. SND_PCI_QUIRK(0x109F, 0x3161, NULL,
  797. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  798. SND_PCI_QUIRK(0x144D, 0x3280, NULL,
  799. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  800. SND_PCI_QUIRK(0x144D, 0x3281, NULL,
  801. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  802. SND_PCI_QUIRK(0x144D, 0xC002, NULL,
  803. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  804. SND_PCI_QUIRK(0x144D, 0xC003, NULL,
  805. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  806. SND_PCI_QUIRK(0x1509, 0x1740, NULL,
  807. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  808. SND_PCI_QUIRK(0x1610, 0x0010, NULL,
  809. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  810. SND_PCI_QUIRK(0x1042, 0x1042, NULL, HV_CTRL_ENABLE),
  811. SND_PCI_QUIRK(0x107B, 0x9500, NULL, HV_CTRL_ENABLE),
  812. SND_PCI_QUIRK(0x14FF, 0x0F06, NULL, HV_CTRL_ENABLE),
  813. SND_PCI_QUIRK(0x1558, 0x8586, NULL, HV_CTRL_ENABLE),
  814. SND_PCI_QUIRK(0x161F, 0x2011, NULL, HV_CTRL_ENABLE),
  815. /* Maestro3 chips */
  816. SND_PCI_QUIRK(0x103C, 0x000E, NULL, HV_CTRL_ENABLE),
  817. SND_PCI_QUIRK(0x103C, 0x0010, NULL, HV_CTRL_ENABLE),
  818. SND_PCI_QUIRK(0x103C, 0x0011, NULL, HV_CTRL_ENABLE),
  819. SND_PCI_QUIRK(0x103C, 0x001B, NULL, HV_CTRL_ENABLE),
  820. SND_PCI_QUIRK(0x104D, 0x80A6, NULL, HV_CTRL_ENABLE),
  821. SND_PCI_QUIRK(0x104D, 0x80AA, NULL, HV_CTRL_ENABLE),
  822. SND_PCI_QUIRK(0x107B, 0x5300, NULL, HV_CTRL_ENABLE),
  823. SND_PCI_QUIRK(0x110A, 0x1998, NULL, HV_CTRL_ENABLE),
  824. SND_PCI_QUIRK(0x13BD, 0x1015, NULL, HV_CTRL_ENABLE),
  825. SND_PCI_QUIRK(0x13BD, 0x101C, NULL, HV_CTRL_ENABLE),
  826. SND_PCI_QUIRK(0x13BD, 0x1802, NULL, HV_CTRL_ENABLE),
  827. SND_PCI_QUIRK(0x1599, 0x0715, NULL, HV_CTRL_ENABLE),
  828. SND_PCI_QUIRK(0x5643, 0x5643, NULL, HV_CTRL_ENABLE),
  829. SND_PCI_QUIRK(0x144D, 0x3260, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  830. SND_PCI_QUIRK(0x144D, 0x3261, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  831. SND_PCI_QUIRK(0x144D, 0xC000, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  832. SND_PCI_QUIRK(0x144D, 0xC001, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  833. { } /* END */
  834. };
  835. /* HP Omnibook quirks */
  836. static struct snd_pci_quirk m3_omnibook_quirk_list[] __devinitdata = {
  837. SND_PCI_QUIRK_ID(0x103c, 0x0010), /* HP OmniBook 6000 */
  838. SND_PCI_QUIRK_ID(0x103c, 0x0011), /* HP OmniBook 500 */
  839. { } /* END */
  840. };
  841. /*
  842. * lowlevel functions
  843. */
  844. static inline void snd_m3_outw(struct snd_m3 *chip, u16 value, unsigned long reg)
  845. {
  846. outw(value, chip->iobase + reg);
  847. }
  848. static inline u16 snd_m3_inw(struct snd_m3 *chip, unsigned long reg)
  849. {
  850. return inw(chip->iobase + reg);
  851. }
  852. static inline void snd_m3_outb(struct snd_m3 *chip, u8 value, unsigned long reg)
  853. {
  854. outb(value, chip->iobase + reg);
  855. }
  856. static inline u8 snd_m3_inb(struct snd_m3 *chip, unsigned long reg)
  857. {
  858. return inb(chip->iobase + reg);
  859. }
  860. /*
  861. * access 16bit words to the code or data regions of the dsp's memory.
  862. * index addresses 16bit words.
  863. */
  864. static u16 snd_m3_assp_read(struct snd_m3 *chip, u16 region, u16 index)
  865. {
  866. snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
  867. snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
  868. return snd_m3_inw(chip, DSP_PORT_MEMORY_DATA);
  869. }
  870. static void snd_m3_assp_write(struct snd_m3 *chip, u16 region, u16 index, u16 data)
  871. {
  872. snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
  873. snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
  874. snd_m3_outw(chip, data, DSP_PORT_MEMORY_DATA);
  875. }
  876. static void snd_m3_assp_halt(struct snd_m3 *chip)
  877. {
  878. chip->reset_state = snd_m3_inb(chip, DSP_PORT_CONTROL_REG_B) & ~REGB_STOP_CLOCK;
  879. msleep(10);
  880. snd_m3_outb(chip, chip->reset_state & ~REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
  881. }
  882. static void snd_m3_assp_continue(struct snd_m3 *chip)
  883. {
  884. snd_m3_outb(chip, chip->reset_state | REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
  885. }
  886. /*
  887. * This makes me sad. the maestro3 has lists
  888. * internally that must be packed.. 0 terminates,
  889. * apparently, or maybe all unused entries have
  890. * to be 0, the lists have static lengths set
  891. * by the binary code images.
  892. */
  893. static int snd_m3_add_list(struct snd_m3 *chip, struct m3_list *list, u16 val)
  894. {
  895. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  896. list->mem_addr + list->curlen,
  897. val);
  898. return list->curlen++;
  899. }
  900. static void snd_m3_remove_list(struct snd_m3 *chip, struct m3_list *list, int index)
  901. {
  902. u16 val;
  903. int lastindex = list->curlen - 1;
  904. if (index != lastindex) {
  905. val = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  906. list->mem_addr + lastindex);
  907. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  908. list->mem_addr + index,
  909. val);
  910. }
  911. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  912. list->mem_addr + lastindex,
  913. 0);
  914. list->curlen--;
  915. }
  916. static void snd_m3_inc_timer_users(struct snd_m3 *chip)
  917. {
  918. chip->timer_users++;
  919. if (chip->timer_users != 1)
  920. return;
  921. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  922. KDATA_TIMER_COUNT_RELOAD,
  923. 240);
  924. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  925. KDATA_TIMER_COUNT_CURRENT,
  926. 240);
  927. snd_m3_outw(chip,
  928. snd_m3_inw(chip, HOST_INT_CTRL) | CLKRUN_GEN_ENABLE,
  929. HOST_INT_CTRL);
  930. }
  931. static void snd_m3_dec_timer_users(struct snd_m3 *chip)
  932. {
  933. chip->timer_users--;
  934. if (chip->timer_users > 0)
  935. return;
  936. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  937. KDATA_TIMER_COUNT_RELOAD,
  938. 0);
  939. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  940. KDATA_TIMER_COUNT_CURRENT,
  941. 0);
  942. snd_m3_outw(chip,
  943. snd_m3_inw(chip, HOST_INT_CTRL) & ~CLKRUN_GEN_ENABLE,
  944. HOST_INT_CTRL);
  945. }
  946. /*
  947. * start/stop
  948. */
  949. /* spinlock held! */
  950. static int snd_m3_pcm_start(struct snd_m3 *chip, struct m3_dma *s,
  951. struct snd_pcm_substream *subs)
  952. {
  953. if (! s || ! subs)
  954. return -EINVAL;
  955. snd_m3_inc_timer_users(chip);
  956. switch (subs->stream) {
  957. case SNDRV_PCM_STREAM_PLAYBACK:
  958. chip->dacs_active++;
  959. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  960. s->inst.data + CDATA_INSTANCE_READY, 1);
  961. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  962. KDATA_MIXER_TASK_NUMBER,
  963. chip->dacs_active);
  964. break;
  965. case SNDRV_PCM_STREAM_CAPTURE:
  966. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  967. KDATA_ADC1_REQUEST, 1);
  968. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  969. s->inst.data + CDATA_INSTANCE_READY, 1);
  970. break;
  971. }
  972. return 0;
  973. }
  974. /* spinlock held! */
  975. static int snd_m3_pcm_stop(struct snd_m3 *chip, struct m3_dma *s,
  976. struct snd_pcm_substream *subs)
  977. {
  978. if (! s || ! subs)
  979. return -EINVAL;
  980. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  981. s->inst.data + CDATA_INSTANCE_READY, 0);
  982. snd_m3_dec_timer_users(chip);
  983. switch (subs->stream) {
  984. case SNDRV_PCM_STREAM_PLAYBACK:
  985. chip->dacs_active--;
  986. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  987. KDATA_MIXER_TASK_NUMBER,
  988. chip->dacs_active);
  989. break;
  990. case SNDRV_PCM_STREAM_CAPTURE:
  991. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  992. KDATA_ADC1_REQUEST, 0);
  993. break;
  994. }
  995. return 0;
  996. }
  997. static int
  998. snd_m3_pcm_trigger(struct snd_pcm_substream *subs, int cmd)
  999. {
  1000. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1001. struct m3_dma *s = subs->runtime->private_data;
  1002. int err = -EINVAL;
  1003. if (snd_BUG_ON(!s))
  1004. return -ENXIO;
  1005. spin_lock(&chip->reg_lock);
  1006. switch (cmd) {
  1007. case SNDRV_PCM_TRIGGER_START:
  1008. case SNDRV_PCM_TRIGGER_RESUME:
  1009. if (s->running)
  1010. err = -EBUSY;
  1011. else {
  1012. s->running = 1;
  1013. err = snd_m3_pcm_start(chip, s, subs);
  1014. }
  1015. break;
  1016. case SNDRV_PCM_TRIGGER_STOP:
  1017. case SNDRV_PCM_TRIGGER_SUSPEND:
  1018. if (! s->running)
  1019. err = 0; /* should return error? */
  1020. else {
  1021. s->running = 0;
  1022. err = snd_m3_pcm_stop(chip, s, subs);
  1023. }
  1024. break;
  1025. }
  1026. spin_unlock(&chip->reg_lock);
  1027. return err;
  1028. }
  1029. /*
  1030. * setup
  1031. */
  1032. static void
  1033. snd_m3_pcm_setup1(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
  1034. {
  1035. int dsp_in_size, dsp_out_size, dsp_in_buffer, dsp_out_buffer;
  1036. struct snd_pcm_runtime *runtime = subs->runtime;
  1037. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1038. dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x20 * 2);
  1039. dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x20 * 2);
  1040. } else {
  1041. dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x10 * 2);
  1042. dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x10 * 2);
  1043. }
  1044. dsp_in_buffer = s->inst.data + (MINISRC_TMP_BUFFER_SIZE / 2);
  1045. dsp_out_buffer = dsp_in_buffer + (dsp_in_size / 2) + 1;
  1046. s->dma_size = frames_to_bytes(runtime, runtime->buffer_size);
  1047. s->period_size = frames_to_bytes(runtime, runtime->period_size);
  1048. s->hwptr = 0;
  1049. s->count = 0;
  1050. #define LO(x) ((x) & 0xffff)
  1051. #define HI(x) LO((x) >> 16)
  1052. /* host dma buffer pointers */
  1053. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1054. s->inst.data + CDATA_HOST_SRC_ADDRL,
  1055. LO(s->buffer_addr));
  1056. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1057. s->inst.data + CDATA_HOST_SRC_ADDRH,
  1058. HI(s->buffer_addr));
  1059. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1060. s->inst.data + CDATA_HOST_SRC_END_PLUS_1L,
  1061. LO(s->buffer_addr + s->dma_size));
  1062. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1063. s->inst.data + CDATA_HOST_SRC_END_PLUS_1H,
  1064. HI(s->buffer_addr + s->dma_size));
  1065. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1066. s->inst.data + CDATA_HOST_SRC_CURRENTL,
  1067. LO(s->buffer_addr));
  1068. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1069. s->inst.data + CDATA_HOST_SRC_CURRENTH,
  1070. HI(s->buffer_addr));
  1071. #undef LO
  1072. #undef HI
  1073. /* dsp buffers */
  1074. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1075. s->inst.data + CDATA_IN_BUF_BEGIN,
  1076. dsp_in_buffer);
  1077. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1078. s->inst.data + CDATA_IN_BUF_END_PLUS_1,
  1079. dsp_in_buffer + (dsp_in_size / 2));
  1080. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1081. s->inst.data + CDATA_IN_BUF_HEAD,
  1082. dsp_in_buffer);
  1083. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1084. s->inst.data + CDATA_IN_BUF_TAIL,
  1085. dsp_in_buffer);
  1086. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1087. s->inst.data + CDATA_OUT_BUF_BEGIN,
  1088. dsp_out_buffer);
  1089. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1090. s->inst.data + CDATA_OUT_BUF_END_PLUS_1,
  1091. dsp_out_buffer + (dsp_out_size / 2));
  1092. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1093. s->inst.data + CDATA_OUT_BUF_HEAD,
  1094. dsp_out_buffer);
  1095. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1096. s->inst.data + CDATA_OUT_BUF_TAIL,
  1097. dsp_out_buffer);
  1098. }
  1099. static void snd_m3_pcm_setup2(struct snd_m3 *chip, struct m3_dma *s,
  1100. struct snd_pcm_runtime *runtime)
  1101. {
  1102. u32 freq;
  1103. /*
  1104. * put us in the lists if we're not already there
  1105. */
  1106. if (! s->in_lists) {
  1107. s->index[0] = snd_m3_add_list(chip, s->index_list[0],
  1108. s->inst.data >> DP_SHIFT_COUNT);
  1109. s->index[1] = snd_m3_add_list(chip, s->index_list[1],
  1110. s->inst.data >> DP_SHIFT_COUNT);
  1111. s->index[2] = snd_m3_add_list(chip, s->index_list[2],
  1112. s->inst.data >> DP_SHIFT_COUNT);
  1113. s->in_lists = 1;
  1114. }
  1115. /* write to 'mono' word */
  1116. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1117. s->inst.data + SRC3_DIRECTION_OFFSET + 1,
  1118. runtime->channels == 2 ? 0 : 1);
  1119. /* write to '8bit' word */
  1120. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1121. s->inst.data + SRC3_DIRECTION_OFFSET + 2,
  1122. snd_pcm_format_width(runtime->format) == 16 ? 0 : 1);
  1123. /* set up dac/adc rate */
  1124. freq = ((runtime->rate << 15) + 24000 ) / 48000;
  1125. if (freq)
  1126. freq--;
  1127. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1128. s->inst.data + CDATA_FREQUENCY,
  1129. freq);
  1130. }
  1131. static const struct play_vals {
  1132. u16 addr, val;
  1133. } pv[] = {
  1134. {CDATA_LEFT_VOLUME, ARB_VOLUME},
  1135. {CDATA_RIGHT_VOLUME, ARB_VOLUME},
  1136. {SRC3_DIRECTION_OFFSET, 0} ,
  1137. /* +1, +2 are stereo/16 bit */
  1138. {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
  1139. {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
  1140. {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
  1141. {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
  1142. {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
  1143. {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
  1144. {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
  1145. {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
  1146. {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
  1147. {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
  1148. {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
  1149. {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
  1150. {SRC3_DIRECTION_OFFSET + 16, 8}, /* numin */
  1151. {SRC3_DIRECTION_OFFSET + 17, 50*2}, /* numout */
  1152. {SRC3_DIRECTION_OFFSET + 18, MINISRC_BIQUAD_STAGE - 1}, /* numstage */
  1153. {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
  1154. {SRC3_DIRECTION_OFFSET + 21, 0} /* booster */
  1155. };
  1156. /* the mode passed should be already shifted and masked */
  1157. static void
  1158. snd_m3_playback_setup(struct snd_m3 *chip, struct m3_dma *s,
  1159. struct snd_pcm_substream *subs)
  1160. {
  1161. unsigned int i;
  1162. /*
  1163. * some per client initializers
  1164. */
  1165. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1166. s->inst.data + SRC3_DIRECTION_OFFSET + 12,
  1167. s->inst.data + 40 + 8);
  1168. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1169. s->inst.data + SRC3_DIRECTION_OFFSET + 19,
  1170. s->inst.code + MINISRC_COEF_LOC);
  1171. /* enable or disable low pass filter? */
  1172. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1173. s->inst.data + SRC3_DIRECTION_OFFSET + 22,
  1174. subs->runtime->rate > 45000 ? 0xff : 0);
  1175. /* tell it which way dma is going? */
  1176. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1177. s->inst.data + CDATA_DMA_CONTROL,
  1178. DMACONTROL_AUTOREPEAT + DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
  1179. /*
  1180. * set an armload of static initializers
  1181. */
  1182. for (i = 0; i < ARRAY_SIZE(pv); i++)
  1183. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1184. s->inst.data + pv[i].addr, pv[i].val);
  1185. }
  1186. /*
  1187. * Native record driver
  1188. */
  1189. static const struct rec_vals {
  1190. u16 addr, val;
  1191. } rv[] = {
  1192. {CDATA_LEFT_VOLUME, ARB_VOLUME},
  1193. {CDATA_RIGHT_VOLUME, ARB_VOLUME},
  1194. {SRC3_DIRECTION_OFFSET, 1} ,
  1195. /* +1, +2 are stereo/16 bit */
  1196. {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
  1197. {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
  1198. {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
  1199. {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
  1200. {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
  1201. {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
  1202. {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
  1203. {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
  1204. {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
  1205. {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
  1206. {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
  1207. {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
  1208. {SRC3_DIRECTION_OFFSET + 16, 50},/* numin */
  1209. {SRC3_DIRECTION_OFFSET + 17, 8}, /* numout */
  1210. {SRC3_DIRECTION_OFFSET + 18, 0}, /* numstage */
  1211. {SRC3_DIRECTION_OFFSET + 19, 0}, /* coef */
  1212. {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
  1213. {SRC3_DIRECTION_OFFSET + 21, 0}, /* booster */
  1214. {SRC3_DIRECTION_OFFSET + 22, 0xff} /* skip lpf */
  1215. };
  1216. static void
  1217. snd_m3_capture_setup(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
  1218. {
  1219. unsigned int i;
  1220. /*
  1221. * some per client initializers
  1222. */
  1223. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1224. s->inst.data + SRC3_DIRECTION_OFFSET + 12,
  1225. s->inst.data + 40 + 8);
  1226. /* tell it which way dma is going? */
  1227. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1228. s->inst.data + CDATA_DMA_CONTROL,
  1229. DMACONTROL_DIRECTION + DMACONTROL_AUTOREPEAT +
  1230. DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
  1231. /*
  1232. * set an armload of static initializers
  1233. */
  1234. for (i = 0; i < ARRAY_SIZE(rv); i++)
  1235. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1236. s->inst.data + rv[i].addr, rv[i].val);
  1237. }
  1238. static int snd_m3_pcm_hw_params(struct snd_pcm_substream *substream,
  1239. struct snd_pcm_hw_params *hw_params)
  1240. {
  1241. struct m3_dma *s = substream->runtime->private_data;
  1242. int err;
  1243. if ((err = snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params))) < 0)
  1244. return err;
  1245. /* set buffer address */
  1246. s->buffer_addr = substream->runtime->dma_addr;
  1247. if (s->buffer_addr & 0x3) {
  1248. snd_printk(KERN_ERR "oh my, not aligned\n");
  1249. s->buffer_addr = s->buffer_addr & ~0x3;
  1250. }
  1251. return 0;
  1252. }
  1253. static int snd_m3_pcm_hw_free(struct snd_pcm_substream *substream)
  1254. {
  1255. struct m3_dma *s;
  1256. if (substream->runtime->private_data == NULL)
  1257. return 0;
  1258. s = substream->runtime->private_data;
  1259. snd_pcm_lib_free_pages(substream);
  1260. s->buffer_addr = 0;
  1261. return 0;
  1262. }
  1263. static int
  1264. snd_m3_pcm_prepare(struct snd_pcm_substream *subs)
  1265. {
  1266. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1267. struct snd_pcm_runtime *runtime = subs->runtime;
  1268. struct m3_dma *s = runtime->private_data;
  1269. if (snd_BUG_ON(!s))
  1270. return -ENXIO;
  1271. if (runtime->format != SNDRV_PCM_FORMAT_U8 &&
  1272. runtime->format != SNDRV_PCM_FORMAT_S16_LE)
  1273. return -EINVAL;
  1274. if (runtime->rate > 48000 ||
  1275. runtime->rate < 8000)
  1276. return -EINVAL;
  1277. spin_lock_irq(&chip->reg_lock);
  1278. snd_m3_pcm_setup1(chip, s, subs);
  1279. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1280. snd_m3_playback_setup(chip, s, subs);
  1281. else
  1282. snd_m3_capture_setup(chip, s, subs);
  1283. snd_m3_pcm_setup2(chip, s, runtime);
  1284. spin_unlock_irq(&chip->reg_lock);
  1285. return 0;
  1286. }
  1287. /*
  1288. * get current pointer
  1289. */
  1290. static unsigned int
  1291. snd_m3_get_pointer(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
  1292. {
  1293. u16 hi = 0, lo = 0;
  1294. int retry = 10;
  1295. u32 addr;
  1296. /*
  1297. * try and get a valid answer
  1298. */
  1299. while (retry--) {
  1300. hi = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1301. s->inst.data + CDATA_HOST_SRC_CURRENTH);
  1302. lo = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1303. s->inst.data + CDATA_HOST_SRC_CURRENTL);
  1304. if (hi == snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1305. s->inst.data + CDATA_HOST_SRC_CURRENTH))
  1306. break;
  1307. }
  1308. addr = lo | ((u32)hi<<16);
  1309. return (unsigned int)(addr - s->buffer_addr);
  1310. }
  1311. static snd_pcm_uframes_t
  1312. snd_m3_pcm_pointer(struct snd_pcm_substream *subs)
  1313. {
  1314. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1315. unsigned int ptr;
  1316. struct m3_dma *s = subs->runtime->private_data;
  1317. if (snd_BUG_ON(!s))
  1318. return 0;
  1319. spin_lock(&chip->reg_lock);
  1320. ptr = snd_m3_get_pointer(chip, s, subs);
  1321. spin_unlock(&chip->reg_lock);
  1322. return bytes_to_frames(subs->runtime, ptr);
  1323. }
  1324. /* update pointer */
  1325. /* spinlock held! */
  1326. static void snd_m3_update_ptr(struct snd_m3 *chip, struct m3_dma *s)
  1327. {
  1328. struct snd_pcm_substream *subs = s->substream;
  1329. unsigned int hwptr;
  1330. int diff;
  1331. if (! s->running)
  1332. return;
  1333. hwptr = snd_m3_get_pointer(chip, s, subs);
  1334. /* try to avoid expensive modulo divisions */
  1335. if (hwptr >= s->dma_size)
  1336. hwptr %= s->dma_size;
  1337. diff = s->dma_size + hwptr - s->hwptr;
  1338. if (diff >= s->dma_size)
  1339. diff %= s->dma_size;
  1340. s->hwptr = hwptr;
  1341. s->count += diff;
  1342. if (s->count >= (signed)s->period_size) {
  1343. if (s->count < 2 * (signed)s->period_size)
  1344. s->count -= (signed)s->period_size;
  1345. else
  1346. s->count %= s->period_size;
  1347. spin_unlock(&chip->reg_lock);
  1348. snd_pcm_period_elapsed(subs);
  1349. spin_lock(&chip->reg_lock);
  1350. }
  1351. }
  1352. static void snd_m3_update_hw_volume(unsigned long private_data)
  1353. {
  1354. struct snd_m3 *chip = (struct snd_m3 *) private_data;
  1355. int x, val;
  1356. unsigned long flags;
  1357. /* Figure out which volume control button was pushed,
  1358. based on differences from the default register
  1359. values. */
  1360. x = inb(chip->iobase + SHADOW_MIX_REG_VOICE) & 0xee;
  1361. /* Reset the volume control registers. */
  1362. outb(0x88, chip->iobase + SHADOW_MIX_REG_VOICE);
  1363. outb(0x88, chip->iobase + HW_VOL_COUNTER_VOICE);
  1364. outb(0x88, chip->iobase + SHADOW_MIX_REG_MASTER);
  1365. outb(0x88, chip->iobase + HW_VOL_COUNTER_MASTER);
  1366. /* Ignore spurious HV interrupts during suspend / resume, this avoids
  1367. mistaking them for a mute button press. */
  1368. if (chip->in_suspend)
  1369. return;
  1370. if (!chip->master_switch || !chip->master_volume)
  1371. return;
  1372. /* FIXME: we can't call snd_ac97_* functions since here is in tasklet. */
  1373. spin_lock_irqsave(&chip->ac97_lock, flags);
  1374. val = chip->ac97->regs[AC97_MASTER_VOL];
  1375. switch (x) {
  1376. case 0x88:
  1377. /* mute */
  1378. val ^= 0x8000;
  1379. chip->ac97->regs[AC97_MASTER_VOL] = val;
  1380. outw(val, chip->iobase + CODEC_DATA);
  1381. outb(AC97_MASTER_VOL, chip->iobase + CODEC_COMMAND);
  1382. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  1383. &chip->master_switch->id);
  1384. break;
  1385. case 0xaa:
  1386. /* volume up */
  1387. if ((val & 0x7f) > 0)
  1388. val--;
  1389. if ((val & 0x7f00) > 0)
  1390. val -= 0x0100;
  1391. chip->ac97->regs[AC97_MASTER_VOL] = val;
  1392. outw(val, chip->iobase + CODEC_DATA);
  1393. outb(AC97_MASTER_VOL, chip->iobase + CODEC_COMMAND);
  1394. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  1395. &chip->master_volume->id);
  1396. break;
  1397. case 0x66:
  1398. /* volume down */
  1399. if ((val & 0x7f) < 0x1f)
  1400. val++;
  1401. if ((val & 0x7f00) < 0x1f00)
  1402. val += 0x0100;
  1403. chip->ac97->regs[AC97_MASTER_VOL] = val;
  1404. outw(val, chip->iobase + CODEC_DATA);
  1405. outb(AC97_MASTER_VOL, chip->iobase + CODEC_COMMAND);
  1406. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  1407. &chip->master_volume->id);
  1408. break;
  1409. }
  1410. spin_unlock_irqrestore(&chip->ac97_lock, flags);
  1411. }
  1412. static irqreturn_t snd_m3_interrupt(int irq, void *dev_id)
  1413. {
  1414. struct snd_m3 *chip = dev_id;
  1415. u8 status;
  1416. int i;
  1417. status = inb(chip->iobase + HOST_INT_STATUS);
  1418. if (status == 0xff)
  1419. return IRQ_NONE;
  1420. if (status & HV_INT_PENDING)
  1421. tasklet_schedule(&chip->hwvol_tq);
  1422. /*
  1423. * ack an assp int if its running
  1424. * and has an int pending
  1425. */
  1426. if (status & ASSP_INT_PENDING) {
  1427. u8 ctl = inb(chip->iobase + ASSP_CONTROL_B);
  1428. if (!(ctl & STOP_ASSP_CLOCK)) {
  1429. ctl = inb(chip->iobase + ASSP_HOST_INT_STATUS);
  1430. if (ctl & DSP2HOST_REQ_TIMER) {
  1431. outb(DSP2HOST_REQ_TIMER, chip->iobase + ASSP_HOST_INT_STATUS);
  1432. /* update adc/dac info if it was a timer int */
  1433. spin_lock(&chip->reg_lock);
  1434. for (i = 0; i < chip->num_substreams; i++) {
  1435. struct m3_dma *s = &chip->substreams[i];
  1436. if (s->running)
  1437. snd_m3_update_ptr(chip, s);
  1438. }
  1439. spin_unlock(&chip->reg_lock);
  1440. }
  1441. }
  1442. }
  1443. #if 0 /* TODO: not supported yet */
  1444. if ((status & MPU401_INT_PENDING) && chip->rmidi)
  1445. snd_mpu401_uart_interrupt(irq, chip->rmidi->private_data, regs);
  1446. #endif
  1447. /* ack ints */
  1448. outb(status, chip->iobase + HOST_INT_STATUS);
  1449. return IRQ_HANDLED;
  1450. }
  1451. /*
  1452. */
  1453. static struct snd_pcm_hardware snd_m3_playback =
  1454. {
  1455. .info = (SNDRV_PCM_INFO_MMAP |
  1456. SNDRV_PCM_INFO_INTERLEAVED |
  1457. SNDRV_PCM_INFO_MMAP_VALID |
  1458. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1459. /*SNDRV_PCM_INFO_PAUSE |*/
  1460. SNDRV_PCM_INFO_RESUME),
  1461. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
  1462. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  1463. .rate_min = 8000,
  1464. .rate_max = 48000,
  1465. .channels_min = 1,
  1466. .channels_max = 2,
  1467. .buffer_bytes_max = (512*1024),
  1468. .period_bytes_min = 64,
  1469. .period_bytes_max = (512*1024),
  1470. .periods_min = 1,
  1471. .periods_max = 1024,
  1472. };
  1473. static struct snd_pcm_hardware snd_m3_capture =
  1474. {
  1475. .info = (SNDRV_PCM_INFO_MMAP |
  1476. SNDRV_PCM_INFO_INTERLEAVED |
  1477. SNDRV_PCM_INFO_MMAP_VALID |
  1478. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1479. /*SNDRV_PCM_INFO_PAUSE |*/
  1480. SNDRV_PCM_INFO_RESUME),
  1481. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
  1482. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  1483. .rate_min = 8000,
  1484. .rate_max = 48000,
  1485. .channels_min = 1,
  1486. .channels_max = 2,
  1487. .buffer_bytes_max = (512*1024),
  1488. .period_bytes_min = 64,
  1489. .period_bytes_max = (512*1024),
  1490. .periods_min = 1,
  1491. .periods_max = 1024,
  1492. };
  1493. /*
  1494. */
  1495. static int
  1496. snd_m3_substream_open(struct snd_m3 *chip, struct snd_pcm_substream *subs)
  1497. {
  1498. int i;
  1499. struct m3_dma *s;
  1500. spin_lock_irq(&chip->reg_lock);
  1501. for (i = 0; i < chip->num_substreams; i++) {
  1502. s = &chip->substreams[i];
  1503. if (! s->opened)
  1504. goto __found;
  1505. }
  1506. spin_unlock_irq(&chip->reg_lock);
  1507. return -ENOMEM;
  1508. __found:
  1509. s->opened = 1;
  1510. s->running = 0;
  1511. spin_unlock_irq(&chip->reg_lock);
  1512. subs->runtime->private_data = s;
  1513. s->substream = subs;
  1514. /* set list owners */
  1515. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1516. s->index_list[0] = &chip->mixer_list;
  1517. } else
  1518. s->index_list[0] = &chip->adc1_list;
  1519. s->index_list[1] = &chip->msrc_list;
  1520. s->index_list[2] = &chip->dma_list;
  1521. return 0;
  1522. }
  1523. static void
  1524. snd_m3_substream_close(struct snd_m3 *chip, struct snd_pcm_substream *subs)
  1525. {
  1526. struct m3_dma *s = subs->runtime->private_data;
  1527. if (s == NULL)
  1528. return; /* not opened properly */
  1529. spin_lock_irq(&chip->reg_lock);
  1530. if (s->substream && s->running)
  1531. snd_m3_pcm_stop(chip, s, s->substream); /* does this happen? */
  1532. if (s->in_lists) {
  1533. snd_m3_remove_list(chip, s->index_list[0], s->index[0]);
  1534. snd_m3_remove_list(chip, s->index_list[1], s->index[1]);
  1535. snd_m3_remove_list(chip, s->index_list[2], s->index[2]);
  1536. s->in_lists = 0;
  1537. }
  1538. s->running = 0;
  1539. s->opened = 0;
  1540. spin_unlock_irq(&chip->reg_lock);
  1541. }
  1542. static int
  1543. snd_m3_playback_open(struct snd_pcm_substream *subs)
  1544. {
  1545. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1546. struct snd_pcm_runtime *runtime = subs->runtime;
  1547. int err;
  1548. if ((err = snd_m3_substream_open(chip, subs)) < 0)
  1549. return err;
  1550. runtime->hw = snd_m3_playback;
  1551. return 0;
  1552. }
  1553. static int
  1554. snd_m3_playback_close(struct snd_pcm_substream *subs)
  1555. {
  1556. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1557. snd_m3_substream_close(chip, subs);
  1558. return 0;
  1559. }
  1560. static int
  1561. snd_m3_capture_open(struct snd_pcm_substream *subs)
  1562. {
  1563. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1564. struct snd_pcm_runtime *runtime = subs->runtime;
  1565. int err;
  1566. if ((err = snd_m3_substream_open(chip, subs)) < 0)
  1567. return err;
  1568. runtime->hw = snd_m3_capture;
  1569. return 0;
  1570. }
  1571. static int
  1572. snd_m3_capture_close(struct snd_pcm_substream *subs)
  1573. {
  1574. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1575. snd_m3_substream_close(chip, subs);
  1576. return 0;
  1577. }
  1578. /*
  1579. * create pcm instance
  1580. */
  1581. static struct snd_pcm_ops snd_m3_playback_ops = {
  1582. .open = snd_m3_playback_open,
  1583. .close = snd_m3_playback_close,
  1584. .ioctl = snd_pcm_lib_ioctl,
  1585. .hw_params = snd_m3_pcm_hw_params,
  1586. .hw_free = snd_m3_pcm_hw_free,
  1587. .prepare = snd_m3_pcm_prepare,
  1588. .trigger = snd_m3_pcm_trigger,
  1589. .pointer = snd_m3_pcm_pointer,
  1590. };
  1591. static struct snd_pcm_ops snd_m3_capture_ops = {
  1592. .open = snd_m3_capture_open,
  1593. .close = snd_m3_capture_close,
  1594. .ioctl = snd_pcm_lib_ioctl,
  1595. .hw_params = snd_m3_pcm_hw_params,
  1596. .hw_free = snd_m3_pcm_hw_free,
  1597. .prepare = snd_m3_pcm_prepare,
  1598. .trigger = snd_m3_pcm_trigger,
  1599. .pointer = snd_m3_pcm_pointer,
  1600. };
  1601. static int __devinit
  1602. snd_m3_pcm(struct snd_m3 * chip, int device)
  1603. {
  1604. struct snd_pcm *pcm;
  1605. int err;
  1606. err = snd_pcm_new(chip->card, chip->card->driver, device,
  1607. MAX_PLAYBACKS, MAX_CAPTURES, &pcm);
  1608. if (err < 0)
  1609. return err;
  1610. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_m3_playback_ops);
  1611. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_m3_capture_ops);
  1612. pcm->private_data = chip;
  1613. pcm->info_flags = 0;
  1614. strcpy(pcm->name, chip->card->driver);
  1615. chip->pcm = pcm;
  1616. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1617. snd_dma_pci_data(chip->pci), 64*1024, 64*1024);
  1618. return 0;
  1619. }
  1620. /*
  1621. * ac97 interface
  1622. */
  1623. /*
  1624. * Wait for the ac97 serial bus to be free.
  1625. * return nonzero if the bus is still busy.
  1626. */
  1627. static int snd_m3_ac97_wait(struct snd_m3 *chip)
  1628. {
  1629. int i = 10000;
  1630. do {
  1631. if (! (snd_m3_inb(chip, 0x30) & 1))
  1632. return 0;
  1633. cpu_relax();
  1634. } while (i-- > 0);
  1635. snd_printk(KERN_ERR "ac97 serial bus busy\n");
  1636. return 1;
  1637. }
  1638. static unsigned short
  1639. snd_m3_ac97_read(struct snd_ac97 *ac97, unsigned short reg)
  1640. {
  1641. struct snd_m3 *chip = ac97->private_data;
  1642. unsigned long flags;
  1643. unsigned short data = 0xffff;
  1644. if (snd_m3_ac97_wait(chip))
  1645. goto fail;
  1646. spin_lock_irqsave(&chip->ac97_lock, flags);
  1647. snd_m3_outb(chip, 0x80 | (reg & 0x7f), CODEC_COMMAND);
  1648. if (snd_m3_ac97_wait(chip))
  1649. goto fail_unlock;
  1650. data = snd_m3_inw(chip, CODEC_DATA);
  1651. fail_unlock:
  1652. spin_unlock_irqrestore(&chip->ac97_lock, flags);
  1653. fail:
  1654. return data;
  1655. }
  1656. static void
  1657. snd_m3_ac97_write(struct snd_ac97 *ac97, unsigned short reg, unsigned short val)
  1658. {
  1659. struct snd_m3 *chip = ac97->private_data;
  1660. unsigned long flags;
  1661. if (snd_m3_ac97_wait(chip))
  1662. return;
  1663. spin_lock_irqsave(&chip->ac97_lock, flags);
  1664. snd_m3_outw(chip, val, CODEC_DATA);
  1665. snd_m3_outb(chip, reg & 0x7f, CODEC_COMMAND);
  1666. spin_unlock_irqrestore(&chip->ac97_lock, flags);
  1667. }
  1668. static void snd_m3_remote_codec_config(int io, int isremote)
  1669. {
  1670. isremote = isremote ? 1 : 0;
  1671. outw((inw(io + RING_BUS_CTRL_B) & ~SECOND_CODEC_ID_MASK) | isremote,
  1672. io + RING_BUS_CTRL_B);
  1673. outw((inw(io + SDO_OUT_DEST_CTRL) & ~COMMAND_ADDR_OUT) | isremote,
  1674. io + SDO_OUT_DEST_CTRL);
  1675. outw((inw(io + SDO_IN_DEST_CTRL) & ~STATUS_ADDR_IN) | isremote,
  1676. io + SDO_IN_DEST_CTRL);
  1677. }
  1678. /*
  1679. * hack, returns non zero on err
  1680. */
  1681. static int snd_m3_try_read_vendor(struct snd_m3 *chip)
  1682. {
  1683. u16 ret;
  1684. if (snd_m3_ac97_wait(chip))
  1685. return 1;
  1686. snd_m3_outb(chip, 0x80 | (AC97_VENDOR_ID1 & 0x7f), 0x30);
  1687. if (snd_m3_ac97_wait(chip))
  1688. return 1;
  1689. ret = snd_m3_inw(chip, 0x32);
  1690. return (ret == 0) || (ret == 0xffff);
  1691. }
  1692. static void snd_m3_ac97_reset(struct snd_m3 *chip)
  1693. {
  1694. u16 dir;
  1695. int delay1 = 0, delay2 = 0, i;
  1696. int io = chip->iobase;
  1697. if (chip->allegro_flag) {
  1698. /*
  1699. * the onboard codec on the allegro seems
  1700. * to want to wait a very long time before
  1701. * coming back to life
  1702. */
  1703. delay1 = 50;
  1704. delay2 = 800;
  1705. } else {
  1706. /* maestro3 */
  1707. delay1 = 20;
  1708. delay2 = 500;
  1709. }
  1710. for (i = 0; i < 5; i++) {
  1711. dir = inw(io + GPIO_DIRECTION);
  1712. if (!chip->irda_workaround)
  1713. dir |= 0x10; /* assuming pci bus master? */
  1714. snd_m3_remote_codec_config(io, 0);
  1715. outw(IO_SRAM_ENABLE, io + RING_BUS_CTRL_A);
  1716. udelay(20);
  1717. outw(dir & ~GPO_PRIMARY_AC97 , io + GPIO_DIRECTION);
  1718. outw(~GPO_PRIMARY_AC97 , io + GPIO_MASK);
  1719. outw(0, io + GPIO_DATA);
  1720. outw(dir | GPO_PRIMARY_AC97, io + GPIO_DIRECTION);
  1721. schedule_timeout_uninterruptible(msecs_to_jiffies(delay1));
  1722. outw(GPO_PRIMARY_AC97, io + GPIO_DATA);
  1723. udelay(5);
  1724. /* ok, bring back the ac-link */
  1725. outw(IO_SRAM_ENABLE | SERIAL_AC_LINK_ENABLE, io + RING_BUS_CTRL_A);
  1726. outw(~0, io + GPIO_MASK);
  1727. schedule_timeout_uninterruptible(msecs_to_jiffies(delay2));
  1728. if (! snd_m3_try_read_vendor(chip))
  1729. break;
  1730. delay1 += 10;
  1731. delay2 += 100;
  1732. snd_printd("maestro3: retrying codec reset with delays of %d and %d ms\n",
  1733. delay1, delay2);
  1734. }
  1735. #if 0
  1736. /* more gung-ho reset that doesn't
  1737. * seem to work anywhere :)
  1738. */
  1739. tmp = inw(io + RING_BUS_CTRL_A);
  1740. outw(RAC_SDFS_ENABLE|LAC_SDFS_ENABLE, io + RING_BUS_CTRL_A);
  1741. msleep(20);
  1742. outw(tmp, io + RING_BUS_CTRL_A);
  1743. msleep(50);
  1744. #endif
  1745. }
  1746. static int __devinit snd_m3_mixer(struct snd_m3 *chip)
  1747. {
  1748. struct snd_ac97_bus *pbus;
  1749. struct snd_ac97_template ac97;
  1750. struct snd_ctl_elem_id elem_id;
  1751. int err;
  1752. static struct snd_ac97_bus_ops ops = {
  1753. .write = snd_m3_ac97_write,
  1754. .read = snd_m3_ac97_read,
  1755. };
  1756. if ((err = snd_ac97_bus(chip->card, 0, &ops, NULL, &pbus)) < 0)
  1757. return err;
  1758. memset(&ac97, 0, sizeof(ac97));
  1759. ac97.private_data = chip;
  1760. if ((err = snd_ac97_mixer(pbus, &ac97, &chip->ac97)) < 0)
  1761. return err;
  1762. /* seems ac97 PCM needs initialization.. hack hack.. */
  1763. snd_ac97_write(chip->ac97, AC97_PCM, 0x8000 | (15 << 8) | 15);
  1764. schedule_timeout_uninterruptible(msecs_to_jiffies(100));
  1765. snd_ac97_write(chip->ac97, AC97_PCM, 0);
  1766. memset(&elem_id, 0, sizeof(elem_id));
  1767. elem_id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1768. strcpy(elem_id.name, "Master Playback Switch");
  1769. chip->master_switch = snd_ctl_find_id(chip->card, &elem_id);
  1770. memset(&elem_id, 0, sizeof(elem_id));
  1771. elem_id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1772. strcpy(elem_id.name, "Master Playback Volume");
  1773. chip->master_volume = snd_ctl_find_id(chip->card, &elem_id);
  1774. return 0;
  1775. }
  1776. /*
  1777. * initialize ASSP
  1778. */
  1779. #define MINISRC_LPF_LEN 10
  1780. static const u16 minisrc_lpf[MINISRC_LPF_LEN] = {
  1781. 0X0743, 0X1104, 0X0A4C, 0XF88D, 0X242C,
  1782. 0X1023, 0X1AA9, 0X0B60, 0XEFDD, 0X186F
  1783. };
  1784. static void snd_m3_assp_init(struct snd_m3 *chip)
  1785. {
  1786. unsigned int i;
  1787. const u16 *data;
  1788. /* zero kernel data */
  1789. for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
  1790. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1791. KDATA_BASE_ADDR + i, 0);
  1792. /* zero mixer data? */
  1793. for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
  1794. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1795. KDATA_BASE_ADDR2 + i, 0);
  1796. /* init dma pointer */
  1797. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1798. KDATA_CURRENT_DMA,
  1799. KDATA_DMA_XFER0);
  1800. /* write kernel into code memory.. */
  1801. data = (const u16 *)chip->assp_kernel_image->data;
  1802. for (i = 0 ; i * 2 < chip->assp_kernel_image->size; i++) {
  1803. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1804. REV_B_CODE_MEMORY_BEGIN + i,
  1805. le16_to_cpu(data[i]));
  1806. }
  1807. /*
  1808. * We only have this one client and we know that 0x400
  1809. * is free in our kernel's mem map, so lets just
  1810. * drop it there. It seems that the minisrc doesn't
  1811. * need vectors, so we won't bother with them..
  1812. */
  1813. data = (const u16 *)chip->assp_minisrc_image->data;
  1814. for (i = 0; i * 2 < chip->assp_minisrc_image->size; i++) {
  1815. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1816. 0x400 + i, le16_to_cpu(data[i]));
  1817. }
  1818. /*
  1819. * write the coefficients for the low pass filter?
  1820. */
  1821. for (i = 0; i < MINISRC_LPF_LEN ; i++) {
  1822. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1823. 0x400 + MINISRC_COEF_LOC + i,
  1824. minisrc_lpf[i]);
  1825. }
  1826. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1827. 0x400 + MINISRC_COEF_LOC + MINISRC_LPF_LEN,
  1828. 0x8000);
  1829. /*
  1830. * the minisrc is the only thing on
  1831. * our task list..
  1832. */
  1833. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1834. KDATA_TASK0,
  1835. 0x400);
  1836. /*
  1837. * init the mixer number..
  1838. */
  1839. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1840. KDATA_MIXER_TASK_NUMBER,0);
  1841. /*
  1842. * EXTREME KERNEL MASTER VOLUME
  1843. */
  1844. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1845. KDATA_DAC_LEFT_VOLUME, ARB_VOLUME);
  1846. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1847. KDATA_DAC_RIGHT_VOLUME, ARB_VOLUME);
  1848. chip->mixer_list.curlen = 0;
  1849. chip->mixer_list.mem_addr = KDATA_MIXER_XFER0;
  1850. chip->mixer_list.max = MAX_VIRTUAL_MIXER_CHANNELS;
  1851. chip->adc1_list.curlen = 0;
  1852. chip->adc1_list.mem_addr = KDATA_ADC1_XFER0;
  1853. chip->adc1_list.max = MAX_VIRTUAL_ADC1_CHANNELS;
  1854. chip->dma_list.curlen = 0;
  1855. chip->dma_list.mem_addr = KDATA_DMA_XFER0;
  1856. chip->dma_list.max = MAX_VIRTUAL_DMA_CHANNELS;
  1857. chip->msrc_list.curlen = 0;
  1858. chip->msrc_list.mem_addr = KDATA_INSTANCE0_MINISRC;
  1859. chip->msrc_list.max = MAX_INSTANCE_MINISRC;
  1860. }
  1861. static int __devinit snd_m3_assp_client_init(struct snd_m3 *chip, struct m3_dma *s, int index)
  1862. {
  1863. int data_bytes = 2 * ( MINISRC_TMP_BUFFER_SIZE / 2 +
  1864. MINISRC_IN_BUFFER_SIZE / 2 +
  1865. 1 + MINISRC_OUT_BUFFER_SIZE / 2 + 1 );
  1866. int address, i;
  1867. /*
  1868. * the revb memory map has 0x1100 through 0x1c00
  1869. * free.
  1870. */
  1871. /*
  1872. * align instance address to 256 bytes so that its
  1873. * shifted list address is aligned.
  1874. * list address = (mem address >> 1) >> 7;
  1875. */
  1876. data_bytes = ALIGN(data_bytes, 256);
  1877. address = 0x1100 + ((data_bytes/2) * index);
  1878. if ((address + (data_bytes/2)) >= 0x1c00) {
  1879. snd_printk(KERN_ERR "no memory for %d bytes at ind %d (addr 0x%x)\n",
  1880. data_bytes, index, address);
  1881. return -ENOMEM;
  1882. }
  1883. s->number = index;
  1884. s->inst.code = 0x400;
  1885. s->inst.data = address;
  1886. for (i = data_bytes / 2; i > 0; address++, i--) {
  1887. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1888. address, 0);
  1889. }
  1890. return 0;
  1891. }
  1892. /*
  1893. * this works for the reference board, have to find
  1894. * out about others
  1895. *
  1896. * this needs more magic for 4 speaker, but..
  1897. */
  1898. static void
  1899. snd_m3_amp_enable(struct snd_m3 *chip, int enable)
  1900. {
  1901. int io = chip->iobase;
  1902. u16 gpo, polarity;
  1903. if (! chip->external_amp)
  1904. return;
  1905. polarity = enable ? 0 : 1;
  1906. polarity = polarity << chip->amp_gpio;
  1907. gpo = 1 << chip->amp_gpio;
  1908. outw(~gpo, io + GPIO_MASK);
  1909. outw(inw(io + GPIO_DIRECTION) | gpo,
  1910. io + GPIO_DIRECTION);
  1911. outw((GPO_SECONDARY_AC97 | GPO_PRIMARY_AC97 | polarity),
  1912. io + GPIO_DATA);
  1913. outw(0xffff, io + GPIO_MASK);
  1914. }
  1915. static void
  1916. snd_m3_hv_init(struct snd_m3 *chip)
  1917. {
  1918. unsigned long io = chip->iobase;
  1919. u16 val = GPI_VOL_DOWN | GPI_VOL_UP;
  1920. if (!chip->is_omnibook)
  1921. return;
  1922. /*
  1923. * Volume buttons on some HP OmniBook laptops
  1924. * require some GPIO magic to work correctly.
  1925. */
  1926. outw(0xffff, io + GPIO_MASK);
  1927. outw(0x0000, io + GPIO_DATA);
  1928. outw(~val, io + GPIO_MASK);
  1929. outw(inw(io + GPIO_DIRECTION) & ~val, io + GPIO_DIRECTION);
  1930. outw(val, io + GPIO_MASK);
  1931. outw(0xffff, io + GPIO_MASK);
  1932. }
  1933. static int
  1934. snd_m3_chip_init(struct snd_m3 *chip)
  1935. {
  1936. struct pci_dev *pcidev = chip->pci;
  1937. unsigned long io = chip->iobase;
  1938. u32 n;
  1939. u16 w;
  1940. u8 t; /* makes as much sense as 'n', no? */
  1941. pci_read_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, &w);
  1942. w &= ~(SOUND_BLASTER_ENABLE|FM_SYNTHESIS_ENABLE|
  1943. MPU401_IO_ENABLE|MPU401_IRQ_ENABLE|ALIAS_10BIT_IO|
  1944. DISABLE_LEGACY);
  1945. pci_write_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, w);
  1946. pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
  1947. n &= ~(HV_CTRL_ENABLE | REDUCED_DEBOUNCE | HV_BUTTON_FROM_GD);
  1948. n |= chip->hv_config;
  1949. /* For some reason we must always use reduced debounce. */
  1950. n |= REDUCED_DEBOUNCE;
  1951. n |= PM_CTRL_ENABLE | CLK_DIV_BY_49 | USE_PCI_TIMING;
  1952. pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
  1953. outb(RESET_ASSP, chip->iobase + ASSP_CONTROL_B);
  1954. pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
  1955. n &= ~INT_CLK_SELECT;
  1956. if (!chip->allegro_flag) {
  1957. n &= ~INT_CLK_MULT_ENABLE;
  1958. n |= INT_CLK_SRC_NOT_PCI;
  1959. }
  1960. n &= ~( CLK_MULT_MODE_SELECT | CLK_MULT_MODE_SELECT_2 );
  1961. pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
  1962. if (chip->allegro_flag) {
  1963. pci_read_config_dword(pcidev, PCI_USER_CONFIG, &n);
  1964. n |= IN_CLK_12MHZ_SELECT;
  1965. pci_write_config_dword(pcidev, PCI_USER_CONFIG, n);
  1966. }
  1967. t = inb(chip->iobase + ASSP_CONTROL_A);
  1968. t &= ~( DSP_CLK_36MHZ_SELECT | ASSP_CLK_49MHZ_SELECT);
  1969. t |= ASSP_CLK_49MHZ_SELECT;
  1970. t |= ASSP_0_WS_ENABLE;
  1971. outb(t, chip->iobase + ASSP_CONTROL_A);
  1972. snd_m3_assp_init(chip); /* download DSP code before starting ASSP below */
  1973. outb(RUN_ASSP, chip->iobase + ASSP_CONTROL_B);
  1974. outb(0x00, io + HARDWARE_VOL_CTRL);
  1975. outb(0x88, io + SHADOW_MIX_REG_VOICE);
  1976. outb(0x88, io + HW_VOL_COUNTER_VOICE);
  1977. outb(0x88, io + SHADOW_MIX_REG_MASTER);
  1978. outb(0x88, io + HW_VOL_COUNTER_MASTER);
  1979. return 0;
  1980. }
  1981. static void
  1982. snd_m3_enable_ints(struct snd_m3 *chip)
  1983. {
  1984. unsigned long io = chip->iobase;
  1985. unsigned short val;
  1986. /* TODO: MPU401 not supported yet */
  1987. val = ASSP_INT_ENABLE /*| MPU401_INT_ENABLE*/;
  1988. if (chip->hv_config & HV_CTRL_ENABLE)
  1989. val |= HV_INT_ENABLE;
  1990. outw(val, io + HOST_INT_CTRL);
  1991. outb(inb(io + ASSP_CONTROL_C) | ASSP_HOST_INT_ENABLE,
  1992. io + ASSP_CONTROL_C);
  1993. }
  1994. /*
  1995. */
  1996. static int snd_m3_free(struct snd_m3 *chip)
  1997. {
  1998. struct m3_dma *s;
  1999. int i;
  2000. if (chip->substreams) {
  2001. spin_lock_irq(&chip->reg_lock);
  2002. for (i = 0; i < chip->num_substreams; i++) {
  2003. s = &chip->substreams[i];
  2004. /* check surviving pcms; this should not happen though.. */
  2005. if (s->substream && s->running)
  2006. snd_m3_pcm_stop(chip, s, s->substream);
  2007. }
  2008. spin_unlock_irq(&chip->reg_lock);
  2009. kfree(chip->substreams);
  2010. }
  2011. if (chip->iobase) {
  2012. outw(0, chip->iobase + HOST_INT_CTRL); /* disable ints */
  2013. }
  2014. #ifdef CONFIG_PM
  2015. vfree(chip->suspend_mem);
  2016. #endif
  2017. if (chip->irq >= 0)
  2018. free_irq(chip->irq, chip);
  2019. if (chip->iobase)
  2020. pci_release_regions(chip->pci);
  2021. release_firmware(chip->assp_kernel_image);
  2022. release_firmware(chip->assp_minisrc_image);
  2023. pci_disable_device(chip->pci);
  2024. kfree(chip);
  2025. return 0;
  2026. }
  2027. /*
  2028. * APM support
  2029. */
  2030. #ifdef CONFIG_PM
  2031. static int m3_suspend(struct pci_dev *pci, pm_message_t state)
  2032. {
  2033. struct snd_card *card = pci_get_drvdata(pci);
  2034. struct snd_m3 *chip = card->private_data;
  2035. int i, dsp_index;
  2036. if (chip->suspend_mem == NULL)
  2037. return 0;
  2038. chip->in_suspend = 1;
  2039. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  2040. snd_pcm_suspend_all(chip->pcm);
  2041. snd_ac97_suspend(chip->ac97);
  2042. msleep(10); /* give the assp a chance to idle.. */
  2043. snd_m3_assp_halt(chip);
  2044. /* save dsp image */
  2045. dsp_index = 0;
  2046. for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
  2047. chip->suspend_mem[dsp_index++] =
  2048. snd_m3_assp_read(chip, MEMTYPE_INTERNAL_CODE, i);
  2049. for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
  2050. chip->suspend_mem[dsp_index++] =
  2051. snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA, i);
  2052. pci_disable_device(pci);
  2053. pci_save_state(pci);
  2054. pci_set_power_state(pci, pci_choose_state(pci, state));
  2055. return 0;
  2056. }
  2057. static int m3_resume(struct pci_dev *pci)
  2058. {
  2059. struct snd_card *card = pci_get_drvdata(pci);
  2060. struct snd_m3 *chip = card->private_data;
  2061. int i, dsp_index;
  2062. if (chip->suspend_mem == NULL)
  2063. return 0;
  2064. pci_set_power_state(pci, PCI_D0);
  2065. pci_restore_state(pci);
  2066. if (pci_enable_device(pci) < 0) {
  2067. printk(KERN_ERR "maestor3: pci_enable_device failed, "
  2068. "disabling device\n");
  2069. snd_card_disconnect(card);
  2070. return -EIO;
  2071. }
  2072. pci_set_master(pci);
  2073. /* first lets just bring everything back. .*/
  2074. snd_m3_outw(chip, 0, 0x54);
  2075. snd_m3_outw(chip, 0, 0x56);
  2076. snd_m3_chip_init(chip);
  2077. snd_m3_assp_halt(chip);
  2078. snd_m3_ac97_reset(chip);
  2079. /* restore dsp image */
  2080. dsp_index = 0;
  2081. for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
  2082. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE, i,
  2083. chip->suspend_mem[dsp_index++]);
  2084. for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
  2085. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA, i,
  2086. chip->suspend_mem[dsp_index++]);
  2087. /* tell the dma engine to restart itself */
  2088. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  2089. KDATA_DMA_ACTIVE, 0);
  2090. /* restore ac97 registers */
  2091. snd_ac97_resume(chip->ac97);
  2092. snd_m3_assp_continue(chip);
  2093. snd_m3_enable_ints(chip);
  2094. snd_m3_amp_enable(chip, 1);
  2095. snd_m3_hv_init(chip);
  2096. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  2097. chip->in_suspend = 0;
  2098. return 0;
  2099. }
  2100. #endif /* CONFIG_PM */
  2101. /*
  2102. */
  2103. static int snd_m3_dev_free(struct snd_device *device)
  2104. {
  2105. struct snd_m3 *chip = device->device_data;
  2106. return snd_m3_free(chip);
  2107. }
  2108. static int __devinit
  2109. snd_m3_create(struct snd_card *card, struct pci_dev *pci,
  2110. int enable_amp,
  2111. int amp_gpio,
  2112. struct snd_m3 **chip_ret)
  2113. {
  2114. struct snd_m3 *chip;
  2115. int i, err;
  2116. const struct snd_pci_quirk *quirk;
  2117. static struct snd_device_ops ops = {
  2118. .dev_free = snd_m3_dev_free,
  2119. };
  2120. *chip_ret = NULL;
  2121. if (pci_enable_device(pci))
  2122. return -EIO;
  2123. /* check, if we can restrict PCI DMA transfers to 28 bits */
  2124. if (pci_set_dma_mask(pci, DMA_BIT_MASK(28)) < 0 ||
  2125. pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(28)) < 0) {
  2126. snd_printk(KERN_ERR "architecture does not support 28bit PCI busmaster DMA\n");
  2127. pci_disable_device(pci);
  2128. return -ENXIO;
  2129. }
  2130. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  2131. if (chip == NULL) {
  2132. pci_disable_device(pci);
  2133. return -ENOMEM;
  2134. }
  2135. spin_lock_init(&chip->reg_lock);
  2136. spin_lock_init(&chip->ac97_lock);
  2137. switch (pci->device) {
  2138. case PCI_DEVICE_ID_ESS_ALLEGRO:
  2139. case PCI_DEVICE_ID_ESS_ALLEGRO_1:
  2140. case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
  2141. case PCI_DEVICE_ID_ESS_CANYON3D_2:
  2142. chip->allegro_flag = 1;
  2143. break;
  2144. }
  2145. chip->card = card;
  2146. chip->pci = pci;
  2147. chip->irq = -1;
  2148. chip->external_amp = enable_amp;
  2149. if (amp_gpio >= 0 && amp_gpio <= 0x0f)
  2150. chip->amp_gpio = amp_gpio;
  2151. else {
  2152. quirk = snd_pci_quirk_lookup(pci, m3_amp_quirk_list);
  2153. if (quirk) {
  2154. snd_printdd(KERN_INFO "maestro3: set amp-gpio "
  2155. "for '%s'\n", quirk->name);
  2156. chip->amp_gpio = quirk->value;
  2157. } else if (chip->allegro_flag)
  2158. chip->amp_gpio = GPO_EXT_AMP_ALLEGRO;
  2159. else /* presumably this is for all 'maestro3's.. */
  2160. chip->amp_gpio = GPO_EXT_AMP_M3;
  2161. }
  2162. quirk = snd_pci_quirk_lookup(pci, m3_irda_quirk_list);
  2163. if (quirk) {
  2164. snd_printdd(KERN_INFO "maestro3: enabled irda workaround "
  2165. "for '%s'\n", quirk->name);
  2166. chip->irda_workaround = 1;
  2167. }
  2168. quirk = snd_pci_quirk_lookup(pci, m3_hv_quirk_list);
  2169. if (quirk)
  2170. chip->hv_config = quirk->value;
  2171. if (snd_pci_quirk_lookup(pci, m3_omnibook_quirk_list))
  2172. chip->is_omnibook = 1;
  2173. chip->num_substreams = NR_DSPS;
  2174. chip->substreams = kcalloc(chip->num_substreams, sizeof(struct m3_dma),
  2175. GFP_KERNEL);
  2176. if (chip->substreams == NULL) {
  2177. kfree(chip);
  2178. pci_disable_device(pci);
  2179. return -ENOMEM;
  2180. }
  2181. err = request_firmware(&chip->assp_kernel_image,
  2182. "ess/maestro3_assp_kernel.fw", &pci->dev);
  2183. if (err < 0) {
  2184. snd_m3_free(chip);
  2185. return err;
  2186. }
  2187. err = request_firmware(&chip->assp_minisrc_image,
  2188. "ess/maestro3_assp_minisrc.fw", &pci->dev);
  2189. if (err < 0) {
  2190. snd_m3_free(chip);
  2191. return err;
  2192. }
  2193. if ((err = pci_request_regions(pci, card->driver)) < 0) {
  2194. snd_m3_free(chip);
  2195. return err;
  2196. }
  2197. chip->iobase = pci_resource_start(pci, 0);
  2198. /* just to be sure */
  2199. pci_set_master(pci);
  2200. snd_m3_chip_init(chip);
  2201. snd_m3_assp_halt(chip);
  2202. snd_m3_ac97_reset(chip);
  2203. snd_m3_amp_enable(chip, 1);
  2204. snd_m3_hv_init(chip);
  2205. tasklet_init(&chip->hwvol_tq, snd_m3_update_hw_volume, (unsigned long)chip);
  2206. if (request_irq(pci->irq, snd_m3_interrupt, IRQF_SHARED,
  2207. card->driver, chip)) {
  2208. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  2209. snd_m3_free(chip);
  2210. return -ENOMEM;
  2211. }
  2212. chip->irq = pci->irq;
  2213. #ifdef CONFIG_PM
  2214. chip->suspend_mem = vmalloc(sizeof(u16) * (REV_B_CODE_MEMORY_LENGTH + REV_B_DATA_MEMORY_LENGTH));
  2215. if (chip->suspend_mem == NULL)
  2216. snd_printk(KERN_WARNING "can't allocate apm buffer\n");
  2217. #endif
  2218. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
  2219. snd_m3_free(chip);
  2220. return err;
  2221. }
  2222. if ((err = snd_m3_mixer(chip)) < 0)
  2223. return err;
  2224. for (i = 0; i < chip->num_substreams; i++) {
  2225. struct m3_dma *s = &chip->substreams[i];
  2226. if ((err = snd_m3_assp_client_init(chip, s, i)) < 0)
  2227. return err;
  2228. }
  2229. if ((err = snd_m3_pcm(chip, 0)) < 0)
  2230. return err;
  2231. snd_m3_enable_ints(chip);
  2232. snd_m3_assp_continue(chip);
  2233. snd_card_set_dev(card, &pci->dev);
  2234. *chip_ret = chip;
  2235. return 0;
  2236. }
  2237. /*
  2238. */
  2239. static int __devinit
  2240. snd_m3_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  2241. {
  2242. static int dev;
  2243. struct snd_card *card;
  2244. struct snd_m3 *chip;
  2245. int err;
  2246. /* don't pick up modems */
  2247. if (((pci->class >> 8) & 0xffff) != PCI_CLASS_MULTIMEDIA_AUDIO)
  2248. return -ENODEV;
  2249. if (dev >= SNDRV_CARDS)
  2250. return -ENODEV;
  2251. if (!enable[dev]) {
  2252. dev++;
  2253. return -ENOENT;
  2254. }
  2255. err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
  2256. if (err < 0)
  2257. return err;
  2258. switch (pci->device) {
  2259. case PCI_DEVICE_ID_ESS_ALLEGRO:
  2260. case PCI_DEVICE_ID_ESS_ALLEGRO_1:
  2261. strcpy(card->driver, "Allegro");
  2262. break;
  2263. case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
  2264. case PCI_DEVICE_ID_ESS_CANYON3D_2:
  2265. strcpy(card->driver, "Canyon3D-2");
  2266. break;
  2267. default:
  2268. strcpy(card->driver, "Maestro3");
  2269. break;
  2270. }
  2271. if ((err = snd_m3_create(card, pci,
  2272. external_amp[dev],
  2273. amp_gpio[dev],
  2274. &chip)) < 0) {
  2275. snd_card_free(card);
  2276. return err;
  2277. }
  2278. card->private_data = chip;
  2279. sprintf(card->shortname, "ESS %s PCI", card->driver);
  2280. sprintf(card->longname, "%s at 0x%lx, irq %d",
  2281. card->shortname, chip->iobase, chip->irq);
  2282. if ((err = snd_card_register(card)) < 0) {
  2283. snd_card_free(card);
  2284. return err;
  2285. }
  2286. #if 0 /* TODO: not supported yet */
  2287. /* TODO enable MIDI IRQ and I/O */
  2288. err = snd_mpu401_uart_new(chip->card, 0, MPU401_HW_MPU401,
  2289. chip->iobase + MPU401_DATA_PORT,
  2290. MPU401_INFO_INTEGRATED,
  2291. chip->irq, 0, &chip->rmidi);
  2292. if (err < 0)
  2293. printk(KERN_WARNING "maestro3: no MIDI support.\n");
  2294. #endif
  2295. pci_set_drvdata(pci, card);
  2296. dev++;
  2297. return 0;
  2298. }
  2299. static void __devexit snd_m3_remove(struct pci_dev *pci)
  2300. {
  2301. snd_card_free(pci_get_drvdata(pci));
  2302. pci_set_drvdata(pci, NULL);
  2303. }
  2304. static struct pci_driver driver = {
  2305. .name = "Maestro3",
  2306. .id_table = snd_m3_ids,
  2307. .probe = snd_m3_probe,
  2308. .remove = __devexit_p(snd_m3_remove),
  2309. #ifdef CONFIG_PM
  2310. .suspend = m3_suspend,
  2311. .resume = m3_resume,
  2312. #endif
  2313. };
  2314. static int __init alsa_card_m3_init(void)
  2315. {
  2316. return pci_register_driver(&driver);
  2317. }
  2318. static void __exit alsa_card_m3_exit(void)
  2319. {
  2320. pci_unregister_driver(&driver);
  2321. }
  2322. module_init(alsa_card_m3_init)
  2323. module_exit(alsa_card_m3_exit)