perf_event.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. #ifndef _ASM_X86_PERF_EVENT_H
  2. #define _ASM_X86_PERF_EVENT_H
  3. /*
  4. * Performance event hw details:
  5. */
  6. #define X86_PMC_MAX_GENERIC 8
  7. #define X86_PMC_MAX_FIXED 3
  8. #define X86_PMC_IDX_GENERIC 0
  9. #define X86_PMC_IDX_FIXED 32
  10. #define X86_PMC_IDX_MAX 64
  11. #define MSR_ARCH_PERFMON_PERFCTR0 0xc1
  12. #define MSR_ARCH_PERFMON_PERFCTR1 0xc2
  13. #define MSR_ARCH_PERFMON_EVENTSEL0 0x186
  14. #define MSR_ARCH_PERFMON_EVENTSEL1 0x187
  15. #define ARCH_PERFMON_EVENTSEL_ENABLE (1 << 22)
  16. #define ARCH_PERFMON_EVENTSEL_ANY (1 << 21)
  17. #define ARCH_PERFMON_EVENTSEL_INT (1 << 20)
  18. #define ARCH_PERFMON_EVENTSEL_OS (1 << 17)
  19. #define ARCH_PERFMON_EVENTSEL_USR (1 << 16)
  20. /*
  21. * Includes eventsel and unit mask as well:
  22. */
  23. #define INTEL_ARCH_EVTSEL_MASK 0x000000FFULL
  24. #define INTEL_ARCH_UNIT_MASK 0x0000FF00ULL
  25. #define INTEL_ARCH_EDGE_MASK 0x00040000ULL
  26. #define INTEL_ARCH_INV_MASK 0x00800000ULL
  27. #define INTEL_ARCH_CNT_MASK 0xFF000000ULL
  28. #define INTEL_ARCH_EVENT_MASK (INTEL_ARCH_UNIT_MASK|INTEL_ARCH_EVTSEL_MASK)
  29. /*
  30. * filter mask to validate fixed counter events.
  31. * the following filters disqualify for fixed counters:
  32. * - inv
  33. * - edge
  34. * - cnt-mask
  35. * The other filters are supported by fixed counters.
  36. * The any-thread option is supported starting with v3.
  37. */
  38. #define INTEL_ARCH_FIXED_MASK \
  39. (INTEL_ARCH_CNT_MASK| \
  40. INTEL_ARCH_INV_MASK| \
  41. INTEL_ARCH_EDGE_MASK|\
  42. INTEL_ARCH_UNIT_MASK|\
  43. INTEL_ARCH_EVENT_MASK)
  44. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL 0x3c
  45. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK (0x00 << 8)
  46. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX 0
  47. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \
  48. (1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX))
  49. #define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6
  50. /*
  51. * Intel "Architectural Performance Monitoring" CPUID
  52. * detection/enumeration details:
  53. */
  54. union cpuid10_eax {
  55. struct {
  56. unsigned int version_id:8;
  57. unsigned int num_events:8;
  58. unsigned int bit_width:8;
  59. unsigned int mask_length:8;
  60. } split;
  61. unsigned int full;
  62. };
  63. union cpuid10_edx {
  64. struct {
  65. unsigned int num_events_fixed:4;
  66. unsigned int reserved:28;
  67. } split;
  68. unsigned int full;
  69. };
  70. /*
  71. * Fixed-purpose performance events:
  72. */
  73. /*
  74. * All 3 fixed-mode PMCs are configured via this single MSR:
  75. */
  76. #define MSR_ARCH_PERFMON_FIXED_CTR_CTRL 0x38d
  77. /*
  78. * The counts are available in three separate MSRs:
  79. */
  80. /* Instr_Retired.Any: */
  81. #define MSR_ARCH_PERFMON_FIXED_CTR0 0x309
  82. #define X86_PMC_IDX_FIXED_INSTRUCTIONS (X86_PMC_IDX_FIXED + 0)
  83. /* CPU_CLK_Unhalted.Core: */
  84. #define MSR_ARCH_PERFMON_FIXED_CTR1 0x30a
  85. #define X86_PMC_IDX_FIXED_CPU_CYCLES (X86_PMC_IDX_FIXED + 1)
  86. /* CPU_CLK_Unhalted.Ref: */
  87. #define MSR_ARCH_PERFMON_FIXED_CTR2 0x30b
  88. #define X86_PMC_IDX_FIXED_BUS_CYCLES (X86_PMC_IDX_FIXED + 2)
  89. /*
  90. * We model BTS tracing as another fixed-mode PMC.
  91. *
  92. * We choose a value in the middle of the fixed event range, since lower
  93. * values are used by actual fixed events and higher values are used
  94. * to indicate other overflow conditions in the PERF_GLOBAL_STATUS msr.
  95. */
  96. #define X86_PMC_IDX_FIXED_BTS (X86_PMC_IDX_FIXED + 16)
  97. /* IbsFetchCtl bits/masks */
  98. #define IBS_FETCH_RAND_EN (1ULL<<57)
  99. #define IBS_FETCH_VAL (1ULL<<49)
  100. #define IBS_FETCH_ENABLE (1ULL<<48)
  101. #define IBS_FETCH_CNT 0xFFFF0000ULL
  102. #define IBS_FETCH_MAX_CNT 0x0000FFFFULL
  103. /* IbsOpCtl bits */
  104. #define IBS_OP_CNT_CTL (1ULL<<19)
  105. #define IBS_OP_VAL (1ULL<<18)
  106. #define IBS_OP_ENABLE (1ULL<<17)
  107. #define IBS_OP_MAX_CNT 0x0000FFFFULL
  108. #ifdef CONFIG_PERF_EVENTS
  109. extern void init_hw_perf_events(void);
  110. extern void perf_events_lapic_init(void);
  111. #define PERF_EVENT_INDEX_OFFSET 0
  112. #else
  113. static inline void init_hw_perf_events(void) { }
  114. static inline void perf_events_lapic_init(void) { }
  115. #endif
  116. #endif /* _ASM_X86_PERF_EVENT_H */