clock-mx51.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/mm.h>
  13. #include <linux/delay.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <asm/clkdev.h>
  17. #include <asm/div64.h>
  18. #include <mach/hardware.h>
  19. #include <mach/common.h>
  20. #include <mach/clock.h>
  21. #include "crm_regs.h"
  22. /* External clock values passed-in by the board code */
  23. static unsigned long external_high_reference, external_low_reference;
  24. static unsigned long oscillator_reference, ckih2_reference;
  25. static struct clk osc_clk;
  26. static struct clk pll1_main_clk;
  27. static struct clk pll1_sw_clk;
  28. static struct clk pll2_sw_clk;
  29. static struct clk pll3_sw_clk;
  30. static struct clk lp_apm_clk;
  31. static struct clk periph_apm_clk;
  32. static struct clk ahb_clk;
  33. static struct clk ipg_clk;
  34. #define MAX_DPLL_WAIT_TRIES 1000 /* 1000 * udelay(1) = 1ms */
  35. static int _clk_ccgr_enable(struct clk *clk)
  36. {
  37. u32 reg;
  38. reg = __raw_readl(clk->enable_reg);
  39. reg |= MXC_CCM_CCGRx_MOD_ON << clk->enable_shift;
  40. __raw_writel(reg, clk->enable_reg);
  41. return 0;
  42. }
  43. static void _clk_ccgr_disable(struct clk *clk)
  44. {
  45. u32 reg;
  46. reg = __raw_readl(clk->enable_reg);
  47. reg &= ~(MXC_CCM_CCGRx_MOD_OFF << clk->enable_shift);
  48. __raw_writel(reg, clk->enable_reg);
  49. }
  50. static void _clk_ccgr_disable_inwait(struct clk *clk)
  51. {
  52. u32 reg;
  53. reg = __raw_readl(clk->enable_reg);
  54. reg &= ~(MXC_CCM_CCGRx_CG_MASK << clk->enable_shift);
  55. reg |= MXC_CCM_CCGRx_MOD_IDLE << clk->enable_shift;
  56. __raw_writel(reg, clk->enable_reg);
  57. }
  58. /*
  59. * For the 4-to-1 muxed input clock
  60. */
  61. static inline u32 _get_mux(struct clk *parent, struct clk *m0,
  62. struct clk *m1, struct clk *m2, struct clk *m3)
  63. {
  64. if (parent == m0)
  65. return 0;
  66. else if (parent == m1)
  67. return 1;
  68. else if (parent == m2)
  69. return 2;
  70. else if (parent == m3)
  71. return 3;
  72. else
  73. BUG();
  74. return -EINVAL;
  75. }
  76. static inline void __iomem *_get_pll_base(struct clk *pll)
  77. {
  78. if (pll == &pll1_main_clk)
  79. return MX51_DPLL1_BASE;
  80. else if (pll == &pll2_sw_clk)
  81. return MX51_DPLL2_BASE;
  82. else if (pll == &pll3_sw_clk)
  83. return MX51_DPLL3_BASE;
  84. else
  85. BUG();
  86. return NULL;
  87. }
  88. static unsigned long clk_pll_get_rate(struct clk *clk)
  89. {
  90. long mfi, mfn, mfd, pdf, ref_clk, mfn_abs;
  91. unsigned long dp_op, dp_mfd, dp_mfn, dp_ctl, pll_hfsm, dbl;
  92. void __iomem *pllbase;
  93. s64 temp;
  94. unsigned long parent_rate;
  95. parent_rate = clk_get_rate(clk->parent);
  96. pllbase = _get_pll_base(clk);
  97. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  98. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  99. dbl = dp_ctl & MXC_PLL_DP_CTL_DPDCK0_2_EN;
  100. if (pll_hfsm == 0) {
  101. dp_op = __raw_readl(pllbase + MXC_PLL_DP_OP);
  102. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_MFD);
  103. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_MFN);
  104. } else {
  105. dp_op = __raw_readl(pllbase + MXC_PLL_DP_HFS_OP);
  106. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFD);
  107. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFN);
  108. }
  109. pdf = dp_op & MXC_PLL_DP_OP_PDF_MASK;
  110. mfi = (dp_op & MXC_PLL_DP_OP_MFI_MASK) >> MXC_PLL_DP_OP_MFI_OFFSET;
  111. mfi = (mfi <= 5) ? 5 : mfi;
  112. mfd = dp_mfd & MXC_PLL_DP_MFD_MASK;
  113. mfn = mfn_abs = dp_mfn & MXC_PLL_DP_MFN_MASK;
  114. /* Sign extend to 32-bits */
  115. if (mfn >= 0x04000000) {
  116. mfn |= 0xFC000000;
  117. mfn_abs = -mfn;
  118. }
  119. ref_clk = 2 * parent_rate;
  120. if (dbl != 0)
  121. ref_clk *= 2;
  122. ref_clk /= (pdf + 1);
  123. temp = (u64) ref_clk * mfn_abs;
  124. do_div(temp, mfd + 1);
  125. if (mfn < 0)
  126. temp = -temp;
  127. temp = (ref_clk * mfi) + temp;
  128. return temp;
  129. }
  130. static int _clk_pll_set_rate(struct clk *clk, unsigned long rate)
  131. {
  132. u32 reg;
  133. void __iomem *pllbase;
  134. long mfi, pdf, mfn, mfd = 999999;
  135. s64 temp64;
  136. unsigned long quad_parent_rate;
  137. unsigned long pll_hfsm, dp_ctl;
  138. unsigned long parent_rate;
  139. parent_rate = clk_get_rate(clk->parent);
  140. pllbase = _get_pll_base(clk);
  141. quad_parent_rate = 4 * parent_rate;
  142. pdf = mfi = -1;
  143. while (++pdf < 16 && mfi < 5)
  144. mfi = rate * (pdf+1) / quad_parent_rate;
  145. if (mfi > 15)
  146. return -EINVAL;
  147. pdf--;
  148. temp64 = rate * (pdf+1) - quad_parent_rate * mfi;
  149. do_div(temp64, quad_parent_rate/1000000);
  150. mfn = (long)temp64;
  151. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  152. /* use dpdck0_2 */
  153. __raw_writel(dp_ctl | 0x1000L, pllbase + MXC_PLL_DP_CTL);
  154. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  155. if (pll_hfsm == 0) {
  156. reg = mfi << 4 | pdf;
  157. __raw_writel(reg, pllbase + MXC_PLL_DP_OP);
  158. __raw_writel(mfd, pllbase + MXC_PLL_DP_MFD);
  159. __raw_writel(mfn, pllbase + MXC_PLL_DP_MFN);
  160. } else {
  161. reg = mfi << 4 | pdf;
  162. __raw_writel(reg, pllbase + MXC_PLL_DP_HFS_OP);
  163. __raw_writel(mfd, pllbase + MXC_PLL_DP_HFS_MFD);
  164. __raw_writel(mfn, pllbase + MXC_PLL_DP_HFS_MFN);
  165. }
  166. return 0;
  167. }
  168. static int _clk_pll_enable(struct clk *clk)
  169. {
  170. u32 reg;
  171. void __iomem *pllbase;
  172. int i = 0;
  173. pllbase = _get_pll_base(clk);
  174. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) | MXC_PLL_DP_CTL_UPEN;
  175. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  176. /* Wait for lock */
  177. do {
  178. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  179. if (reg & MXC_PLL_DP_CTL_LRF)
  180. break;
  181. udelay(1);
  182. } while (++i < MAX_DPLL_WAIT_TRIES);
  183. if (i == MAX_DPLL_WAIT_TRIES) {
  184. pr_err("MX5: pll locking failed\n");
  185. return -EINVAL;
  186. }
  187. return 0;
  188. }
  189. static void _clk_pll_disable(struct clk *clk)
  190. {
  191. u32 reg;
  192. void __iomem *pllbase;
  193. pllbase = _get_pll_base(clk);
  194. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) & ~MXC_PLL_DP_CTL_UPEN;
  195. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  196. }
  197. static int _clk_pll1_sw_set_parent(struct clk *clk, struct clk *parent)
  198. {
  199. u32 reg, step;
  200. reg = __raw_readl(MXC_CCM_CCSR);
  201. /* When switching from pll_main_clk to a bypass clock, first select a
  202. * multiplexed clock in 'step_sel', then shift the glitchless mux
  203. * 'pll1_sw_clk_sel'.
  204. *
  205. * When switching back, do it in reverse order
  206. */
  207. if (parent == &pll1_main_clk) {
  208. /* Switch to pll1_main_clk */
  209. reg &= ~MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  210. __raw_writel(reg, MXC_CCM_CCSR);
  211. /* step_clk mux switched to lp_apm, to save power. */
  212. reg = __raw_readl(MXC_CCM_CCSR);
  213. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  214. reg |= (MXC_CCM_CCSR_STEP_SEL_LP_APM <<
  215. MXC_CCM_CCSR_STEP_SEL_OFFSET);
  216. } else {
  217. if (parent == &lp_apm_clk) {
  218. step = MXC_CCM_CCSR_STEP_SEL_LP_APM;
  219. } else if (parent == &pll2_sw_clk) {
  220. step = MXC_CCM_CCSR_STEP_SEL_PLL2_DIVIDED;
  221. } else if (parent == &pll3_sw_clk) {
  222. step = MXC_CCM_CCSR_STEP_SEL_PLL3_DIVIDED;
  223. } else
  224. return -EINVAL;
  225. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  226. reg |= (step << MXC_CCM_CCSR_STEP_SEL_OFFSET);
  227. __raw_writel(reg, MXC_CCM_CCSR);
  228. /* Switch to step_clk */
  229. reg = __raw_readl(MXC_CCM_CCSR);
  230. reg |= MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  231. }
  232. __raw_writel(reg, MXC_CCM_CCSR);
  233. return 0;
  234. }
  235. static unsigned long clk_pll1_sw_get_rate(struct clk *clk)
  236. {
  237. u32 reg, div;
  238. unsigned long parent_rate;
  239. parent_rate = clk_get_rate(clk->parent);
  240. reg = __raw_readl(MXC_CCM_CCSR);
  241. if (clk->parent == &pll2_sw_clk) {
  242. div = ((reg & MXC_CCM_CCSR_PLL2_PODF_MASK) >>
  243. MXC_CCM_CCSR_PLL2_PODF_OFFSET) + 1;
  244. } else if (clk->parent == &pll3_sw_clk) {
  245. div = ((reg & MXC_CCM_CCSR_PLL3_PODF_MASK) >>
  246. MXC_CCM_CCSR_PLL3_PODF_OFFSET) + 1;
  247. } else
  248. div = 1;
  249. return parent_rate / div;
  250. }
  251. static int _clk_pll2_sw_set_parent(struct clk *clk, struct clk *parent)
  252. {
  253. u32 reg;
  254. reg = __raw_readl(MXC_CCM_CCSR);
  255. if (parent == &pll2_sw_clk)
  256. reg &= ~MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  257. else
  258. reg |= MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  259. __raw_writel(reg, MXC_CCM_CCSR);
  260. return 0;
  261. }
  262. static int _clk_lp_apm_set_parent(struct clk *clk, struct clk *parent)
  263. {
  264. u32 reg;
  265. if (parent == &osc_clk)
  266. reg = __raw_readl(MXC_CCM_CCSR) & ~MXC_CCM_CCSR_LP_APM_SEL;
  267. else
  268. return -EINVAL;
  269. __raw_writel(reg, MXC_CCM_CCSR);
  270. return 0;
  271. }
  272. static unsigned long clk_arm_get_rate(struct clk *clk)
  273. {
  274. u32 cacrr, div;
  275. unsigned long parent_rate;
  276. parent_rate = clk_get_rate(clk->parent);
  277. cacrr = __raw_readl(MXC_CCM_CACRR);
  278. div = (cacrr & MXC_CCM_CACRR_ARM_PODF_MASK) + 1;
  279. return parent_rate / div;
  280. }
  281. static int _clk_periph_apm_set_parent(struct clk *clk, struct clk *parent)
  282. {
  283. u32 reg, mux;
  284. int i = 0;
  285. mux = _get_mux(parent, &pll1_sw_clk, &pll3_sw_clk, &lp_apm_clk, NULL);
  286. reg = __raw_readl(MXC_CCM_CBCMR) & ~MXC_CCM_CBCMR_PERIPH_CLK_SEL_MASK;
  287. reg |= mux << MXC_CCM_CBCMR_PERIPH_CLK_SEL_OFFSET;
  288. __raw_writel(reg, MXC_CCM_CBCMR);
  289. /* Wait for lock */
  290. do {
  291. reg = __raw_readl(MXC_CCM_CDHIPR);
  292. if (!(reg & MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY))
  293. break;
  294. udelay(1);
  295. } while (++i < MAX_DPLL_WAIT_TRIES);
  296. if (i == MAX_DPLL_WAIT_TRIES) {
  297. pr_err("MX5: Set parent for periph_apm clock failed\n");
  298. return -EINVAL;
  299. }
  300. return 0;
  301. }
  302. static int _clk_main_bus_set_parent(struct clk *clk, struct clk *parent)
  303. {
  304. u32 reg;
  305. reg = __raw_readl(MXC_CCM_CBCDR);
  306. if (parent == &pll2_sw_clk)
  307. reg &= ~MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  308. else if (parent == &periph_apm_clk)
  309. reg |= MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  310. else
  311. return -EINVAL;
  312. __raw_writel(reg, MXC_CCM_CBCDR);
  313. return 0;
  314. }
  315. static struct clk main_bus_clk = {
  316. .parent = &pll2_sw_clk,
  317. .set_parent = _clk_main_bus_set_parent,
  318. };
  319. static unsigned long clk_ahb_get_rate(struct clk *clk)
  320. {
  321. u32 reg, div;
  322. unsigned long parent_rate;
  323. parent_rate = clk_get_rate(clk->parent);
  324. reg = __raw_readl(MXC_CCM_CBCDR);
  325. div = ((reg & MXC_CCM_CBCDR_AHB_PODF_MASK) >>
  326. MXC_CCM_CBCDR_AHB_PODF_OFFSET) + 1;
  327. return parent_rate / div;
  328. }
  329. static int _clk_ahb_set_rate(struct clk *clk, unsigned long rate)
  330. {
  331. u32 reg, div;
  332. unsigned long parent_rate;
  333. int i = 0;
  334. parent_rate = clk_get_rate(clk->parent);
  335. div = parent_rate / rate;
  336. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  337. return -EINVAL;
  338. reg = __raw_readl(MXC_CCM_CBCDR);
  339. reg &= ~MXC_CCM_CBCDR_AHB_PODF_MASK;
  340. reg |= (div - 1) << MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  341. __raw_writel(reg, MXC_CCM_CBCDR);
  342. /* Wait for lock */
  343. do {
  344. reg = __raw_readl(MXC_CCM_CDHIPR);
  345. if (!(reg & MXC_CCM_CDHIPR_AHB_PODF_BUSY))
  346. break;
  347. udelay(1);
  348. } while (++i < MAX_DPLL_WAIT_TRIES);
  349. if (i == MAX_DPLL_WAIT_TRIES) {
  350. pr_err("MX5: clk_ahb_set_rate failed\n");
  351. return -EINVAL;
  352. }
  353. return 0;
  354. }
  355. static unsigned long _clk_ahb_round_rate(struct clk *clk,
  356. unsigned long rate)
  357. {
  358. u32 div;
  359. unsigned long parent_rate;
  360. parent_rate = clk_get_rate(clk->parent);
  361. div = parent_rate / rate;
  362. if (div > 8)
  363. div = 8;
  364. else if (div == 0)
  365. div++;
  366. return parent_rate / div;
  367. }
  368. static int _clk_max_enable(struct clk *clk)
  369. {
  370. u32 reg;
  371. _clk_ccgr_enable(clk);
  372. /* Handshake with MAX when LPM is entered. */
  373. reg = __raw_readl(MXC_CCM_CLPCR);
  374. reg &= ~MXC_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  375. __raw_writel(reg, MXC_CCM_CLPCR);
  376. return 0;
  377. }
  378. static void _clk_max_disable(struct clk *clk)
  379. {
  380. u32 reg;
  381. _clk_ccgr_disable_inwait(clk);
  382. /* No Handshake with MAX when LPM is entered as its disabled. */
  383. reg = __raw_readl(MXC_CCM_CLPCR);
  384. reg |= MXC_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  385. __raw_writel(reg, MXC_CCM_CLPCR);
  386. }
  387. static unsigned long clk_ipg_get_rate(struct clk *clk)
  388. {
  389. u32 reg, div;
  390. unsigned long parent_rate;
  391. parent_rate = clk_get_rate(clk->parent);
  392. reg = __raw_readl(MXC_CCM_CBCDR);
  393. div = ((reg & MXC_CCM_CBCDR_IPG_PODF_MASK) >>
  394. MXC_CCM_CBCDR_IPG_PODF_OFFSET) + 1;
  395. return parent_rate / div;
  396. }
  397. static unsigned long clk_ipg_per_get_rate(struct clk *clk)
  398. {
  399. u32 reg, prediv1, prediv2, podf;
  400. unsigned long parent_rate;
  401. parent_rate = clk_get_rate(clk->parent);
  402. if (clk->parent == &main_bus_clk || clk->parent == &lp_apm_clk) {
  403. /* the main_bus_clk is the one before the DVFS engine */
  404. reg = __raw_readl(MXC_CCM_CBCDR);
  405. prediv1 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED1_MASK) >>
  406. MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET) + 1;
  407. prediv2 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED2_MASK) >>
  408. MXC_CCM_CBCDR_PERCLK_PRED2_OFFSET) + 1;
  409. podf = ((reg & MXC_CCM_CBCDR_PERCLK_PODF_MASK) >>
  410. MXC_CCM_CBCDR_PERCLK_PODF_OFFSET) + 1;
  411. return parent_rate / (prediv1 * prediv2 * podf);
  412. } else if (clk->parent == &ipg_clk)
  413. return parent_rate;
  414. else
  415. BUG();
  416. }
  417. static int _clk_ipg_per_set_parent(struct clk *clk, struct clk *parent)
  418. {
  419. u32 reg;
  420. reg = __raw_readl(MXC_CCM_CBCMR);
  421. reg &= ~MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  422. reg &= ~MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  423. if (parent == &ipg_clk)
  424. reg |= MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  425. else if (parent == &lp_apm_clk)
  426. reg |= MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  427. else if (parent != &main_bus_clk)
  428. return -EINVAL;
  429. __raw_writel(reg, MXC_CCM_CBCMR);
  430. return 0;
  431. }
  432. static unsigned long clk_uart_get_rate(struct clk *clk)
  433. {
  434. u32 reg, prediv, podf;
  435. unsigned long parent_rate;
  436. parent_rate = clk_get_rate(clk->parent);
  437. reg = __raw_readl(MXC_CCM_CSCDR1);
  438. prediv = ((reg & MXC_CCM_CSCDR1_UART_CLK_PRED_MASK) >>
  439. MXC_CCM_CSCDR1_UART_CLK_PRED_OFFSET) + 1;
  440. podf = ((reg & MXC_CCM_CSCDR1_UART_CLK_PODF_MASK) >>
  441. MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET) + 1;
  442. return parent_rate / (prediv * podf);
  443. }
  444. static int _clk_uart_set_parent(struct clk *clk, struct clk *parent)
  445. {
  446. u32 reg, mux;
  447. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, &pll3_sw_clk,
  448. &lp_apm_clk);
  449. reg = __raw_readl(MXC_CCM_CSCMR1) & ~MXC_CCM_CSCMR1_UART_CLK_SEL_MASK;
  450. reg |= mux << MXC_CCM_CSCMR1_UART_CLK_SEL_OFFSET;
  451. __raw_writel(reg, MXC_CCM_CSCMR1);
  452. return 0;
  453. }
  454. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  455. {
  456. return external_high_reference;
  457. }
  458. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  459. {
  460. return external_low_reference;
  461. }
  462. static unsigned long get_oscillator_reference_clock_rate(struct clk *clk)
  463. {
  464. return oscillator_reference;
  465. }
  466. static unsigned long get_ckih2_reference_clock_rate(struct clk *clk)
  467. {
  468. return ckih2_reference;
  469. }
  470. /* External high frequency clock */
  471. static struct clk ckih_clk = {
  472. .get_rate = get_high_reference_clock_rate,
  473. };
  474. static struct clk ckih2_clk = {
  475. .get_rate = get_ckih2_reference_clock_rate,
  476. };
  477. static struct clk osc_clk = {
  478. .get_rate = get_oscillator_reference_clock_rate,
  479. };
  480. /* External low frequency (32kHz) clock */
  481. static struct clk ckil_clk = {
  482. .get_rate = get_low_reference_clock_rate,
  483. };
  484. static struct clk pll1_main_clk = {
  485. .parent = &osc_clk,
  486. .get_rate = clk_pll_get_rate,
  487. .enable = _clk_pll_enable,
  488. .disable = _clk_pll_disable,
  489. };
  490. /* Clock tree block diagram (WIP):
  491. * CCM: Clock Controller Module
  492. *
  493. * PLL output -> |
  494. * | CCM Switcher -> CCM_CLK_ROOT_GEN ->
  495. * PLL bypass -> |
  496. *
  497. */
  498. /* PLL1 SW supplies to ARM core */
  499. static struct clk pll1_sw_clk = {
  500. .parent = &pll1_main_clk,
  501. .set_parent = _clk_pll1_sw_set_parent,
  502. .get_rate = clk_pll1_sw_get_rate,
  503. };
  504. /* PLL2 SW supplies to AXI/AHB/IP buses */
  505. static struct clk pll2_sw_clk = {
  506. .parent = &osc_clk,
  507. .get_rate = clk_pll_get_rate,
  508. .set_rate = _clk_pll_set_rate,
  509. .set_parent = _clk_pll2_sw_set_parent,
  510. .enable = _clk_pll_enable,
  511. .disable = _clk_pll_disable,
  512. };
  513. /* PLL3 SW supplies to serial clocks like USB, SSI, etc. */
  514. static struct clk pll3_sw_clk = {
  515. .parent = &osc_clk,
  516. .set_rate = _clk_pll_set_rate,
  517. .get_rate = clk_pll_get_rate,
  518. .enable = _clk_pll_enable,
  519. .disable = _clk_pll_disable,
  520. };
  521. /* Low-power Audio Playback Mode clock */
  522. static struct clk lp_apm_clk = {
  523. .parent = &osc_clk,
  524. .set_parent = _clk_lp_apm_set_parent,
  525. };
  526. static struct clk periph_apm_clk = {
  527. .parent = &pll1_sw_clk,
  528. .set_parent = _clk_periph_apm_set_parent,
  529. };
  530. static struct clk cpu_clk = {
  531. .parent = &pll1_sw_clk,
  532. .get_rate = clk_arm_get_rate,
  533. };
  534. static struct clk ahb_clk = {
  535. .parent = &main_bus_clk,
  536. .get_rate = clk_ahb_get_rate,
  537. .set_rate = _clk_ahb_set_rate,
  538. .round_rate = _clk_ahb_round_rate,
  539. };
  540. /* Main IP interface clock for access to registers */
  541. static struct clk ipg_clk = {
  542. .parent = &ahb_clk,
  543. .get_rate = clk_ipg_get_rate,
  544. };
  545. static struct clk ipg_perclk = {
  546. .parent = &lp_apm_clk,
  547. .get_rate = clk_ipg_per_get_rate,
  548. .set_parent = _clk_ipg_per_set_parent,
  549. };
  550. static struct clk uart_root_clk = {
  551. .parent = &pll2_sw_clk,
  552. .get_rate = clk_uart_get_rate,
  553. .set_parent = _clk_uart_set_parent,
  554. };
  555. static struct clk ahb_max_clk = {
  556. .parent = &ahb_clk,
  557. .enable_reg = MXC_CCM_CCGR0,
  558. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  559. .enable = _clk_max_enable,
  560. .disable = _clk_max_disable,
  561. };
  562. static struct clk aips_tz1_clk = {
  563. .parent = &ahb_clk,
  564. .secondary = &ahb_max_clk,
  565. .enable_reg = MXC_CCM_CCGR0,
  566. .enable_shift = MXC_CCM_CCGRx_CG12_OFFSET,
  567. .enable = _clk_ccgr_enable,
  568. .disable = _clk_ccgr_disable_inwait,
  569. };
  570. static struct clk aips_tz2_clk = {
  571. .parent = &ahb_clk,
  572. .secondary = &ahb_max_clk,
  573. .enable_reg = MXC_CCM_CCGR0,
  574. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  575. .enable = _clk_ccgr_enable,
  576. .disable = _clk_ccgr_disable_inwait,
  577. };
  578. static struct clk gpt_32k_clk = {
  579. .id = 0,
  580. .parent = &ckil_clk,
  581. };
  582. #define DEFINE_CLOCK(name, i, er, es, gr, sr, p, s) \
  583. static struct clk name = { \
  584. .id = i, \
  585. .enable_reg = er, \
  586. .enable_shift = es, \
  587. .get_rate = gr, \
  588. .set_rate = sr, \
  589. .enable = _clk_ccgr_enable, \
  590. .disable = _clk_ccgr_disable, \
  591. .parent = p, \
  592. .secondary = s, \
  593. }
  594. /* DEFINE_CLOCK(name, id, enable_reg, enable_shift,
  595. get_rate, set_rate, parent, secondary); */
  596. /* Shared peripheral bus arbiter */
  597. DEFINE_CLOCK(spba_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG0_OFFSET,
  598. NULL, NULL, &ipg_clk, NULL);
  599. /* UART */
  600. DEFINE_CLOCK(uart1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG4_OFFSET,
  601. NULL, NULL, &uart_root_clk, NULL);
  602. DEFINE_CLOCK(uart2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG6_OFFSET,
  603. NULL, NULL, &uart_root_clk, NULL);
  604. DEFINE_CLOCK(uart3_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG8_OFFSET,
  605. NULL, NULL, &uart_root_clk, NULL);
  606. DEFINE_CLOCK(uart1_ipg_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG3_OFFSET,
  607. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  608. DEFINE_CLOCK(uart2_ipg_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG5_OFFSET,
  609. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  610. DEFINE_CLOCK(uart3_ipg_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG7_OFFSET,
  611. NULL, NULL, &ipg_clk, &spba_clk);
  612. /* GPT */
  613. DEFINE_CLOCK(gpt_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG9_OFFSET,
  614. NULL, NULL, &ipg_clk, NULL);
  615. DEFINE_CLOCK(gpt_ipg_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG10_OFFSET,
  616. NULL, NULL, &ipg_clk, NULL);
  617. /* FEC */
  618. DEFINE_CLOCK(fec_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG12_OFFSET,
  619. NULL, NULL, &ipg_clk, NULL);
  620. #define _REGISTER_CLOCK(d, n, c) \
  621. { \
  622. .dev_id = d, \
  623. .con_id = n, \
  624. .clk = &c, \
  625. },
  626. static struct clk_lookup lookups[] = {
  627. _REGISTER_CLOCK("imx-uart.0", NULL, uart1_clk)
  628. _REGISTER_CLOCK("imx-uart.1", NULL, uart2_clk)
  629. _REGISTER_CLOCK("imx-uart.2", NULL, uart3_clk)
  630. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  631. _REGISTER_CLOCK("fec.0", NULL, fec_clk)
  632. };
  633. static void clk_tree_init(void)
  634. {
  635. u32 reg;
  636. ipg_perclk.set_parent(&ipg_perclk, &lp_apm_clk);
  637. /*
  638. * Initialise the IPG PER CLK dividers to 3. IPG_PER_CLK should be at
  639. * 8MHz, its derived from lp_apm.
  640. *
  641. * FIXME: Verify if true for all boards
  642. */
  643. reg = __raw_readl(MXC_CCM_CBCDR);
  644. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED1_MASK;
  645. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED2_MASK;
  646. reg &= ~MXC_CCM_CBCDR_PERCLK_PODF_MASK;
  647. reg |= (2 << MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET);
  648. __raw_writel(reg, MXC_CCM_CBCDR);
  649. }
  650. int __init mx51_clocks_init(unsigned long ckil, unsigned long osc,
  651. unsigned long ckih1, unsigned long ckih2)
  652. {
  653. int i;
  654. external_low_reference = ckil;
  655. external_high_reference = ckih1;
  656. ckih2_reference = ckih2;
  657. oscillator_reference = osc;
  658. for (i = 0; i < ARRAY_SIZE(lookups); i++)
  659. clkdev_add(&lookups[i]);
  660. clk_tree_init();
  661. clk_enable(&cpu_clk);
  662. clk_enable(&main_bus_clk);
  663. /* System timer */
  664. mxc_timer_init(&gpt_clk, MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR),
  665. MX51_MXC_INT_GPT);
  666. return 0;
  667. }