atombios_encoders.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  36. {
  37. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  38. switch (radeon_encoder->encoder_id) {
  39. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  40. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  41. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  42. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  43. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  44. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  45. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  46. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  47. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  48. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  49. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  50. return true;
  51. default:
  52. return false;
  53. }
  54. }
  55. static struct drm_connector *
  56. radeon_get_connector_for_encoder_init(struct drm_encoder *encoder)
  57. {
  58. struct drm_device *dev = encoder->dev;
  59. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  60. struct drm_connector *connector;
  61. struct radeon_connector *radeon_connector;
  62. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  63. radeon_connector = to_radeon_connector(connector);
  64. if (radeon_encoder->devices & radeon_connector->devices)
  65. return connector;
  66. }
  67. return NULL;
  68. }
  69. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  70. struct drm_display_mode *mode,
  71. struct drm_display_mode *adjusted_mode)
  72. {
  73. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  74. struct drm_device *dev = encoder->dev;
  75. struct radeon_device *rdev = dev->dev_private;
  76. /* set the active encoder to connector routing */
  77. radeon_encoder_set_active_device(encoder);
  78. drm_mode_set_crtcinfo(adjusted_mode, 0);
  79. /* hw bug */
  80. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  81. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  82. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  83. /* get the native mode for LVDS */
  84. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  85. radeon_panel_mode_fixup(encoder, adjusted_mode);
  86. /* get the native mode for TV */
  87. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  88. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  89. if (tv_dac) {
  90. if (tv_dac->tv_std == TV_STD_NTSC ||
  91. tv_dac->tv_std == TV_STD_NTSC_J ||
  92. tv_dac->tv_std == TV_STD_PAL_M)
  93. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  94. else
  95. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  96. }
  97. }
  98. if (ASIC_IS_DCE3(rdev) &&
  99. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  100. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  101. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  102. radeon_dp_set_link_config(connector, mode);
  103. }
  104. return true;
  105. }
  106. static void
  107. atombios_dac_setup(struct drm_encoder *encoder, int action)
  108. {
  109. struct drm_device *dev = encoder->dev;
  110. struct radeon_device *rdev = dev->dev_private;
  111. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  112. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  113. int index = 0;
  114. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  115. memset(&args, 0, sizeof(args));
  116. switch (radeon_encoder->encoder_id) {
  117. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  118. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  119. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  120. break;
  121. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  122. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  123. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  124. break;
  125. }
  126. args.ucAction = action;
  127. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  128. args.ucDacStandard = ATOM_DAC1_PS2;
  129. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  130. args.ucDacStandard = ATOM_DAC1_CV;
  131. else {
  132. switch (dac_info->tv_std) {
  133. case TV_STD_PAL:
  134. case TV_STD_PAL_M:
  135. case TV_STD_SCART_PAL:
  136. case TV_STD_SECAM:
  137. case TV_STD_PAL_CN:
  138. args.ucDacStandard = ATOM_DAC1_PAL;
  139. break;
  140. case TV_STD_NTSC:
  141. case TV_STD_NTSC_J:
  142. case TV_STD_PAL_60:
  143. default:
  144. args.ucDacStandard = ATOM_DAC1_NTSC;
  145. break;
  146. }
  147. }
  148. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  149. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  150. }
  151. static void
  152. atombios_tv_setup(struct drm_encoder *encoder, int action)
  153. {
  154. struct drm_device *dev = encoder->dev;
  155. struct radeon_device *rdev = dev->dev_private;
  156. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  157. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  158. int index = 0;
  159. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  160. memset(&args, 0, sizeof(args));
  161. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  162. args.sTVEncoder.ucAction = action;
  163. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  164. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  165. else {
  166. switch (dac_info->tv_std) {
  167. case TV_STD_NTSC:
  168. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  169. break;
  170. case TV_STD_PAL:
  171. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  172. break;
  173. case TV_STD_PAL_M:
  174. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  175. break;
  176. case TV_STD_PAL_60:
  177. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  178. break;
  179. case TV_STD_NTSC_J:
  180. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  181. break;
  182. case TV_STD_SCART_PAL:
  183. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  184. break;
  185. case TV_STD_SECAM:
  186. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  187. break;
  188. case TV_STD_PAL_CN:
  189. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  190. break;
  191. default:
  192. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  193. break;
  194. }
  195. }
  196. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  197. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  198. }
  199. union dvo_encoder_control {
  200. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  201. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  202. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  203. };
  204. void
  205. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  206. {
  207. struct drm_device *dev = encoder->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  210. union dvo_encoder_control args;
  211. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  212. uint8_t frev, crev;
  213. memset(&args, 0, sizeof(args));
  214. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  215. return;
  216. switch (frev) {
  217. case 1:
  218. switch (crev) {
  219. case 1:
  220. /* R4xx, R5xx */
  221. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  222. if (radeon_encoder->pixel_clock > 165000)
  223. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  224. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  225. break;
  226. case 2:
  227. /* RS600/690/740 */
  228. args.dvo.sDVOEncoder.ucAction = action;
  229. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  230. /* DFP1, CRT1, TV1 depending on the type of port */
  231. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  232. if (radeon_encoder->pixel_clock > 165000)
  233. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  234. break;
  235. case 3:
  236. /* R6xx */
  237. args.dvo_v3.ucAction = action;
  238. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  239. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  240. break;
  241. default:
  242. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  243. break;
  244. }
  245. break;
  246. default:
  247. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  248. break;
  249. }
  250. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  251. }
  252. union lvds_encoder_control {
  253. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  254. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  255. };
  256. void
  257. atombios_digital_setup(struct drm_encoder *encoder, int action)
  258. {
  259. struct drm_device *dev = encoder->dev;
  260. struct radeon_device *rdev = dev->dev_private;
  261. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  262. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  263. union lvds_encoder_control args;
  264. int index = 0;
  265. int hdmi_detected = 0;
  266. uint8_t frev, crev;
  267. if (!dig)
  268. return;
  269. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  270. hdmi_detected = 1;
  271. memset(&args, 0, sizeof(args));
  272. switch (radeon_encoder->encoder_id) {
  273. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  274. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  275. break;
  276. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  277. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  278. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  279. break;
  280. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  281. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  282. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  283. else
  284. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  285. break;
  286. }
  287. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  288. return;
  289. switch (frev) {
  290. case 1:
  291. case 2:
  292. switch (crev) {
  293. case 1:
  294. args.v1.ucMisc = 0;
  295. args.v1.ucAction = action;
  296. if (hdmi_detected)
  297. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  298. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  299. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  300. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  301. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  302. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  303. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  304. } else {
  305. if (dig->linkb)
  306. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  307. if (radeon_encoder->pixel_clock > 165000)
  308. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  309. /*if (pScrn->rgbBits == 8) */
  310. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  311. }
  312. break;
  313. case 2:
  314. case 3:
  315. args.v2.ucMisc = 0;
  316. args.v2.ucAction = action;
  317. if (crev == 3) {
  318. if (dig->coherent_mode)
  319. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  320. }
  321. if (hdmi_detected)
  322. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  323. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  324. args.v2.ucTruncate = 0;
  325. args.v2.ucSpatial = 0;
  326. args.v2.ucTemporal = 0;
  327. args.v2.ucFRC = 0;
  328. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  329. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  330. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  331. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  332. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  333. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  334. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  335. }
  336. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  337. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  338. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  339. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  340. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  341. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  342. }
  343. } else {
  344. if (dig->linkb)
  345. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  346. if (radeon_encoder->pixel_clock > 165000)
  347. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  348. }
  349. break;
  350. default:
  351. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  352. break;
  353. }
  354. break;
  355. default:
  356. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  357. break;
  358. }
  359. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  360. }
  361. int
  362. atombios_get_encoder_mode(struct drm_encoder *encoder)
  363. {
  364. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  365. struct drm_connector *connector;
  366. struct radeon_connector *radeon_connector;
  367. struct radeon_connector_atom_dig *dig_connector;
  368. /* dp bridges are always DP */
  369. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  370. return ATOM_ENCODER_MODE_DP;
  371. /* DVO is always DVO */
  372. if (radeon_encoder->encoder_id == ATOM_ENCODER_MODE_DVO)
  373. return ATOM_ENCODER_MODE_DVO;
  374. connector = radeon_get_connector_for_encoder(encoder);
  375. /* if we don't have an active device yet, just use one of
  376. * the connectors tied to the encoder.
  377. */
  378. if (!connector)
  379. connector = radeon_get_connector_for_encoder_init(encoder);
  380. radeon_connector = to_radeon_connector(connector);
  381. switch (connector->connector_type) {
  382. case DRM_MODE_CONNECTOR_DVII:
  383. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  384. if (drm_detect_monitor_audio(radeon_connector->edid) &&
  385. radeon_audio)
  386. return ATOM_ENCODER_MODE_HDMI;
  387. else if (radeon_connector->use_digital)
  388. return ATOM_ENCODER_MODE_DVI;
  389. else
  390. return ATOM_ENCODER_MODE_CRT;
  391. break;
  392. case DRM_MODE_CONNECTOR_DVID:
  393. case DRM_MODE_CONNECTOR_HDMIA:
  394. default:
  395. if (drm_detect_monitor_audio(radeon_connector->edid) &&
  396. radeon_audio)
  397. return ATOM_ENCODER_MODE_HDMI;
  398. else
  399. return ATOM_ENCODER_MODE_DVI;
  400. break;
  401. case DRM_MODE_CONNECTOR_LVDS:
  402. return ATOM_ENCODER_MODE_LVDS;
  403. break;
  404. case DRM_MODE_CONNECTOR_DisplayPort:
  405. dig_connector = radeon_connector->con_priv;
  406. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  407. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  408. return ATOM_ENCODER_MODE_DP;
  409. else if (drm_detect_monitor_audio(radeon_connector->edid) &&
  410. radeon_audio)
  411. return ATOM_ENCODER_MODE_HDMI;
  412. else
  413. return ATOM_ENCODER_MODE_DVI;
  414. break;
  415. case DRM_MODE_CONNECTOR_eDP:
  416. return ATOM_ENCODER_MODE_DP;
  417. case DRM_MODE_CONNECTOR_DVIA:
  418. case DRM_MODE_CONNECTOR_VGA:
  419. return ATOM_ENCODER_MODE_CRT;
  420. break;
  421. case DRM_MODE_CONNECTOR_Composite:
  422. case DRM_MODE_CONNECTOR_SVIDEO:
  423. case DRM_MODE_CONNECTOR_9PinDIN:
  424. /* fix me */
  425. return ATOM_ENCODER_MODE_TV;
  426. /*return ATOM_ENCODER_MODE_CV;*/
  427. break;
  428. }
  429. }
  430. /*
  431. * DIG Encoder/Transmitter Setup
  432. *
  433. * DCE 3.0/3.1
  434. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  435. * Supports up to 3 digital outputs
  436. * - 2 DIG encoder blocks.
  437. * DIG1 can drive UNIPHY link A or link B
  438. * DIG2 can drive UNIPHY link B or LVTMA
  439. *
  440. * DCE 3.2
  441. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  442. * Supports up to 5 digital outputs
  443. * - 2 DIG encoder blocks.
  444. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  445. *
  446. * DCE 4.0/5.0
  447. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  448. * Supports up to 6 digital outputs
  449. * - 6 DIG encoder blocks.
  450. * - DIG to PHY mapping is hardcoded
  451. * DIG1 drives UNIPHY0 link A, A+B
  452. * DIG2 drives UNIPHY0 link B
  453. * DIG3 drives UNIPHY1 link A, A+B
  454. * DIG4 drives UNIPHY1 link B
  455. * DIG5 drives UNIPHY2 link A, A+B
  456. * DIG6 drives UNIPHY2 link B
  457. *
  458. * DCE 4.1
  459. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  460. * Supports up to 6 digital outputs
  461. * - 2 DIG encoder blocks.
  462. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  463. *
  464. * Routing
  465. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  466. * Examples:
  467. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  468. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  469. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  470. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  471. */
  472. union dig_encoder_control {
  473. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  474. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  475. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  476. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  477. };
  478. void
  479. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  480. {
  481. struct drm_device *dev = encoder->dev;
  482. struct radeon_device *rdev = dev->dev_private;
  483. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  484. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  485. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  486. union dig_encoder_control args;
  487. int index = 0;
  488. uint8_t frev, crev;
  489. int dp_clock = 0;
  490. int dp_lane_count = 0;
  491. int hpd_id = RADEON_HPD_NONE;
  492. int bpc = 8;
  493. if (connector) {
  494. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  495. struct radeon_connector_atom_dig *dig_connector =
  496. radeon_connector->con_priv;
  497. dp_clock = dig_connector->dp_clock;
  498. dp_lane_count = dig_connector->dp_lane_count;
  499. hpd_id = radeon_connector->hpd.hpd;
  500. bpc = connector->display_info.bpc;
  501. }
  502. /* no dig encoder assigned */
  503. if (dig->dig_encoder == -1)
  504. return;
  505. memset(&args, 0, sizeof(args));
  506. if (ASIC_IS_DCE4(rdev))
  507. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  508. else {
  509. if (dig->dig_encoder)
  510. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  511. else
  512. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  513. }
  514. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  515. return;
  516. switch (frev) {
  517. case 1:
  518. switch (crev) {
  519. case 1:
  520. args.v1.ucAction = action;
  521. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  522. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  523. args.v3.ucPanelMode = panel_mode;
  524. else
  525. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  526. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  527. args.v1.ucLaneNum = dp_lane_count;
  528. else if (radeon_encoder->pixel_clock > 165000)
  529. args.v1.ucLaneNum = 8;
  530. else
  531. args.v1.ucLaneNum = 4;
  532. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  533. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  534. switch (radeon_encoder->encoder_id) {
  535. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  536. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  537. break;
  538. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  539. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  540. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  541. break;
  542. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  543. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  544. break;
  545. }
  546. if (dig->linkb)
  547. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  548. else
  549. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  550. break;
  551. case 2:
  552. case 3:
  553. args.v3.ucAction = action;
  554. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  555. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  556. args.v3.ucPanelMode = panel_mode;
  557. else
  558. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  559. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  560. args.v3.ucLaneNum = dp_lane_count;
  561. else if (radeon_encoder->pixel_clock > 165000)
  562. args.v3.ucLaneNum = 8;
  563. else
  564. args.v3.ucLaneNum = 4;
  565. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  566. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  567. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  568. switch (bpc) {
  569. case 0:
  570. args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
  571. break;
  572. case 6:
  573. args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  574. break;
  575. case 8:
  576. default:
  577. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  578. break;
  579. case 10:
  580. args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  581. break;
  582. case 12:
  583. args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  584. break;
  585. case 16:
  586. args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  587. break;
  588. }
  589. break;
  590. case 4:
  591. args.v4.ucAction = action;
  592. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  593. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  594. args.v4.ucPanelMode = panel_mode;
  595. else
  596. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  597. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  598. args.v4.ucLaneNum = dp_lane_count;
  599. else if (radeon_encoder->pixel_clock > 165000)
  600. args.v4.ucLaneNum = 8;
  601. else
  602. args.v4.ucLaneNum = 4;
  603. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode)) {
  604. if (dp_clock == 270000)
  605. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  606. else if (dp_clock == 540000)
  607. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  608. }
  609. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  610. switch (bpc) {
  611. case 0:
  612. args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
  613. break;
  614. case 6:
  615. args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  616. break;
  617. case 8:
  618. default:
  619. args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  620. break;
  621. case 10:
  622. args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  623. break;
  624. case 12:
  625. args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  626. break;
  627. case 16:
  628. args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  629. break;
  630. }
  631. if (hpd_id == RADEON_HPD_NONE)
  632. args.v4.ucHPD_ID = 0;
  633. else
  634. args.v4.ucHPD_ID = hpd_id + 1;
  635. break;
  636. default:
  637. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  638. break;
  639. }
  640. break;
  641. default:
  642. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  643. break;
  644. }
  645. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  646. }
  647. union dig_transmitter_control {
  648. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  649. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  650. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  651. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  652. };
  653. void
  654. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  655. {
  656. struct drm_device *dev = encoder->dev;
  657. struct radeon_device *rdev = dev->dev_private;
  658. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  659. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  660. struct drm_connector *connector;
  661. union dig_transmitter_control args;
  662. int index = 0;
  663. uint8_t frev, crev;
  664. bool is_dp = false;
  665. int pll_id = 0;
  666. int dp_clock = 0;
  667. int dp_lane_count = 0;
  668. int connector_object_id = 0;
  669. int igp_lane_info = 0;
  670. int dig_encoder = dig->dig_encoder;
  671. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  672. connector = radeon_get_connector_for_encoder_init(encoder);
  673. /* just needed to avoid bailing in the encoder check. the encoder
  674. * isn't used for init
  675. */
  676. dig_encoder = 0;
  677. } else
  678. connector = radeon_get_connector_for_encoder(encoder);
  679. if (connector) {
  680. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  681. struct radeon_connector_atom_dig *dig_connector =
  682. radeon_connector->con_priv;
  683. dp_clock = dig_connector->dp_clock;
  684. dp_lane_count = dig_connector->dp_lane_count;
  685. connector_object_id =
  686. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  687. igp_lane_info = dig_connector->igp_lane_info;
  688. }
  689. if (encoder->crtc) {
  690. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  691. pll_id = radeon_crtc->pll_id;
  692. }
  693. /* no dig encoder assigned */
  694. if (dig_encoder == -1)
  695. return;
  696. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  697. is_dp = true;
  698. memset(&args, 0, sizeof(args));
  699. switch (radeon_encoder->encoder_id) {
  700. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  701. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  702. break;
  703. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  704. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  705. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  706. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  707. break;
  708. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  709. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  710. break;
  711. }
  712. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  713. return;
  714. switch (frev) {
  715. case 1:
  716. switch (crev) {
  717. case 1:
  718. args.v1.ucAction = action;
  719. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  720. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  721. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  722. args.v1.asMode.ucLaneSel = lane_num;
  723. args.v1.asMode.ucLaneSet = lane_set;
  724. } else {
  725. if (is_dp)
  726. args.v1.usPixelClock =
  727. cpu_to_le16(dp_clock / 10);
  728. else if (radeon_encoder->pixel_clock > 165000)
  729. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  730. else
  731. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  732. }
  733. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  734. if (dig_encoder)
  735. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  736. else
  737. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  738. if ((rdev->flags & RADEON_IS_IGP) &&
  739. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  740. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  741. if (igp_lane_info & 0x1)
  742. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  743. else if (igp_lane_info & 0x2)
  744. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  745. else if (igp_lane_info & 0x4)
  746. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  747. else if (igp_lane_info & 0x8)
  748. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  749. } else {
  750. if (igp_lane_info & 0x3)
  751. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  752. else if (igp_lane_info & 0xc)
  753. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  754. }
  755. }
  756. if (dig->linkb)
  757. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  758. else
  759. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  760. if (is_dp)
  761. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  762. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  763. if (dig->coherent_mode)
  764. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  765. if (radeon_encoder->pixel_clock > 165000)
  766. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  767. }
  768. break;
  769. case 2:
  770. args.v2.ucAction = action;
  771. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  772. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  773. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  774. args.v2.asMode.ucLaneSel = lane_num;
  775. args.v2.asMode.ucLaneSet = lane_set;
  776. } else {
  777. if (is_dp)
  778. args.v2.usPixelClock =
  779. cpu_to_le16(dp_clock / 10);
  780. else if (radeon_encoder->pixel_clock > 165000)
  781. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  782. else
  783. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  784. }
  785. args.v2.acConfig.ucEncoderSel = dig_encoder;
  786. if (dig->linkb)
  787. args.v2.acConfig.ucLinkSel = 1;
  788. switch (radeon_encoder->encoder_id) {
  789. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  790. args.v2.acConfig.ucTransmitterSel = 0;
  791. break;
  792. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  793. args.v2.acConfig.ucTransmitterSel = 1;
  794. break;
  795. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  796. args.v2.acConfig.ucTransmitterSel = 2;
  797. break;
  798. }
  799. if (is_dp) {
  800. args.v2.acConfig.fCoherentMode = 1;
  801. args.v2.acConfig.fDPConnector = 1;
  802. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  803. if (dig->coherent_mode)
  804. args.v2.acConfig.fCoherentMode = 1;
  805. if (radeon_encoder->pixel_clock > 165000)
  806. args.v2.acConfig.fDualLinkConnector = 1;
  807. }
  808. break;
  809. case 3:
  810. args.v3.ucAction = action;
  811. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  812. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  813. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  814. args.v3.asMode.ucLaneSel = lane_num;
  815. args.v3.asMode.ucLaneSet = lane_set;
  816. } else {
  817. if (is_dp)
  818. args.v3.usPixelClock =
  819. cpu_to_le16(dp_clock / 10);
  820. else if (radeon_encoder->pixel_clock > 165000)
  821. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  822. else
  823. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  824. }
  825. if (is_dp)
  826. args.v3.ucLaneNum = dp_lane_count;
  827. else if (radeon_encoder->pixel_clock > 165000)
  828. args.v3.ucLaneNum = 8;
  829. else
  830. args.v3.ucLaneNum = 4;
  831. if (dig->linkb)
  832. args.v3.acConfig.ucLinkSel = 1;
  833. if (dig_encoder & 1)
  834. args.v3.acConfig.ucEncoderSel = 1;
  835. /* Select the PLL for the PHY
  836. * DP PHY should be clocked from external src if there is
  837. * one.
  838. */
  839. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  840. if (is_dp && rdev->clock.dp_extclk)
  841. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  842. else
  843. args.v3.acConfig.ucRefClkSource = pll_id;
  844. switch (radeon_encoder->encoder_id) {
  845. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  846. args.v3.acConfig.ucTransmitterSel = 0;
  847. break;
  848. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  849. args.v3.acConfig.ucTransmitterSel = 1;
  850. break;
  851. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  852. args.v3.acConfig.ucTransmitterSel = 2;
  853. break;
  854. }
  855. if (is_dp)
  856. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  857. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  858. if (dig->coherent_mode)
  859. args.v3.acConfig.fCoherentMode = 1;
  860. if (radeon_encoder->pixel_clock > 165000)
  861. args.v3.acConfig.fDualLinkConnector = 1;
  862. }
  863. break;
  864. case 4:
  865. args.v4.ucAction = action;
  866. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  867. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  868. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  869. args.v4.asMode.ucLaneSel = lane_num;
  870. args.v4.asMode.ucLaneSet = lane_set;
  871. } else {
  872. if (is_dp)
  873. args.v4.usPixelClock =
  874. cpu_to_le16(dp_clock / 10);
  875. else if (radeon_encoder->pixel_clock > 165000)
  876. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  877. else
  878. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  879. }
  880. if (is_dp)
  881. args.v4.ucLaneNum = dp_lane_count;
  882. else if (radeon_encoder->pixel_clock > 165000)
  883. args.v4.ucLaneNum = 8;
  884. else
  885. args.v4.ucLaneNum = 4;
  886. if (dig->linkb)
  887. args.v4.acConfig.ucLinkSel = 1;
  888. if (dig_encoder & 1)
  889. args.v4.acConfig.ucEncoderSel = 1;
  890. /* Select the PLL for the PHY
  891. * DP PHY should be clocked from external src if there is
  892. * one.
  893. */
  894. /* On DCE5 DCPLL usually generates the DP ref clock */
  895. if (is_dp) {
  896. if (rdev->clock.dp_extclk)
  897. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  898. else
  899. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  900. } else
  901. args.v4.acConfig.ucRefClkSource = pll_id;
  902. switch (radeon_encoder->encoder_id) {
  903. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  904. args.v4.acConfig.ucTransmitterSel = 0;
  905. break;
  906. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  907. args.v4.acConfig.ucTransmitterSel = 1;
  908. break;
  909. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  910. args.v4.acConfig.ucTransmitterSel = 2;
  911. break;
  912. }
  913. if (is_dp)
  914. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  915. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  916. if (dig->coherent_mode)
  917. args.v4.acConfig.fCoherentMode = 1;
  918. if (radeon_encoder->pixel_clock > 165000)
  919. args.v4.acConfig.fDualLinkConnector = 1;
  920. }
  921. break;
  922. default:
  923. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  924. break;
  925. }
  926. break;
  927. default:
  928. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  929. break;
  930. }
  931. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  932. }
  933. bool
  934. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  935. {
  936. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  937. struct drm_device *dev = radeon_connector->base.dev;
  938. struct radeon_device *rdev = dev->dev_private;
  939. union dig_transmitter_control args;
  940. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  941. uint8_t frev, crev;
  942. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  943. goto done;
  944. if (!ASIC_IS_DCE4(rdev))
  945. goto done;
  946. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  947. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  948. goto done;
  949. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  950. goto done;
  951. memset(&args, 0, sizeof(args));
  952. args.v1.ucAction = action;
  953. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  954. /* wait for the panel to power up */
  955. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  956. int i;
  957. for (i = 0; i < 300; i++) {
  958. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  959. return true;
  960. mdelay(1);
  961. }
  962. return false;
  963. }
  964. done:
  965. return true;
  966. }
  967. union external_encoder_control {
  968. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  969. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  970. };
  971. static void
  972. atombios_external_encoder_setup(struct drm_encoder *encoder,
  973. struct drm_encoder *ext_encoder,
  974. int action)
  975. {
  976. struct drm_device *dev = encoder->dev;
  977. struct radeon_device *rdev = dev->dev_private;
  978. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  979. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  980. union external_encoder_control args;
  981. struct drm_connector *connector;
  982. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  983. u8 frev, crev;
  984. int dp_clock = 0;
  985. int dp_lane_count = 0;
  986. int connector_object_id = 0;
  987. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  988. int bpc = 8;
  989. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  990. connector = radeon_get_connector_for_encoder_init(encoder);
  991. else
  992. connector = radeon_get_connector_for_encoder(encoder);
  993. if (connector) {
  994. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  995. struct radeon_connector_atom_dig *dig_connector =
  996. radeon_connector->con_priv;
  997. dp_clock = dig_connector->dp_clock;
  998. dp_lane_count = dig_connector->dp_lane_count;
  999. connector_object_id =
  1000. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1001. bpc = connector->display_info.bpc;
  1002. }
  1003. memset(&args, 0, sizeof(args));
  1004. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1005. return;
  1006. switch (frev) {
  1007. case 1:
  1008. /* no params on frev 1 */
  1009. break;
  1010. case 2:
  1011. switch (crev) {
  1012. case 1:
  1013. case 2:
  1014. args.v1.sDigEncoder.ucAction = action;
  1015. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1016. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1017. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1018. if (dp_clock == 270000)
  1019. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1020. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1021. } else if (radeon_encoder->pixel_clock > 165000)
  1022. args.v1.sDigEncoder.ucLaneNum = 8;
  1023. else
  1024. args.v1.sDigEncoder.ucLaneNum = 4;
  1025. break;
  1026. case 3:
  1027. args.v3.sExtEncoder.ucAction = action;
  1028. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1029. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1030. else
  1031. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1032. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1033. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1034. if (dp_clock == 270000)
  1035. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1036. else if (dp_clock == 540000)
  1037. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1038. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1039. } else if (radeon_encoder->pixel_clock > 165000)
  1040. args.v3.sExtEncoder.ucLaneNum = 8;
  1041. else
  1042. args.v3.sExtEncoder.ucLaneNum = 4;
  1043. switch (ext_enum) {
  1044. case GRAPH_OBJECT_ENUM_ID1:
  1045. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1046. break;
  1047. case GRAPH_OBJECT_ENUM_ID2:
  1048. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1049. break;
  1050. case GRAPH_OBJECT_ENUM_ID3:
  1051. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1052. break;
  1053. }
  1054. switch (bpc) {
  1055. case 0:
  1056. args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
  1057. break;
  1058. case 6:
  1059. args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  1060. break;
  1061. case 8:
  1062. default:
  1063. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1064. break;
  1065. case 10:
  1066. args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  1067. break;
  1068. case 12:
  1069. args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  1070. break;
  1071. case 16:
  1072. args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  1073. break;
  1074. }
  1075. break;
  1076. default:
  1077. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1078. return;
  1079. }
  1080. break;
  1081. default:
  1082. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1083. return;
  1084. }
  1085. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1086. }
  1087. static void
  1088. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1089. {
  1090. struct drm_device *dev = encoder->dev;
  1091. struct radeon_device *rdev = dev->dev_private;
  1092. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1093. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1094. ENABLE_YUV_PS_ALLOCATION args;
  1095. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1096. uint32_t temp, reg;
  1097. memset(&args, 0, sizeof(args));
  1098. if (rdev->family >= CHIP_R600)
  1099. reg = R600_BIOS_3_SCRATCH;
  1100. else
  1101. reg = RADEON_BIOS_3_SCRATCH;
  1102. /* XXX: fix up scratch reg handling */
  1103. temp = RREG32(reg);
  1104. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1105. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1106. (radeon_crtc->crtc_id << 18)));
  1107. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1108. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1109. else
  1110. WREG32(reg, 0);
  1111. if (enable)
  1112. args.ucEnable = ATOM_ENABLE;
  1113. args.ucCRTC = radeon_crtc->crtc_id;
  1114. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1115. WREG32(reg, temp);
  1116. }
  1117. static void
  1118. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1119. {
  1120. struct drm_device *dev = encoder->dev;
  1121. struct radeon_device *rdev = dev->dev_private;
  1122. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1123. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1124. int index = 0;
  1125. memset(&args, 0, sizeof(args));
  1126. switch (radeon_encoder->encoder_id) {
  1127. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1128. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1129. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1130. break;
  1131. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1132. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1133. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1134. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1135. break;
  1136. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1137. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1138. break;
  1139. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1140. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1141. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1142. else
  1143. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1144. break;
  1145. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1146. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1147. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1148. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1149. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1150. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1151. else
  1152. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1153. break;
  1154. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1155. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1156. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1157. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1158. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1159. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1160. else
  1161. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1162. break;
  1163. default:
  1164. return;
  1165. }
  1166. switch (mode) {
  1167. case DRM_MODE_DPMS_ON:
  1168. args.ucAction = ATOM_ENABLE;
  1169. /* workaround for DVOOutputControl on some RS690 systems */
  1170. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1171. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1172. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1173. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1174. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1175. } else
  1176. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1177. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1178. args.ucAction = ATOM_LCD_BLON;
  1179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1180. }
  1181. break;
  1182. case DRM_MODE_DPMS_STANDBY:
  1183. case DRM_MODE_DPMS_SUSPEND:
  1184. case DRM_MODE_DPMS_OFF:
  1185. args.ucAction = ATOM_DISABLE;
  1186. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1187. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1188. args.ucAction = ATOM_LCD_BLOFF;
  1189. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1190. }
  1191. break;
  1192. }
  1193. }
  1194. static void
  1195. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1196. {
  1197. struct drm_device *dev = encoder->dev;
  1198. struct radeon_device *rdev = dev->dev_private;
  1199. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1200. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1201. struct radeon_connector *radeon_connector = NULL;
  1202. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1203. if (connector) {
  1204. radeon_connector = to_radeon_connector(connector);
  1205. radeon_dig_connector = radeon_connector->con_priv;
  1206. }
  1207. switch (mode) {
  1208. case DRM_MODE_DPMS_ON:
  1209. /* some early dce3.2 boards have a bug in their transmitter control table */
  1210. if ((rdev->family == CHIP_RV710) || (rdev->family == CHIP_RV730))
  1211. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1212. else
  1213. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1214. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1215. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1216. atombios_set_edp_panel_power(connector,
  1217. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1218. radeon_dig_connector->edp_on = true;
  1219. }
  1220. if (ASIC_IS_DCE4(rdev))
  1221. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1222. radeon_dp_link_train(encoder, connector);
  1223. if (ASIC_IS_DCE4(rdev))
  1224. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1225. }
  1226. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1227. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1228. break;
  1229. case DRM_MODE_DPMS_STANDBY:
  1230. case DRM_MODE_DPMS_SUSPEND:
  1231. case DRM_MODE_DPMS_OFF:
  1232. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1233. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1234. if (ASIC_IS_DCE4(rdev))
  1235. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1236. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1237. atombios_set_edp_panel_power(connector,
  1238. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1239. radeon_dig_connector->edp_on = false;
  1240. }
  1241. }
  1242. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1243. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1244. break;
  1245. }
  1246. }
  1247. static void
  1248. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1249. struct drm_encoder *ext_encoder,
  1250. int mode)
  1251. {
  1252. struct drm_device *dev = encoder->dev;
  1253. struct radeon_device *rdev = dev->dev_private;
  1254. switch (mode) {
  1255. case DRM_MODE_DPMS_ON:
  1256. default:
  1257. if (ASIC_IS_DCE41(rdev)) {
  1258. atombios_external_encoder_setup(encoder, ext_encoder,
  1259. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1260. atombios_external_encoder_setup(encoder, ext_encoder,
  1261. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1262. } else
  1263. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1264. break;
  1265. case DRM_MODE_DPMS_STANDBY:
  1266. case DRM_MODE_DPMS_SUSPEND:
  1267. case DRM_MODE_DPMS_OFF:
  1268. if (ASIC_IS_DCE41(rdev)) {
  1269. atombios_external_encoder_setup(encoder, ext_encoder,
  1270. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1271. atombios_external_encoder_setup(encoder, ext_encoder,
  1272. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1273. } else
  1274. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1275. break;
  1276. }
  1277. }
  1278. static void
  1279. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1280. {
  1281. struct drm_device *dev = encoder->dev;
  1282. struct radeon_device *rdev = dev->dev_private;
  1283. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1284. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1285. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1286. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1287. radeon_encoder->active_device);
  1288. switch (radeon_encoder->encoder_id) {
  1289. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1290. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1291. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1292. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1293. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1294. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1295. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1296. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1297. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1298. break;
  1299. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1300. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1301. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1302. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1303. radeon_atom_encoder_dpms_dig(encoder, mode);
  1304. break;
  1305. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1306. if (ASIC_IS_DCE5(rdev)) {
  1307. switch (mode) {
  1308. case DRM_MODE_DPMS_ON:
  1309. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1310. break;
  1311. case DRM_MODE_DPMS_STANDBY:
  1312. case DRM_MODE_DPMS_SUSPEND:
  1313. case DRM_MODE_DPMS_OFF:
  1314. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1315. break;
  1316. }
  1317. } else if (ASIC_IS_DCE3(rdev))
  1318. radeon_atom_encoder_dpms_dig(encoder, mode);
  1319. else
  1320. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1321. break;
  1322. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1323. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1324. if (ASIC_IS_DCE5(rdev)) {
  1325. switch (mode) {
  1326. case DRM_MODE_DPMS_ON:
  1327. atombios_dac_setup(encoder, ATOM_ENABLE);
  1328. break;
  1329. case DRM_MODE_DPMS_STANDBY:
  1330. case DRM_MODE_DPMS_SUSPEND:
  1331. case DRM_MODE_DPMS_OFF:
  1332. atombios_dac_setup(encoder, ATOM_DISABLE);
  1333. break;
  1334. }
  1335. } else
  1336. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1337. break;
  1338. default:
  1339. return;
  1340. }
  1341. if (ext_encoder)
  1342. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1343. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1344. }
  1345. union crtc_source_param {
  1346. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1347. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1348. };
  1349. static void
  1350. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1351. {
  1352. struct drm_device *dev = encoder->dev;
  1353. struct radeon_device *rdev = dev->dev_private;
  1354. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1355. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1356. union crtc_source_param args;
  1357. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1358. uint8_t frev, crev;
  1359. struct radeon_encoder_atom_dig *dig;
  1360. memset(&args, 0, sizeof(args));
  1361. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1362. return;
  1363. switch (frev) {
  1364. case 1:
  1365. switch (crev) {
  1366. case 1:
  1367. default:
  1368. if (ASIC_IS_AVIVO(rdev))
  1369. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1370. else {
  1371. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1372. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1373. } else {
  1374. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1375. }
  1376. }
  1377. switch (radeon_encoder->encoder_id) {
  1378. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1379. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1380. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1381. break;
  1382. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1383. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1384. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1385. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1386. else
  1387. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1388. break;
  1389. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1390. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1391. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1392. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1393. break;
  1394. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1395. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1396. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1397. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1398. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1399. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1400. else
  1401. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1402. break;
  1403. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1404. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1405. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1406. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1407. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1408. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1409. else
  1410. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1411. break;
  1412. }
  1413. break;
  1414. case 2:
  1415. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1416. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1417. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1418. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1419. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1420. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1421. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1422. else
  1423. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1424. } else
  1425. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1426. switch (radeon_encoder->encoder_id) {
  1427. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1428. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1429. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1430. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1431. dig = radeon_encoder->enc_priv;
  1432. switch (dig->dig_encoder) {
  1433. case 0:
  1434. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1435. break;
  1436. case 1:
  1437. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1438. break;
  1439. case 2:
  1440. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1441. break;
  1442. case 3:
  1443. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1444. break;
  1445. case 4:
  1446. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1447. break;
  1448. case 5:
  1449. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1450. break;
  1451. }
  1452. break;
  1453. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1454. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1455. break;
  1456. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1457. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1458. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1459. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1460. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1461. else
  1462. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1463. break;
  1464. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1465. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1466. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1467. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1468. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1469. else
  1470. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1471. break;
  1472. }
  1473. break;
  1474. }
  1475. break;
  1476. default:
  1477. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1478. return;
  1479. }
  1480. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1481. /* update scratch regs with new routing */
  1482. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1483. }
  1484. static void
  1485. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1486. struct drm_display_mode *mode)
  1487. {
  1488. struct drm_device *dev = encoder->dev;
  1489. struct radeon_device *rdev = dev->dev_private;
  1490. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1491. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1492. /* Funky macbooks */
  1493. if ((dev->pdev->device == 0x71C5) &&
  1494. (dev->pdev->subsystem_vendor == 0x106b) &&
  1495. (dev->pdev->subsystem_device == 0x0080)) {
  1496. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1497. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1498. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1499. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1500. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1501. }
  1502. }
  1503. /* set scaler clears this on some chips */
  1504. if (ASIC_IS_AVIVO(rdev) &&
  1505. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1506. if (ASIC_IS_DCE4(rdev)) {
  1507. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1508. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1509. EVERGREEN_INTERLEAVE_EN);
  1510. else
  1511. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1512. } else {
  1513. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1514. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1515. AVIVO_D1MODE_INTERLEAVE_EN);
  1516. else
  1517. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1518. }
  1519. }
  1520. }
  1521. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1522. {
  1523. struct drm_device *dev = encoder->dev;
  1524. struct radeon_device *rdev = dev->dev_private;
  1525. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1526. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1527. struct drm_encoder *test_encoder;
  1528. struct radeon_encoder_atom_dig *dig;
  1529. uint32_t dig_enc_in_use = 0;
  1530. /* DCE4/5 */
  1531. if (ASIC_IS_DCE4(rdev)) {
  1532. dig = radeon_encoder->enc_priv;
  1533. if (ASIC_IS_DCE41(rdev)) {
  1534. /* ontario follows DCE4 */
  1535. if (rdev->family == CHIP_PALM) {
  1536. if (dig->linkb)
  1537. return 1;
  1538. else
  1539. return 0;
  1540. } else
  1541. /* llano follows DCE3.2 */
  1542. return radeon_crtc->crtc_id;
  1543. } else {
  1544. switch (radeon_encoder->encoder_id) {
  1545. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1546. if (dig->linkb)
  1547. return 1;
  1548. else
  1549. return 0;
  1550. break;
  1551. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1552. if (dig->linkb)
  1553. return 3;
  1554. else
  1555. return 2;
  1556. break;
  1557. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1558. if (dig->linkb)
  1559. return 5;
  1560. else
  1561. return 4;
  1562. break;
  1563. }
  1564. }
  1565. }
  1566. /* on DCE32 and encoder can driver any block so just crtc id */
  1567. if (ASIC_IS_DCE32(rdev)) {
  1568. return radeon_crtc->crtc_id;
  1569. }
  1570. /* on DCE3 - LVTMA can only be driven by DIGB */
  1571. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1572. struct radeon_encoder *radeon_test_encoder;
  1573. if (encoder == test_encoder)
  1574. continue;
  1575. if (!radeon_encoder_is_digital(test_encoder))
  1576. continue;
  1577. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1578. dig = radeon_test_encoder->enc_priv;
  1579. if (dig->dig_encoder >= 0)
  1580. dig_enc_in_use |= (1 << dig->dig_encoder);
  1581. }
  1582. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1583. if (dig_enc_in_use & 0x2)
  1584. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1585. return 1;
  1586. }
  1587. if (!(dig_enc_in_use & 1))
  1588. return 0;
  1589. return 1;
  1590. }
  1591. /* This only needs to be called once at startup */
  1592. void
  1593. radeon_atom_encoder_init(struct radeon_device *rdev)
  1594. {
  1595. struct drm_device *dev = rdev->ddev;
  1596. struct drm_encoder *encoder;
  1597. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1598. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1599. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1600. switch (radeon_encoder->encoder_id) {
  1601. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1602. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1603. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1604. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1605. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1606. break;
  1607. default:
  1608. break;
  1609. }
  1610. if (ext_encoder && ASIC_IS_DCE41(rdev))
  1611. atombios_external_encoder_setup(encoder, ext_encoder,
  1612. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1613. }
  1614. }
  1615. static void
  1616. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1617. struct drm_display_mode *mode,
  1618. struct drm_display_mode *adjusted_mode)
  1619. {
  1620. struct drm_device *dev = encoder->dev;
  1621. struct radeon_device *rdev = dev->dev_private;
  1622. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1623. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1624. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1625. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1626. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1627. atombios_yuv_setup(encoder, true);
  1628. else
  1629. atombios_yuv_setup(encoder, false);
  1630. }
  1631. switch (radeon_encoder->encoder_id) {
  1632. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1633. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1634. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1635. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1636. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1637. break;
  1638. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1639. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1640. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1641. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1642. if (ASIC_IS_DCE4(rdev)) {
  1643. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1644. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1645. if (!connector)
  1646. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1647. else
  1648. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1649. /* disable the transmitter */
  1650. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1651. /* setup and enable the encoder */
  1652. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1653. atombios_dig_encoder_setup(encoder,
  1654. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1655. dig->panel_mode);
  1656. /* enable the transmitter */
  1657. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1658. } else {
  1659. /* disable the encoder and transmitter */
  1660. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1661. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1662. /* setup and enable the encoder and transmitter */
  1663. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1664. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1665. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1666. }
  1667. break;
  1668. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1669. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1670. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1671. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1672. break;
  1673. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1674. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1675. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1676. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1677. atombios_dac_setup(encoder, ATOM_ENABLE);
  1678. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1679. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1680. atombios_tv_setup(encoder, ATOM_ENABLE);
  1681. else
  1682. atombios_tv_setup(encoder, ATOM_DISABLE);
  1683. }
  1684. break;
  1685. }
  1686. if (ext_encoder) {
  1687. if (ASIC_IS_DCE41(rdev))
  1688. atombios_external_encoder_setup(encoder, ext_encoder,
  1689. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1690. else
  1691. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1692. }
  1693. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1694. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1695. r600_hdmi_enable(encoder);
  1696. r600_hdmi_setmode(encoder, adjusted_mode);
  1697. }
  1698. }
  1699. static bool
  1700. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1701. {
  1702. struct drm_device *dev = encoder->dev;
  1703. struct radeon_device *rdev = dev->dev_private;
  1704. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1705. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1706. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1707. ATOM_DEVICE_CV_SUPPORT |
  1708. ATOM_DEVICE_CRT_SUPPORT)) {
  1709. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1710. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1711. uint8_t frev, crev;
  1712. memset(&args, 0, sizeof(args));
  1713. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1714. return false;
  1715. args.sDacload.ucMisc = 0;
  1716. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1717. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1718. args.sDacload.ucDacType = ATOM_DAC_A;
  1719. else
  1720. args.sDacload.ucDacType = ATOM_DAC_B;
  1721. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1722. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1723. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1724. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1725. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1726. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1727. if (crev >= 3)
  1728. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1729. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1730. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1731. if (crev >= 3)
  1732. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1733. }
  1734. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1735. return true;
  1736. } else
  1737. return false;
  1738. }
  1739. static enum drm_connector_status
  1740. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1741. {
  1742. struct drm_device *dev = encoder->dev;
  1743. struct radeon_device *rdev = dev->dev_private;
  1744. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1745. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1746. uint32_t bios_0_scratch;
  1747. if (!atombios_dac_load_detect(encoder, connector)) {
  1748. DRM_DEBUG_KMS("detect returned false \n");
  1749. return connector_status_unknown;
  1750. }
  1751. if (rdev->family >= CHIP_R600)
  1752. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1753. else
  1754. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1755. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1756. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1757. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1758. return connector_status_connected;
  1759. }
  1760. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1761. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1762. return connector_status_connected;
  1763. }
  1764. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1765. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1766. return connector_status_connected;
  1767. }
  1768. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1769. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1770. return connector_status_connected; /* CTV */
  1771. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1772. return connector_status_connected; /* STV */
  1773. }
  1774. return connector_status_disconnected;
  1775. }
  1776. static enum drm_connector_status
  1777. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1778. {
  1779. struct drm_device *dev = encoder->dev;
  1780. struct radeon_device *rdev = dev->dev_private;
  1781. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1782. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1783. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1784. u32 bios_0_scratch;
  1785. if (!ASIC_IS_DCE4(rdev))
  1786. return connector_status_unknown;
  1787. if (!ext_encoder)
  1788. return connector_status_unknown;
  1789. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  1790. return connector_status_unknown;
  1791. /* load detect on the dp bridge */
  1792. atombios_external_encoder_setup(encoder, ext_encoder,
  1793. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  1794. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1795. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1796. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1797. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1798. return connector_status_connected;
  1799. }
  1800. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1801. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1802. return connector_status_connected;
  1803. }
  1804. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1805. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1806. return connector_status_connected;
  1807. }
  1808. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1809. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1810. return connector_status_connected; /* CTV */
  1811. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1812. return connector_status_connected; /* STV */
  1813. }
  1814. return connector_status_disconnected;
  1815. }
  1816. void
  1817. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  1818. {
  1819. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1820. if (ext_encoder)
  1821. /* ddc_setup on the dp bridge */
  1822. atombios_external_encoder_setup(encoder, ext_encoder,
  1823. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  1824. }
  1825. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1826. {
  1827. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1828. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1829. if ((radeon_encoder->active_device &
  1830. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  1831. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  1832. ENCODER_OBJECT_ID_NONE)) {
  1833. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1834. if (dig)
  1835. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1836. }
  1837. radeon_atom_output_lock(encoder, true);
  1838. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1839. if (connector) {
  1840. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1841. /* select the clock/data port if it uses a router */
  1842. if (radeon_connector->router.cd_valid)
  1843. radeon_router_select_cd_port(radeon_connector);
  1844. /* turn eDP panel on for mode set */
  1845. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  1846. atombios_set_edp_panel_power(connector,
  1847. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1848. }
  1849. /* this is needed for the pll/ss setup to work correctly in some cases */
  1850. atombios_set_encoder_crtc_source(encoder);
  1851. }
  1852. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1853. {
  1854. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1855. radeon_atom_output_lock(encoder, false);
  1856. }
  1857. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1858. {
  1859. struct drm_device *dev = encoder->dev;
  1860. struct radeon_device *rdev = dev->dev_private;
  1861. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1862. struct radeon_encoder_atom_dig *dig;
  1863. /* check for pre-DCE3 cards with shared encoders;
  1864. * can't really use the links individually, so don't disable
  1865. * the encoder if it's in use by another connector
  1866. */
  1867. if (!ASIC_IS_DCE3(rdev)) {
  1868. struct drm_encoder *other_encoder;
  1869. struct radeon_encoder *other_radeon_encoder;
  1870. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1871. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1872. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1873. drm_helper_encoder_in_use(other_encoder))
  1874. goto disable_done;
  1875. }
  1876. }
  1877. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1878. switch (radeon_encoder->encoder_id) {
  1879. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1880. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1881. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1882. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1883. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1884. break;
  1885. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1886. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1887. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1888. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1889. if (ASIC_IS_DCE4(rdev))
  1890. /* disable the transmitter */
  1891. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1892. else {
  1893. /* disable the encoder and transmitter */
  1894. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1895. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1896. }
  1897. break;
  1898. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1899. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1900. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1901. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1902. break;
  1903. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1904. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1905. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1906. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1907. atombios_dac_setup(encoder, ATOM_DISABLE);
  1908. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1909. atombios_tv_setup(encoder, ATOM_DISABLE);
  1910. break;
  1911. }
  1912. disable_done:
  1913. if (radeon_encoder_is_digital(encoder)) {
  1914. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1915. r600_hdmi_disable(encoder);
  1916. dig = radeon_encoder->enc_priv;
  1917. dig->dig_encoder = -1;
  1918. }
  1919. radeon_encoder->active_device = 0;
  1920. }
  1921. /* these are handled by the primary encoders */
  1922. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  1923. {
  1924. }
  1925. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  1926. {
  1927. }
  1928. static void
  1929. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  1930. struct drm_display_mode *mode,
  1931. struct drm_display_mode *adjusted_mode)
  1932. {
  1933. }
  1934. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  1935. {
  1936. }
  1937. static void
  1938. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  1939. {
  1940. }
  1941. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  1942. struct drm_display_mode *mode,
  1943. struct drm_display_mode *adjusted_mode)
  1944. {
  1945. return true;
  1946. }
  1947. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  1948. .dpms = radeon_atom_ext_dpms,
  1949. .mode_fixup = radeon_atom_ext_mode_fixup,
  1950. .prepare = radeon_atom_ext_prepare,
  1951. .mode_set = radeon_atom_ext_mode_set,
  1952. .commit = radeon_atom_ext_commit,
  1953. .disable = radeon_atom_ext_disable,
  1954. /* no detect for TMDS/LVDS yet */
  1955. };
  1956. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1957. .dpms = radeon_atom_encoder_dpms,
  1958. .mode_fixup = radeon_atom_mode_fixup,
  1959. .prepare = radeon_atom_encoder_prepare,
  1960. .mode_set = radeon_atom_encoder_mode_set,
  1961. .commit = radeon_atom_encoder_commit,
  1962. .disable = radeon_atom_encoder_disable,
  1963. .detect = radeon_atom_dig_detect,
  1964. };
  1965. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1966. .dpms = radeon_atom_encoder_dpms,
  1967. .mode_fixup = radeon_atom_mode_fixup,
  1968. .prepare = radeon_atom_encoder_prepare,
  1969. .mode_set = radeon_atom_encoder_mode_set,
  1970. .commit = radeon_atom_encoder_commit,
  1971. .detect = radeon_atom_dac_detect,
  1972. };
  1973. void radeon_enc_destroy(struct drm_encoder *encoder)
  1974. {
  1975. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1976. kfree(radeon_encoder->enc_priv);
  1977. drm_encoder_cleanup(encoder);
  1978. kfree(radeon_encoder);
  1979. }
  1980. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1981. .destroy = radeon_enc_destroy,
  1982. };
  1983. struct radeon_encoder_atom_dac *
  1984. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1985. {
  1986. struct drm_device *dev = radeon_encoder->base.dev;
  1987. struct radeon_device *rdev = dev->dev_private;
  1988. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1989. if (!dac)
  1990. return NULL;
  1991. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1992. return dac;
  1993. }
  1994. struct radeon_encoder_atom_dig *
  1995. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1996. {
  1997. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1998. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1999. if (!dig)
  2000. return NULL;
  2001. /* coherent mode by default */
  2002. dig->coherent_mode = true;
  2003. dig->dig_encoder = -1;
  2004. if (encoder_enum == 2)
  2005. dig->linkb = true;
  2006. else
  2007. dig->linkb = false;
  2008. return dig;
  2009. }
  2010. void
  2011. radeon_add_atom_encoder(struct drm_device *dev,
  2012. uint32_t encoder_enum,
  2013. uint32_t supported_device,
  2014. u16 caps)
  2015. {
  2016. struct radeon_device *rdev = dev->dev_private;
  2017. struct drm_encoder *encoder;
  2018. struct radeon_encoder *radeon_encoder;
  2019. /* see if we already added it */
  2020. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2021. radeon_encoder = to_radeon_encoder(encoder);
  2022. if (radeon_encoder->encoder_enum == encoder_enum) {
  2023. radeon_encoder->devices |= supported_device;
  2024. return;
  2025. }
  2026. }
  2027. /* add a new one */
  2028. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2029. if (!radeon_encoder)
  2030. return;
  2031. encoder = &radeon_encoder->base;
  2032. switch (rdev->num_crtc) {
  2033. case 1:
  2034. encoder->possible_crtcs = 0x1;
  2035. break;
  2036. case 2:
  2037. default:
  2038. encoder->possible_crtcs = 0x3;
  2039. break;
  2040. case 4:
  2041. encoder->possible_crtcs = 0xf;
  2042. break;
  2043. case 6:
  2044. encoder->possible_crtcs = 0x3f;
  2045. break;
  2046. }
  2047. radeon_encoder->enc_priv = NULL;
  2048. radeon_encoder->encoder_enum = encoder_enum;
  2049. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2050. radeon_encoder->devices = supported_device;
  2051. radeon_encoder->rmx_type = RMX_OFF;
  2052. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2053. radeon_encoder->is_ext_encoder = false;
  2054. radeon_encoder->caps = caps;
  2055. switch (radeon_encoder->encoder_id) {
  2056. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2057. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2058. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2059. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2060. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2061. radeon_encoder->rmx_type = RMX_FULL;
  2062. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2063. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2064. } else {
  2065. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2066. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2067. }
  2068. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2069. break;
  2070. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2071. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2072. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2073. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2074. break;
  2075. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2076. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2077. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2078. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2079. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2080. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2081. break;
  2082. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2083. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2084. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2085. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2086. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2087. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2088. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2089. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2090. radeon_encoder->rmx_type = RMX_FULL;
  2091. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2092. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2093. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2094. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2095. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2096. } else {
  2097. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2098. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2099. }
  2100. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2101. break;
  2102. case ENCODER_OBJECT_ID_SI170B:
  2103. case ENCODER_OBJECT_ID_CH7303:
  2104. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2105. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2106. case ENCODER_OBJECT_ID_TITFP513:
  2107. case ENCODER_OBJECT_ID_VT1623:
  2108. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2109. case ENCODER_OBJECT_ID_TRAVIS:
  2110. case ENCODER_OBJECT_ID_NUTMEG:
  2111. /* these are handled by the primary encoders */
  2112. radeon_encoder->is_ext_encoder = true;
  2113. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2114. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2115. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2116. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2117. else
  2118. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2119. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2120. break;
  2121. }
  2122. }