hw.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "via-core.h"
  19. #include "global.h"
  20. static struct pll_map pll_value[] = {
  21. {CLK_25_175M, CLE266_PLL_25_175M, K800_PLL_25_175M,
  22. CX700_25_175M, VX855_25_175M},
  23. {CLK_29_581M, CLE266_PLL_29_581M, K800_PLL_29_581M,
  24. CX700_29_581M, VX855_29_581M},
  25. {CLK_26_880M, CLE266_PLL_26_880M, K800_PLL_26_880M,
  26. CX700_26_880M, VX855_26_880M},
  27. {CLK_31_490M, CLE266_PLL_31_490M, K800_PLL_31_490M,
  28. CX700_31_490M, VX855_31_490M},
  29. {CLK_31_500M, CLE266_PLL_31_500M, K800_PLL_31_500M,
  30. CX700_31_500M, VX855_31_500M},
  31. {CLK_31_728M, CLE266_PLL_31_728M, K800_PLL_31_728M,
  32. CX700_31_728M, VX855_31_728M},
  33. {CLK_32_668M, CLE266_PLL_32_668M, K800_PLL_32_668M,
  34. CX700_32_668M, VX855_32_668M},
  35. {CLK_36_000M, CLE266_PLL_36_000M, K800_PLL_36_000M,
  36. CX700_36_000M, VX855_36_000M},
  37. {CLK_40_000M, CLE266_PLL_40_000M, K800_PLL_40_000M,
  38. CX700_40_000M, VX855_40_000M},
  39. {CLK_41_291M, CLE266_PLL_41_291M, K800_PLL_41_291M,
  40. CX700_41_291M, VX855_41_291M},
  41. {CLK_43_163M, CLE266_PLL_43_163M, K800_PLL_43_163M,
  42. CX700_43_163M, VX855_43_163M},
  43. {CLK_45_250M, CLE266_PLL_45_250M, K800_PLL_45_250M,
  44. CX700_45_250M, VX855_45_250M},
  45. {CLK_46_000M, CLE266_PLL_46_000M, K800_PLL_46_000M,
  46. CX700_46_000M, VX855_46_000M},
  47. {CLK_46_996M, CLE266_PLL_46_996M, K800_PLL_46_996M,
  48. CX700_46_996M, VX855_46_996M},
  49. {CLK_48_000M, CLE266_PLL_48_000M, K800_PLL_48_000M,
  50. CX700_48_000M, VX855_48_000M},
  51. {CLK_48_875M, CLE266_PLL_48_875M, K800_PLL_48_875M,
  52. CX700_48_875M, VX855_48_875M},
  53. {CLK_49_500M, CLE266_PLL_49_500M, K800_PLL_49_500M,
  54. CX700_49_500M, VX855_49_500M},
  55. {CLK_52_406M, CLE266_PLL_52_406M, K800_PLL_52_406M,
  56. CX700_52_406M, VX855_52_406M},
  57. {CLK_52_977M, CLE266_PLL_52_977M, K800_PLL_52_977M,
  58. CX700_52_977M, VX855_52_977M},
  59. {CLK_56_250M, CLE266_PLL_56_250M, K800_PLL_56_250M,
  60. CX700_56_250M, VX855_56_250M},
  61. {CLK_57_275M, 0, 0, 0, VX855_57_275M},
  62. {CLK_60_466M, CLE266_PLL_60_466M, K800_PLL_60_466M,
  63. CX700_60_466M, VX855_60_466M},
  64. {CLK_61_500M, CLE266_PLL_61_500M, K800_PLL_61_500M,
  65. CX700_61_500M, VX855_61_500M},
  66. {CLK_65_000M, CLE266_PLL_65_000M, K800_PLL_65_000M,
  67. CX700_65_000M, VX855_65_000M},
  68. {CLK_65_178M, CLE266_PLL_65_178M, K800_PLL_65_178M,
  69. CX700_65_178M, VX855_65_178M},
  70. {CLK_66_750M, CLE266_PLL_66_750M, K800_PLL_66_750M,
  71. CX700_66_750M, VX855_66_750M},
  72. {CLK_68_179M, CLE266_PLL_68_179M, K800_PLL_68_179M,
  73. CX700_68_179M, VX855_68_179M},
  74. {CLK_69_924M, CLE266_PLL_69_924M, K800_PLL_69_924M,
  75. CX700_69_924M, VX855_69_924M},
  76. {CLK_70_159M, CLE266_PLL_70_159M, K800_PLL_70_159M,
  77. CX700_70_159M, VX855_70_159M},
  78. {CLK_72_000M, CLE266_PLL_72_000M, K800_PLL_72_000M,
  79. CX700_72_000M, VX855_72_000M},
  80. {CLK_78_750M, CLE266_PLL_78_750M, K800_PLL_78_750M,
  81. CX700_78_750M, VX855_78_750M},
  82. {CLK_80_136M, CLE266_PLL_80_136M, K800_PLL_80_136M,
  83. CX700_80_136M, VX855_80_136M},
  84. {CLK_83_375M, CLE266_PLL_83_375M, K800_PLL_83_375M,
  85. CX700_83_375M, VX855_83_375M},
  86. {CLK_83_950M, CLE266_PLL_83_950M, K800_PLL_83_950M,
  87. CX700_83_950M, VX855_83_950M},
  88. {CLK_84_750M, CLE266_PLL_84_750M, K800_PLL_84_750M,
  89. CX700_84_750M, VX855_84_750M},
  90. {CLK_85_860M, CLE266_PLL_85_860M, K800_PLL_85_860M,
  91. CX700_85_860M, VX855_85_860M},
  92. {CLK_88_750M, CLE266_PLL_88_750M, K800_PLL_88_750M,
  93. CX700_88_750M, VX855_88_750M},
  94. {CLK_94_500M, CLE266_PLL_94_500M, K800_PLL_94_500M,
  95. CX700_94_500M, VX855_94_500M},
  96. {CLK_97_750M, CLE266_PLL_97_750M, K800_PLL_97_750M,
  97. CX700_97_750M, VX855_97_750M},
  98. {CLK_101_000M, CLE266_PLL_101_000M, K800_PLL_101_000M,
  99. CX700_101_000M, VX855_101_000M},
  100. {CLK_106_500M, CLE266_PLL_106_500M, K800_PLL_106_500M,
  101. CX700_106_500M, VX855_106_500M},
  102. {CLK_108_000M, CLE266_PLL_108_000M, K800_PLL_108_000M,
  103. CX700_108_000M, VX855_108_000M},
  104. {CLK_113_309M, CLE266_PLL_113_309M, K800_PLL_113_309M,
  105. CX700_113_309M, VX855_113_309M},
  106. {CLK_118_840M, CLE266_PLL_118_840M, K800_PLL_118_840M,
  107. CX700_118_840M, VX855_118_840M},
  108. {CLK_119_000M, CLE266_PLL_119_000M, K800_PLL_119_000M,
  109. CX700_119_000M, VX855_119_000M},
  110. {CLK_121_750M, CLE266_PLL_121_750M, K800_PLL_121_750M,
  111. CX700_121_750M, 0},
  112. {CLK_125_104M, CLE266_PLL_125_104M, K800_PLL_125_104M,
  113. CX700_125_104M, 0},
  114. {CLK_133_308M, CLE266_PLL_133_308M, K800_PLL_133_308M,
  115. CX700_133_308M, 0},
  116. {CLK_135_000M, CLE266_PLL_135_000M, K800_PLL_135_000M,
  117. CX700_135_000M, VX855_135_000M},
  118. {CLK_136_700M, CLE266_PLL_136_700M, K800_PLL_136_700M,
  119. CX700_136_700M, VX855_136_700M},
  120. {CLK_138_400M, CLE266_PLL_138_400M, K800_PLL_138_400M,
  121. CX700_138_400M, VX855_138_400M},
  122. {CLK_146_760M, CLE266_PLL_146_760M, K800_PLL_146_760M,
  123. CX700_146_760M, VX855_146_760M},
  124. {CLK_153_920M, CLE266_PLL_153_920M, K800_PLL_153_920M,
  125. CX700_153_920M, VX855_153_920M},
  126. {CLK_156_000M, CLE266_PLL_156_000M, K800_PLL_156_000M,
  127. CX700_156_000M, VX855_156_000M},
  128. {CLK_157_500M, CLE266_PLL_157_500M, K800_PLL_157_500M,
  129. CX700_157_500M, VX855_157_500M},
  130. {CLK_162_000M, CLE266_PLL_162_000M, K800_PLL_162_000M,
  131. CX700_162_000M, VX855_162_000M},
  132. {CLK_187_000M, CLE266_PLL_187_000M, K800_PLL_187_000M,
  133. CX700_187_000M, VX855_187_000M},
  134. {CLK_193_295M, CLE266_PLL_193_295M, K800_PLL_193_295M,
  135. CX700_193_295M, VX855_193_295M},
  136. {CLK_202_500M, CLE266_PLL_202_500M, K800_PLL_202_500M,
  137. CX700_202_500M, VX855_202_500M},
  138. {CLK_204_000M, CLE266_PLL_204_000M, K800_PLL_204_000M,
  139. CX700_204_000M, VX855_204_000M},
  140. {CLK_218_500M, CLE266_PLL_218_500M, K800_PLL_218_500M,
  141. CX700_218_500M, VX855_218_500M},
  142. {CLK_234_000M, CLE266_PLL_234_000M, K800_PLL_234_000M,
  143. CX700_234_000M, VX855_234_000M},
  144. {CLK_267_250M, CLE266_PLL_267_250M, K800_PLL_267_250M,
  145. CX700_267_250M, VX855_267_250M},
  146. {CLK_297_500M, CLE266_PLL_297_500M, K800_PLL_297_500M,
  147. CX700_297_500M, VX855_297_500M},
  148. {CLK_74_481M, CLE266_PLL_74_481M, K800_PLL_74_481M,
  149. CX700_74_481M, VX855_74_481M},
  150. {CLK_172_798M, CLE266_PLL_172_798M, K800_PLL_172_798M,
  151. CX700_172_798M, VX855_172_798M},
  152. {CLK_122_614M, CLE266_PLL_122_614M, K800_PLL_122_614M,
  153. CX700_122_614M, VX855_122_614M},
  154. {CLK_74_270M, CLE266_PLL_74_270M, K800_PLL_74_270M,
  155. CX700_74_270M, 0},
  156. {CLK_148_500M, CLE266_PLL_148_500M, K800_PLL_148_500M,
  157. CX700_148_500M, VX855_148_500M}
  158. };
  159. static struct fifo_depth_select display_fifo_depth_reg = {
  160. /* IGA1 FIFO Depth_Select */
  161. {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
  162. /* IGA2 FIFO Depth_Select */
  163. {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
  164. {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
  165. };
  166. static struct fifo_threshold_select fifo_threshold_select_reg = {
  167. /* IGA1 FIFO Threshold Select */
  168. {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
  169. /* IGA2 FIFO Threshold Select */
  170. {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
  171. };
  172. static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
  173. /* IGA1 FIFO High Threshold Select */
  174. {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
  175. /* IGA2 FIFO High Threshold Select */
  176. {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
  177. };
  178. static struct display_queue_expire_num display_queue_expire_num_reg = {
  179. /* IGA1 Display Queue Expire Num */
  180. {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
  181. /* IGA2 Display Queue Expire Num */
  182. {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
  183. };
  184. /* Definition Fetch Count Registers*/
  185. static struct fetch_count fetch_count_reg = {
  186. /* IGA1 Fetch Count Register */
  187. {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
  188. /* IGA2 Fetch Count Register */
  189. {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
  190. };
  191. static struct iga1_crtc_timing iga1_crtc_reg = {
  192. /* IGA1 Horizontal Total */
  193. {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
  194. /* IGA1 Horizontal Addressable Video */
  195. {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
  196. /* IGA1 Horizontal Blank Start */
  197. {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
  198. /* IGA1 Horizontal Blank End */
  199. {IGA1_HOR_BLANK_END_REG_NUM,
  200. {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
  201. /* IGA1 Horizontal Sync Start */
  202. {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
  203. /* IGA1 Horizontal Sync End */
  204. {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
  205. /* IGA1 Vertical Total */
  206. {IGA1_VER_TOTAL_REG_NUM,
  207. {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
  208. /* IGA1 Vertical Addressable Video */
  209. {IGA1_VER_ADDR_REG_NUM,
  210. {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
  211. /* IGA1 Vertical Blank Start */
  212. {IGA1_VER_BLANK_START_REG_NUM,
  213. {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
  214. /* IGA1 Vertical Blank End */
  215. {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
  216. /* IGA1 Vertical Sync Start */
  217. {IGA1_VER_SYNC_START_REG_NUM,
  218. {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
  219. /* IGA1 Vertical Sync End */
  220. {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
  221. };
  222. static struct iga2_crtc_timing iga2_crtc_reg = {
  223. /* IGA2 Horizontal Total */
  224. {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
  225. /* IGA2 Horizontal Addressable Video */
  226. {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
  227. /* IGA2 Horizontal Blank Start */
  228. {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
  229. /* IGA2 Horizontal Blank End */
  230. {IGA2_HOR_BLANK_END_REG_NUM,
  231. {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
  232. /* IGA2 Horizontal Sync Start */
  233. {IGA2_HOR_SYNC_START_REG_NUM,
  234. {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
  235. /* IGA2 Horizontal Sync End */
  236. {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
  237. /* IGA2 Vertical Total */
  238. {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
  239. /* IGA2 Vertical Addressable Video */
  240. {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
  241. /* IGA2 Vertical Blank Start */
  242. {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
  243. /* IGA2 Vertical Blank End */
  244. {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
  245. /* IGA2 Vertical Sync Start */
  246. {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
  247. /* IGA2 Vertical Sync End */
  248. {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
  249. };
  250. static struct rgbLUT palLUT_table[] = {
  251. /* {R,G,B} */
  252. /* Index 0x00~0x03 */
  253. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
  254. 0x2A,
  255. 0x2A},
  256. /* Index 0x04~0x07 */
  257. {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
  258. 0x2A,
  259. 0x2A},
  260. /* Index 0x08~0x0B */
  261. {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
  262. 0x3F,
  263. 0x3F},
  264. /* Index 0x0C~0x0F */
  265. {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
  266. 0x3F,
  267. 0x3F},
  268. /* Index 0x10~0x13 */
  269. {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
  270. 0x0B,
  271. 0x0B},
  272. /* Index 0x14~0x17 */
  273. {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
  274. 0x18,
  275. 0x18},
  276. /* Index 0x18~0x1B */
  277. {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
  278. 0x28,
  279. 0x28},
  280. /* Index 0x1C~0x1F */
  281. {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
  282. 0x3F,
  283. 0x3F},
  284. /* Index 0x20~0x23 */
  285. {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
  286. 0x00,
  287. 0x3F},
  288. /* Index 0x24~0x27 */
  289. {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
  290. 0x00,
  291. 0x10},
  292. /* Index 0x28~0x2B */
  293. {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
  294. 0x2F,
  295. 0x00},
  296. /* Index 0x2C~0x2F */
  297. {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
  298. 0x3F,
  299. 0x00},
  300. /* Index 0x30~0x33 */
  301. {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
  302. 0x3F,
  303. 0x2F},
  304. /* Index 0x34~0x37 */
  305. {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
  306. 0x10,
  307. 0x3F},
  308. /* Index 0x38~0x3B */
  309. {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
  310. 0x1F,
  311. 0x3F},
  312. /* Index 0x3C~0x3F */
  313. {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
  314. 0x1F,
  315. 0x27},
  316. /* Index 0x40~0x43 */
  317. {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
  318. 0x3F,
  319. 0x1F},
  320. /* Index 0x44~0x47 */
  321. {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
  322. 0x3F,
  323. 0x1F},
  324. /* Index 0x48~0x4B */
  325. {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
  326. 0x3F,
  327. 0x37},
  328. /* Index 0x4C~0x4F */
  329. {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
  330. 0x27,
  331. 0x3F},
  332. /* Index 0x50~0x53 */
  333. {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
  334. 0x2D,
  335. 0x3F},
  336. /* Index 0x54~0x57 */
  337. {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
  338. 0x2D,
  339. 0x31},
  340. /* Index 0x58~0x5B */
  341. {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
  342. 0x3A,
  343. 0x2D},
  344. /* Index 0x5C~0x5F */
  345. {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
  346. 0x3F,
  347. 0x2D},
  348. /* Index 0x60~0x63 */
  349. {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
  350. 0x3F,
  351. 0x3A},
  352. /* Index 0x64~0x67 */
  353. {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
  354. 0x31,
  355. 0x3F},
  356. /* Index 0x68~0x6B */
  357. {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
  358. 0x00,
  359. 0x1C},
  360. /* Index 0x6C~0x6F */
  361. {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
  362. 0x00,
  363. 0x07},
  364. /* Index 0x70~0x73 */
  365. {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
  366. 0x15,
  367. 0x00},
  368. /* Index 0x74~0x77 */
  369. {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
  370. 0x1C,
  371. 0x00},
  372. /* Index 0x78~0x7B */
  373. {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
  374. 0x1C,
  375. 0x15},
  376. /* Index 0x7C~0x7F */
  377. {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
  378. 0x07,
  379. 0x1C},
  380. /* Index 0x80~0x83 */
  381. {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
  382. 0x0E,
  383. 0x1C},
  384. /* Index 0x84~0x87 */
  385. {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
  386. 0x0E,
  387. 0x11},
  388. /* Index 0x88~0x8B */
  389. {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
  390. 0x18,
  391. 0x0E},
  392. /* Index 0x8C~0x8F */
  393. {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
  394. 0x1C,
  395. 0x0E},
  396. /* Index 0x90~0x93 */
  397. {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
  398. 0x1C,
  399. 0x18},
  400. /* Index 0x94~0x97 */
  401. {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
  402. 0x11,
  403. 0x1C},
  404. /* Index 0x98~0x9B */
  405. {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
  406. 0x14,
  407. 0x1C},
  408. /* Index 0x9C~0x9F */
  409. {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
  410. 0x14,
  411. 0x16},
  412. /* Index 0xA0~0xA3 */
  413. {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
  414. 0x1A,
  415. 0x14},
  416. /* Index 0xA4~0xA7 */
  417. {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
  418. 0x1C,
  419. 0x14},
  420. /* Index 0xA8~0xAB */
  421. {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
  422. 0x1C,
  423. 0x1A},
  424. /* Index 0xAC~0xAF */
  425. {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
  426. 0x16,
  427. 0x1C},
  428. /* Index 0xB0~0xB3 */
  429. {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
  430. 0x00,
  431. 0x10},
  432. /* Index 0xB4~0xB7 */
  433. {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
  434. 0x00,
  435. 0x04},
  436. /* Index 0xB8~0xBB */
  437. {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
  438. 0x0C,
  439. 0x00},
  440. /* Index 0xBC~0xBF */
  441. {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
  442. 0x10,
  443. 0x00},
  444. /* Index 0xC0~0xC3 */
  445. {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
  446. 0x10,
  447. 0x0C},
  448. /* Index 0xC4~0xC7 */
  449. {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
  450. 0x04,
  451. 0x10},
  452. /* Index 0xC8~0xCB */
  453. {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
  454. 0x08,
  455. 0x10},
  456. /* Index 0xCC~0xCF */
  457. {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
  458. 0x08,
  459. 0x0A},
  460. /* Index 0xD0~0xD3 */
  461. {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
  462. 0x0E,
  463. 0x08},
  464. /* Index 0xD4~0xD7 */
  465. {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
  466. 0x10,
  467. 0x08},
  468. /* Index 0xD8~0xDB */
  469. {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
  470. 0x10,
  471. 0x0E},
  472. /* Index 0xDC~0xDF */
  473. {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
  474. 0x0A,
  475. 0x10},
  476. /* Index 0xE0~0xE3 */
  477. {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
  478. 0x0B,
  479. 0x10},
  480. /* Index 0xE4~0xE7 */
  481. {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
  482. 0x0B,
  483. 0x0C},
  484. /* Index 0xE8~0xEB */
  485. {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
  486. 0x0F,
  487. 0x0B},
  488. /* Index 0xEC~0xEF */
  489. {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
  490. 0x10,
  491. 0x0B},
  492. /* Index 0xF0~0xF3 */
  493. {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
  494. 0x10,
  495. 0x0F},
  496. /* Index 0xF4~0xF7 */
  497. {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
  498. 0x0C,
  499. 0x10},
  500. /* Index 0xF8~0xFB */
  501. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  502. 0x00,
  503. 0x00},
  504. /* Index 0xFC~0xFF */
  505. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  506. 0x00,
  507. 0x00}
  508. };
  509. static void set_crt_output_path(int set_iga);
  510. static void dvi_patch_skew_dvp0(void);
  511. static void dvi_patch_skew_dvp1(void);
  512. static void dvi_patch_skew_dvp_low(void);
  513. static void set_dvi_output_path(int set_iga, int output_interface);
  514. static void set_lcd_output_path(int set_iga, int output_interface);
  515. static void load_fix_bit_crtc_reg(void);
  516. static void init_gfx_chip_info(int chip_type);
  517. static void init_tmds_chip_info(void);
  518. static void init_lvds_chip_info(void);
  519. static void device_screen_off(void);
  520. static void device_screen_on(void);
  521. static void set_display_channel(void);
  522. static void device_off(void);
  523. static void device_on(void);
  524. static void enable_second_display_channel(void);
  525. static void disable_second_display_channel(void);
  526. void viafb_lock_crt(void)
  527. {
  528. viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
  529. }
  530. void viafb_unlock_crt(void)
  531. {
  532. viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
  533. viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
  534. }
  535. void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
  536. {
  537. outb(index, LUT_INDEX_WRITE);
  538. outb(r, LUT_DATA);
  539. outb(g, LUT_DATA);
  540. outb(b, LUT_DATA);
  541. }
  542. /*Set IGA path for each device*/
  543. void viafb_set_iga_path(void)
  544. {
  545. if (viafb_SAMM_ON == 1) {
  546. if (viafb_CRT_ON) {
  547. if (viafb_primary_dev == CRT_Device)
  548. viaparinfo->crt_setting_info->iga_path = IGA1;
  549. else
  550. viaparinfo->crt_setting_info->iga_path = IGA2;
  551. }
  552. if (viafb_DVI_ON) {
  553. if (viafb_primary_dev == DVI_Device)
  554. viaparinfo->tmds_setting_info->iga_path = IGA1;
  555. else
  556. viaparinfo->tmds_setting_info->iga_path = IGA2;
  557. }
  558. if (viafb_LCD_ON) {
  559. if (viafb_primary_dev == LCD_Device) {
  560. if (viafb_dual_fb &&
  561. (viaparinfo->chip_info->gfx_chip_name ==
  562. UNICHROME_CLE266)) {
  563. viaparinfo->
  564. lvds_setting_info->iga_path = IGA2;
  565. viaparinfo->
  566. crt_setting_info->iga_path = IGA1;
  567. viaparinfo->
  568. tmds_setting_info->iga_path = IGA1;
  569. } else
  570. viaparinfo->
  571. lvds_setting_info->iga_path = IGA1;
  572. } else {
  573. viaparinfo->lvds_setting_info->iga_path = IGA2;
  574. }
  575. }
  576. if (viafb_LCD2_ON) {
  577. if (LCD2_Device == viafb_primary_dev)
  578. viaparinfo->lvds_setting_info2->iga_path = IGA1;
  579. else
  580. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  581. }
  582. } else {
  583. viafb_SAMM_ON = 0;
  584. if (viafb_CRT_ON && viafb_LCD_ON) {
  585. viaparinfo->crt_setting_info->iga_path = IGA1;
  586. viaparinfo->lvds_setting_info->iga_path = IGA2;
  587. } else if (viafb_CRT_ON && viafb_DVI_ON) {
  588. viaparinfo->crt_setting_info->iga_path = IGA1;
  589. viaparinfo->tmds_setting_info->iga_path = IGA2;
  590. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  591. viaparinfo->tmds_setting_info->iga_path = IGA1;
  592. viaparinfo->lvds_setting_info->iga_path = IGA2;
  593. } else if (viafb_LCD_ON && viafb_LCD2_ON) {
  594. viaparinfo->lvds_setting_info->iga_path = IGA2;
  595. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  596. } else if (viafb_CRT_ON) {
  597. viaparinfo->crt_setting_info->iga_path = IGA1;
  598. } else if (viafb_LCD_ON) {
  599. viaparinfo->lvds_setting_info->iga_path = IGA2;
  600. } else if (viafb_DVI_ON) {
  601. viaparinfo->tmds_setting_info->iga_path = IGA1;
  602. }
  603. }
  604. }
  605. static void set_color_register(u8 index, u8 red, u8 green, u8 blue)
  606. {
  607. outb(0xFF, 0x3C6); /* bit mask of palette */
  608. outb(index, 0x3C8);
  609. outb(red, 0x3C9);
  610. outb(green, 0x3C9);
  611. outb(blue, 0x3C9);
  612. }
  613. void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue)
  614. {
  615. viafb_write_reg_mask(0x1A, VIASR, 0x00, 0x01);
  616. set_color_register(index, red, green, blue);
  617. }
  618. void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue)
  619. {
  620. viafb_write_reg_mask(0x1A, VIASR, 0x01, 0x01);
  621. set_color_register(index, red, green, blue);
  622. }
  623. void viafb_set_output_path(int device, int set_iga, int output_interface)
  624. {
  625. switch (device) {
  626. case DEVICE_CRT:
  627. set_crt_output_path(set_iga);
  628. break;
  629. case DEVICE_DVI:
  630. set_dvi_output_path(set_iga, output_interface);
  631. break;
  632. case DEVICE_LCD:
  633. set_lcd_output_path(set_iga, output_interface);
  634. break;
  635. }
  636. }
  637. static void set_crt_output_path(int set_iga)
  638. {
  639. viafb_write_reg_mask(CR36, VIACR, 0x00, BIT4 + BIT5);
  640. switch (set_iga) {
  641. case IGA1:
  642. viafb_write_reg_mask(SR16, VIASR, 0x00, BIT6);
  643. break;
  644. case IGA2:
  645. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  646. viafb_write_reg_mask(SR16, VIASR, 0x40, BIT6);
  647. break;
  648. }
  649. }
  650. static void dvi_patch_skew_dvp0(void)
  651. {
  652. /* Reset data driving first: */
  653. viafb_write_reg_mask(SR1B, VIASR, 0, BIT1);
  654. viafb_write_reg_mask(SR2A, VIASR, 0, BIT4);
  655. switch (viaparinfo->chip_info->gfx_chip_name) {
  656. case UNICHROME_P4M890:
  657. {
  658. if ((viaparinfo->tmds_setting_info->h_active == 1600) &&
  659. (viaparinfo->tmds_setting_info->v_active ==
  660. 1200))
  661. viafb_write_reg_mask(CR96, VIACR, 0x03,
  662. BIT0 + BIT1 + BIT2);
  663. else
  664. viafb_write_reg_mask(CR96, VIACR, 0x07,
  665. BIT0 + BIT1 + BIT2);
  666. break;
  667. }
  668. case UNICHROME_P4M900:
  669. {
  670. viafb_write_reg_mask(CR96, VIACR, 0x07,
  671. BIT0 + BIT1 + BIT2 + BIT3);
  672. viafb_write_reg_mask(SR1B, VIASR, 0x02, BIT1);
  673. viafb_write_reg_mask(SR2A, VIASR, 0x10, BIT4);
  674. break;
  675. }
  676. default:
  677. {
  678. break;
  679. }
  680. }
  681. }
  682. static void dvi_patch_skew_dvp1(void)
  683. {
  684. switch (viaparinfo->chip_info->gfx_chip_name) {
  685. case UNICHROME_CX700:
  686. {
  687. break;
  688. }
  689. default:
  690. {
  691. break;
  692. }
  693. }
  694. }
  695. static void dvi_patch_skew_dvp_low(void)
  696. {
  697. switch (viaparinfo->chip_info->gfx_chip_name) {
  698. case UNICHROME_K8M890:
  699. {
  700. viafb_write_reg_mask(CR99, VIACR, 0x03, BIT0 + BIT1);
  701. break;
  702. }
  703. case UNICHROME_P4M900:
  704. {
  705. viafb_write_reg_mask(CR99, VIACR, 0x08,
  706. BIT0 + BIT1 + BIT2 + BIT3);
  707. break;
  708. }
  709. case UNICHROME_P4M890:
  710. {
  711. viafb_write_reg_mask(CR99, VIACR, 0x0F,
  712. BIT0 + BIT1 + BIT2 + BIT3);
  713. break;
  714. }
  715. default:
  716. {
  717. break;
  718. }
  719. }
  720. }
  721. static void set_dvi_output_path(int set_iga, int output_interface)
  722. {
  723. switch (output_interface) {
  724. case INTERFACE_DVP0:
  725. viafb_write_reg_mask(CR6B, VIACR, 0x01, BIT0);
  726. if (set_iga == IGA1) {
  727. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  728. viafb_write_reg_mask(CR6C, VIACR, 0x21, BIT0 +
  729. BIT5 + BIT7);
  730. } else {
  731. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  732. viafb_write_reg_mask(CR6C, VIACR, 0xA1, BIT0 +
  733. BIT5 + BIT7);
  734. }
  735. viafb_write_reg_mask(SR1E, VIASR, 0xC0, BIT7 + BIT6);
  736. dvi_patch_skew_dvp0();
  737. break;
  738. case INTERFACE_DVP1:
  739. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  740. if (set_iga == IGA1)
  741. viafb_write_reg_mask(CR93, VIACR, 0x21,
  742. BIT0 + BIT5 + BIT7);
  743. else
  744. viafb_write_reg_mask(CR93, VIACR, 0xA1,
  745. BIT0 + BIT5 + BIT7);
  746. } else {
  747. if (set_iga == IGA1)
  748. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  749. else
  750. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  751. }
  752. viafb_write_reg_mask(SR1E, VIASR, 0x30, BIT4 + BIT5);
  753. dvi_patch_skew_dvp1();
  754. break;
  755. case INTERFACE_DFP_HIGH:
  756. if (viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266) {
  757. if (set_iga == IGA1) {
  758. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  759. viafb_write_reg_mask(CR97, VIACR, 0x03,
  760. BIT0 + BIT1 + BIT4);
  761. } else {
  762. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  763. viafb_write_reg_mask(CR97, VIACR, 0x13,
  764. BIT0 + BIT1 + BIT4);
  765. }
  766. }
  767. viafb_write_reg_mask(SR2A, VIASR, 0x0C, BIT2 + BIT3);
  768. break;
  769. case INTERFACE_DFP_LOW:
  770. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  771. break;
  772. if (set_iga == IGA1) {
  773. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  774. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  775. } else {
  776. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  777. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  778. }
  779. viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1);
  780. dvi_patch_skew_dvp_low();
  781. break;
  782. case INTERFACE_TMDS:
  783. if (set_iga == IGA1)
  784. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  785. else
  786. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  787. break;
  788. }
  789. if (set_iga == IGA2) {
  790. enable_second_display_channel();
  791. /* Disable LCD Scaling */
  792. viafb_write_reg_mask(CR79, VIACR, 0x00, BIT0);
  793. }
  794. }
  795. static void set_lcd_output_path(int set_iga, int output_interface)
  796. {
  797. DEBUG_MSG(KERN_INFO
  798. "set_lcd_output_path, iga:%d,out_interface:%d\n",
  799. set_iga, output_interface);
  800. switch (set_iga) {
  801. case IGA1:
  802. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  803. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  804. disable_second_display_channel();
  805. break;
  806. case IGA2:
  807. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  808. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  809. enable_second_display_channel();
  810. break;
  811. }
  812. switch (output_interface) {
  813. case INTERFACE_DVP0:
  814. if (set_iga == IGA1) {
  815. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  816. } else {
  817. viafb_write_reg(CR91, VIACR, 0x00);
  818. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  819. }
  820. break;
  821. case INTERFACE_DVP1:
  822. if (set_iga == IGA1)
  823. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  824. else {
  825. viafb_write_reg(CR91, VIACR, 0x00);
  826. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  827. }
  828. break;
  829. case INTERFACE_DFP_HIGH:
  830. if (set_iga == IGA1)
  831. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  832. else {
  833. viafb_write_reg(CR91, VIACR, 0x00);
  834. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  835. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  836. }
  837. break;
  838. case INTERFACE_DFP_LOW:
  839. if (set_iga == IGA1)
  840. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  841. else {
  842. viafb_write_reg(CR91, VIACR, 0x00);
  843. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  844. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  845. }
  846. break;
  847. case INTERFACE_DFP:
  848. if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
  849. || (UNICHROME_P4M890 ==
  850. viaparinfo->chip_info->gfx_chip_name))
  851. viafb_write_reg_mask(CR97, VIACR, 0x84,
  852. BIT7 + BIT2 + BIT1 + BIT0);
  853. if (set_iga == IGA1) {
  854. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  855. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  856. } else {
  857. viafb_write_reg(CR91, VIACR, 0x00);
  858. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  859. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  860. }
  861. break;
  862. case INTERFACE_LVDS0:
  863. case INTERFACE_LVDS0LVDS1:
  864. if (set_iga == IGA1)
  865. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  866. else
  867. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  868. break;
  869. case INTERFACE_LVDS1:
  870. if (set_iga == IGA1)
  871. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  872. else
  873. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  874. break;
  875. }
  876. }
  877. static void load_fix_bit_crtc_reg(void)
  878. {
  879. /* always set to 1 */
  880. viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
  881. /* line compare should set all bits = 1 (extend modes) */
  882. viafb_write_reg(CR18, VIACR, 0xff);
  883. /* line compare should set all bits = 1 (extend modes) */
  884. viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
  885. /* line compare should set all bits = 1 (extend modes) */
  886. viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
  887. /* line compare should set all bits = 1 (extend modes) */
  888. viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
  889. /* line compare should set all bits = 1 (extend modes) */
  890. viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
  891. /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
  892. /* extend mode always set to e3h */
  893. viafb_write_reg(CR17, VIACR, 0xe3);
  894. /* extend mode always set to 0h */
  895. viafb_write_reg(CR08, VIACR, 0x00);
  896. /* extend mode always set to 0h */
  897. viafb_write_reg(CR14, VIACR, 0x00);
  898. /* If K8M800, enable Prefetch Mode. */
  899. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  900. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
  901. viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
  902. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  903. && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
  904. viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
  905. }
  906. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  907. struct io_register *reg,
  908. int io_type)
  909. {
  910. int reg_mask;
  911. int bit_num = 0;
  912. int data;
  913. int i, j;
  914. int shift_next_reg;
  915. int start_index, end_index, cr_index;
  916. u16 get_bit;
  917. for (i = 0; i < viafb_load_reg_num; i++) {
  918. reg_mask = 0;
  919. data = 0;
  920. start_index = reg[i].start_bit;
  921. end_index = reg[i].end_bit;
  922. cr_index = reg[i].io_addr;
  923. shift_next_reg = bit_num;
  924. for (j = start_index; j <= end_index; j++) {
  925. /*if (bit_num==8) timing_value = timing_value >>8; */
  926. reg_mask = reg_mask | (BIT0 << j);
  927. get_bit = (timing_value & (BIT0 << bit_num));
  928. data =
  929. data | ((get_bit >> shift_next_reg) << start_index);
  930. bit_num++;
  931. }
  932. if (io_type == VIACR)
  933. viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
  934. else
  935. viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
  936. }
  937. }
  938. /* Write Registers */
  939. void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
  940. {
  941. int i;
  942. /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
  943. for (i = 0; i < ItemNum; i++)
  944. via_write_reg_mask(RegTable[i].port, RegTable[i].index,
  945. RegTable[i].value, RegTable[i].mask);
  946. }
  947. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
  948. {
  949. int reg_value;
  950. int viafb_load_reg_num;
  951. struct io_register *reg = NULL;
  952. switch (set_iga) {
  953. case IGA1:
  954. reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  955. viafb_load_reg_num = fetch_count_reg.
  956. iga1_fetch_count_reg.reg_num;
  957. reg = fetch_count_reg.iga1_fetch_count_reg.reg;
  958. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  959. break;
  960. case IGA2:
  961. reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  962. viafb_load_reg_num = fetch_count_reg.
  963. iga2_fetch_count_reg.reg_num;
  964. reg = fetch_count_reg.iga2_fetch_count_reg.reg;
  965. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  966. break;
  967. }
  968. }
  969. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
  970. {
  971. int reg_value;
  972. int viafb_load_reg_num;
  973. struct io_register *reg = NULL;
  974. int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
  975. 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
  976. int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
  977. 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
  978. if (set_iga == IGA1) {
  979. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  980. iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
  981. iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
  982. iga1_fifo_high_threshold =
  983. K800_IGA1_FIFO_HIGH_THRESHOLD;
  984. /* If resolution > 1280x1024, expire length = 64, else
  985. expire length = 128 */
  986. if ((hor_active > 1280) && (ver_active > 1024))
  987. iga1_display_queue_expire_num = 16;
  988. else
  989. iga1_display_queue_expire_num =
  990. K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  991. }
  992. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  993. iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
  994. iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
  995. iga1_fifo_high_threshold =
  996. P880_IGA1_FIFO_HIGH_THRESHOLD;
  997. iga1_display_queue_expire_num =
  998. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  999. /* If resolution > 1280x1024, expire length = 64, else
  1000. expire length = 128 */
  1001. if ((hor_active > 1280) && (ver_active > 1024))
  1002. iga1_display_queue_expire_num = 16;
  1003. else
  1004. iga1_display_queue_expire_num =
  1005. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1006. }
  1007. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1008. iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
  1009. iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
  1010. iga1_fifo_high_threshold =
  1011. CN700_IGA1_FIFO_HIGH_THRESHOLD;
  1012. /* If resolution > 1280x1024, expire length = 64,
  1013. else expire length = 128 */
  1014. if ((hor_active > 1280) && (ver_active > 1024))
  1015. iga1_display_queue_expire_num = 16;
  1016. else
  1017. iga1_display_queue_expire_num =
  1018. CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1019. }
  1020. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1021. iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
  1022. iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
  1023. iga1_fifo_high_threshold =
  1024. CX700_IGA1_FIFO_HIGH_THRESHOLD;
  1025. iga1_display_queue_expire_num =
  1026. CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1027. }
  1028. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1029. iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
  1030. iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
  1031. iga1_fifo_high_threshold =
  1032. K8M890_IGA1_FIFO_HIGH_THRESHOLD;
  1033. iga1_display_queue_expire_num =
  1034. K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1035. }
  1036. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1037. iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
  1038. iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
  1039. iga1_fifo_high_threshold =
  1040. P4M890_IGA1_FIFO_HIGH_THRESHOLD;
  1041. iga1_display_queue_expire_num =
  1042. P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1043. }
  1044. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1045. iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
  1046. iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
  1047. iga1_fifo_high_threshold =
  1048. P4M900_IGA1_FIFO_HIGH_THRESHOLD;
  1049. iga1_display_queue_expire_num =
  1050. P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1051. }
  1052. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1053. iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
  1054. iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
  1055. iga1_fifo_high_threshold =
  1056. VX800_IGA1_FIFO_HIGH_THRESHOLD;
  1057. iga1_display_queue_expire_num =
  1058. VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1059. }
  1060. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1061. iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH;
  1062. iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD;
  1063. iga1_fifo_high_threshold =
  1064. VX855_IGA1_FIFO_HIGH_THRESHOLD;
  1065. iga1_display_queue_expire_num =
  1066. VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1067. }
  1068. /* Set Display FIFO Depath Select */
  1069. reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
  1070. viafb_load_reg_num =
  1071. display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
  1072. reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
  1073. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1074. /* Set Display FIFO Threshold Select */
  1075. reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
  1076. viafb_load_reg_num =
  1077. fifo_threshold_select_reg.
  1078. iga1_fifo_threshold_select_reg.reg_num;
  1079. reg =
  1080. fifo_threshold_select_reg.
  1081. iga1_fifo_threshold_select_reg.reg;
  1082. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1083. /* Set FIFO High Threshold Select */
  1084. reg_value =
  1085. IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
  1086. viafb_load_reg_num =
  1087. fifo_high_threshold_select_reg.
  1088. iga1_fifo_high_threshold_select_reg.reg_num;
  1089. reg =
  1090. fifo_high_threshold_select_reg.
  1091. iga1_fifo_high_threshold_select_reg.reg;
  1092. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1093. /* Set Display Queue Expire Num */
  1094. reg_value =
  1095. IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1096. (iga1_display_queue_expire_num);
  1097. viafb_load_reg_num =
  1098. display_queue_expire_num_reg.
  1099. iga1_display_queue_expire_num_reg.reg_num;
  1100. reg =
  1101. display_queue_expire_num_reg.
  1102. iga1_display_queue_expire_num_reg.reg;
  1103. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1104. } else {
  1105. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1106. iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
  1107. iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
  1108. iga2_fifo_high_threshold =
  1109. K800_IGA2_FIFO_HIGH_THRESHOLD;
  1110. /* If resolution > 1280x1024, expire length = 64,
  1111. else expire length = 128 */
  1112. if ((hor_active > 1280) && (ver_active > 1024))
  1113. iga2_display_queue_expire_num = 16;
  1114. else
  1115. iga2_display_queue_expire_num =
  1116. K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1117. }
  1118. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1119. iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
  1120. iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
  1121. iga2_fifo_high_threshold =
  1122. P880_IGA2_FIFO_HIGH_THRESHOLD;
  1123. /* If resolution > 1280x1024, expire length = 64,
  1124. else expire length = 128 */
  1125. if ((hor_active > 1280) && (ver_active > 1024))
  1126. iga2_display_queue_expire_num = 16;
  1127. else
  1128. iga2_display_queue_expire_num =
  1129. P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1130. }
  1131. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1132. iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
  1133. iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
  1134. iga2_fifo_high_threshold =
  1135. CN700_IGA2_FIFO_HIGH_THRESHOLD;
  1136. /* If resolution > 1280x1024, expire length = 64,
  1137. else expire length = 128 */
  1138. if ((hor_active > 1280) && (ver_active > 1024))
  1139. iga2_display_queue_expire_num = 16;
  1140. else
  1141. iga2_display_queue_expire_num =
  1142. CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1143. }
  1144. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1145. iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
  1146. iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
  1147. iga2_fifo_high_threshold =
  1148. CX700_IGA2_FIFO_HIGH_THRESHOLD;
  1149. iga2_display_queue_expire_num =
  1150. CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1151. }
  1152. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1153. iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
  1154. iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
  1155. iga2_fifo_high_threshold =
  1156. K8M890_IGA2_FIFO_HIGH_THRESHOLD;
  1157. iga2_display_queue_expire_num =
  1158. K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1159. }
  1160. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1161. iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
  1162. iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
  1163. iga2_fifo_high_threshold =
  1164. P4M890_IGA2_FIFO_HIGH_THRESHOLD;
  1165. iga2_display_queue_expire_num =
  1166. P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1167. }
  1168. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1169. iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
  1170. iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
  1171. iga2_fifo_high_threshold =
  1172. P4M900_IGA2_FIFO_HIGH_THRESHOLD;
  1173. iga2_display_queue_expire_num =
  1174. P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1175. }
  1176. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1177. iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
  1178. iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
  1179. iga2_fifo_high_threshold =
  1180. VX800_IGA2_FIFO_HIGH_THRESHOLD;
  1181. iga2_display_queue_expire_num =
  1182. VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1183. }
  1184. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1185. iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH;
  1186. iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD;
  1187. iga2_fifo_high_threshold =
  1188. VX855_IGA2_FIFO_HIGH_THRESHOLD;
  1189. iga2_display_queue_expire_num =
  1190. VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1191. }
  1192. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1193. /* Set Display FIFO Depath Select */
  1194. reg_value =
  1195. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
  1196. - 1;
  1197. /* Patch LCD in IGA2 case */
  1198. viafb_load_reg_num =
  1199. display_fifo_depth_reg.
  1200. iga2_fifo_depth_select_reg.reg_num;
  1201. reg =
  1202. display_fifo_depth_reg.
  1203. iga2_fifo_depth_select_reg.reg;
  1204. viafb_load_reg(reg_value,
  1205. viafb_load_reg_num, reg, VIACR);
  1206. } else {
  1207. /* Set Display FIFO Depath Select */
  1208. reg_value =
  1209. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
  1210. viafb_load_reg_num =
  1211. display_fifo_depth_reg.
  1212. iga2_fifo_depth_select_reg.reg_num;
  1213. reg =
  1214. display_fifo_depth_reg.
  1215. iga2_fifo_depth_select_reg.reg;
  1216. viafb_load_reg(reg_value,
  1217. viafb_load_reg_num, reg, VIACR);
  1218. }
  1219. /* Set Display FIFO Threshold Select */
  1220. reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
  1221. viafb_load_reg_num =
  1222. fifo_threshold_select_reg.
  1223. iga2_fifo_threshold_select_reg.reg_num;
  1224. reg =
  1225. fifo_threshold_select_reg.
  1226. iga2_fifo_threshold_select_reg.reg;
  1227. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1228. /* Set FIFO High Threshold Select */
  1229. reg_value =
  1230. IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
  1231. viafb_load_reg_num =
  1232. fifo_high_threshold_select_reg.
  1233. iga2_fifo_high_threshold_select_reg.reg_num;
  1234. reg =
  1235. fifo_high_threshold_select_reg.
  1236. iga2_fifo_high_threshold_select_reg.reg;
  1237. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1238. /* Set Display Queue Expire Num */
  1239. reg_value =
  1240. IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1241. (iga2_display_queue_expire_num);
  1242. viafb_load_reg_num =
  1243. display_queue_expire_num_reg.
  1244. iga2_display_queue_expire_num_reg.reg_num;
  1245. reg =
  1246. display_queue_expire_num_reg.
  1247. iga2_display_queue_expire_num_reg.reg;
  1248. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1249. }
  1250. }
  1251. u32 viafb_get_clk_value(int clk)
  1252. {
  1253. int i;
  1254. for (i = 0; i < NUM_TOTAL_PLL_TABLE; i++) {
  1255. if (clk == pll_value[i].clk) {
  1256. switch (viaparinfo->chip_info->gfx_chip_name) {
  1257. case UNICHROME_CLE266:
  1258. case UNICHROME_K400:
  1259. return pll_value[i].cle266_pll;
  1260. case UNICHROME_K800:
  1261. case UNICHROME_PM800:
  1262. case UNICHROME_CN700:
  1263. return pll_value[i].k800_pll;
  1264. case UNICHROME_CX700:
  1265. case UNICHROME_K8M890:
  1266. case UNICHROME_P4M890:
  1267. case UNICHROME_P4M900:
  1268. case UNICHROME_VX800:
  1269. return pll_value[i].cx700_pll;
  1270. case UNICHROME_VX855:
  1271. return pll_value[i].vx855_pll;
  1272. }
  1273. }
  1274. }
  1275. DEBUG_MSG(KERN_INFO "Can't find match PLL value\n\n");
  1276. return 0;
  1277. }
  1278. /* Set VCLK*/
  1279. void viafb_set_vclock(u32 CLK, int set_iga)
  1280. {
  1281. unsigned char RegTemp;
  1282. /* H.W. Reset : ON */
  1283. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1284. if (set_iga == IGA1) {
  1285. /* Change D,N FOR VCLK */
  1286. switch (viaparinfo->chip_info->gfx_chip_name) {
  1287. case UNICHROME_CLE266:
  1288. case UNICHROME_K400:
  1289. viafb_write_reg(SR46, VIASR, CLK / 0x100);
  1290. viafb_write_reg(SR47, VIASR, CLK % 0x100);
  1291. break;
  1292. case UNICHROME_K800:
  1293. case UNICHROME_PM800:
  1294. case UNICHROME_CN700:
  1295. case UNICHROME_CX700:
  1296. case UNICHROME_K8M890:
  1297. case UNICHROME_P4M890:
  1298. case UNICHROME_P4M900:
  1299. case UNICHROME_VX800:
  1300. case UNICHROME_VX855:
  1301. viafb_write_reg(SR44, VIASR, CLK / 0x10000);
  1302. DEBUG_MSG(KERN_INFO "\nSR44=%x", CLK / 0x10000);
  1303. viafb_write_reg(SR45, VIASR, (CLK & 0xFFFF) / 0x100);
  1304. DEBUG_MSG(KERN_INFO "\nSR45=%x",
  1305. (CLK & 0xFFFF) / 0x100);
  1306. viafb_write_reg(SR46, VIASR, CLK % 0x100);
  1307. DEBUG_MSG(KERN_INFO "\nSR46=%x", CLK % 0x100);
  1308. break;
  1309. }
  1310. }
  1311. if (set_iga == IGA2) {
  1312. /* Change D,N FOR LCK */
  1313. switch (viaparinfo->chip_info->gfx_chip_name) {
  1314. case UNICHROME_CLE266:
  1315. case UNICHROME_K400:
  1316. viafb_write_reg(SR44, VIASR, CLK / 0x100);
  1317. viafb_write_reg(SR45, VIASR, CLK % 0x100);
  1318. break;
  1319. case UNICHROME_K800:
  1320. case UNICHROME_PM800:
  1321. case UNICHROME_CN700:
  1322. case UNICHROME_CX700:
  1323. case UNICHROME_K8M890:
  1324. case UNICHROME_P4M890:
  1325. case UNICHROME_P4M900:
  1326. case UNICHROME_VX800:
  1327. case UNICHROME_VX855:
  1328. viafb_write_reg(SR4A, VIASR, CLK / 0x10000);
  1329. viafb_write_reg(SR4B, VIASR, (CLK & 0xFFFF) / 0x100);
  1330. viafb_write_reg(SR4C, VIASR, CLK % 0x100);
  1331. break;
  1332. }
  1333. }
  1334. /* H.W. Reset : OFF */
  1335. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1336. /* Reset PLL */
  1337. if (set_iga == IGA1) {
  1338. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  1339. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  1340. }
  1341. if (set_iga == IGA2) {
  1342. viafb_write_reg_mask(SR40, VIASR, 0x01, BIT0);
  1343. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT0);
  1344. }
  1345. /* Fire! */
  1346. RegTemp = inb(VIARMisc);
  1347. outb(RegTemp | (BIT2 + BIT3), VIAWMisc);
  1348. }
  1349. void viafb_load_crtc_timing(struct display_timing device_timing,
  1350. int set_iga)
  1351. {
  1352. int i;
  1353. int viafb_load_reg_num = 0;
  1354. int reg_value = 0;
  1355. struct io_register *reg = NULL;
  1356. viafb_unlock_crt();
  1357. for (i = 0; i < 12; i++) {
  1358. if (set_iga == IGA1) {
  1359. switch (i) {
  1360. case H_TOTAL_INDEX:
  1361. reg_value =
  1362. IGA1_HOR_TOTAL_FORMULA(device_timing.
  1363. hor_total);
  1364. viafb_load_reg_num =
  1365. iga1_crtc_reg.hor_total.reg_num;
  1366. reg = iga1_crtc_reg.hor_total.reg;
  1367. break;
  1368. case H_ADDR_INDEX:
  1369. reg_value =
  1370. IGA1_HOR_ADDR_FORMULA(device_timing.
  1371. hor_addr);
  1372. viafb_load_reg_num =
  1373. iga1_crtc_reg.hor_addr.reg_num;
  1374. reg = iga1_crtc_reg.hor_addr.reg;
  1375. break;
  1376. case H_BLANK_START_INDEX:
  1377. reg_value =
  1378. IGA1_HOR_BLANK_START_FORMULA
  1379. (device_timing.hor_blank_start);
  1380. viafb_load_reg_num =
  1381. iga1_crtc_reg.hor_blank_start.reg_num;
  1382. reg = iga1_crtc_reg.hor_blank_start.reg;
  1383. break;
  1384. case H_BLANK_END_INDEX:
  1385. reg_value =
  1386. IGA1_HOR_BLANK_END_FORMULA
  1387. (device_timing.hor_blank_start,
  1388. device_timing.hor_blank_end);
  1389. viafb_load_reg_num =
  1390. iga1_crtc_reg.hor_blank_end.reg_num;
  1391. reg = iga1_crtc_reg.hor_blank_end.reg;
  1392. break;
  1393. case H_SYNC_START_INDEX:
  1394. reg_value =
  1395. IGA1_HOR_SYNC_START_FORMULA
  1396. (device_timing.hor_sync_start);
  1397. viafb_load_reg_num =
  1398. iga1_crtc_reg.hor_sync_start.reg_num;
  1399. reg = iga1_crtc_reg.hor_sync_start.reg;
  1400. break;
  1401. case H_SYNC_END_INDEX:
  1402. reg_value =
  1403. IGA1_HOR_SYNC_END_FORMULA
  1404. (device_timing.hor_sync_start,
  1405. device_timing.hor_sync_end);
  1406. viafb_load_reg_num =
  1407. iga1_crtc_reg.hor_sync_end.reg_num;
  1408. reg = iga1_crtc_reg.hor_sync_end.reg;
  1409. break;
  1410. case V_TOTAL_INDEX:
  1411. reg_value =
  1412. IGA1_VER_TOTAL_FORMULA(device_timing.
  1413. ver_total);
  1414. viafb_load_reg_num =
  1415. iga1_crtc_reg.ver_total.reg_num;
  1416. reg = iga1_crtc_reg.ver_total.reg;
  1417. break;
  1418. case V_ADDR_INDEX:
  1419. reg_value =
  1420. IGA1_VER_ADDR_FORMULA(device_timing.
  1421. ver_addr);
  1422. viafb_load_reg_num =
  1423. iga1_crtc_reg.ver_addr.reg_num;
  1424. reg = iga1_crtc_reg.ver_addr.reg;
  1425. break;
  1426. case V_BLANK_START_INDEX:
  1427. reg_value =
  1428. IGA1_VER_BLANK_START_FORMULA
  1429. (device_timing.ver_blank_start);
  1430. viafb_load_reg_num =
  1431. iga1_crtc_reg.ver_blank_start.reg_num;
  1432. reg = iga1_crtc_reg.ver_blank_start.reg;
  1433. break;
  1434. case V_BLANK_END_INDEX:
  1435. reg_value =
  1436. IGA1_VER_BLANK_END_FORMULA
  1437. (device_timing.ver_blank_start,
  1438. device_timing.ver_blank_end);
  1439. viafb_load_reg_num =
  1440. iga1_crtc_reg.ver_blank_end.reg_num;
  1441. reg = iga1_crtc_reg.ver_blank_end.reg;
  1442. break;
  1443. case V_SYNC_START_INDEX:
  1444. reg_value =
  1445. IGA1_VER_SYNC_START_FORMULA
  1446. (device_timing.ver_sync_start);
  1447. viafb_load_reg_num =
  1448. iga1_crtc_reg.ver_sync_start.reg_num;
  1449. reg = iga1_crtc_reg.ver_sync_start.reg;
  1450. break;
  1451. case V_SYNC_END_INDEX:
  1452. reg_value =
  1453. IGA1_VER_SYNC_END_FORMULA
  1454. (device_timing.ver_sync_start,
  1455. device_timing.ver_sync_end);
  1456. viafb_load_reg_num =
  1457. iga1_crtc_reg.ver_sync_end.reg_num;
  1458. reg = iga1_crtc_reg.ver_sync_end.reg;
  1459. break;
  1460. }
  1461. }
  1462. if (set_iga == IGA2) {
  1463. switch (i) {
  1464. case H_TOTAL_INDEX:
  1465. reg_value =
  1466. IGA2_HOR_TOTAL_FORMULA(device_timing.
  1467. hor_total);
  1468. viafb_load_reg_num =
  1469. iga2_crtc_reg.hor_total.reg_num;
  1470. reg = iga2_crtc_reg.hor_total.reg;
  1471. break;
  1472. case H_ADDR_INDEX:
  1473. reg_value =
  1474. IGA2_HOR_ADDR_FORMULA(device_timing.
  1475. hor_addr);
  1476. viafb_load_reg_num =
  1477. iga2_crtc_reg.hor_addr.reg_num;
  1478. reg = iga2_crtc_reg.hor_addr.reg;
  1479. break;
  1480. case H_BLANK_START_INDEX:
  1481. reg_value =
  1482. IGA2_HOR_BLANK_START_FORMULA
  1483. (device_timing.hor_blank_start);
  1484. viafb_load_reg_num =
  1485. iga2_crtc_reg.hor_blank_start.reg_num;
  1486. reg = iga2_crtc_reg.hor_blank_start.reg;
  1487. break;
  1488. case H_BLANK_END_INDEX:
  1489. reg_value =
  1490. IGA2_HOR_BLANK_END_FORMULA
  1491. (device_timing.hor_blank_start,
  1492. device_timing.hor_blank_end);
  1493. viafb_load_reg_num =
  1494. iga2_crtc_reg.hor_blank_end.reg_num;
  1495. reg = iga2_crtc_reg.hor_blank_end.reg;
  1496. break;
  1497. case H_SYNC_START_INDEX:
  1498. reg_value =
  1499. IGA2_HOR_SYNC_START_FORMULA
  1500. (device_timing.hor_sync_start);
  1501. if (UNICHROME_CN700 <=
  1502. viaparinfo->chip_info->gfx_chip_name)
  1503. viafb_load_reg_num =
  1504. iga2_crtc_reg.hor_sync_start.
  1505. reg_num;
  1506. else
  1507. viafb_load_reg_num = 3;
  1508. reg = iga2_crtc_reg.hor_sync_start.reg;
  1509. break;
  1510. case H_SYNC_END_INDEX:
  1511. reg_value =
  1512. IGA2_HOR_SYNC_END_FORMULA
  1513. (device_timing.hor_sync_start,
  1514. device_timing.hor_sync_end);
  1515. viafb_load_reg_num =
  1516. iga2_crtc_reg.hor_sync_end.reg_num;
  1517. reg = iga2_crtc_reg.hor_sync_end.reg;
  1518. break;
  1519. case V_TOTAL_INDEX:
  1520. reg_value =
  1521. IGA2_VER_TOTAL_FORMULA(device_timing.
  1522. ver_total);
  1523. viafb_load_reg_num =
  1524. iga2_crtc_reg.ver_total.reg_num;
  1525. reg = iga2_crtc_reg.ver_total.reg;
  1526. break;
  1527. case V_ADDR_INDEX:
  1528. reg_value =
  1529. IGA2_VER_ADDR_FORMULA(device_timing.
  1530. ver_addr);
  1531. viafb_load_reg_num =
  1532. iga2_crtc_reg.ver_addr.reg_num;
  1533. reg = iga2_crtc_reg.ver_addr.reg;
  1534. break;
  1535. case V_BLANK_START_INDEX:
  1536. reg_value =
  1537. IGA2_VER_BLANK_START_FORMULA
  1538. (device_timing.ver_blank_start);
  1539. viafb_load_reg_num =
  1540. iga2_crtc_reg.ver_blank_start.reg_num;
  1541. reg = iga2_crtc_reg.ver_blank_start.reg;
  1542. break;
  1543. case V_BLANK_END_INDEX:
  1544. reg_value =
  1545. IGA2_VER_BLANK_END_FORMULA
  1546. (device_timing.ver_blank_start,
  1547. device_timing.ver_blank_end);
  1548. viafb_load_reg_num =
  1549. iga2_crtc_reg.ver_blank_end.reg_num;
  1550. reg = iga2_crtc_reg.ver_blank_end.reg;
  1551. break;
  1552. case V_SYNC_START_INDEX:
  1553. reg_value =
  1554. IGA2_VER_SYNC_START_FORMULA
  1555. (device_timing.ver_sync_start);
  1556. viafb_load_reg_num =
  1557. iga2_crtc_reg.ver_sync_start.reg_num;
  1558. reg = iga2_crtc_reg.ver_sync_start.reg;
  1559. break;
  1560. case V_SYNC_END_INDEX:
  1561. reg_value =
  1562. IGA2_VER_SYNC_END_FORMULA
  1563. (device_timing.ver_sync_start,
  1564. device_timing.ver_sync_end);
  1565. viafb_load_reg_num =
  1566. iga2_crtc_reg.ver_sync_end.reg_num;
  1567. reg = iga2_crtc_reg.ver_sync_end.reg;
  1568. break;
  1569. }
  1570. }
  1571. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1572. }
  1573. viafb_lock_crt();
  1574. }
  1575. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  1576. struct VideoModeTable *video_mode, int bpp_byte, int set_iga)
  1577. {
  1578. struct display_timing crt_reg;
  1579. int i;
  1580. int index = 0;
  1581. int h_addr, v_addr;
  1582. u32 pll_D_N;
  1583. for (i = 0; i < video_mode->mode_array; i++) {
  1584. index = i;
  1585. if (crt_table[i].refresh_rate == viaparinfo->
  1586. crt_setting_info->refresh_rate)
  1587. break;
  1588. }
  1589. crt_reg = crt_table[index].crtc;
  1590. /* Mode 640x480 has border, but LCD/DFP didn't have border. */
  1591. /* So we would delete border. */
  1592. if ((viafb_LCD_ON | viafb_DVI_ON)
  1593. && video_mode->crtc[0].crtc.hor_addr == 640
  1594. && video_mode->crtc[0].crtc.ver_addr == 480
  1595. && viaparinfo->crt_setting_info->refresh_rate == 60) {
  1596. /* The border is 8 pixels. */
  1597. crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
  1598. /* Blanking time should add left and right borders. */
  1599. crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
  1600. }
  1601. h_addr = crt_reg.hor_addr;
  1602. v_addr = crt_reg.ver_addr;
  1603. /* update polarity for CRT timing */
  1604. if (crt_table[index].h_sync_polarity == NEGATIVE) {
  1605. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1606. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) |
  1607. (BIT6 + BIT7), VIAWMisc);
  1608. else
  1609. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) | (BIT6),
  1610. VIAWMisc);
  1611. } else {
  1612. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1613. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) | (BIT7),
  1614. VIAWMisc);
  1615. else
  1616. outb((inb(VIARMisc) & (~(BIT6 + BIT7))), VIAWMisc);
  1617. }
  1618. if (set_iga == IGA1) {
  1619. viafb_unlock_crt();
  1620. viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
  1621. viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
  1622. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1623. }
  1624. switch (set_iga) {
  1625. case IGA1:
  1626. viafb_load_crtc_timing(crt_reg, IGA1);
  1627. break;
  1628. case IGA2:
  1629. viafb_load_crtc_timing(crt_reg, IGA2);
  1630. break;
  1631. }
  1632. load_fix_bit_crtc_reg();
  1633. viafb_lock_crt();
  1634. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1635. viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
  1636. /* load FIFO */
  1637. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  1638. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  1639. viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
  1640. pll_D_N = viafb_get_clk_value(crt_table[index].clk);
  1641. DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
  1642. viafb_set_vclock(pll_D_N, set_iga);
  1643. }
  1644. void viafb_init_chip_info(int chip_type)
  1645. {
  1646. init_gfx_chip_info(chip_type);
  1647. init_tmds_chip_info();
  1648. init_lvds_chip_info();
  1649. viaparinfo->crt_setting_info->iga_path = IGA1;
  1650. viaparinfo->crt_setting_info->refresh_rate = viafb_refresh;
  1651. /*Set IGA path for each device */
  1652. viafb_set_iga_path();
  1653. viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
  1654. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1655. GET_LCD_SIZE_BY_USER_SETTING;
  1656. viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
  1657. viaparinfo->lvds_setting_info2->display_method =
  1658. viaparinfo->lvds_setting_info->display_method;
  1659. viaparinfo->lvds_setting_info2->lcd_mode =
  1660. viaparinfo->lvds_setting_info->lcd_mode;
  1661. }
  1662. void viafb_update_device_setting(int hres, int vres,
  1663. int bpp, int vmode_refresh, int flag)
  1664. {
  1665. if (flag == 0) {
  1666. viaparinfo->crt_setting_info->h_active = hres;
  1667. viaparinfo->crt_setting_info->v_active = vres;
  1668. viaparinfo->crt_setting_info->bpp = bpp;
  1669. viaparinfo->crt_setting_info->refresh_rate =
  1670. vmode_refresh;
  1671. viaparinfo->tmds_setting_info->h_active = hres;
  1672. viaparinfo->tmds_setting_info->v_active = vres;
  1673. viaparinfo->lvds_setting_info->h_active = hres;
  1674. viaparinfo->lvds_setting_info->v_active = vres;
  1675. viaparinfo->lvds_setting_info->bpp = bpp;
  1676. viaparinfo->lvds_setting_info->refresh_rate =
  1677. vmode_refresh;
  1678. viaparinfo->lvds_setting_info2->h_active = hres;
  1679. viaparinfo->lvds_setting_info2->v_active = vres;
  1680. viaparinfo->lvds_setting_info2->bpp = bpp;
  1681. viaparinfo->lvds_setting_info2->refresh_rate =
  1682. vmode_refresh;
  1683. } else {
  1684. if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
  1685. viaparinfo->tmds_setting_info->h_active = hres;
  1686. viaparinfo->tmds_setting_info->v_active = vres;
  1687. }
  1688. if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
  1689. viaparinfo->lvds_setting_info->h_active = hres;
  1690. viaparinfo->lvds_setting_info->v_active = vres;
  1691. viaparinfo->lvds_setting_info->bpp = bpp;
  1692. viaparinfo->lvds_setting_info->refresh_rate =
  1693. vmode_refresh;
  1694. }
  1695. if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
  1696. viaparinfo->lvds_setting_info2->h_active = hres;
  1697. viaparinfo->lvds_setting_info2->v_active = vres;
  1698. viaparinfo->lvds_setting_info2->bpp = bpp;
  1699. viaparinfo->lvds_setting_info2->refresh_rate =
  1700. vmode_refresh;
  1701. }
  1702. }
  1703. }
  1704. static void init_gfx_chip_info(int chip_type)
  1705. {
  1706. u8 tmp;
  1707. viaparinfo->chip_info->gfx_chip_name = chip_type;
  1708. /* Check revision of CLE266 Chip */
  1709. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1710. /* CR4F only define in CLE266.CX chip */
  1711. tmp = viafb_read_reg(VIACR, CR4F);
  1712. viafb_write_reg(CR4F, VIACR, 0x55);
  1713. if (viafb_read_reg(VIACR, CR4F) != 0x55)
  1714. viaparinfo->chip_info->gfx_chip_revision =
  1715. CLE266_REVISION_AX;
  1716. else
  1717. viaparinfo->chip_info->gfx_chip_revision =
  1718. CLE266_REVISION_CX;
  1719. /* restore orignal CR4F value */
  1720. viafb_write_reg(CR4F, VIACR, tmp);
  1721. }
  1722. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1723. tmp = viafb_read_reg(VIASR, SR43);
  1724. DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
  1725. if (tmp & 0x02) {
  1726. viaparinfo->chip_info->gfx_chip_revision =
  1727. CX700_REVISION_700M2;
  1728. } else if (tmp & 0x40) {
  1729. viaparinfo->chip_info->gfx_chip_revision =
  1730. CX700_REVISION_700M;
  1731. } else {
  1732. viaparinfo->chip_info->gfx_chip_revision =
  1733. CX700_REVISION_700;
  1734. }
  1735. }
  1736. /* Determine which 2D engine we have */
  1737. switch (viaparinfo->chip_info->gfx_chip_name) {
  1738. case UNICHROME_VX800:
  1739. case UNICHROME_VX855:
  1740. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_M1;
  1741. break;
  1742. case UNICHROME_K8M890:
  1743. case UNICHROME_P4M900:
  1744. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H5;
  1745. break;
  1746. default:
  1747. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H2;
  1748. break;
  1749. }
  1750. }
  1751. static void init_tmds_chip_info(void)
  1752. {
  1753. viafb_tmds_trasmitter_identify();
  1754. if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
  1755. output_interface) {
  1756. switch (viaparinfo->chip_info->gfx_chip_name) {
  1757. case UNICHROME_CX700:
  1758. {
  1759. /* we should check support by hardware layout.*/
  1760. if ((viafb_display_hardware_layout ==
  1761. HW_LAYOUT_DVI_ONLY)
  1762. || (viafb_display_hardware_layout ==
  1763. HW_LAYOUT_LCD_DVI)) {
  1764. viaparinfo->chip_info->tmds_chip_info.
  1765. output_interface = INTERFACE_TMDS;
  1766. } else {
  1767. viaparinfo->chip_info->tmds_chip_info.
  1768. output_interface =
  1769. INTERFACE_NONE;
  1770. }
  1771. break;
  1772. }
  1773. case UNICHROME_K8M890:
  1774. case UNICHROME_P4M900:
  1775. case UNICHROME_P4M890:
  1776. /* TMDS on PCIE, we set DFPLOW as default. */
  1777. viaparinfo->chip_info->tmds_chip_info.output_interface =
  1778. INTERFACE_DFP_LOW;
  1779. break;
  1780. default:
  1781. {
  1782. /* set DVP1 default for DVI */
  1783. viaparinfo->chip_info->tmds_chip_info
  1784. .output_interface = INTERFACE_DVP1;
  1785. }
  1786. }
  1787. }
  1788. DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
  1789. viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
  1790. viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info,
  1791. &viaparinfo->shared->tmds_setting_info);
  1792. }
  1793. static void init_lvds_chip_info(void)
  1794. {
  1795. if (viafb_lcd_panel_id > LCD_PANEL_ID_MAXIMUM)
  1796. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1797. GET_LCD_SIZE_BY_VGA_BIOS;
  1798. else
  1799. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1800. GET_LCD_SIZE_BY_USER_SETTING;
  1801. viafb_lvds_trasmitter_identify();
  1802. viafb_init_lcd_size();
  1803. viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
  1804. viaparinfo->lvds_setting_info);
  1805. if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
  1806. viafb_init_lvds_output_interface(&viaparinfo->chip_info->
  1807. lvds_chip_info2, viaparinfo->lvds_setting_info2);
  1808. }
  1809. /*If CX700,two singel LCD, we need to reassign
  1810. LCD interface to different LVDS port */
  1811. if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
  1812. && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
  1813. if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
  1814. lvds_chip_name) && (INTEGRATED_LVDS ==
  1815. viaparinfo->chip_info->
  1816. lvds_chip_info2.lvds_chip_name)) {
  1817. viaparinfo->chip_info->lvds_chip_info.output_interface =
  1818. INTERFACE_LVDS0;
  1819. viaparinfo->chip_info->lvds_chip_info2.
  1820. output_interface =
  1821. INTERFACE_LVDS1;
  1822. }
  1823. }
  1824. DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
  1825. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  1826. DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
  1827. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1828. DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
  1829. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1830. }
  1831. void viafb_init_dac(int set_iga)
  1832. {
  1833. int i;
  1834. u8 tmp;
  1835. if (set_iga == IGA1) {
  1836. /* access Primary Display's LUT */
  1837. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1838. /* turn off LCK */
  1839. viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
  1840. for (i = 0; i < 256; i++) {
  1841. write_dac_reg(i, palLUT_table[i].red,
  1842. palLUT_table[i].green,
  1843. palLUT_table[i].blue);
  1844. }
  1845. /* turn on LCK */
  1846. viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
  1847. } else {
  1848. tmp = viafb_read_reg(VIACR, CR6A);
  1849. /* access Secondary Display's LUT */
  1850. viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
  1851. viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
  1852. for (i = 0; i < 256; i++) {
  1853. write_dac_reg(i, palLUT_table[i].red,
  1854. palLUT_table[i].green,
  1855. palLUT_table[i].blue);
  1856. }
  1857. /* set IGA1 DAC for default */
  1858. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1859. viafb_write_reg(CR6A, VIACR, tmp);
  1860. }
  1861. }
  1862. static void device_screen_off(void)
  1863. {
  1864. /* turn off CRT screen (IGA1) */
  1865. viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
  1866. }
  1867. static void device_screen_on(void)
  1868. {
  1869. /* turn on CRT screen (IGA1) */
  1870. viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
  1871. }
  1872. static void set_display_channel(void)
  1873. {
  1874. /*If viafb_LCD2_ON, on cx700, internal lvds's information
  1875. is keeped on lvds_setting_info2 */
  1876. if (viafb_LCD2_ON &&
  1877. viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
  1878. /* For dual channel LCD: */
  1879. /* Set to Dual LVDS channel. */
  1880. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  1881. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  1882. /* For LCD+DFP: */
  1883. /* Set to LVDS1 + TMDS channel. */
  1884. viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
  1885. } else if (viafb_DVI_ON) {
  1886. /* Set to single TMDS channel. */
  1887. viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
  1888. } else if (viafb_LCD_ON) {
  1889. if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
  1890. /* For dual channel LCD: */
  1891. /* Set to Dual LVDS channel. */
  1892. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  1893. } else {
  1894. /* Set to LVDS0 + LVDS1 channel. */
  1895. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
  1896. }
  1897. }
  1898. }
  1899. int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
  1900. struct VideoModeTable *vmode_tbl1, int video_bpp1)
  1901. {
  1902. int i, j;
  1903. int port;
  1904. u8 value, index, mask;
  1905. struct crt_mode_table *crt_timing;
  1906. struct crt_mode_table *crt_timing1 = NULL;
  1907. device_screen_off();
  1908. crt_timing = vmode_tbl->crtc;
  1909. if (viafb_SAMM_ON == 1) {
  1910. crt_timing1 = vmode_tbl1->crtc;
  1911. }
  1912. inb(VIAStatus);
  1913. outb(0x00, VIAAR);
  1914. /* Write Common Setting for Video Mode */
  1915. switch (viaparinfo->chip_info->gfx_chip_name) {
  1916. case UNICHROME_CLE266:
  1917. viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
  1918. break;
  1919. case UNICHROME_K400:
  1920. viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
  1921. break;
  1922. case UNICHROME_K800:
  1923. case UNICHROME_PM800:
  1924. viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
  1925. break;
  1926. case UNICHROME_CN700:
  1927. case UNICHROME_K8M890:
  1928. case UNICHROME_P4M890:
  1929. case UNICHROME_P4M900:
  1930. viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
  1931. break;
  1932. case UNICHROME_CX700:
  1933. case UNICHROME_VX800:
  1934. viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
  1935. break;
  1936. case UNICHROME_VX855:
  1937. viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs);
  1938. break;
  1939. }
  1940. device_off();
  1941. /* Fill VPIT Parameters */
  1942. /* Write Misc Register */
  1943. outb(VPIT.Misc, VIAWMisc);
  1944. /* Write Sequencer */
  1945. for (i = 1; i <= StdSR; i++)
  1946. via_write_reg(VIASR, i, VPIT.SR[i - 1]);
  1947. viafb_write_reg_mask(0x15, VIASR, 0xA2, 0xA2);
  1948. viafb_set_iga_path();
  1949. /* Write CRTC */
  1950. viafb_fill_crtc_timing(crt_timing, vmode_tbl, video_bpp / 8, IGA1);
  1951. /* Write Graphic Controller */
  1952. for (i = 0; i < StdGR; i++)
  1953. via_write_reg(VIAGR, i, VPIT.GR[i]);
  1954. /* Write Attribute Controller */
  1955. for (i = 0; i < StdAR; i++) {
  1956. inb(VIAStatus);
  1957. outb(i, VIAAR);
  1958. outb(VPIT.AR[i], VIAAR);
  1959. }
  1960. inb(VIAStatus);
  1961. outb(0x20, VIAAR);
  1962. /* Update Patch Register */
  1963. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266
  1964. || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)
  1965. && vmode_tbl->crtc[0].crtc.hor_addr == 1024
  1966. && vmode_tbl->crtc[0].crtc.ver_addr == 768) {
  1967. for (j = 0; j < res_patch_table[0].table_length; j++) {
  1968. index = res_patch_table[0].io_reg_table[j].index;
  1969. port = res_patch_table[0].io_reg_table[j].port;
  1970. value = res_patch_table[0].io_reg_table[j].value;
  1971. mask = res_patch_table[0].io_reg_table[j].mask;
  1972. viafb_write_reg_mask(index, port, value, mask);
  1973. }
  1974. }
  1975. via_set_primary_pitch(viafbinfo->fix.line_length);
  1976. via_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
  1977. : viafbinfo->fix.line_length);
  1978. via_set_primary_color_depth(viaparinfo->depth);
  1979. via_set_secondary_color_depth(viafb_dual_fb ? viaparinfo1->depth
  1980. : viaparinfo->depth);
  1981. /* Update Refresh Rate Setting */
  1982. /* Clear On Screen */
  1983. /* CRT set mode */
  1984. if (viafb_CRT_ON) {
  1985. if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
  1986. IGA2)) {
  1987. viafb_fill_crtc_timing(crt_timing1, vmode_tbl1,
  1988. video_bpp1 / 8,
  1989. viaparinfo->crt_setting_info->iga_path);
  1990. } else {
  1991. viafb_fill_crtc_timing(crt_timing, vmode_tbl,
  1992. video_bpp / 8,
  1993. viaparinfo->crt_setting_info->iga_path);
  1994. }
  1995. set_crt_output_path(viaparinfo->crt_setting_info->iga_path);
  1996. /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
  1997. to 8 alignment (1368),there is several pixels (2 pixels)
  1998. on right side of screen. */
  1999. if (vmode_tbl->crtc[0].crtc.hor_addr % 8) {
  2000. viafb_unlock_crt();
  2001. viafb_write_reg(CR02, VIACR,
  2002. viafb_read_reg(VIACR, CR02) - 1);
  2003. viafb_lock_crt();
  2004. }
  2005. }
  2006. if (viafb_DVI_ON) {
  2007. if (viafb_SAMM_ON &&
  2008. (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
  2009. viafb_dvi_set_mode(viafb_get_mode
  2010. (viaparinfo->tmds_setting_info->h_active,
  2011. viaparinfo->tmds_setting_info->
  2012. v_active),
  2013. video_bpp1, viaparinfo->
  2014. tmds_setting_info->iga_path);
  2015. } else {
  2016. viafb_dvi_set_mode(viafb_get_mode
  2017. (viaparinfo->tmds_setting_info->h_active,
  2018. viaparinfo->
  2019. tmds_setting_info->v_active),
  2020. video_bpp, viaparinfo->
  2021. tmds_setting_info->iga_path);
  2022. }
  2023. }
  2024. if (viafb_LCD_ON) {
  2025. if (viafb_SAMM_ON &&
  2026. (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
  2027. viaparinfo->lvds_setting_info->bpp = video_bpp1;
  2028. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2029. lvds_setting_info,
  2030. &viaparinfo->chip_info->lvds_chip_info);
  2031. } else {
  2032. /* IGA1 doesn't have LCD scaling, so set it center. */
  2033. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  2034. viaparinfo->lvds_setting_info->display_method =
  2035. LCD_CENTERING;
  2036. }
  2037. viaparinfo->lvds_setting_info->bpp = video_bpp;
  2038. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2039. lvds_setting_info,
  2040. &viaparinfo->chip_info->lvds_chip_info);
  2041. }
  2042. }
  2043. if (viafb_LCD2_ON) {
  2044. if (viafb_SAMM_ON &&
  2045. (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
  2046. viaparinfo->lvds_setting_info2->bpp = video_bpp1;
  2047. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2048. lvds_setting_info2,
  2049. &viaparinfo->chip_info->lvds_chip_info2);
  2050. } else {
  2051. /* IGA1 doesn't have LCD scaling, so set it center. */
  2052. if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
  2053. viaparinfo->lvds_setting_info2->display_method =
  2054. LCD_CENTERING;
  2055. }
  2056. viaparinfo->lvds_setting_info2->bpp = video_bpp;
  2057. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2058. lvds_setting_info2,
  2059. &viaparinfo->chip_info->lvds_chip_info2);
  2060. }
  2061. }
  2062. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  2063. && (viafb_LCD_ON || viafb_DVI_ON))
  2064. set_display_channel();
  2065. /* If set mode normally, save resolution information for hot-plug . */
  2066. if (!viafb_hotplug) {
  2067. viafb_hotplug_Xres = vmode_tbl->crtc[0].crtc.hor_addr;
  2068. viafb_hotplug_Yres = vmode_tbl->crtc[0].crtc.ver_addr;
  2069. viafb_hotplug_bpp = video_bpp;
  2070. viafb_hotplug_refresh = viafb_refresh;
  2071. if (viafb_DVI_ON)
  2072. viafb_DeviceStatus = DVI_Device;
  2073. else
  2074. viafb_DeviceStatus = CRT_Device;
  2075. }
  2076. device_on();
  2077. if (viafb_SAMM_ON == 1)
  2078. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  2079. device_screen_on();
  2080. return 1;
  2081. }
  2082. int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
  2083. {
  2084. int i;
  2085. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2086. if ((hres == res_map_refresh_tbl[i].hres)
  2087. && (vres == res_map_refresh_tbl[i].vres)
  2088. && (vmode_refresh == res_map_refresh_tbl[i].vmode_refresh))
  2089. return res_map_refresh_tbl[i].pixclock;
  2090. }
  2091. return RES_640X480_60HZ_PIXCLOCK;
  2092. }
  2093. int viafb_get_refresh(int hres, int vres, u32 long_refresh)
  2094. {
  2095. #define REFRESH_TOLERANCE 3
  2096. int i, nearest = -1, diff = REFRESH_TOLERANCE;
  2097. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2098. if ((hres == res_map_refresh_tbl[i].hres)
  2099. && (vres == res_map_refresh_tbl[i].vres)
  2100. && (diff > (abs(long_refresh -
  2101. res_map_refresh_tbl[i].vmode_refresh)))) {
  2102. diff = abs(long_refresh - res_map_refresh_tbl[i].
  2103. vmode_refresh);
  2104. nearest = i;
  2105. }
  2106. }
  2107. #undef REFRESH_TOLERANCE
  2108. if (nearest > 0)
  2109. return res_map_refresh_tbl[nearest].vmode_refresh;
  2110. return 60;
  2111. }
  2112. static void device_off(void)
  2113. {
  2114. viafb_crt_disable();
  2115. viafb_dvi_disable();
  2116. viafb_lcd_disable();
  2117. }
  2118. static void device_on(void)
  2119. {
  2120. if (viafb_CRT_ON == 1)
  2121. viafb_crt_enable();
  2122. if (viafb_DVI_ON == 1)
  2123. viafb_dvi_enable();
  2124. if (viafb_LCD_ON == 1)
  2125. viafb_lcd_enable();
  2126. }
  2127. void viafb_crt_disable(void)
  2128. {
  2129. viafb_write_reg_mask(CR36, VIACR, BIT5 + BIT4, BIT5 + BIT4);
  2130. }
  2131. void viafb_crt_enable(void)
  2132. {
  2133. viafb_write_reg_mask(CR36, VIACR, 0x0, BIT5 + BIT4);
  2134. }
  2135. static void enable_second_display_channel(void)
  2136. {
  2137. /* to enable second display channel. */
  2138. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2139. viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
  2140. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2141. }
  2142. static void disable_second_display_channel(void)
  2143. {
  2144. /* to disable second display channel. */
  2145. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2146. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
  2147. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2148. }
  2149. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  2150. *p_gfx_dpa_setting)
  2151. {
  2152. switch (output_interface) {
  2153. case INTERFACE_DVP0:
  2154. {
  2155. /* DVP0 Clock Polarity and Adjust: */
  2156. viafb_write_reg_mask(CR96, VIACR,
  2157. p_gfx_dpa_setting->DVP0, 0x0F);
  2158. /* DVP0 Clock and Data Pads Driving: */
  2159. viafb_write_reg_mask(SR1E, VIASR,
  2160. p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
  2161. viafb_write_reg_mask(SR2A, VIASR,
  2162. p_gfx_dpa_setting->DVP0ClockDri_S1,
  2163. BIT4);
  2164. viafb_write_reg_mask(SR1B, VIASR,
  2165. p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
  2166. viafb_write_reg_mask(SR2A, VIASR,
  2167. p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
  2168. break;
  2169. }
  2170. case INTERFACE_DVP1:
  2171. {
  2172. /* DVP1 Clock Polarity and Adjust: */
  2173. viafb_write_reg_mask(CR9B, VIACR,
  2174. p_gfx_dpa_setting->DVP1, 0x0F);
  2175. /* DVP1 Clock and Data Pads Driving: */
  2176. viafb_write_reg_mask(SR65, VIASR,
  2177. p_gfx_dpa_setting->DVP1Driving, 0x0F);
  2178. break;
  2179. }
  2180. case INTERFACE_DFP_HIGH:
  2181. {
  2182. viafb_write_reg_mask(CR97, VIACR,
  2183. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2184. break;
  2185. }
  2186. case INTERFACE_DFP_LOW:
  2187. {
  2188. viafb_write_reg_mask(CR99, VIACR,
  2189. p_gfx_dpa_setting->DFPLow, 0x0F);
  2190. break;
  2191. }
  2192. case INTERFACE_DFP:
  2193. {
  2194. viafb_write_reg_mask(CR97, VIACR,
  2195. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2196. viafb_write_reg_mask(CR99, VIACR,
  2197. p_gfx_dpa_setting->DFPLow, 0x0F);
  2198. break;
  2199. }
  2200. }
  2201. }
  2202. /*According var's xres, yres fill var's other timing information*/
  2203. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  2204. struct VideoModeTable *vmode_tbl)
  2205. {
  2206. struct crt_mode_table *crt_timing = NULL;
  2207. struct display_timing crt_reg;
  2208. int i = 0, index = 0;
  2209. crt_timing = vmode_tbl->crtc;
  2210. for (i = 0; i < vmode_tbl->mode_array; i++) {
  2211. index = i;
  2212. if (crt_timing[i].refresh_rate == refresh)
  2213. break;
  2214. }
  2215. crt_reg = crt_timing[index].crtc;
  2216. var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
  2217. var->left_margin =
  2218. crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
  2219. var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
  2220. var->hsync_len = crt_reg.hor_sync_end;
  2221. var->upper_margin =
  2222. crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
  2223. var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
  2224. var->vsync_len = crt_reg.ver_sync_end;
  2225. }