ata_piix.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Tejun Heo <tj@kernel.org>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publicly available from Intel web site. Errata documentation
  42. * is also publicly available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The original Triton
  47. * series chipsets do _not_ support independent device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independent timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. * ICH7 errata #16 - MWDMA1 timings are incorrect
  76. *
  77. * Should have been BIOS fixed:
  78. * 450NX: errata #19 - DMA hangs on old 450NX
  79. * 450NX: errata #20 - DMA hangs on old 450NX
  80. * 450NX: errata #25 - Corruption with DMA on old 450NX
  81. * ICH3 errata #15 - IDE deadlock under high load
  82. * (BIOS must set dev 31 fn 0 bit 23)
  83. * ICH3 errata #18 - Don't use native mode
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/module.h>
  87. #include <linux/pci.h>
  88. #include <linux/init.h>
  89. #include <linux/blkdev.h>
  90. #include <linux/delay.h>
  91. #include <linux/device.h>
  92. #include <linux/gfp.h>
  93. #include <scsi/scsi_host.h>
  94. #include <linux/libata.h>
  95. #include <linux/dmi.h>
  96. #define DRV_NAME "ata_piix"
  97. #define DRV_VERSION "2.13"
  98. enum {
  99. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  100. ICH5_PMR = 0x90, /* port mapping register */
  101. ICH5_PCS = 0x92, /* port control and status */
  102. PIIX_SIDPR_BAR = 5,
  103. PIIX_SIDPR_LEN = 16,
  104. PIIX_SIDPR_IDX = 0,
  105. PIIX_SIDPR_DATA = 4,
  106. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  107. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  108. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  109. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  110. PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
  111. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  112. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  113. /* constants for mapping table */
  114. P0 = 0, /* port 0 */
  115. P1 = 1, /* port 1 */
  116. P2 = 2, /* port 2 */
  117. P3 = 3, /* port 3 */
  118. IDE = -1, /* IDE */
  119. NA = -2, /* not available */
  120. RV = -3, /* reserved */
  121. PIIX_AHCI_DEVICE = 6,
  122. /* host->flags bits */
  123. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  124. };
  125. enum piix_controller_ids {
  126. /* controller IDs */
  127. piix_pata_mwdma, /* PIIX3 MWDMA only */
  128. piix_pata_33, /* PIIX4 at 33Mhz */
  129. ich_pata_33, /* ICH up to UDMA 33 only */
  130. ich_pata_66, /* ICH up to 66 Mhz */
  131. ich_pata_100, /* ICH up to UDMA 100 */
  132. ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
  133. ich5_sata,
  134. ich6_sata,
  135. ich6m_sata,
  136. ich8_sata,
  137. ich8_2port_sata,
  138. ich8m_apple_sata, /* locks up on second port enable */
  139. tolapai_sata,
  140. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  141. ich8_sata_snb,
  142. ich8_2port_sata_snb,
  143. ich8_2port_sata_byt,
  144. };
  145. struct piix_map_db {
  146. const u32 mask;
  147. const u16 port_enable;
  148. const int map[][4];
  149. };
  150. struct piix_host_priv {
  151. const int *map;
  152. u32 saved_iocfg;
  153. void __iomem *sidpr;
  154. };
  155. static unsigned int in_module_init = 1;
  156. static const struct pci_device_id piix_pci_tbl[] = {
  157. /* Intel PIIX3 for the 430HX etc */
  158. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  159. /* VMware ICH4 */
  160. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  161. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  162. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  163. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  164. /* Intel PIIX4 */
  165. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  166. /* Intel PIIX4 */
  167. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  168. /* Intel PIIX */
  169. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  170. /* Intel ICH (i810, i815, i840) UDMA 66*/
  171. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  172. /* Intel ICH0 : UDMA 33*/
  173. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  174. /* Intel ICH2M */
  175. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  176. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  177. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  178. /* Intel ICH3M */
  179. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  180. /* Intel ICH3 (E7500/1) UDMA 100 */
  181. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  182. /* Intel ICH4-L */
  183. { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  185. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  187. /* Intel ICH5 */
  188. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  189. /* C-ICH (i810E2) */
  190. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  192. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* ICH6 (and 6) (i915) UDMA 100 */
  194. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* ICH7/7-R (i945, i975) UDMA 100*/
  196. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  197. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  198. /* ICH8 Mobile PATA Controller */
  199. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  200. /* SATA ports */
  201. /* 82801EB (ICH5) */
  202. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  203. /* 82801EB (ICH5) */
  204. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  205. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  206. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  207. /* 6300ESB pretending RAID */
  208. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  209. /* 82801FB/FW (ICH6/ICH6W) */
  210. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  211. /* 82801FR/FRW (ICH6R/ICH6RW) */
  212. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  213. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  214. * Attach iff the controller is in IDE mode. */
  215. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  216. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  217. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  218. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  219. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  220. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  221. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  222. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  223. /* SATA Controller 1 IDE (ICH8) */
  224. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  225. /* SATA Controller 2 IDE (ICH8) */
  226. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  227. /* Mobile SATA Controller IDE (ICH8M), Apple */
  228. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  229. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  230. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  231. /* Mobile SATA Controller IDE (ICH8M) */
  232. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  233. /* SATA Controller IDE (ICH9) */
  234. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  235. /* SATA Controller IDE (ICH9) */
  236. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  237. /* SATA Controller IDE (ICH9) */
  238. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  239. /* SATA Controller IDE (ICH9M) */
  240. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  241. /* SATA Controller IDE (ICH9M) */
  242. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  243. /* SATA Controller IDE (ICH9M) */
  244. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  245. /* SATA Controller IDE (Tolapai) */
  246. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  247. /* SATA Controller IDE (ICH10) */
  248. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  249. /* SATA Controller IDE (ICH10) */
  250. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  251. /* SATA Controller IDE (ICH10) */
  252. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  253. /* SATA Controller IDE (ICH10) */
  254. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  255. /* SATA Controller IDE (PCH) */
  256. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  257. /* SATA Controller IDE (PCH) */
  258. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  259. /* SATA Controller IDE (PCH) */
  260. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  261. /* SATA Controller IDE (PCH) */
  262. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  263. /* SATA Controller IDE (PCH) */
  264. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  265. /* SATA Controller IDE (PCH) */
  266. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  267. /* SATA Controller IDE (CPT) */
  268. { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  269. /* SATA Controller IDE (CPT) */
  270. { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  271. /* SATA Controller IDE (CPT) */
  272. { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  273. /* SATA Controller IDE (CPT) */
  274. { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  275. /* SATA Controller IDE (PBG) */
  276. { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  277. /* SATA Controller IDE (PBG) */
  278. { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  279. /* SATA Controller IDE (Panther Point) */
  280. { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  281. /* SATA Controller IDE (Panther Point) */
  282. { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  283. /* SATA Controller IDE (Panther Point) */
  284. { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  285. /* SATA Controller IDE (Panther Point) */
  286. { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  287. /* SATA Controller IDE (Lynx Point) */
  288. { 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  289. /* SATA Controller IDE (Lynx Point) */
  290. { 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  291. /* SATA Controller IDE (Lynx Point) */
  292. { 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
  293. /* SATA Controller IDE (Lynx Point) */
  294. { 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  295. /* SATA Controller IDE (Lynx Point-LP) */
  296. { 0x8086, 0x9c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  297. /* SATA Controller IDE (Lynx Point-LP) */
  298. { 0x8086, 0x9c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  299. /* SATA Controller IDE (Lynx Point-LP) */
  300. { 0x8086, 0x9c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  301. /* SATA Controller IDE (Lynx Point-LP) */
  302. { 0x8086, 0x9c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  303. /* SATA Controller IDE (DH89xxCC) */
  304. { 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  305. /* SATA Controller IDE (Avoton) */
  306. { 0x8086, 0x1f20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  307. /* SATA Controller IDE (Avoton) */
  308. { 0x8086, 0x1f21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  309. /* SATA Controller IDE (Avoton) */
  310. { 0x8086, 0x1f30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  311. /* SATA Controller IDE (Avoton) */
  312. { 0x8086, 0x1f31, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  313. /* SATA Controller IDE (Wellsburg) */
  314. { 0x8086, 0x8d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  315. /* SATA Controller IDE (Wellsburg) */
  316. { 0x8086, 0x8d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  317. /* SATA Controller IDE (Wellsburg) */
  318. { 0x8086, 0x8d60, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  319. /* SATA Controller IDE (Wellsburg) */
  320. { 0x8086, 0x8d68, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  321. /* SATA Controller IDE (BayTrail) */
  322. { 0x8086, 0x0F20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
  323. { 0x8086, 0x0F21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
  324. { } /* terminate list */
  325. };
  326. static const struct piix_map_db ich5_map_db = {
  327. .mask = 0x7,
  328. .port_enable = 0x3,
  329. .map = {
  330. /* PM PS SM SS MAP */
  331. { P0, NA, P1, NA }, /* 000b */
  332. { P1, NA, P0, NA }, /* 001b */
  333. { RV, RV, RV, RV },
  334. { RV, RV, RV, RV },
  335. { P0, P1, IDE, IDE }, /* 100b */
  336. { P1, P0, IDE, IDE }, /* 101b */
  337. { IDE, IDE, P0, P1 }, /* 110b */
  338. { IDE, IDE, P1, P0 }, /* 111b */
  339. },
  340. };
  341. static const struct piix_map_db ich6_map_db = {
  342. .mask = 0x3,
  343. .port_enable = 0xf,
  344. .map = {
  345. /* PM PS SM SS MAP */
  346. { P0, P2, P1, P3 }, /* 00b */
  347. { IDE, IDE, P1, P3 }, /* 01b */
  348. { P0, P2, IDE, IDE }, /* 10b */
  349. { RV, RV, RV, RV },
  350. },
  351. };
  352. static const struct piix_map_db ich6m_map_db = {
  353. .mask = 0x3,
  354. .port_enable = 0x5,
  355. /* Map 01b isn't specified in the doc but some notebooks use
  356. * it anyway. MAP 01b have been spotted on both ICH6M and
  357. * ICH7M.
  358. */
  359. .map = {
  360. /* PM PS SM SS MAP */
  361. { P0, P2, NA, NA }, /* 00b */
  362. { IDE, IDE, P1, P3 }, /* 01b */
  363. { P0, P2, IDE, IDE }, /* 10b */
  364. { RV, RV, RV, RV },
  365. },
  366. };
  367. static const struct piix_map_db ich8_map_db = {
  368. .mask = 0x3,
  369. .port_enable = 0xf,
  370. .map = {
  371. /* PM PS SM SS MAP */
  372. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  373. { RV, RV, RV, RV },
  374. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  375. { RV, RV, RV, RV },
  376. },
  377. };
  378. static const struct piix_map_db ich8_2port_map_db = {
  379. .mask = 0x3,
  380. .port_enable = 0x3,
  381. .map = {
  382. /* PM PS SM SS MAP */
  383. { P0, NA, P1, NA }, /* 00b */
  384. { RV, RV, RV, RV }, /* 01b */
  385. { RV, RV, RV, RV }, /* 10b */
  386. { RV, RV, RV, RV },
  387. },
  388. };
  389. static const struct piix_map_db ich8m_apple_map_db = {
  390. .mask = 0x3,
  391. .port_enable = 0x1,
  392. .map = {
  393. /* PM PS SM SS MAP */
  394. { P0, NA, NA, NA }, /* 00b */
  395. { RV, RV, RV, RV },
  396. { P0, P2, IDE, IDE }, /* 10b */
  397. { RV, RV, RV, RV },
  398. },
  399. };
  400. static const struct piix_map_db tolapai_map_db = {
  401. .mask = 0x3,
  402. .port_enable = 0x3,
  403. .map = {
  404. /* PM PS SM SS MAP */
  405. { P0, NA, P1, NA }, /* 00b */
  406. { RV, RV, RV, RV }, /* 01b */
  407. { RV, RV, RV, RV }, /* 10b */
  408. { RV, RV, RV, RV },
  409. },
  410. };
  411. static const struct piix_map_db *piix_map_db_table[] = {
  412. [ich5_sata] = &ich5_map_db,
  413. [ich6_sata] = &ich6_map_db,
  414. [ich6m_sata] = &ich6m_map_db,
  415. [ich8_sata] = &ich8_map_db,
  416. [ich8_2port_sata] = &ich8_2port_map_db,
  417. [ich8m_apple_sata] = &ich8m_apple_map_db,
  418. [tolapai_sata] = &tolapai_map_db,
  419. [ich8_sata_snb] = &ich8_map_db,
  420. [ich8_2port_sata_snb] = &ich8_2port_map_db,
  421. [ich8_2port_sata_byt] = &ich8_2port_map_db,
  422. };
  423. static struct pci_bits piix_enable_bits[] = {
  424. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  425. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  426. };
  427. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  428. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  429. MODULE_LICENSE("GPL");
  430. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  431. MODULE_VERSION(DRV_VERSION);
  432. struct ich_laptop {
  433. u16 device;
  434. u16 subvendor;
  435. u16 subdevice;
  436. };
  437. /*
  438. * List of laptops that use short cables rather than 80 wire
  439. */
  440. static const struct ich_laptop ich_laptop[] = {
  441. /* devid, subvendor, subdev */
  442. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  443. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  444. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  445. { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
  446. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  447. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  448. { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
  449. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  450. { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
  451. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  452. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  453. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  454. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  455. { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
  456. /* end marker */
  457. { 0, }
  458. };
  459. static int piix_port_start(struct ata_port *ap)
  460. {
  461. if (!(ap->flags & PIIX_FLAG_PIO16))
  462. ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
  463. return ata_bmdma_port_start(ap);
  464. }
  465. /**
  466. * ich_pata_cable_detect - Probe host controller cable detect info
  467. * @ap: Port for which cable detect info is desired
  468. *
  469. * Read 80c cable indicator from ATA PCI device's PCI config
  470. * register. This register is normally set by firmware (BIOS).
  471. *
  472. * LOCKING:
  473. * None (inherited from caller).
  474. */
  475. static int ich_pata_cable_detect(struct ata_port *ap)
  476. {
  477. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  478. struct piix_host_priv *hpriv = ap->host->private_data;
  479. const struct ich_laptop *lap = &ich_laptop[0];
  480. u8 mask;
  481. /* Check for specials - Acer Aspire 5602WLMi */
  482. while (lap->device) {
  483. if (lap->device == pdev->device &&
  484. lap->subvendor == pdev->subsystem_vendor &&
  485. lap->subdevice == pdev->subsystem_device)
  486. return ATA_CBL_PATA40_SHORT;
  487. lap++;
  488. }
  489. /* check BIOS cable detect results */
  490. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  491. if ((hpriv->saved_iocfg & mask) == 0)
  492. return ATA_CBL_PATA40;
  493. return ATA_CBL_PATA80;
  494. }
  495. /**
  496. * piix_pata_prereset - prereset for PATA host controller
  497. * @link: Target link
  498. * @deadline: deadline jiffies for the operation
  499. *
  500. * LOCKING:
  501. * None (inherited from caller).
  502. */
  503. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  504. {
  505. struct ata_port *ap = link->ap;
  506. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  507. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  508. return -ENOENT;
  509. return ata_sff_prereset(link, deadline);
  510. }
  511. static DEFINE_SPINLOCK(piix_lock);
  512. static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
  513. u8 pio)
  514. {
  515. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  516. unsigned long flags;
  517. unsigned int is_slave = (adev->devno != 0);
  518. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  519. unsigned int slave_port = 0x44;
  520. u16 master_data;
  521. u8 slave_data;
  522. u8 udma_enable;
  523. int control = 0;
  524. /*
  525. * See Intel Document 298600-004 for the timing programing rules
  526. * for ICH controllers.
  527. */
  528. static const /* ISP RTC */
  529. u8 timings[][2] = { { 0, 0 },
  530. { 0, 0 },
  531. { 1, 0 },
  532. { 2, 1 },
  533. { 2, 3 }, };
  534. if (pio >= 2)
  535. control |= 1; /* TIME1 enable */
  536. if (ata_pio_need_iordy(adev))
  537. control |= 2; /* IE enable */
  538. /* Intel specifies that the PPE functionality is for disk only */
  539. if (adev->class == ATA_DEV_ATA)
  540. control |= 4; /* PPE enable */
  541. /*
  542. * If the drive MWDMA is faster than it can do PIO then
  543. * we must force PIO into PIO0
  544. */
  545. if (adev->pio_mode < XFER_PIO_0 + pio)
  546. /* Enable DMA timing only */
  547. control |= 8; /* PIO cycles in PIO0 */
  548. spin_lock_irqsave(&piix_lock, flags);
  549. /* PIO configuration clears DTE unconditionally. It will be
  550. * programmed in set_dmamode which is guaranteed to be called
  551. * after set_piomode if any DMA mode is available.
  552. */
  553. pci_read_config_word(dev, master_port, &master_data);
  554. if (is_slave) {
  555. /* clear TIME1|IE1|PPE1|DTE1 */
  556. master_data &= 0xff0f;
  557. /* enable PPE1, IE1 and TIME1 as needed */
  558. master_data |= (control << 4);
  559. pci_read_config_byte(dev, slave_port, &slave_data);
  560. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  561. /* Load the timing nibble for this slave */
  562. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  563. << (ap->port_no ? 4 : 0);
  564. } else {
  565. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  566. master_data &= 0xccf0;
  567. /* Enable PPE, IE and TIME as appropriate */
  568. master_data |= control;
  569. /* load ISP and RCT */
  570. master_data |=
  571. (timings[pio][0] << 12) |
  572. (timings[pio][1] << 8);
  573. }
  574. /* Enable SITRE (separate slave timing register) */
  575. master_data |= 0x4000;
  576. pci_write_config_word(dev, master_port, master_data);
  577. if (is_slave)
  578. pci_write_config_byte(dev, slave_port, slave_data);
  579. /* Ensure the UDMA bit is off - it will be turned back on if
  580. UDMA is selected */
  581. if (ap->udma_mask) {
  582. pci_read_config_byte(dev, 0x48, &udma_enable);
  583. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  584. pci_write_config_byte(dev, 0x48, udma_enable);
  585. }
  586. spin_unlock_irqrestore(&piix_lock, flags);
  587. }
  588. /**
  589. * piix_set_piomode - Initialize host controller PATA PIO timings
  590. * @ap: Port whose timings we are configuring
  591. * @adev: Drive in question
  592. *
  593. * Set PIO mode for device, in host controller PCI config space.
  594. *
  595. * LOCKING:
  596. * None (inherited from caller).
  597. */
  598. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  599. {
  600. piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
  601. }
  602. /**
  603. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  604. * @ap: Port whose timings we are configuring
  605. * @adev: Drive in question
  606. * @isich: set if the chip is an ICH device
  607. *
  608. * Set UDMA mode for device, in host controller PCI config space.
  609. *
  610. * LOCKING:
  611. * None (inherited from caller).
  612. */
  613. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  614. {
  615. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  616. unsigned long flags;
  617. u8 speed = adev->dma_mode;
  618. int devid = adev->devno + 2 * ap->port_no;
  619. u8 udma_enable = 0;
  620. if (speed >= XFER_UDMA_0) {
  621. unsigned int udma = speed - XFER_UDMA_0;
  622. u16 udma_timing;
  623. u16 ideconf;
  624. int u_clock, u_speed;
  625. spin_lock_irqsave(&piix_lock, flags);
  626. pci_read_config_byte(dev, 0x48, &udma_enable);
  627. /*
  628. * UDMA is handled by a combination of clock switching and
  629. * selection of dividers
  630. *
  631. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  632. * except UDMA0 which is 00
  633. */
  634. u_speed = min(2 - (udma & 1), udma);
  635. if (udma == 5)
  636. u_clock = 0x1000; /* 100Mhz */
  637. else if (udma > 2)
  638. u_clock = 1; /* 66Mhz */
  639. else
  640. u_clock = 0; /* 33Mhz */
  641. udma_enable |= (1 << devid);
  642. /* Load the CT/RP selection */
  643. pci_read_config_word(dev, 0x4A, &udma_timing);
  644. udma_timing &= ~(3 << (4 * devid));
  645. udma_timing |= u_speed << (4 * devid);
  646. pci_write_config_word(dev, 0x4A, udma_timing);
  647. if (isich) {
  648. /* Select a 33/66/100Mhz clock */
  649. pci_read_config_word(dev, 0x54, &ideconf);
  650. ideconf &= ~(0x1001 << devid);
  651. ideconf |= u_clock << devid;
  652. /* For ICH or later we should set bit 10 for better
  653. performance (WR_PingPong_En) */
  654. pci_write_config_word(dev, 0x54, ideconf);
  655. }
  656. pci_write_config_byte(dev, 0x48, udma_enable);
  657. spin_unlock_irqrestore(&piix_lock, flags);
  658. } else {
  659. /* MWDMA is driven by the PIO timings. */
  660. unsigned int mwdma = speed - XFER_MW_DMA_0;
  661. const unsigned int needed_pio[3] = {
  662. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  663. };
  664. int pio = needed_pio[mwdma] - XFER_PIO_0;
  665. /* XFER_PIO_0 is never used currently */
  666. piix_set_timings(ap, adev, pio);
  667. }
  668. }
  669. /**
  670. * piix_set_dmamode - Initialize host controller PATA DMA timings
  671. * @ap: Port whose timings we are configuring
  672. * @adev: um
  673. *
  674. * Set MW/UDMA mode for device, in host controller PCI config space.
  675. *
  676. * LOCKING:
  677. * None (inherited from caller).
  678. */
  679. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  680. {
  681. do_pata_set_dmamode(ap, adev, 0);
  682. }
  683. /**
  684. * ich_set_dmamode - Initialize host controller PATA DMA timings
  685. * @ap: Port whose timings we are configuring
  686. * @adev: um
  687. *
  688. * Set MW/UDMA mode for device, in host controller PCI config space.
  689. *
  690. * LOCKING:
  691. * None (inherited from caller).
  692. */
  693. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  694. {
  695. do_pata_set_dmamode(ap, adev, 1);
  696. }
  697. /*
  698. * Serial ATA Index/Data Pair Superset Registers access
  699. *
  700. * Beginning from ICH8, there's a sane way to access SCRs using index
  701. * and data register pair located at BAR5 which means that we have
  702. * separate SCRs for master and slave. This is handled using libata
  703. * slave_link facility.
  704. */
  705. static const int piix_sidx_map[] = {
  706. [SCR_STATUS] = 0,
  707. [SCR_ERROR] = 2,
  708. [SCR_CONTROL] = 1,
  709. };
  710. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  711. {
  712. struct ata_port *ap = link->ap;
  713. struct piix_host_priv *hpriv = ap->host->private_data;
  714. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  715. hpriv->sidpr + PIIX_SIDPR_IDX);
  716. }
  717. static int piix_sidpr_scr_read(struct ata_link *link,
  718. unsigned int reg, u32 *val)
  719. {
  720. struct piix_host_priv *hpriv = link->ap->host->private_data;
  721. if (reg >= ARRAY_SIZE(piix_sidx_map))
  722. return -EINVAL;
  723. piix_sidpr_sel(link, reg);
  724. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  725. return 0;
  726. }
  727. static int piix_sidpr_scr_write(struct ata_link *link,
  728. unsigned int reg, u32 val)
  729. {
  730. struct piix_host_priv *hpriv = link->ap->host->private_data;
  731. if (reg >= ARRAY_SIZE(piix_sidx_map))
  732. return -EINVAL;
  733. piix_sidpr_sel(link, reg);
  734. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  735. return 0;
  736. }
  737. static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  738. unsigned hints)
  739. {
  740. return sata_link_scr_lpm(link, policy, false);
  741. }
  742. static bool piix_irq_check(struct ata_port *ap)
  743. {
  744. if (unlikely(!ap->ioaddr.bmdma_addr))
  745. return false;
  746. return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
  747. }
  748. #ifdef CONFIG_PM
  749. static int piix_broken_suspend(void)
  750. {
  751. static const struct dmi_system_id sysids[] = {
  752. {
  753. .ident = "TECRA M3",
  754. .matches = {
  755. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  756. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  757. },
  758. },
  759. {
  760. .ident = "TECRA M3",
  761. .matches = {
  762. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  763. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  764. },
  765. },
  766. {
  767. .ident = "TECRA M4",
  768. .matches = {
  769. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  770. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  771. },
  772. },
  773. {
  774. .ident = "TECRA M4",
  775. .matches = {
  776. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  777. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  778. },
  779. },
  780. {
  781. .ident = "TECRA M5",
  782. .matches = {
  783. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  784. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  785. },
  786. },
  787. {
  788. .ident = "TECRA M6",
  789. .matches = {
  790. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  791. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  792. },
  793. },
  794. {
  795. .ident = "TECRA M7",
  796. .matches = {
  797. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  798. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  799. },
  800. },
  801. {
  802. .ident = "TECRA A8",
  803. .matches = {
  804. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  805. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  806. },
  807. },
  808. {
  809. .ident = "Satellite R20",
  810. .matches = {
  811. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  812. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  813. },
  814. },
  815. {
  816. .ident = "Satellite R25",
  817. .matches = {
  818. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  819. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  820. },
  821. },
  822. {
  823. .ident = "Satellite U200",
  824. .matches = {
  825. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  826. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  827. },
  828. },
  829. {
  830. .ident = "Satellite U200",
  831. .matches = {
  832. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  833. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  834. },
  835. },
  836. {
  837. .ident = "Satellite Pro U200",
  838. .matches = {
  839. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  840. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  841. },
  842. },
  843. {
  844. .ident = "Satellite U205",
  845. .matches = {
  846. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  847. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  848. },
  849. },
  850. {
  851. .ident = "SATELLITE U205",
  852. .matches = {
  853. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  854. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  855. },
  856. },
  857. {
  858. .ident = "Satellite Pro A120",
  859. .matches = {
  860. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  861. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
  862. },
  863. },
  864. {
  865. .ident = "Portege M500",
  866. .matches = {
  867. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  868. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  869. },
  870. },
  871. {
  872. .ident = "VGN-BX297XP",
  873. .matches = {
  874. DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
  875. DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
  876. },
  877. },
  878. { } /* terminate list */
  879. };
  880. static const char *oemstrs[] = {
  881. "Tecra M3,",
  882. };
  883. int i;
  884. if (dmi_check_system(sysids))
  885. return 1;
  886. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  887. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  888. return 1;
  889. /* TECRA M4 sometimes forgets its identify and reports bogus
  890. * DMI information. As the bogus information is a bit
  891. * generic, match as many entries as possible. This manual
  892. * matching is necessary because dmi_system_id.matches is
  893. * limited to four entries.
  894. */
  895. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  896. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  897. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  898. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  899. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  900. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  901. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  902. return 1;
  903. return 0;
  904. }
  905. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  906. {
  907. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  908. unsigned long flags;
  909. int rc = 0;
  910. rc = ata_host_suspend(host, mesg);
  911. if (rc)
  912. return rc;
  913. /* Some braindamaged ACPI suspend implementations expect the
  914. * controller to be awake on entry; otherwise, it burns cpu
  915. * cycles and power trying to do something to the sleeping
  916. * beauty.
  917. */
  918. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  919. pci_save_state(pdev);
  920. /* mark its power state as "unknown", since we don't
  921. * know if e.g. the BIOS will change its device state
  922. * when we suspend.
  923. */
  924. if (pdev->current_state == PCI_D0)
  925. pdev->current_state = PCI_UNKNOWN;
  926. /* tell resume that it's waking up from broken suspend */
  927. spin_lock_irqsave(&host->lock, flags);
  928. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  929. spin_unlock_irqrestore(&host->lock, flags);
  930. } else
  931. ata_pci_device_do_suspend(pdev, mesg);
  932. return 0;
  933. }
  934. static int piix_pci_device_resume(struct pci_dev *pdev)
  935. {
  936. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  937. unsigned long flags;
  938. int rc;
  939. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  940. spin_lock_irqsave(&host->lock, flags);
  941. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  942. spin_unlock_irqrestore(&host->lock, flags);
  943. pci_set_power_state(pdev, PCI_D0);
  944. pci_restore_state(pdev);
  945. /* PCI device wasn't disabled during suspend. Use
  946. * pci_reenable_device() to avoid affecting the enable
  947. * count.
  948. */
  949. rc = pci_reenable_device(pdev);
  950. if (rc)
  951. dev_err(&pdev->dev,
  952. "failed to enable device after resume (%d)\n",
  953. rc);
  954. } else
  955. rc = ata_pci_device_do_resume(pdev);
  956. if (rc == 0)
  957. ata_host_resume(host);
  958. return rc;
  959. }
  960. #endif
  961. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  962. {
  963. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  964. }
  965. static struct scsi_host_template piix_sht = {
  966. ATA_BMDMA_SHT(DRV_NAME),
  967. };
  968. static struct ata_port_operations piix_sata_ops = {
  969. .inherits = &ata_bmdma32_port_ops,
  970. .sff_irq_check = piix_irq_check,
  971. .port_start = piix_port_start,
  972. };
  973. static struct ata_port_operations piix_pata_ops = {
  974. .inherits = &piix_sata_ops,
  975. .cable_detect = ata_cable_40wire,
  976. .set_piomode = piix_set_piomode,
  977. .set_dmamode = piix_set_dmamode,
  978. .prereset = piix_pata_prereset,
  979. };
  980. static struct ata_port_operations piix_vmw_ops = {
  981. .inherits = &piix_pata_ops,
  982. .bmdma_status = piix_vmw_bmdma_status,
  983. };
  984. static struct ata_port_operations ich_pata_ops = {
  985. .inherits = &piix_pata_ops,
  986. .cable_detect = ich_pata_cable_detect,
  987. .set_dmamode = ich_set_dmamode,
  988. };
  989. static struct device_attribute *piix_sidpr_shost_attrs[] = {
  990. &dev_attr_link_power_management_policy,
  991. NULL
  992. };
  993. static struct scsi_host_template piix_sidpr_sht = {
  994. ATA_BMDMA_SHT(DRV_NAME),
  995. .shost_attrs = piix_sidpr_shost_attrs,
  996. };
  997. static struct ata_port_operations piix_sidpr_sata_ops = {
  998. .inherits = &piix_sata_ops,
  999. .hardreset = sata_std_hardreset,
  1000. .scr_read = piix_sidpr_scr_read,
  1001. .scr_write = piix_sidpr_scr_write,
  1002. .set_lpm = piix_sidpr_set_lpm,
  1003. };
  1004. static struct ata_port_info piix_port_info[] = {
  1005. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  1006. {
  1007. .flags = PIIX_PATA_FLAGS,
  1008. .pio_mask = ATA_PIO4,
  1009. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1010. .port_ops = &piix_pata_ops,
  1011. },
  1012. [piix_pata_33] = /* PIIX4 at 33MHz */
  1013. {
  1014. .flags = PIIX_PATA_FLAGS,
  1015. .pio_mask = ATA_PIO4,
  1016. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1017. .udma_mask = ATA_UDMA2,
  1018. .port_ops = &piix_pata_ops,
  1019. },
  1020. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  1021. {
  1022. .flags = PIIX_PATA_FLAGS,
  1023. .pio_mask = ATA_PIO4,
  1024. .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
  1025. .udma_mask = ATA_UDMA2,
  1026. .port_ops = &ich_pata_ops,
  1027. },
  1028. [ich_pata_66] = /* ICH controllers up to 66MHz */
  1029. {
  1030. .flags = PIIX_PATA_FLAGS,
  1031. .pio_mask = ATA_PIO4,
  1032. .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
  1033. .udma_mask = ATA_UDMA4,
  1034. .port_ops = &ich_pata_ops,
  1035. },
  1036. [ich_pata_100] =
  1037. {
  1038. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  1039. .pio_mask = ATA_PIO4,
  1040. .mwdma_mask = ATA_MWDMA12_ONLY,
  1041. .udma_mask = ATA_UDMA5,
  1042. .port_ops = &ich_pata_ops,
  1043. },
  1044. [ich_pata_100_nomwdma1] =
  1045. {
  1046. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  1047. .pio_mask = ATA_PIO4,
  1048. .mwdma_mask = ATA_MWDMA2_ONLY,
  1049. .udma_mask = ATA_UDMA5,
  1050. .port_ops = &ich_pata_ops,
  1051. },
  1052. [ich5_sata] =
  1053. {
  1054. .flags = PIIX_SATA_FLAGS,
  1055. .pio_mask = ATA_PIO4,
  1056. .mwdma_mask = ATA_MWDMA2,
  1057. .udma_mask = ATA_UDMA6,
  1058. .port_ops = &piix_sata_ops,
  1059. },
  1060. [ich6_sata] =
  1061. {
  1062. .flags = PIIX_SATA_FLAGS,
  1063. .pio_mask = ATA_PIO4,
  1064. .mwdma_mask = ATA_MWDMA2,
  1065. .udma_mask = ATA_UDMA6,
  1066. .port_ops = &piix_sata_ops,
  1067. },
  1068. [ich6m_sata] =
  1069. {
  1070. .flags = PIIX_SATA_FLAGS,
  1071. .pio_mask = ATA_PIO4,
  1072. .mwdma_mask = ATA_MWDMA2,
  1073. .udma_mask = ATA_UDMA6,
  1074. .port_ops = &piix_sata_ops,
  1075. },
  1076. [ich8_sata] =
  1077. {
  1078. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  1079. .pio_mask = ATA_PIO4,
  1080. .mwdma_mask = ATA_MWDMA2,
  1081. .udma_mask = ATA_UDMA6,
  1082. .port_ops = &piix_sata_ops,
  1083. },
  1084. [ich8_2port_sata] =
  1085. {
  1086. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  1087. .pio_mask = ATA_PIO4,
  1088. .mwdma_mask = ATA_MWDMA2,
  1089. .udma_mask = ATA_UDMA6,
  1090. .port_ops = &piix_sata_ops,
  1091. },
  1092. [tolapai_sata] =
  1093. {
  1094. .flags = PIIX_SATA_FLAGS,
  1095. .pio_mask = ATA_PIO4,
  1096. .mwdma_mask = ATA_MWDMA2,
  1097. .udma_mask = ATA_UDMA6,
  1098. .port_ops = &piix_sata_ops,
  1099. },
  1100. [ich8m_apple_sata] =
  1101. {
  1102. .flags = PIIX_SATA_FLAGS,
  1103. .pio_mask = ATA_PIO4,
  1104. .mwdma_mask = ATA_MWDMA2,
  1105. .udma_mask = ATA_UDMA6,
  1106. .port_ops = &piix_sata_ops,
  1107. },
  1108. [piix_pata_vmw] =
  1109. {
  1110. .flags = PIIX_PATA_FLAGS,
  1111. .pio_mask = ATA_PIO4,
  1112. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1113. .udma_mask = ATA_UDMA2,
  1114. .port_ops = &piix_vmw_ops,
  1115. },
  1116. /*
  1117. * some Sandybridge chipsets have broken 32 mode up to now,
  1118. * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
  1119. */
  1120. [ich8_sata_snb] =
  1121. {
  1122. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
  1123. .pio_mask = ATA_PIO4,
  1124. .mwdma_mask = ATA_MWDMA2,
  1125. .udma_mask = ATA_UDMA6,
  1126. .port_ops = &piix_sata_ops,
  1127. },
  1128. [ich8_2port_sata_snb] =
  1129. {
  1130. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR
  1131. | PIIX_FLAG_PIO16,
  1132. .pio_mask = ATA_PIO4,
  1133. .mwdma_mask = ATA_MWDMA2,
  1134. .udma_mask = ATA_UDMA6,
  1135. .port_ops = &piix_sata_ops,
  1136. },
  1137. [ich8_2port_sata_byt] =
  1138. {
  1139. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
  1140. .pio_mask = ATA_PIO4,
  1141. .mwdma_mask = ATA_MWDMA2,
  1142. .udma_mask = ATA_UDMA6,
  1143. .port_ops = &piix_sata_ops,
  1144. },
  1145. };
  1146. #define AHCI_PCI_BAR 5
  1147. #define AHCI_GLOBAL_CTL 0x04
  1148. #define AHCI_ENABLE (1 << 31)
  1149. static int piix_disable_ahci(struct pci_dev *pdev)
  1150. {
  1151. void __iomem *mmio;
  1152. u32 tmp;
  1153. int rc = 0;
  1154. /* BUG: pci_enable_device has not yet been called. This
  1155. * works because this device is usually set up by BIOS.
  1156. */
  1157. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1158. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1159. return 0;
  1160. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1161. if (!mmio)
  1162. return -ENOMEM;
  1163. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1164. if (tmp & AHCI_ENABLE) {
  1165. tmp &= ~AHCI_ENABLE;
  1166. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1167. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1168. if (tmp & AHCI_ENABLE)
  1169. rc = -EIO;
  1170. }
  1171. pci_iounmap(pdev, mmio);
  1172. return rc;
  1173. }
  1174. /**
  1175. * piix_check_450nx_errata - Check for problem 450NX setup
  1176. * @ata_dev: the PCI device to check
  1177. *
  1178. * Check for the present of 450NX errata #19 and errata #25. If
  1179. * they are found return an error code so we can turn off DMA
  1180. */
  1181. static int piix_check_450nx_errata(struct pci_dev *ata_dev)
  1182. {
  1183. struct pci_dev *pdev = NULL;
  1184. u16 cfg;
  1185. int no_piix_dma = 0;
  1186. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1187. /* Look for 450NX PXB. Check for problem configurations
  1188. A PCI quirk checks bit 6 already */
  1189. pci_read_config_word(pdev, 0x41, &cfg);
  1190. /* Only on the original revision: IDE DMA can hang */
  1191. if (pdev->revision == 0x00)
  1192. no_piix_dma = 1;
  1193. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1194. else if (cfg & (1<<14) && pdev->revision < 5)
  1195. no_piix_dma = 2;
  1196. }
  1197. if (no_piix_dma)
  1198. dev_warn(&ata_dev->dev,
  1199. "450NX errata present, disabling IDE DMA%s\n",
  1200. no_piix_dma == 2 ? " - a BIOS update may resolve this"
  1201. : "");
  1202. return no_piix_dma;
  1203. }
  1204. static void piix_init_pcs(struct ata_host *host,
  1205. const struct piix_map_db *map_db)
  1206. {
  1207. struct pci_dev *pdev = to_pci_dev(host->dev);
  1208. u16 pcs, new_pcs;
  1209. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1210. new_pcs = pcs | map_db->port_enable;
  1211. if (new_pcs != pcs) {
  1212. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1213. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1214. msleep(150);
  1215. }
  1216. }
  1217. static const int *piix_init_sata_map(struct pci_dev *pdev,
  1218. struct ata_port_info *pinfo,
  1219. const struct piix_map_db *map_db)
  1220. {
  1221. const int *map;
  1222. int i, invalid_map = 0;
  1223. u8 map_value;
  1224. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1225. map = map_db->map[map_value & map_db->mask];
  1226. dev_info(&pdev->dev, "MAP [");
  1227. for (i = 0; i < 4; i++) {
  1228. switch (map[i]) {
  1229. case RV:
  1230. invalid_map = 1;
  1231. pr_cont(" XX");
  1232. break;
  1233. case NA:
  1234. pr_cont(" --");
  1235. break;
  1236. case IDE:
  1237. WARN_ON((i & 1) || map[i + 1] != IDE);
  1238. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1239. i++;
  1240. pr_cont(" IDE IDE");
  1241. break;
  1242. default:
  1243. pr_cont(" P%d", map[i]);
  1244. if (i & 1)
  1245. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1246. break;
  1247. }
  1248. }
  1249. pr_cont(" ]\n");
  1250. if (invalid_map)
  1251. dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
  1252. return map;
  1253. }
  1254. static bool piix_no_sidpr(struct ata_host *host)
  1255. {
  1256. struct pci_dev *pdev = to_pci_dev(host->dev);
  1257. /*
  1258. * Samsung DB-P70 only has three ATA ports exposed and
  1259. * curiously the unconnected first port reports link online
  1260. * while not responding to SRST protocol causing excessive
  1261. * detection delay.
  1262. *
  1263. * Unfortunately, the system doesn't carry enough DMI
  1264. * information to identify the machine but does have subsystem
  1265. * vendor and device set. As it's unclear whether the
  1266. * subsystem vendor/device is used only for this specific
  1267. * board, the port can't be disabled solely with the
  1268. * information; however, turning off SIDPR access works around
  1269. * the problem. Turn it off.
  1270. *
  1271. * This problem is reported in bnc#441240.
  1272. *
  1273. * https://bugzilla.novell.com/show_bug.cgi?id=441420
  1274. */
  1275. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
  1276. pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
  1277. pdev->subsystem_device == 0xb049) {
  1278. dev_warn(host->dev,
  1279. "Samsung DB-P70 detected, disabling SIDPR\n");
  1280. return true;
  1281. }
  1282. return false;
  1283. }
  1284. static int piix_init_sidpr(struct ata_host *host)
  1285. {
  1286. struct pci_dev *pdev = to_pci_dev(host->dev);
  1287. struct piix_host_priv *hpriv = host->private_data;
  1288. struct ata_link *link0 = &host->ports[0]->link;
  1289. u32 scontrol;
  1290. int i, rc;
  1291. /* check for availability */
  1292. for (i = 0; i < 4; i++)
  1293. if (hpriv->map[i] == IDE)
  1294. return 0;
  1295. /* is it blacklisted? */
  1296. if (piix_no_sidpr(host))
  1297. return 0;
  1298. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1299. return 0;
  1300. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1301. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1302. return 0;
  1303. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1304. return 0;
  1305. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1306. /* SCR access via SIDPR doesn't work on some configurations.
  1307. * Give it a test drive by inhibiting power save modes which
  1308. * we'll do anyway.
  1309. */
  1310. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1311. /* if IPM is already 3, SCR access is probably working. Don't
  1312. * un-inhibit power save modes as BIOS might have inhibited
  1313. * them for a reason.
  1314. */
  1315. if ((scontrol & 0xf00) != 0x300) {
  1316. scontrol |= 0x300;
  1317. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1318. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1319. if ((scontrol & 0xf00) != 0x300) {
  1320. dev_info(host->dev,
  1321. "SCR access via SIDPR is available but doesn't work\n");
  1322. return 0;
  1323. }
  1324. }
  1325. /* okay, SCRs available, set ops and ask libata for slave_link */
  1326. for (i = 0; i < 2; i++) {
  1327. struct ata_port *ap = host->ports[i];
  1328. ap->ops = &piix_sidpr_sata_ops;
  1329. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1330. rc = ata_slave_link_init(ap);
  1331. if (rc)
  1332. return rc;
  1333. }
  1334. }
  1335. return 0;
  1336. }
  1337. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1338. {
  1339. static const struct dmi_system_id sysids[] = {
  1340. {
  1341. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1342. * isn't used to boot the system which
  1343. * disables the channel.
  1344. */
  1345. .ident = "M570U",
  1346. .matches = {
  1347. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1348. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1349. },
  1350. },
  1351. { } /* terminate list */
  1352. };
  1353. struct pci_dev *pdev = to_pci_dev(host->dev);
  1354. struct piix_host_priv *hpriv = host->private_data;
  1355. if (!dmi_check_system(sysids))
  1356. return;
  1357. /* The datasheet says that bit 18 is NOOP but certain systems
  1358. * seem to use it to disable a channel. Clear the bit on the
  1359. * affected systems.
  1360. */
  1361. if (hpriv->saved_iocfg & (1 << 18)) {
  1362. dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
  1363. pci_write_config_dword(pdev, PIIX_IOCFG,
  1364. hpriv->saved_iocfg & ~(1 << 18));
  1365. }
  1366. }
  1367. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1368. {
  1369. static const struct dmi_system_id broken_systems[] = {
  1370. {
  1371. .ident = "HP Compaq 2510p",
  1372. .matches = {
  1373. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1374. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1375. },
  1376. /* PCI slot number of the controller */
  1377. .driver_data = (void *)0x1FUL,
  1378. },
  1379. {
  1380. .ident = "HP Compaq nc6000",
  1381. .matches = {
  1382. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1383. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
  1384. },
  1385. /* PCI slot number of the controller */
  1386. .driver_data = (void *)0x1FUL,
  1387. },
  1388. { } /* terminate list */
  1389. };
  1390. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1391. if (dmi) {
  1392. unsigned long slot = (unsigned long)dmi->driver_data;
  1393. /* apply the quirk only to on-board controllers */
  1394. return slot == PCI_SLOT(pdev->devfn);
  1395. }
  1396. return false;
  1397. }
  1398. static int prefer_ms_hyperv = 1;
  1399. module_param(prefer_ms_hyperv, int, 0);
  1400. MODULE_PARM_DESC(prefer_ms_hyperv,
  1401. "Prefer Hyper-V paravirtualization drivers instead of ATA, "
  1402. "0 - Use ATA drivers, "
  1403. "1 (Default) - Use the paravirtualization drivers.");
  1404. static void piix_ignore_devices_quirk(struct ata_host *host)
  1405. {
  1406. #if IS_ENABLED(CONFIG_HYPERV_STORAGE)
  1407. static const struct dmi_system_id ignore_hyperv[] = {
  1408. {
  1409. /* On Hyper-V hypervisors the disks are exposed on
  1410. * both the emulated SATA controller and on the
  1411. * paravirtualised drivers. The CD/DVD devices
  1412. * are only exposed on the emulated controller.
  1413. * Request we ignore ATA devices on this host.
  1414. */
  1415. .ident = "Hyper-V Virtual Machine",
  1416. .matches = {
  1417. DMI_MATCH(DMI_SYS_VENDOR,
  1418. "Microsoft Corporation"),
  1419. DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
  1420. },
  1421. },
  1422. { } /* terminate list */
  1423. };
  1424. static const struct dmi_system_id allow_virtual_pc[] = {
  1425. {
  1426. /* In MS Virtual PC guests the DMI ident is nearly
  1427. * identical to a Hyper-V guest. One difference is the
  1428. * product version which is used here to identify
  1429. * a Virtual PC guest. This entry allows ata_piix to
  1430. * drive the emulated hardware.
  1431. */
  1432. .ident = "MS Virtual PC 2007",
  1433. .matches = {
  1434. DMI_MATCH(DMI_SYS_VENDOR,
  1435. "Microsoft Corporation"),
  1436. DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
  1437. DMI_MATCH(DMI_PRODUCT_VERSION, "VS2005R2"),
  1438. },
  1439. },
  1440. { } /* terminate list */
  1441. };
  1442. const struct dmi_system_id *ignore = dmi_first_match(ignore_hyperv);
  1443. const struct dmi_system_id *allow = dmi_first_match(allow_virtual_pc);
  1444. if (ignore && !allow && prefer_ms_hyperv) {
  1445. host->flags |= ATA_HOST_IGNORE_ATA;
  1446. dev_info(host->dev, "%s detected, ATA device ignore set\n",
  1447. ignore->ident);
  1448. }
  1449. #endif
  1450. }
  1451. /**
  1452. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1453. * @pdev: PCI device to register
  1454. * @ent: Entry in piix_pci_tbl matching with @pdev
  1455. *
  1456. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1457. * and then hand over control to libata, for it to do the rest.
  1458. *
  1459. * LOCKING:
  1460. * Inherited from PCI layer (may sleep).
  1461. *
  1462. * RETURNS:
  1463. * Zero on success, or -ERRNO value.
  1464. */
  1465. static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1466. {
  1467. struct device *dev = &pdev->dev;
  1468. struct ata_port_info port_info[2];
  1469. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1470. struct scsi_host_template *sht = &piix_sht;
  1471. unsigned long port_flags;
  1472. struct ata_host *host;
  1473. struct piix_host_priv *hpriv;
  1474. int rc;
  1475. ata_print_version_once(&pdev->dev, DRV_VERSION);
  1476. /* no hotplugging support for later devices (FIXME) */
  1477. if (!in_module_init && ent->driver_data >= ich5_sata)
  1478. return -ENODEV;
  1479. if (piix_broken_system_poweroff(pdev)) {
  1480. piix_port_info[ent->driver_data].flags |=
  1481. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1482. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1483. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1484. "on poweroff and hibernation\n");
  1485. }
  1486. port_info[0] = piix_port_info[ent->driver_data];
  1487. port_info[1] = piix_port_info[ent->driver_data];
  1488. port_flags = port_info[0].flags;
  1489. /* enable device and prepare host */
  1490. rc = pcim_enable_device(pdev);
  1491. if (rc)
  1492. return rc;
  1493. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1494. if (!hpriv)
  1495. return -ENOMEM;
  1496. /* Save IOCFG, this will be used for cable detection, quirk
  1497. * detection and restoration on detach. This is necessary
  1498. * because some ACPI implementations mess up cable related
  1499. * bits on _STM. Reported on kernel bz#11879.
  1500. */
  1501. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1502. /* ICH6R may be driven by either ata_piix or ahci driver
  1503. * regardless of BIOS configuration. Make sure AHCI mode is
  1504. * off.
  1505. */
  1506. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1507. rc = piix_disable_ahci(pdev);
  1508. if (rc)
  1509. return rc;
  1510. }
  1511. /* SATA map init can change port_info, do it before prepping host */
  1512. if (port_flags & ATA_FLAG_SATA)
  1513. hpriv->map = piix_init_sata_map(pdev, port_info,
  1514. piix_map_db_table[ent->driver_data]);
  1515. rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
  1516. if (rc)
  1517. return rc;
  1518. host->private_data = hpriv;
  1519. /* initialize controller */
  1520. if (port_flags & ATA_FLAG_SATA) {
  1521. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1522. rc = piix_init_sidpr(host);
  1523. if (rc)
  1524. return rc;
  1525. if (host->ports[0]->ops == &piix_sidpr_sata_ops)
  1526. sht = &piix_sidpr_sht;
  1527. }
  1528. /* apply IOCFG bit18 quirk */
  1529. piix_iocfg_bit18_quirk(host);
  1530. /* On ICH5, some BIOSen disable the interrupt using the
  1531. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1532. * On ICH6, this bit has the same effect, but only when
  1533. * MSI is disabled (and it is disabled, as we don't use
  1534. * message-signalled interrupts currently).
  1535. */
  1536. if (port_flags & PIIX_FLAG_CHECKINTR)
  1537. pci_intx(pdev, 1);
  1538. if (piix_check_450nx_errata(pdev)) {
  1539. /* This writes into the master table but it does not
  1540. really matter for this errata as we will apply it to
  1541. all the PIIX devices on the board */
  1542. host->ports[0]->mwdma_mask = 0;
  1543. host->ports[0]->udma_mask = 0;
  1544. host->ports[1]->mwdma_mask = 0;
  1545. host->ports[1]->udma_mask = 0;
  1546. }
  1547. host->flags |= ATA_HOST_PARALLEL_SCAN;
  1548. /* Allow hosts to specify device types to ignore when scanning. */
  1549. piix_ignore_devices_quirk(host);
  1550. pci_set_master(pdev);
  1551. return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
  1552. }
  1553. static void piix_remove_one(struct pci_dev *pdev)
  1554. {
  1555. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1556. struct piix_host_priv *hpriv = host->private_data;
  1557. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1558. ata_pci_remove_one(pdev);
  1559. }
  1560. static struct pci_driver piix_pci_driver = {
  1561. .name = DRV_NAME,
  1562. .id_table = piix_pci_tbl,
  1563. .probe = piix_init_one,
  1564. .remove = piix_remove_one,
  1565. #ifdef CONFIG_PM
  1566. .suspend = piix_pci_device_suspend,
  1567. .resume = piix_pci_device_resume,
  1568. #endif
  1569. };
  1570. static int __init piix_init(void)
  1571. {
  1572. int rc;
  1573. DPRINTK("pci_register_driver\n");
  1574. rc = pci_register_driver(&piix_pci_driver);
  1575. if (rc)
  1576. return rc;
  1577. in_module_init = 0;
  1578. DPRINTK("done\n");
  1579. return 0;
  1580. }
  1581. static void __exit piix_exit(void)
  1582. {
  1583. pci_unregister_driver(&piix_pci_driver);
  1584. }
  1585. module_init(piix_init);
  1586. module_exit(piix_exit);