iwl4965-base.c 257 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2007 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. /*
  30. * NOTE: This file (iwl-base.c) is used to build to multiple hardware targets
  31. * by defining IWL to either 3945 or 4965. The Makefile used when building
  32. * the base targets will create base-3945.o and base-4965.o
  33. *
  34. * The eventual goal is to move as many of the #if IWL / #endif blocks out of
  35. * this file and into the hardware specific implementation files (iwl-XXXX.c)
  36. * and leave only the common (non #ifdef sprinkled) code in this file
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/module.h>
  40. #include <linux/version.h>
  41. #include <linux/init.h>
  42. #include <linux/pci.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/delay.h>
  45. #include <linux/skbuff.h>
  46. #include <linux/netdevice.h>
  47. #include <linux/wireless.h>
  48. #include <linux/firmware.h>
  49. #include <linux/etherdevice.h>
  50. #include <linux/if_arp.h>
  51. #include <net/ieee80211_radiotap.h>
  52. #include <net/mac80211.h>
  53. #include <asm/div64.h>
  54. #define IWL 4965
  55. #include "iwlwifi.h"
  56. #include "iwl-4965.h"
  57. #include "iwl-helpers.h"
  58. #ifdef CONFIG_IWLWIFI_DEBUG
  59. u32 iwl_debug_level;
  60. #endif
  61. /******************************************************************************
  62. *
  63. * module boiler plate
  64. *
  65. ******************************************************************************/
  66. /* module parameters */
  67. int iwl_param_disable_hw_scan;
  68. int iwl_param_debug;
  69. int iwl_param_disable; /* def: enable radio */
  70. int iwl_param_antenna; /* def: 0 = both antennas (use diversity) */
  71. int iwl_param_hwcrypto; /* def: using software encryption */
  72. int iwl_param_qos_enable = 1;
  73. int iwl_param_queues_num = IWL_MAX_NUM_QUEUES;
  74. /*
  75. * module name, copyright, version, etc.
  76. * NOTE: DRV_NAME is defined in iwlwifi.h for use by iwl-debug.h and printk
  77. */
  78. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link 4965AGN driver for Linux"
  79. #ifdef CONFIG_IWLWIFI_DEBUG
  80. #define VD "d"
  81. #else
  82. #define VD
  83. #endif
  84. #ifdef CONFIG_IWLWIFI_SPECTRUM_MEASUREMENT
  85. #define VS "s"
  86. #else
  87. #define VS
  88. #endif
  89. #define IWLWIFI_VERSION "1.1.17k" VD VS
  90. #define DRV_COPYRIGHT "Copyright(c) 2003-2007 Intel Corporation"
  91. #define DRV_VERSION IWLWIFI_VERSION
  92. /* Change firmware file name, using "-" and incrementing number,
  93. * *only* when uCode interface or architecture changes so that it
  94. * is not compatible with earlier drivers.
  95. * This number will also appear in << 8 position of 1st dword of uCode file */
  96. #define IWL4965_UCODE_API "-1"
  97. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  98. MODULE_VERSION(DRV_VERSION);
  99. MODULE_AUTHOR(DRV_COPYRIGHT);
  100. MODULE_LICENSE("GPL");
  101. __le16 *ieee80211_get_qos_ctrl(struct ieee80211_hdr *hdr)
  102. {
  103. u16 fc = le16_to_cpu(hdr->frame_control);
  104. int hdr_len = ieee80211_get_hdrlen(fc);
  105. if ((fc & 0x00cc) == (IEEE80211_STYPE_QOS_DATA | IEEE80211_FTYPE_DATA))
  106. return (__le16 *) ((u8 *) hdr + hdr_len - QOS_CONTROL_LEN);
  107. return NULL;
  108. }
  109. static const struct ieee80211_hw_mode *iwl_get_hw_mode(
  110. struct iwl_priv *priv, int mode)
  111. {
  112. int i;
  113. for (i = 0; i < 3; i++)
  114. if (priv->modes[i].mode == mode)
  115. return &priv->modes[i];
  116. return NULL;
  117. }
  118. static int iwl_is_empty_essid(const char *essid, int essid_len)
  119. {
  120. /* Single white space is for Linksys APs */
  121. if (essid_len == 1 && essid[0] == ' ')
  122. return 1;
  123. /* Otherwise, if the entire essid is 0, we assume it is hidden */
  124. while (essid_len) {
  125. essid_len--;
  126. if (essid[essid_len] != '\0')
  127. return 0;
  128. }
  129. return 1;
  130. }
  131. static const char *iwl_escape_essid(const char *essid, u8 essid_len)
  132. {
  133. static char escaped[IW_ESSID_MAX_SIZE * 2 + 1];
  134. const char *s = essid;
  135. char *d = escaped;
  136. if (iwl_is_empty_essid(essid, essid_len)) {
  137. memcpy(escaped, "<hidden>", sizeof("<hidden>"));
  138. return escaped;
  139. }
  140. essid_len = min(essid_len, (u8) IW_ESSID_MAX_SIZE);
  141. while (essid_len--) {
  142. if (*s == '\0') {
  143. *d++ = '\\';
  144. *d++ = '0';
  145. s++;
  146. } else
  147. *d++ = *s++;
  148. }
  149. *d = '\0';
  150. return escaped;
  151. }
  152. static void iwl_print_hex_dump(int level, void *p, u32 len)
  153. {
  154. #ifdef CONFIG_IWLWIFI_DEBUG
  155. if (!(iwl_debug_level & level))
  156. return;
  157. print_hex_dump(KERN_DEBUG, "iwl data: ", DUMP_PREFIX_OFFSET, 16, 1,
  158. p, len, 1);
  159. #endif
  160. }
  161. /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
  162. * DMA services
  163. *
  164. * Theory of operation
  165. *
  166. * A queue is a circular buffers with 'Read' and 'Write' pointers.
  167. * 2 empty entries always kept in the buffer to protect from overflow.
  168. *
  169. * For Tx queue, there are low mark and high mark limits. If, after queuing
  170. * the packet for Tx, free space become < low mark, Tx queue stopped. When
  171. * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
  172. * Tx queue resumed.
  173. *
  174. * The IWL operates with six queues, one receive queue in the device's
  175. * sram, one transmit queue for sending commands to the device firmware,
  176. * and four transmit queues for data.
  177. ***************************************************/
  178. static int iwl_queue_space(const struct iwl_queue *q)
  179. {
  180. int s = q->last_used - q->first_empty;
  181. if (q->last_used > q->first_empty)
  182. s -= q->n_bd;
  183. if (s <= 0)
  184. s += q->n_window;
  185. /* keep some reserve to not confuse empty and full situations */
  186. s -= 2;
  187. if (s < 0)
  188. s = 0;
  189. return s;
  190. }
  191. /* XXX: n_bd must be power-of-two size */
  192. static inline int iwl_queue_inc_wrap(int index, int n_bd)
  193. {
  194. return ++index & (n_bd - 1);
  195. }
  196. /* XXX: n_bd must be power-of-two size */
  197. static inline int iwl_queue_dec_wrap(int index, int n_bd)
  198. {
  199. return --index & (n_bd - 1);
  200. }
  201. static inline int x2_queue_used(const struct iwl_queue *q, int i)
  202. {
  203. return q->first_empty > q->last_used ?
  204. (i >= q->last_used && i < q->first_empty) :
  205. !(i < q->last_used && i >= q->first_empty);
  206. }
  207. static inline u8 get_cmd_index(struct iwl_queue *q, u32 index, int is_huge)
  208. {
  209. if (is_huge)
  210. return q->n_window;
  211. return index & (q->n_window - 1);
  212. }
  213. static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
  214. int count, int slots_num, u32 id)
  215. {
  216. q->n_bd = count;
  217. q->n_window = slots_num;
  218. q->id = id;
  219. /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
  220. * and iwl_queue_dec_wrap are broken. */
  221. BUG_ON(!is_power_of_2(count));
  222. /* slots_num must be power-of-two size, otherwise
  223. * get_cmd_index is broken. */
  224. BUG_ON(!is_power_of_2(slots_num));
  225. q->low_mark = q->n_window / 4;
  226. if (q->low_mark < 4)
  227. q->low_mark = 4;
  228. q->high_mark = q->n_window / 8;
  229. if (q->high_mark < 2)
  230. q->high_mark = 2;
  231. q->first_empty = q->last_used = 0;
  232. return 0;
  233. }
  234. static int iwl_tx_queue_alloc(struct iwl_priv *priv,
  235. struct iwl_tx_queue *txq, u32 id)
  236. {
  237. struct pci_dev *dev = priv->pci_dev;
  238. if (id != IWL_CMD_QUEUE_NUM) {
  239. txq->txb = kmalloc(sizeof(txq->txb[0]) *
  240. TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
  241. if (!txq->txb) {
  242. IWL_ERROR("kmalloc for auxilary BD "
  243. "structures failed\n");
  244. goto error;
  245. }
  246. } else
  247. txq->txb = NULL;
  248. txq->bd = pci_alloc_consistent(dev,
  249. sizeof(txq->bd[0]) * TFD_QUEUE_SIZE_MAX,
  250. &txq->q.dma_addr);
  251. if (!txq->bd) {
  252. IWL_ERROR("pci_alloc_consistent(%zd) failed\n",
  253. sizeof(txq->bd[0]) * TFD_QUEUE_SIZE_MAX);
  254. goto error;
  255. }
  256. txq->q.id = id;
  257. return 0;
  258. error:
  259. if (txq->txb) {
  260. kfree(txq->txb);
  261. txq->txb = NULL;
  262. }
  263. return -ENOMEM;
  264. }
  265. int iwl_tx_queue_init(struct iwl_priv *priv,
  266. struct iwl_tx_queue *txq, int slots_num, u32 txq_id)
  267. {
  268. struct pci_dev *dev = priv->pci_dev;
  269. int len;
  270. int rc = 0;
  271. /* alocate command space + one big command for scan since scan
  272. * command is very huge the system will not have two scan at the
  273. * same time */
  274. len = sizeof(struct iwl_cmd) * slots_num;
  275. if (txq_id == IWL_CMD_QUEUE_NUM)
  276. len += IWL_MAX_SCAN_SIZE;
  277. txq->cmd = pci_alloc_consistent(dev, len, &txq->dma_addr_cmd);
  278. if (!txq->cmd)
  279. return -ENOMEM;
  280. rc = iwl_tx_queue_alloc(priv, txq, txq_id);
  281. if (rc) {
  282. pci_free_consistent(dev, len, txq->cmd, txq->dma_addr_cmd);
  283. return -ENOMEM;
  284. }
  285. txq->need_update = 0;
  286. /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  287. * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
  288. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  289. iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
  290. iwl_hw_tx_queue_init(priv, txq);
  291. return 0;
  292. }
  293. /**
  294. * iwl_tx_queue_free - Deallocate DMA queue.
  295. * @txq: Transmit queue to deallocate.
  296. *
  297. * Empty queue by removing and destroying all BD's.
  298. * Free all buffers. txq itself is not freed.
  299. *
  300. */
  301. void iwl_tx_queue_free(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  302. {
  303. struct iwl_queue *q = &txq->q;
  304. struct pci_dev *dev = priv->pci_dev;
  305. int len;
  306. if (q->n_bd == 0)
  307. return;
  308. /* first, empty all BD's */
  309. for (; q->first_empty != q->last_used;
  310. q->last_used = iwl_queue_inc_wrap(q->last_used, q->n_bd))
  311. iwl_hw_txq_free_tfd(priv, txq);
  312. len = sizeof(struct iwl_cmd) * q->n_window;
  313. if (q->id == IWL_CMD_QUEUE_NUM)
  314. len += IWL_MAX_SCAN_SIZE;
  315. pci_free_consistent(dev, len, txq->cmd, txq->dma_addr_cmd);
  316. /* free buffers belonging to queue itself */
  317. if (txq->q.n_bd)
  318. pci_free_consistent(dev, sizeof(struct iwl_tfd_frame) *
  319. txq->q.n_bd, txq->bd, txq->q.dma_addr);
  320. if (txq->txb) {
  321. kfree(txq->txb);
  322. txq->txb = NULL;
  323. }
  324. /* 0 fill whole structure */
  325. memset(txq, 0, sizeof(*txq));
  326. }
  327. const u8 BROADCAST_ADDR[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  328. /*************** STATION TABLE MANAGEMENT ****
  329. *
  330. * NOTE: This needs to be overhauled to better synchronize between
  331. * how the iwl-4965.c is using iwl_hw_find_station vs. iwl-3945.c
  332. *
  333. * mac80211 should also be examined to determine if sta_info is duplicating
  334. * the functionality provided here
  335. */
  336. /**************************************************************/
  337. #if 0 /* temparary disable till we add real remove station */
  338. static u8 iwl_remove_station(struct iwl_priv *priv, const u8 *addr, int is_ap)
  339. {
  340. int index = IWL_INVALID_STATION;
  341. int i;
  342. unsigned long flags;
  343. spin_lock_irqsave(&priv->sta_lock, flags);
  344. if (is_ap)
  345. index = IWL_AP_ID;
  346. else if (is_broadcast_ether_addr(addr))
  347. index = priv->hw_setting.bcast_sta_id;
  348. else
  349. for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++)
  350. if (priv->stations[i].used &&
  351. !compare_ether_addr(priv->stations[i].sta.sta.addr,
  352. addr)) {
  353. index = i;
  354. break;
  355. }
  356. if (unlikely(index == IWL_INVALID_STATION))
  357. goto out;
  358. if (priv->stations[index].used) {
  359. priv->stations[index].used = 0;
  360. priv->num_stations--;
  361. }
  362. BUG_ON(priv->num_stations < 0);
  363. out:
  364. spin_unlock_irqrestore(&priv->sta_lock, flags);
  365. return 0;
  366. }
  367. #endif
  368. static void iwl_clear_stations_table(struct iwl_priv *priv)
  369. {
  370. unsigned long flags;
  371. spin_lock_irqsave(&priv->sta_lock, flags);
  372. priv->num_stations = 0;
  373. memset(priv->stations, 0, sizeof(priv->stations));
  374. spin_unlock_irqrestore(&priv->sta_lock, flags);
  375. }
  376. u8 iwl_add_station(struct iwl_priv *priv, const u8 *addr, int is_ap, u8 flags)
  377. {
  378. int i;
  379. int index = IWL_INVALID_STATION;
  380. struct iwl_station_entry *station;
  381. unsigned long flags_spin;
  382. DECLARE_MAC_BUF(mac);
  383. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  384. if (is_ap)
  385. index = IWL_AP_ID;
  386. else if (is_broadcast_ether_addr(addr))
  387. index = priv->hw_setting.bcast_sta_id;
  388. else
  389. for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++) {
  390. if (!compare_ether_addr(priv->stations[i].sta.sta.addr,
  391. addr)) {
  392. index = i;
  393. break;
  394. }
  395. if (!priv->stations[i].used &&
  396. index == IWL_INVALID_STATION)
  397. index = i;
  398. }
  399. /* These twh conditions has the same outcome but keep them separate
  400. since they have different meaning */
  401. if (unlikely(index == IWL_INVALID_STATION)) {
  402. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  403. return index;
  404. }
  405. if (priv->stations[index].used &&
  406. !compare_ether_addr(priv->stations[index].sta.sta.addr, addr)) {
  407. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  408. return index;
  409. }
  410. IWL_DEBUG_ASSOC("Add STA ID %d: %s\n", index, print_mac(mac, addr));
  411. station = &priv->stations[index];
  412. station->used = 1;
  413. priv->num_stations++;
  414. memset(&station->sta, 0, sizeof(struct iwl_addsta_cmd));
  415. memcpy(station->sta.sta.addr, addr, ETH_ALEN);
  416. station->sta.mode = 0;
  417. station->sta.sta.sta_id = index;
  418. station->sta.station_flags = 0;
  419. #ifdef CONFIG_IWLWIFI_HT
  420. /* BCAST station and IBSS stations do not work in HT mode */
  421. if (index != priv->hw_setting.bcast_sta_id &&
  422. priv->iw_mode != IEEE80211_IF_TYPE_IBSS)
  423. iwl4965_set_ht_add_station(priv, index);
  424. #endif /*CONFIG_IWLWIFI_HT*/
  425. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  426. iwl_send_add_station(priv, &station->sta, flags);
  427. return index;
  428. }
  429. /*************** DRIVER STATUS FUNCTIONS *****/
  430. static inline int iwl_is_ready(struct iwl_priv *priv)
  431. {
  432. /* The adapter is 'ready' if READY and GEO_CONFIGURED bits are
  433. * set but EXIT_PENDING is not */
  434. return test_bit(STATUS_READY, &priv->status) &&
  435. test_bit(STATUS_GEO_CONFIGURED, &priv->status) &&
  436. !test_bit(STATUS_EXIT_PENDING, &priv->status);
  437. }
  438. static inline int iwl_is_alive(struct iwl_priv *priv)
  439. {
  440. return test_bit(STATUS_ALIVE, &priv->status);
  441. }
  442. static inline int iwl_is_init(struct iwl_priv *priv)
  443. {
  444. return test_bit(STATUS_INIT, &priv->status);
  445. }
  446. static inline int iwl_is_rfkill(struct iwl_priv *priv)
  447. {
  448. return test_bit(STATUS_RF_KILL_HW, &priv->status) ||
  449. test_bit(STATUS_RF_KILL_SW, &priv->status);
  450. }
  451. static inline int iwl_is_ready_rf(struct iwl_priv *priv)
  452. {
  453. if (iwl_is_rfkill(priv))
  454. return 0;
  455. return iwl_is_ready(priv);
  456. }
  457. /*************** HOST COMMAND QUEUE FUNCTIONS *****/
  458. #define IWL_CMD(x) case x : return #x
  459. static const char *get_cmd_string(u8 cmd)
  460. {
  461. switch (cmd) {
  462. IWL_CMD(REPLY_ALIVE);
  463. IWL_CMD(REPLY_ERROR);
  464. IWL_CMD(REPLY_RXON);
  465. IWL_CMD(REPLY_RXON_ASSOC);
  466. IWL_CMD(REPLY_QOS_PARAM);
  467. IWL_CMD(REPLY_RXON_TIMING);
  468. IWL_CMD(REPLY_ADD_STA);
  469. IWL_CMD(REPLY_REMOVE_STA);
  470. IWL_CMD(REPLY_REMOVE_ALL_STA);
  471. IWL_CMD(REPLY_TX);
  472. IWL_CMD(REPLY_RATE_SCALE);
  473. IWL_CMD(REPLY_LEDS_CMD);
  474. IWL_CMD(REPLY_TX_LINK_QUALITY_CMD);
  475. IWL_CMD(RADAR_NOTIFICATION);
  476. IWL_CMD(REPLY_QUIET_CMD);
  477. IWL_CMD(REPLY_CHANNEL_SWITCH);
  478. IWL_CMD(CHANNEL_SWITCH_NOTIFICATION);
  479. IWL_CMD(REPLY_SPECTRUM_MEASUREMENT_CMD);
  480. IWL_CMD(SPECTRUM_MEASURE_NOTIFICATION);
  481. IWL_CMD(POWER_TABLE_CMD);
  482. IWL_CMD(PM_SLEEP_NOTIFICATION);
  483. IWL_CMD(PM_DEBUG_STATISTIC_NOTIFIC);
  484. IWL_CMD(REPLY_SCAN_CMD);
  485. IWL_CMD(REPLY_SCAN_ABORT_CMD);
  486. IWL_CMD(SCAN_START_NOTIFICATION);
  487. IWL_CMD(SCAN_RESULTS_NOTIFICATION);
  488. IWL_CMD(SCAN_COMPLETE_NOTIFICATION);
  489. IWL_CMD(BEACON_NOTIFICATION);
  490. IWL_CMD(REPLY_TX_BEACON);
  491. IWL_CMD(WHO_IS_AWAKE_NOTIFICATION);
  492. IWL_CMD(QUIET_NOTIFICATION);
  493. IWL_CMD(REPLY_TX_PWR_TABLE_CMD);
  494. IWL_CMD(MEASURE_ABORT_NOTIFICATION);
  495. IWL_CMD(REPLY_BT_CONFIG);
  496. IWL_CMD(REPLY_STATISTICS_CMD);
  497. IWL_CMD(STATISTICS_NOTIFICATION);
  498. IWL_CMD(REPLY_CARD_STATE_CMD);
  499. IWL_CMD(CARD_STATE_NOTIFICATION);
  500. IWL_CMD(MISSED_BEACONS_NOTIFICATION);
  501. IWL_CMD(REPLY_CT_KILL_CONFIG_CMD);
  502. IWL_CMD(SENSITIVITY_CMD);
  503. IWL_CMD(REPLY_PHY_CALIBRATION_CMD);
  504. IWL_CMD(REPLY_RX_PHY_CMD);
  505. IWL_CMD(REPLY_RX_MPDU_CMD);
  506. IWL_CMD(REPLY_4965_RX);
  507. IWL_CMD(REPLY_COMPRESSED_BA);
  508. default:
  509. return "UNKNOWN";
  510. }
  511. }
  512. #define HOST_COMPLETE_TIMEOUT (HZ / 2)
  513. /**
  514. * iwl_enqueue_hcmd - enqueue a uCode command
  515. * @priv: device private data point
  516. * @cmd: a point to the ucode command structure
  517. *
  518. * The function returns < 0 values to indicate the operation is
  519. * failed. On success, it turns the index (> 0) of command in the
  520. * command queue.
  521. */
  522. static int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
  523. {
  524. struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
  525. struct iwl_queue *q = &txq->q;
  526. struct iwl_tfd_frame *tfd;
  527. u32 *control_flags;
  528. struct iwl_cmd *out_cmd;
  529. u32 idx;
  530. u16 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
  531. dma_addr_t phys_addr;
  532. int ret;
  533. unsigned long flags;
  534. /* If any of the command structures end up being larger than
  535. * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
  536. * we will need to increase the size of the TFD entries */
  537. BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
  538. !(cmd->meta.flags & CMD_SIZE_HUGE));
  539. if (iwl_queue_space(q) < ((cmd->meta.flags & CMD_ASYNC) ? 2 : 1)) {
  540. IWL_ERROR("No space for Tx\n");
  541. return -ENOSPC;
  542. }
  543. spin_lock_irqsave(&priv->hcmd_lock, flags);
  544. tfd = &txq->bd[q->first_empty];
  545. memset(tfd, 0, sizeof(*tfd));
  546. control_flags = (u32 *) tfd;
  547. idx = get_cmd_index(q, q->first_empty, cmd->meta.flags & CMD_SIZE_HUGE);
  548. out_cmd = &txq->cmd[idx];
  549. out_cmd->hdr.cmd = cmd->id;
  550. memcpy(&out_cmd->meta, &cmd->meta, sizeof(cmd->meta));
  551. memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
  552. /* At this point, the out_cmd now has all of the incoming cmd
  553. * information */
  554. out_cmd->hdr.flags = 0;
  555. out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
  556. INDEX_TO_SEQ(q->first_empty));
  557. if (out_cmd->meta.flags & CMD_SIZE_HUGE)
  558. out_cmd->hdr.sequence |= cpu_to_le16(SEQ_HUGE_FRAME);
  559. phys_addr = txq->dma_addr_cmd + sizeof(txq->cmd[0]) * idx +
  560. offsetof(struct iwl_cmd, hdr);
  561. iwl_hw_txq_attach_buf_to_tfd(priv, tfd, phys_addr, fix_size);
  562. IWL_DEBUG_HC("Sending command %s (#%x), seq: 0x%04X, "
  563. "%d bytes at %d[%d]:%d\n",
  564. get_cmd_string(out_cmd->hdr.cmd),
  565. out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence),
  566. fix_size, q->first_empty, idx, IWL_CMD_QUEUE_NUM);
  567. txq->need_update = 1;
  568. ret = iwl4965_tx_queue_update_wr_ptr(priv, txq, 0);
  569. q->first_empty = iwl_queue_inc_wrap(q->first_empty, q->n_bd);
  570. iwl_tx_queue_update_write_ptr(priv, txq);
  571. spin_unlock_irqrestore(&priv->hcmd_lock, flags);
  572. return ret ? ret : idx;
  573. }
  574. int iwl_send_cmd_async(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
  575. {
  576. int ret;
  577. BUG_ON(!(cmd->meta.flags & CMD_ASYNC));
  578. /* An asynchronous command can not expect an SKB to be set. */
  579. BUG_ON(cmd->meta.flags & CMD_WANT_SKB);
  580. /* An asynchronous command MUST have a callback. */
  581. BUG_ON(!cmd->meta.u.callback);
  582. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  583. return -EBUSY;
  584. ret = iwl_enqueue_hcmd(priv, cmd);
  585. if (ret < 0) {
  586. IWL_ERROR("Error sending %s: iwl_enqueue_hcmd failed: %d\n",
  587. get_cmd_string(cmd->id), ret);
  588. return ret;
  589. }
  590. return 0;
  591. }
  592. int iwl_send_cmd_sync(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
  593. {
  594. int cmd_idx;
  595. int ret;
  596. static atomic_t entry = ATOMIC_INIT(0); /* reentrance protection */
  597. BUG_ON(cmd->meta.flags & CMD_ASYNC);
  598. /* A synchronous command can not have a callback set. */
  599. BUG_ON(cmd->meta.u.callback != NULL);
  600. if (atomic_xchg(&entry, 1)) {
  601. IWL_ERROR("Error sending %s: Already sending a host command\n",
  602. get_cmd_string(cmd->id));
  603. return -EBUSY;
  604. }
  605. set_bit(STATUS_HCMD_ACTIVE, &priv->status);
  606. if (cmd->meta.flags & CMD_WANT_SKB)
  607. cmd->meta.source = &cmd->meta;
  608. cmd_idx = iwl_enqueue_hcmd(priv, cmd);
  609. if (cmd_idx < 0) {
  610. ret = cmd_idx;
  611. IWL_ERROR("Error sending %s: iwl_enqueue_hcmd failed: %d\n",
  612. get_cmd_string(cmd->id), ret);
  613. goto out;
  614. }
  615. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  616. !test_bit(STATUS_HCMD_ACTIVE, &priv->status),
  617. HOST_COMPLETE_TIMEOUT);
  618. if (!ret) {
  619. if (test_bit(STATUS_HCMD_ACTIVE, &priv->status)) {
  620. IWL_ERROR("Error sending %s: time out after %dms.\n",
  621. get_cmd_string(cmd->id),
  622. jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
  623. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  624. ret = -ETIMEDOUT;
  625. goto cancel;
  626. }
  627. }
  628. if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
  629. IWL_DEBUG_INFO("Command %s aborted: RF KILL Switch\n",
  630. get_cmd_string(cmd->id));
  631. ret = -ECANCELED;
  632. goto fail;
  633. }
  634. if (test_bit(STATUS_FW_ERROR, &priv->status)) {
  635. IWL_DEBUG_INFO("Command %s failed: FW Error\n",
  636. get_cmd_string(cmd->id));
  637. ret = -EIO;
  638. goto fail;
  639. }
  640. if ((cmd->meta.flags & CMD_WANT_SKB) && !cmd->meta.u.skb) {
  641. IWL_ERROR("Error: Response NULL in '%s'\n",
  642. get_cmd_string(cmd->id));
  643. ret = -EIO;
  644. goto out;
  645. }
  646. ret = 0;
  647. goto out;
  648. cancel:
  649. if (cmd->meta.flags & CMD_WANT_SKB) {
  650. struct iwl_cmd *qcmd;
  651. /* Cancel the CMD_WANT_SKB flag for the cmd in the
  652. * TX cmd queue. Otherwise in case the cmd comes
  653. * in later, it will possibly set an invalid
  654. * address (cmd->meta.source). */
  655. qcmd = &priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_idx];
  656. qcmd->meta.flags &= ~CMD_WANT_SKB;
  657. }
  658. fail:
  659. if (cmd->meta.u.skb) {
  660. dev_kfree_skb_any(cmd->meta.u.skb);
  661. cmd->meta.u.skb = NULL;
  662. }
  663. out:
  664. atomic_set(&entry, 0);
  665. return ret;
  666. }
  667. int iwl_send_cmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
  668. {
  669. /* A command can not be asynchronous AND expect an SKB to be set. */
  670. BUG_ON((cmd->meta.flags & CMD_ASYNC) &&
  671. (cmd->meta.flags & CMD_WANT_SKB));
  672. if (cmd->meta.flags & CMD_ASYNC)
  673. return iwl_send_cmd_async(priv, cmd);
  674. return iwl_send_cmd_sync(priv, cmd);
  675. }
  676. int iwl_send_cmd_pdu(struct iwl_priv *priv, u8 id, u16 len, const void *data)
  677. {
  678. struct iwl_host_cmd cmd = {
  679. .id = id,
  680. .len = len,
  681. .data = data,
  682. };
  683. return iwl_send_cmd_sync(priv, &cmd);
  684. }
  685. static int __must_check iwl_send_cmd_u32(struct iwl_priv *priv, u8 id, u32 val)
  686. {
  687. struct iwl_host_cmd cmd = {
  688. .id = id,
  689. .len = sizeof(val),
  690. .data = &val,
  691. };
  692. return iwl_send_cmd_sync(priv, &cmd);
  693. }
  694. int iwl_send_statistics_request(struct iwl_priv *priv)
  695. {
  696. return iwl_send_cmd_u32(priv, REPLY_STATISTICS_CMD, 0);
  697. }
  698. /**
  699. * iwl_rxon_add_station - add station into station table.
  700. *
  701. * there is only one AP station with id= IWL_AP_ID
  702. * NOTE: mutex must be held before calling the this fnction
  703. */
  704. static int iwl_rxon_add_station(struct iwl_priv *priv,
  705. const u8 *addr, int is_ap)
  706. {
  707. u8 sta_id;
  708. sta_id = iwl_add_station(priv, addr, is_ap, 0);
  709. iwl4965_add_station(priv, addr, is_ap);
  710. return sta_id;
  711. }
  712. /**
  713. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  714. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  715. * @channel: Any channel valid for the requested phymode
  716. * In addition to setting the staging RXON, priv->phymode is also set.
  717. *
  718. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  719. * in the staging RXON flag structure based on the phymode
  720. */
  721. static int iwl_set_rxon_channel(struct iwl_priv *priv, u8 phymode, u16 channel)
  722. {
  723. if (!iwl_get_channel_info(priv, phymode, channel)) {
  724. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  725. channel, phymode);
  726. return -EINVAL;
  727. }
  728. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  729. (priv->phymode == phymode))
  730. return 0;
  731. priv->staging_rxon.channel = cpu_to_le16(channel);
  732. if (phymode == MODE_IEEE80211A)
  733. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  734. else
  735. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  736. priv->phymode = phymode;
  737. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, phymode);
  738. return 0;
  739. }
  740. /**
  741. * iwl_check_rxon_cmd - validate RXON structure is valid
  742. *
  743. * NOTE: This is really only useful during development and can eventually
  744. * be #ifdef'd out once the driver is stable and folks aren't actively
  745. * making changes
  746. */
  747. static int iwl_check_rxon_cmd(struct iwl_rxon_cmd *rxon)
  748. {
  749. int error = 0;
  750. int counter = 1;
  751. if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
  752. error |= le32_to_cpu(rxon->flags &
  753. (RXON_FLG_TGJ_NARROW_BAND_MSK |
  754. RXON_FLG_RADAR_DETECT_MSK));
  755. if (error)
  756. IWL_WARNING("check 24G fields %d | %d\n",
  757. counter++, error);
  758. } else {
  759. error |= (rxon->flags & RXON_FLG_SHORT_SLOT_MSK) ?
  760. 0 : le32_to_cpu(RXON_FLG_SHORT_SLOT_MSK);
  761. if (error)
  762. IWL_WARNING("check 52 fields %d | %d\n",
  763. counter++, error);
  764. error |= le32_to_cpu(rxon->flags & RXON_FLG_CCK_MSK);
  765. if (error)
  766. IWL_WARNING("check 52 CCK %d | %d\n",
  767. counter++, error);
  768. }
  769. error |= (rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1;
  770. if (error)
  771. IWL_WARNING("check mac addr %d | %d\n", counter++, error);
  772. /* make sure basic rates 6Mbps and 1Mbps are supported */
  773. error |= (((rxon->ofdm_basic_rates & IWL_RATE_6M_MASK) == 0) &&
  774. ((rxon->cck_basic_rates & IWL_RATE_1M_MASK) == 0));
  775. if (error)
  776. IWL_WARNING("check basic rate %d | %d\n", counter++, error);
  777. error |= (le16_to_cpu(rxon->assoc_id) > 2007);
  778. if (error)
  779. IWL_WARNING("check assoc id %d | %d\n", counter++, error);
  780. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK))
  781. == (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK));
  782. if (error)
  783. IWL_WARNING("check CCK and short slot %d | %d\n",
  784. counter++, error);
  785. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK))
  786. == (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK));
  787. if (error)
  788. IWL_WARNING("check CCK & auto detect %d | %d\n",
  789. counter++, error);
  790. error |= ((rxon->flags & (RXON_FLG_AUTO_DETECT_MSK |
  791. RXON_FLG_TGG_PROTECT_MSK)) == RXON_FLG_TGG_PROTECT_MSK);
  792. if (error)
  793. IWL_WARNING("check TGG and auto detect %d | %d\n",
  794. counter++, error);
  795. if (error)
  796. IWL_WARNING("Tuning to channel %d\n",
  797. le16_to_cpu(rxon->channel));
  798. if (error) {
  799. IWL_ERROR("Not a valid iwl_rxon_assoc_cmd field values\n");
  800. return -1;
  801. }
  802. return 0;
  803. }
  804. /**
  805. * iwl_full_rxon_required - determine if RXON_ASSOC can be used in RXON commit
  806. * @priv: staging_rxon is comapred to active_rxon
  807. *
  808. * If the RXON structure is changing sufficient to require a new
  809. * tune or to clear and reset the RXON_FILTER_ASSOC_MSK then return 1
  810. * to indicate a new tune is required.
  811. */
  812. static int iwl_full_rxon_required(struct iwl_priv *priv)
  813. {
  814. /* These items are only settable from the full RXON command */
  815. if (!(priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) ||
  816. compare_ether_addr(priv->staging_rxon.bssid_addr,
  817. priv->active_rxon.bssid_addr) ||
  818. compare_ether_addr(priv->staging_rxon.node_addr,
  819. priv->active_rxon.node_addr) ||
  820. compare_ether_addr(priv->staging_rxon.wlap_bssid_addr,
  821. priv->active_rxon.wlap_bssid_addr) ||
  822. (priv->staging_rxon.dev_type != priv->active_rxon.dev_type) ||
  823. (priv->staging_rxon.channel != priv->active_rxon.channel) ||
  824. (priv->staging_rxon.air_propagation !=
  825. priv->active_rxon.air_propagation) ||
  826. (priv->staging_rxon.ofdm_ht_single_stream_basic_rates !=
  827. priv->active_rxon.ofdm_ht_single_stream_basic_rates) ||
  828. (priv->staging_rxon.ofdm_ht_dual_stream_basic_rates !=
  829. priv->active_rxon.ofdm_ht_dual_stream_basic_rates) ||
  830. (priv->staging_rxon.rx_chain != priv->active_rxon.rx_chain) ||
  831. (priv->staging_rxon.assoc_id != priv->active_rxon.assoc_id))
  832. return 1;
  833. /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
  834. * be updated with the RXON_ASSOC command -- however only some
  835. * flag transitions are allowed using RXON_ASSOC */
  836. /* Check if we are not switching bands */
  837. if ((priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) !=
  838. (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK))
  839. return 1;
  840. /* Check if we are switching association toggle */
  841. if ((priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) !=
  842. (priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK))
  843. return 1;
  844. return 0;
  845. }
  846. static int iwl_send_rxon_assoc(struct iwl_priv *priv)
  847. {
  848. int rc = 0;
  849. struct iwl_rx_packet *res = NULL;
  850. struct iwl_rxon_assoc_cmd rxon_assoc;
  851. struct iwl_host_cmd cmd = {
  852. .id = REPLY_RXON_ASSOC,
  853. .len = sizeof(rxon_assoc),
  854. .meta.flags = CMD_WANT_SKB,
  855. .data = &rxon_assoc,
  856. };
  857. const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
  858. const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
  859. if ((rxon1->flags == rxon2->flags) &&
  860. (rxon1->filter_flags == rxon2->filter_flags) &&
  861. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  862. (rxon1->ofdm_ht_single_stream_basic_rates ==
  863. rxon2->ofdm_ht_single_stream_basic_rates) &&
  864. (rxon1->ofdm_ht_dual_stream_basic_rates ==
  865. rxon2->ofdm_ht_dual_stream_basic_rates) &&
  866. (rxon1->rx_chain == rxon2->rx_chain) &&
  867. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  868. IWL_DEBUG_INFO("Using current RXON_ASSOC. Not resending.\n");
  869. return 0;
  870. }
  871. rxon_assoc.flags = priv->staging_rxon.flags;
  872. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  873. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  874. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  875. rxon_assoc.reserved = 0;
  876. rxon_assoc.ofdm_ht_single_stream_basic_rates =
  877. priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
  878. rxon_assoc.ofdm_ht_dual_stream_basic_rates =
  879. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
  880. rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
  881. rc = iwl_send_cmd_sync(priv, &cmd);
  882. if (rc)
  883. return rc;
  884. res = (struct iwl_rx_packet *)cmd.meta.u.skb->data;
  885. if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
  886. IWL_ERROR("Bad return from REPLY_RXON_ASSOC command\n");
  887. rc = -EIO;
  888. }
  889. priv->alloc_rxb_skb--;
  890. dev_kfree_skb_any(cmd.meta.u.skb);
  891. return rc;
  892. }
  893. /**
  894. * iwl_commit_rxon - commit staging_rxon to hardware
  895. *
  896. * The RXON command in staging_rxon is commited to the hardware and
  897. * the active_rxon structure is updated with the new data. This
  898. * function correctly transitions out of the RXON_ASSOC_MSK state if
  899. * a HW tune is required based on the RXON structure changes.
  900. */
  901. static int iwl_commit_rxon(struct iwl_priv *priv)
  902. {
  903. /* cast away the const for active_rxon in this function */
  904. struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  905. DECLARE_MAC_BUF(mac);
  906. int rc = 0;
  907. if (!iwl_is_alive(priv))
  908. return -1;
  909. /* always get timestamp with Rx frame */
  910. priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
  911. rc = iwl_check_rxon_cmd(&priv->staging_rxon);
  912. if (rc) {
  913. IWL_ERROR("Invalid RXON configuration. Not committing.\n");
  914. return -EINVAL;
  915. }
  916. /* If we don't need to send a full RXON, we can use
  917. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  918. * and other flags for the current radio configuration. */
  919. if (!iwl_full_rxon_required(priv)) {
  920. rc = iwl_send_rxon_assoc(priv);
  921. if (rc) {
  922. IWL_ERROR("Error setting RXON_ASSOC "
  923. "configuration (%d).\n", rc);
  924. return rc;
  925. }
  926. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  927. return 0;
  928. }
  929. /* station table will be cleared */
  930. priv->assoc_station_added = 0;
  931. #ifdef CONFIG_IWLWIFI_SENSITIVITY
  932. priv->sensitivity_data.state = IWL_SENS_CALIB_NEED_REINIT;
  933. if (!priv->error_recovering)
  934. priv->start_calib = 0;
  935. iwl4965_init_sensitivity(priv, CMD_ASYNC, 1);
  936. #endif /* CONFIG_IWLWIFI_SENSITIVITY */
  937. /* If we are currently associated and the new config requires
  938. * an RXON_ASSOC and the new config wants the associated mask enabled,
  939. * we must clear the associated from the active configuration
  940. * before we apply the new config */
  941. if (iwl_is_associated(priv) &&
  942. (priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK)) {
  943. IWL_DEBUG_INFO("Toggling associated bit on current RXON\n");
  944. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  945. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  946. sizeof(struct iwl_rxon_cmd),
  947. &priv->active_rxon);
  948. /* If the mask clearing failed then we set
  949. * active_rxon back to what it was previously */
  950. if (rc) {
  951. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  952. IWL_ERROR("Error clearing ASSOC_MSK on current "
  953. "configuration (%d).\n", rc);
  954. return rc;
  955. }
  956. }
  957. IWL_DEBUG_INFO("Sending RXON\n"
  958. "* with%s RXON_FILTER_ASSOC_MSK\n"
  959. "* channel = %d\n"
  960. "* bssid = %s\n",
  961. ((priv->staging_rxon.filter_flags &
  962. RXON_FILTER_ASSOC_MSK) ? "" : "out"),
  963. le16_to_cpu(priv->staging_rxon.channel),
  964. print_mac(mac, priv->staging_rxon.bssid_addr));
  965. /* Apply the new configuration */
  966. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  967. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  968. if (rc) {
  969. IWL_ERROR("Error setting new configuration (%d).\n", rc);
  970. return rc;
  971. }
  972. iwl_clear_stations_table(priv);
  973. #ifdef CONFIG_IWLWIFI_SENSITIVITY
  974. if (!priv->error_recovering)
  975. priv->start_calib = 0;
  976. priv->sensitivity_data.state = IWL_SENS_CALIB_NEED_REINIT;
  977. iwl4965_init_sensitivity(priv, CMD_ASYNC, 1);
  978. #endif /* CONFIG_IWLWIFI_SENSITIVITY */
  979. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  980. /* If we issue a new RXON command which required a tune then we must
  981. * send a new TXPOWER command or we won't be able to Tx any frames */
  982. rc = iwl_hw_reg_send_txpower(priv);
  983. if (rc) {
  984. IWL_ERROR("Error setting Tx power (%d).\n", rc);
  985. return rc;
  986. }
  987. /* Add the broadcast address so we can send broadcast frames */
  988. if (iwl_rxon_add_station(priv, BROADCAST_ADDR, 0) ==
  989. IWL_INVALID_STATION) {
  990. IWL_ERROR("Error adding BROADCAST address for transmit.\n");
  991. return -EIO;
  992. }
  993. /* If we have set the ASSOC_MSK and we are in BSS mode then
  994. * add the IWL_AP_ID to the station rate table */
  995. if (iwl_is_associated(priv) &&
  996. (priv->iw_mode == IEEE80211_IF_TYPE_STA)) {
  997. if (iwl_rxon_add_station(priv, priv->active_rxon.bssid_addr, 1)
  998. == IWL_INVALID_STATION) {
  999. IWL_ERROR("Error adding AP address for transmit.\n");
  1000. return -EIO;
  1001. }
  1002. priv->assoc_station_added = 1;
  1003. }
  1004. return 0;
  1005. }
  1006. static int iwl_send_bt_config(struct iwl_priv *priv)
  1007. {
  1008. struct iwl_bt_cmd bt_cmd = {
  1009. .flags = 3,
  1010. .lead_time = 0xAA,
  1011. .max_kill = 1,
  1012. .kill_ack_mask = 0,
  1013. .kill_cts_mask = 0,
  1014. };
  1015. return iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1016. sizeof(struct iwl_bt_cmd), &bt_cmd);
  1017. }
  1018. static int iwl_send_scan_abort(struct iwl_priv *priv)
  1019. {
  1020. int rc = 0;
  1021. struct iwl_rx_packet *res;
  1022. struct iwl_host_cmd cmd = {
  1023. .id = REPLY_SCAN_ABORT_CMD,
  1024. .meta.flags = CMD_WANT_SKB,
  1025. };
  1026. /* If there isn't a scan actively going on in the hardware
  1027. * then we are in between scan bands and not actually
  1028. * actively scanning, so don't send the abort command */
  1029. if (!test_bit(STATUS_SCAN_HW, &priv->status)) {
  1030. clear_bit(STATUS_SCAN_ABORTING, &priv->status);
  1031. return 0;
  1032. }
  1033. rc = iwl_send_cmd_sync(priv, &cmd);
  1034. if (rc) {
  1035. clear_bit(STATUS_SCAN_ABORTING, &priv->status);
  1036. return rc;
  1037. }
  1038. res = (struct iwl_rx_packet *)cmd.meta.u.skb->data;
  1039. if (res->u.status != CAN_ABORT_STATUS) {
  1040. /* The scan abort will return 1 for success or
  1041. * 2 for "failure". A failure condition can be
  1042. * due to simply not being in an active scan which
  1043. * can occur if we send the scan abort before we
  1044. * the microcode has notified us that a scan is
  1045. * completed. */
  1046. IWL_DEBUG_INFO("SCAN_ABORT returned %d.\n", res->u.status);
  1047. clear_bit(STATUS_SCAN_ABORTING, &priv->status);
  1048. clear_bit(STATUS_SCAN_HW, &priv->status);
  1049. }
  1050. dev_kfree_skb_any(cmd.meta.u.skb);
  1051. return rc;
  1052. }
  1053. static int iwl_card_state_sync_callback(struct iwl_priv *priv,
  1054. struct iwl_cmd *cmd,
  1055. struct sk_buff *skb)
  1056. {
  1057. return 1;
  1058. }
  1059. /*
  1060. * CARD_STATE_CMD
  1061. *
  1062. * Use: Sets the internal card state to enable, disable, or halt
  1063. *
  1064. * When in the 'enable' state the card operates as normal.
  1065. * When in the 'disable' state, the card enters into a low power mode.
  1066. * When in the 'halt' state, the card is shut down and must be fully
  1067. * restarted to come back on.
  1068. */
  1069. static int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1070. {
  1071. struct iwl_host_cmd cmd = {
  1072. .id = REPLY_CARD_STATE_CMD,
  1073. .len = sizeof(u32),
  1074. .data = &flags,
  1075. .meta.flags = meta_flag,
  1076. };
  1077. if (meta_flag & CMD_ASYNC)
  1078. cmd.meta.u.callback = iwl_card_state_sync_callback;
  1079. return iwl_send_cmd(priv, &cmd);
  1080. }
  1081. static int iwl_add_sta_sync_callback(struct iwl_priv *priv,
  1082. struct iwl_cmd *cmd, struct sk_buff *skb)
  1083. {
  1084. struct iwl_rx_packet *res = NULL;
  1085. if (!skb) {
  1086. IWL_ERROR("Error: Response NULL in REPLY_ADD_STA.\n");
  1087. return 1;
  1088. }
  1089. res = (struct iwl_rx_packet *)skb->data;
  1090. if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
  1091. IWL_ERROR("Bad return from REPLY_ADD_STA (0x%08X)\n",
  1092. res->hdr.flags);
  1093. return 1;
  1094. }
  1095. switch (res->u.add_sta.status) {
  1096. case ADD_STA_SUCCESS_MSK:
  1097. break;
  1098. default:
  1099. break;
  1100. }
  1101. /* We didn't cache the SKB; let the caller free it */
  1102. return 1;
  1103. }
  1104. int iwl_send_add_station(struct iwl_priv *priv,
  1105. struct iwl_addsta_cmd *sta, u8 flags)
  1106. {
  1107. struct iwl_rx_packet *res = NULL;
  1108. int rc = 0;
  1109. struct iwl_host_cmd cmd = {
  1110. .id = REPLY_ADD_STA,
  1111. .len = sizeof(struct iwl_addsta_cmd),
  1112. .meta.flags = flags,
  1113. .data = sta,
  1114. };
  1115. if (flags & CMD_ASYNC)
  1116. cmd.meta.u.callback = iwl_add_sta_sync_callback;
  1117. else
  1118. cmd.meta.flags |= CMD_WANT_SKB;
  1119. rc = iwl_send_cmd(priv, &cmd);
  1120. if (rc || (flags & CMD_ASYNC))
  1121. return rc;
  1122. res = (struct iwl_rx_packet *)cmd.meta.u.skb->data;
  1123. if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
  1124. IWL_ERROR("Bad return from REPLY_ADD_STA (0x%08X)\n",
  1125. res->hdr.flags);
  1126. rc = -EIO;
  1127. }
  1128. if (rc == 0) {
  1129. switch (res->u.add_sta.status) {
  1130. case ADD_STA_SUCCESS_MSK:
  1131. IWL_DEBUG_INFO("REPLY_ADD_STA PASSED\n");
  1132. break;
  1133. default:
  1134. rc = -EIO;
  1135. IWL_WARNING("REPLY_ADD_STA failed\n");
  1136. break;
  1137. }
  1138. }
  1139. priv->alloc_rxb_skb--;
  1140. dev_kfree_skb_any(cmd.meta.u.skb);
  1141. return rc;
  1142. }
  1143. static int iwl_update_sta_key_info(struct iwl_priv *priv,
  1144. struct ieee80211_key_conf *keyconf,
  1145. u8 sta_id)
  1146. {
  1147. unsigned long flags;
  1148. __le16 key_flags = 0;
  1149. switch (keyconf->alg) {
  1150. case ALG_CCMP:
  1151. key_flags |= STA_KEY_FLG_CCMP;
  1152. key_flags |= cpu_to_le16(
  1153. keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  1154. key_flags &= ~STA_KEY_FLG_INVALID;
  1155. break;
  1156. case ALG_TKIP:
  1157. case ALG_WEP:
  1158. return -EINVAL;
  1159. default:
  1160. return -EINVAL;
  1161. }
  1162. spin_lock_irqsave(&priv->sta_lock, flags);
  1163. priv->stations[sta_id].keyinfo.alg = keyconf->alg;
  1164. priv->stations[sta_id].keyinfo.keylen = keyconf->keylen;
  1165. memcpy(priv->stations[sta_id].keyinfo.key, keyconf->key,
  1166. keyconf->keylen);
  1167. memcpy(priv->stations[sta_id].sta.key.key, keyconf->key,
  1168. keyconf->keylen);
  1169. priv->stations[sta_id].sta.key.key_flags = key_flags;
  1170. priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  1171. priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  1172. spin_unlock_irqrestore(&priv->sta_lock, flags);
  1173. IWL_DEBUG_INFO("hwcrypto: modify ucode station key info\n");
  1174. iwl_send_add_station(priv, &priv->stations[sta_id].sta, 0);
  1175. return 0;
  1176. }
  1177. static int iwl_clear_sta_key_info(struct iwl_priv *priv, u8 sta_id)
  1178. {
  1179. unsigned long flags;
  1180. spin_lock_irqsave(&priv->sta_lock, flags);
  1181. memset(&priv->stations[sta_id].keyinfo, 0, sizeof(struct iwl_hw_key));
  1182. memset(&priv->stations[sta_id].sta.key, 0, sizeof(struct iwl_keyinfo));
  1183. priv->stations[sta_id].sta.key.key_flags = STA_KEY_FLG_NO_ENC;
  1184. priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  1185. priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  1186. spin_unlock_irqrestore(&priv->sta_lock, flags);
  1187. IWL_DEBUG_INFO("hwcrypto: clear ucode station key info\n");
  1188. iwl_send_add_station(priv, &priv->stations[sta_id].sta, 0);
  1189. return 0;
  1190. }
  1191. static void iwl_clear_free_frames(struct iwl_priv *priv)
  1192. {
  1193. struct list_head *element;
  1194. IWL_DEBUG_INFO("%d frames on pre-allocated heap on clear.\n",
  1195. priv->frames_count);
  1196. while (!list_empty(&priv->free_frames)) {
  1197. element = priv->free_frames.next;
  1198. list_del(element);
  1199. kfree(list_entry(element, struct iwl_frame, list));
  1200. priv->frames_count--;
  1201. }
  1202. if (priv->frames_count) {
  1203. IWL_WARNING("%d frames still in use. Did we lose one?\n",
  1204. priv->frames_count);
  1205. priv->frames_count = 0;
  1206. }
  1207. }
  1208. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  1209. {
  1210. struct iwl_frame *frame;
  1211. struct list_head *element;
  1212. if (list_empty(&priv->free_frames)) {
  1213. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  1214. if (!frame) {
  1215. IWL_ERROR("Could not allocate frame!\n");
  1216. return NULL;
  1217. }
  1218. priv->frames_count++;
  1219. return frame;
  1220. }
  1221. element = priv->free_frames.next;
  1222. list_del(element);
  1223. return list_entry(element, struct iwl_frame, list);
  1224. }
  1225. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  1226. {
  1227. memset(frame, 0, sizeof(*frame));
  1228. list_add(&frame->list, &priv->free_frames);
  1229. }
  1230. unsigned int iwl_fill_beacon_frame(struct iwl_priv *priv,
  1231. struct ieee80211_hdr *hdr,
  1232. const u8 *dest, int left)
  1233. {
  1234. if (!iwl_is_associated(priv) || !priv->ibss_beacon ||
  1235. ((priv->iw_mode != IEEE80211_IF_TYPE_IBSS) &&
  1236. (priv->iw_mode != IEEE80211_IF_TYPE_AP)))
  1237. return 0;
  1238. if (priv->ibss_beacon->len > left)
  1239. return 0;
  1240. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  1241. return priv->ibss_beacon->len;
  1242. }
  1243. int iwl_rate_index_from_plcp(int plcp)
  1244. {
  1245. int i = 0;
  1246. if (plcp & RATE_MCS_HT_MSK) {
  1247. i = (plcp & 0xff);
  1248. if (i >= IWL_RATE_MIMO_6M_PLCP)
  1249. i = i - IWL_RATE_MIMO_6M_PLCP;
  1250. i += IWL_FIRST_OFDM_RATE;
  1251. /* skip 9M not supported in ht*/
  1252. if (i >= IWL_RATE_9M_INDEX)
  1253. i += 1;
  1254. if ((i >= IWL_FIRST_OFDM_RATE) &&
  1255. (i <= IWL_LAST_OFDM_RATE))
  1256. return i;
  1257. } else {
  1258. for (i = 0; i < ARRAY_SIZE(iwl_rates); i++)
  1259. if (iwl_rates[i].plcp == (plcp &0xFF))
  1260. return i;
  1261. }
  1262. return -1;
  1263. }
  1264. static u8 iwl_rate_get_lowest_plcp(int rate_mask)
  1265. {
  1266. u8 i;
  1267. for (i = IWL_RATE_1M_INDEX; i != IWL_RATE_INVALID;
  1268. i = iwl_rates[i].next_ieee) {
  1269. if (rate_mask & (1 << i))
  1270. return iwl_rates[i].plcp;
  1271. }
  1272. return IWL_RATE_INVALID;
  1273. }
  1274. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  1275. {
  1276. struct iwl_frame *frame;
  1277. unsigned int frame_size;
  1278. int rc;
  1279. u8 rate;
  1280. frame = iwl_get_free_frame(priv);
  1281. if (!frame) {
  1282. IWL_ERROR("Could not obtain free frame buffer for beacon "
  1283. "command.\n");
  1284. return -ENOMEM;
  1285. }
  1286. if (!(priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)) {
  1287. rate = iwl_rate_get_lowest_plcp(priv->active_rate_basic &
  1288. 0xFF0);
  1289. if (rate == IWL_INVALID_RATE)
  1290. rate = IWL_RATE_6M_PLCP;
  1291. } else {
  1292. rate = iwl_rate_get_lowest_plcp(priv->active_rate_basic & 0xF);
  1293. if (rate == IWL_INVALID_RATE)
  1294. rate = IWL_RATE_1M_PLCP;
  1295. }
  1296. frame_size = iwl_hw_get_beacon_cmd(priv, frame, rate);
  1297. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  1298. &frame->u.cmd[0]);
  1299. iwl_free_frame(priv, frame);
  1300. return rc;
  1301. }
  1302. /******************************************************************************
  1303. *
  1304. * EEPROM related functions
  1305. *
  1306. ******************************************************************************/
  1307. static void get_eeprom_mac(struct iwl_priv *priv, u8 *mac)
  1308. {
  1309. memcpy(mac, priv->eeprom.mac_address, 6);
  1310. }
  1311. /**
  1312. * iwl_eeprom_init - read EEPROM contents
  1313. *
  1314. * Load the EEPROM from adapter into priv->eeprom
  1315. *
  1316. * NOTE: This routine uses the non-debug IO access functions.
  1317. */
  1318. int iwl_eeprom_init(struct iwl_priv *priv)
  1319. {
  1320. u16 *e = (u16 *)&priv->eeprom;
  1321. u32 gp = iwl_read32(priv, CSR_EEPROM_GP);
  1322. u32 r;
  1323. int sz = sizeof(priv->eeprom);
  1324. int rc;
  1325. int i;
  1326. u16 addr;
  1327. /* The EEPROM structure has several padding buffers within it
  1328. * and when adding new EEPROM maps is subject to programmer errors
  1329. * which may be very difficult to identify without explicitly
  1330. * checking the resulting size of the eeprom map. */
  1331. BUILD_BUG_ON(sizeof(priv->eeprom) != IWL_EEPROM_IMAGE_SIZE);
  1332. if ((gp & CSR_EEPROM_GP_VALID_MSK) == CSR_EEPROM_GP_BAD_SIGNATURE) {
  1333. IWL_ERROR("EEPROM not found, EEPROM_GP=0x%08x", gp);
  1334. return -ENOENT;
  1335. }
  1336. rc = iwl_eeprom_aqcuire_semaphore(priv);
  1337. if (rc < 0) {
  1338. IWL_ERROR("Failed to aqcuire EEPROM semaphore.\n");
  1339. return -ENOENT;
  1340. }
  1341. /* eeprom is an array of 16bit values */
  1342. for (addr = 0; addr < sz; addr += sizeof(u16)) {
  1343. _iwl_write32(priv, CSR_EEPROM_REG, addr << 1);
  1344. _iwl_clear_bit(priv, CSR_EEPROM_REG, CSR_EEPROM_REG_BIT_CMD);
  1345. for (i = 0; i < IWL_EEPROM_ACCESS_TIMEOUT;
  1346. i += IWL_EEPROM_ACCESS_DELAY) {
  1347. r = _iwl_read_restricted(priv, CSR_EEPROM_REG);
  1348. if (r & CSR_EEPROM_REG_READ_VALID_MSK)
  1349. break;
  1350. udelay(IWL_EEPROM_ACCESS_DELAY);
  1351. }
  1352. if (!(r & CSR_EEPROM_REG_READ_VALID_MSK)) {
  1353. IWL_ERROR("Time out reading EEPROM[%d]", addr);
  1354. rc = -ETIMEDOUT;
  1355. goto done;
  1356. }
  1357. e[addr / 2] = le16_to_cpu(r >> 16);
  1358. }
  1359. rc = 0;
  1360. done:
  1361. iwl_eeprom_release_semaphore(priv);
  1362. return rc;
  1363. }
  1364. /******************************************************************************
  1365. *
  1366. * Misc. internal state and helper functions
  1367. *
  1368. ******************************************************************************/
  1369. #ifdef CONFIG_IWLWIFI_DEBUG
  1370. /**
  1371. * iwl_report_frame - dump frame to syslog during debug sessions
  1372. *
  1373. * hack this function to show different aspects of received frames,
  1374. * including selective frame dumps.
  1375. * group100 parameter selects whether to show 1 out of 100 good frames.
  1376. *
  1377. * TODO: ieee80211_hdr stuff is common to 3945 and 4965, so frame type
  1378. * info output is okay, but some of this stuff (e.g. iwl_rx_frame_stats)
  1379. * is 3945-specific and gives bad output for 4965. Need to split the
  1380. * functionality, keep common stuff here.
  1381. */
  1382. void iwl_report_frame(struct iwl_priv *priv,
  1383. struct iwl_rx_packet *pkt,
  1384. struct ieee80211_hdr *header, int group100)
  1385. {
  1386. u32 to_us;
  1387. u32 print_summary = 0;
  1388. u32 print_dump = 0; /* set to 1 to dump all frames' contents */
  1389. u32 hundred = 0;
  1390. u32 dataframe = 0;
  1391. u16 fc;
  1392. u16 seq_ctl;
  1393. u16 channel;
  1394. u16 phy_flags;
  1395. int rate_sym;
  1396. u16 length;
  1397. u16 status;
  1398. u16 bcn_tmr;
  1399. u32 tsf_low;
  1400. u64 tsf;
  1401. u8 rssi;
  1402. u8 agc;
  1403. u16 sig_avg;
  1404. u16 noise_diff;
  1405. struct iwl_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  1406. struct iwl_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  1407. struct iwl_rx_frame_end *rx_end = IWL_RX_END(pkt);
  1408. u8 *data = IWL_RX_DATA(pkt);
  1409. /* MAC header */
  1410. fc = le16_to_cpu(header->frame_control);
  1411. seq_ctl = le16_to_cpu(header->seq_ctrl);
  1412. /* metadata */
  1413. channel = le16_to_cpu(rx_hdr->channel);
  1414. phy_flags = le16_to_cpu(rx_hdr->phy_flags);
  1415. rate_sym = rx_hdr->rate;
  1416. length = le16_to_cpu(rx_hdr->len);
  1417. /* end-of-frame status and timestamp */
  1418. status = le32_to_cpu(rx_end->status);
  1419. bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
  1420. tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
  1421. tsf = le64_to_cpu(rx_end->timestamp);
  1422. /* signal statistics */
  1423. rssi = rx_stats->rssi;
  1424. agc = rx_stats->agc;
  1425. sig_avg = le16_to_cpu(rx_stats->sig_avg);
  1426. noise_diff = le16_to_cpu(rx_stats->noise_diff);
  1427. to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
  1428. /* if data frame is to us and all is good,
  1429. * (optionally) print summary for only 1 out of every 100 */
  1430. if (to_us && (fc & ~IEEE80211_FCTL_PROTECTED) ==
  1431. (IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
  1432. dataframe = 1;
  1433. if (!group100)
  1434. print_summary = 1; /* print each frame */
  1435. else if (priv->framecnt_to_us < 100) {
  1436. priv->framecnt_to_us++;
  1437. print_summary = 0;
  1438. } else {
  1439. priv->framecnt_to_us = 0;
  1440. print_summary = 1;
  1441. hundred = 1;
  1442. }
  1443. } else {
  1444. /* print summary for all other frames */
  1445. print_summary = 1;
  1446. }
  1447. if (print_summary) {
  1448. char *title;
  1449. u32 rate;
  1450. if (hundred)
  1451. title = "100Frames";
  1452. else if (fc & IEEE80211_FCTL_RETRY)
  1453. title = "Retry";
  1454. else if (ieee80211_is_assoc_response(fc))
  1455. title = "AscRsp";
  1456. else if (ieee80211_is_reassoc_response(fc))
  1457. title = "RasRsp";
  1458. else if (ieee80211_is_probe_response(fc)) {
  1459. title = "PrbRsp";
  1460. print_dump = 1; /* dump frame contents */
  1461. } else if (ieee80211_is_beacon(fc)) {
  1462. title = "Beacon";
  1463. print_dump = 1; /* dump frame contents */
  1464. } else if (ieee80211_is_atim(fc))
  1465. title = "ATIM";
  1466. else if (ieee80211_is_auth(fc))
  1467. title = "Auth";
  1468. else if (ieee80211_is_deauth(fc))
  1469. title = "DeAuth";
  1470. else if (ieee80211_is_disassoc(fc))
  1471. title = "DisAssoc";
  1472. else
  1473. title = "Frame";
  1474. rate = iwl_rate_index_from_plcp(rate_sym);
  1475. if (rate == -1)
  1476. rate = 0;
  1477. else
  1478. rate = iwl_rates[rate].ieee / 2;
  1479. /* print frame summary.
  1480. * MAC addresses show just the last byte (for brevity),
  1481. * but you can hack it to show more, if you'd like to. */
  1482. if (dataframe)
  1483. IWL_DEBUG_RX("%s: mhd=0x%04x, dst=0x%02x, "
  1484. "len=%u, rssi=%d, chnl=%d, rate=%u, \n",
  1485. title, fc, header->addr1[5],
  1486. length, rssi, channel, rate);
  1487. else {
  1488. /* src/dst addresses assume managed mode */
  1489. IWL_DEBUG_RX("%s: 0x%04x, dst=0x%02x, "
  1490. "src=0x%02x, rssi=%u, tim=%lu usec, "
  1491. "phy=0x%02x, chnl=%d\n",
  1492. title, fc, header->addr1[5],
  1493. header->addr3[5], rssi,
  1494. tsf_low - priv->scan_start_tsf,
  1495. phy_flags, channel);
  1496. }
  1497. }
  1498. if (print_dump)
  1499. iwl_print_hex_dump(IWL_DL_RX, data, length);
  1500. }
  1501. #endif
  1502. static void iwl_unset_hw_setting(struct iwl_priv *priv)
  1503. {
  1504. if (priv->hw_setting.shared_virt)
  1505. pci_free_consistent(priv->pci_dev,
  1506. sizeof(struct iwl_shared),
  1507. priv->hw_setting.shared_virt,
  1508. priv->hw_setting.shared_phys);
  1509. }
  1510. /**
  1511. * iwl_supported_rate_to_ie - fill in the supported rate in IE field
  1512. *
  1513. * return : set the bit for each supported rate insert in ie
  1514. */
  1515. static u16 iwl_supported_rate_to_ie(u8 *ie, u16 supported_rate,
  1516. u16 basic_rate, int *left)
  1517. {
  1518. u16 ret_rates = 0, bit;
  1519. int i;
  1520. u8 *cnt = ie;
  1521. u8 *rates = ie + 1;
  1522. for (bit = 1, i = 0; i < IWL_RATE_COUNT; i++, bit <<= 1) {
  1523. if (bit & supported_rate) {
  1524. ret_rates |= bit;
  1525. rates[*cnt] = iwl_rates[i].ieee |
  1526. ((bit & basic_rate) ? 0x80 : 0x00);
  1527. (*cnt)++;
  1528. (*left)--;
  1529. if ((*left <= 0) ||
  1530. (*cnt >= IWL_SUPPORTED_RATES_IE_LEN))
  1531. break;
  1532. }
  1533. }
  1534. return ret_rates;
  1535. }
  1536. #ifdef CONFIG_IWLWIFI_HT
  1537. void static iwl_set_ht_capab(struct ieee80211_hw *hw,
  1538. struct ieee80211_ht_capability *ht_cap,
  1539. u8 use_wide_chan);
  1540. #endif
  1541. /**
  1542. * iwl_fill_probe_req - fill in all required fields and IE for probe request
  1543. */
  1544. static u16 iwl_fill_probe_req(struct iwl_priv *priv,
  1545. struct ieee80211_mgmt *frame,
  1546. int left, int is_direct)
  1547. {
  1548. int len = 0;
  1549. u8 *pos = NULL;
  1550. u16 active_rates, ret_rates, cck_rates;
  1551. /* Make sure there is enough space for the probe request,
  1552. * two mandatory IEs and the data */
  1553. left -= 24;
  1554. if (left < 0)
  1555. return 0;
  1556. len += 24;
  1557. frame->frame_control = cpu_to_le16(IEEE80211_STYPE_PROBE_REQ);
  1558. memcpy(frame->da, BROADCAST_ADDR, ETH_ALEN);
  1559. memcpy(frame->sa, priv->mac_addr, ETH_ALEN);
  1560. memcpy(frame->bssid, BROADCAST_ADDR, ETH_ALEN);
  1561. frame->seq_ctrl = 0;
  1562. /* fill in our indirect SSID IE */
  1563. /* ...next IE... */
  1564. left -= 2;
  1565. if (left < 0)
  1566. return 0;
  1567. len += 2;
  1568. pos = &(frame->u.probe_req.variable[0]);
  1569. *pos++ = WLAN_EID_SSID;
  1570. *pos++ = 0;
  1571. /* fill in our direct SSID IE... */
  1572. if (is_direct) {
  1573. /* ...next IE... */
  1574. left -= 2 + priv->essid_len;
  1575. if (left < 0)
  1576. return 0;
  1577. /* ... fill it in... */
  1578. *pos++ = WLAN_EID_SSID;
  1579. *pos++ = priv->essid_len;
  1580. memcpy(pos, priv->essid, priv->essid_len);
  1581. pos += priv->essid_len;
  1582. len += 2 + priv->essid_len;
  1583. }
  1584. /* fill in supported rate */
  1585. /* ...next IE... */
  1586. left -= 2;
  1587. if (left < 0)
  1588. return 0;
  1589. /* ... fill it in... */
  1590. *pos++ = WLAN_EID_SUPP_RATES;
  1591. *pos = 0;
  1592. priv->active_rate = priv->rates_mask;
  1593. active_rates = priv->active_rate;
  1594. priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
  1595. cck_rates = IWL_CCK_RATES_MASK & active_rates;
  1596. ret_rates = iwl_supported_rate_to_ie(pos, cck_rates,
  1597. priv->active_rate_basic, &left);
  1598. active_rates &= ~ret_rates;
  1599. ret_rates = iwl_supported_rate_to_ie(pos, active_rates,
  1600. priv->active_rate_basic, &left);
  1601. active_rates &= ~ret_rates;
  1602. len += 2 + *pos;
  1603. pos += (*pos) + 1;
  1604. if (active_rates == 0)
  1605. goto fill_end;
  1606. /* fill in supported extended rate */
  1607. /* ...next IE... */
  1608. left -= 2;
  1609. if (left < 0)
  1610. return 0;
  1611. /* ... fill it in... */
  1612. *pos++ = WLAN_EID_EXT_SUPP_RATES;
  1613. *pos = 0;
  1614. iwl_supported_rate_to_ie(pos, active_rates,
  1615. priv->active_rate_basic, &left);
  1616. if (*pos > 0)
  1617. len += 2 + *pos;
  1618. #ifdef CONFIG_IWLWIFI_HT
  1619. if (is_direct && priv->is_ht_enabled) {
  1620. u8 use_wide_chan = 1;
  1621. if (priv->channel_width != IWL_CHANNEL_WIDTH_40MHZ)
  1622. use_wide_chan = 0;
  1623. pos += (*pos) + 1;
  1624. *pos++ = WLAN_EID_HT_CAPABILITY;
  1625. *pos++ = sizeof(struct ieee80211_ht_capability);
  1626. iwl_set_ht_capab(NULL, (struct ieee80211_ht_capability *)pos,
  1627. use_wide_chan);
  1628. len += 2 + sizeof(struct ieee80211_ht_capability);
  1629. }
  1630. #endif /*CONFIG_IWLWIFI_HT */
  1631. fill_end:
  1632. return (u16)len;
  1633. }
  1634. /*
  1635. * QoS support
  1636. */
  1637. #ifdef CONFIG_IWLWIFI_QOS
  1638. static int iwl_send_qos_params_command(struct iwl_priv *priv,
  1639. struct iwl_qosparam_cmd *qos)
  1640. {
  1641. return iwl_send_cmd_pdu(priv, REPLY_QOS_PARAM,
  1642. sizeof(struct iwl_qosparam_cmd), qos);
  1643. }
  1644. static void iwl_reset_qos(struct iwl_priv *priv)
  1645. {
  1646. u16 cw_min = 15;
  1647. u16 cw_max = 1023;
  1648. u8 aifs = 2;
  1649. u8 is_legacy = 0;
  1650. unsigned long flags;
  1651. int i;
  1652. spin_lock_irqsave(&priv->lock, flags);
  1653. priv->qos_data.qos_active = 0;
  1654. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS) {
  1655. if (priv->qos_data.qos_enable)
  1656. priv->qos_data.qos_active = 1;
  1657. if (!(priv->active_rate & 0xfff0)) {
  1658. cw_min = 31;
  1659. is_legacy = 1;
  1660. }
  1661. } else if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  1662. if (priv->qos_data.qos_enable)
  1663. priv->qos_data.qos_active = 1;
  1664. } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
  1665. cw_min = 31;
  1666. is_legacy = 1;
  1667. }
  1668. if (priv->qos_data.qos_active)
  1669. aifs = 3;
  1670. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  1671. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  1672. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  1673. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  1674. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  1675. if (priv->qos_data.qos_active) {
  1676. i = 1;
  1677. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  1678. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  1679. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  1680. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  1681. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  1682. i = 2;
  1683. priv->qos_data.def_qos_parm.ac[i].cw_min =
  1684. cpu_to_le16((cw_min + 1) / 2 - 1);
  1685. priv->qos_data.def_qos_parm.ac[i].cw_max =
  1686. cpu_to_le16(cw_max);
  1687. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  1688. if (is_legacy)
  1689. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  1690. cpu_to_le16(6016);
  1691. else
  1692. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  1693. cpu_to_le16(3008);
  1694. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  1695. i = 3;
  1696. priv->qos_data.def_qos_parm.ac[i].cw_min =
  1697. cpu_to_le16((cw_min + 1) / 4 - 1);
  1698. priv->qos_data.def_qos_parm.ac[i].cw_max =
  1699. cpu_to_le16((cw_max + 1) / 2 - 1);
  1700. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  1701. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  1702. if (is_legacy)
  1703. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  1704. cpu_to_le16(3264);
  1705. else
  1706. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  1707. cpu_to_le16(1504);
  1708. } else {
  1709. for (i = 1; i < 4; i++) {
  1710. priv->qos_data.def_qos_parm.ac[i].cw_min =
  1711. cpu_to_le16(cw_min);
  1712. priv->qos_data.def_qos_parm.ac[i].cw_max =
  1713. cpu_to_le16(cw_max);
  1714. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  1715. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  1716. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  1717. }
  1718. }
  1719. IWL_DEBUG_QOS("set QoS to default \n");
  1720. spin_unlock_irqrestore(&priv->lock, flags);
  1721. }
  1722. static void iwl_activate_qos(struct iwl_priv *priv, u8 force)
  1723. {
  1724. unsigned long flags;
  1725. if (priv == NULL)
  1726. return;
  1727. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1728. return;
  1729. if (!priv->qos_data.qos_enable)
  1730. return;
  1731. spin_lock_irqsave(&priv->lock, flags);
  1732. priv->qos_data.def_qos_parm.qos_flags = 0;
  1733. if (priv->qos_data.qos_cap.q_AP.queue_request &&
  1734. !priv->qos_data.qos_cap.q_AP.txop_request)
  1735. priv->qos_data.def_qos_parm.qos_flags |=
  1736. QOS_PARAM_FLG_TXOP_TYPE_MSK;
  1737. if (priv->qos_data.qos_active)
  1738. priv->qos_data.def_qos_parm.qos_flags |=
  1739. QOS_PARAM_FLG_UPDATE_EDCA_MSK;
  1740. spin_unlock_irqrestore(&priv->lock, flags);
  1741. if (force || iwl_is_associated(priv)) {
  1742. IWL_DEBUG_QOS("send QoS cmd with Qos active %d \n",
  1743. priv->qos_data.qos_active);
  1744. iwl_send_qos_params_command(priv,
  1745. &(priv->qos_data.def_qos_parm));
  1746. }
  1747. }
  1748. #endif /* CONFIG_IWLWIFI_QOS */
  1749. /*
  1750. * Power management (not Tx power!) functions
  1751. */
  1752. #define MSEC_TO_USEC 1024
  1753. #define NOSLP __constant_cpu_to_le16(0), 0, 0
  1754. #define SLP IWL_POWER_DRIVER_ALLOW_SLEEP_MSK, 0, 0
  1755. #define SLP_TIMEOUT(T) __constant_cpu_to_le32((T) * MSEC_TO_USEC)
  1756. #define SLP_VEC(X0, X1, X2, X3, X4) {__constant_cpu_to_le32(X0), \
  1757. __constant_cpu_to_le32(X1), \
  1758. __constant_cpu_to_le32(X2), \
  1759. __constant_cpu_to_le32(X3), \
  1760. __constant_cpu_to_le32(X4)}
  1761. /* default power management (not Tx power) table values */
  1762. /* for tim 0-10 */
  1763. static struct iwl_power_vec_entry range_0[IWL_POWER_AC] = {
  1764. {{NOSLP, SLP_TIMEOUT(0), SLP_TIMEOUT(0), SLP_VEC(0, 0, 0, 0, 0)}, 0},
  1765. {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(500), SLP_VEC(1, 2, 3, 4, 4)}, 0},
  1766. {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(300), SLP_VEC(2, 4, 6, 7, 7)}, 0},
  1767. {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(100), SLP_VEC(2, 6, 9, 9, 10)}, 0},
  1768. {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(25), SLP_VEC(2, 7, 9, 9, 10)}, 1},
  1769. {{SLP, SLP_TIMEOUT(25), SLP_TIMEOUT(25), SLP_VEC(4, 7, 10, 10, 10)}, 1}
  1770. };
  1771. /* for tim > 10 */
  1772. static struct iwl_power_vec_entry range_1[IWL_POWER_AC] = {
  1773. {{NOSLP, SLP_TIMEOUT(0), SLP_TIMEOUT(0), SLP_VEC(0, 0, 0, 0, 0)}, 0},
  1774. {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(500),
  1775. SLP_VEC(1, 2, 3, 4, 0xFF)}, 0},
  1776. {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(300),
  1777. SLP_VEC(2, 4, 6, 7, 0xFF)}, 0},
  1778. {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(100),
  1779. SLP_VEC(2, 6, 9, 9, 0xFF)}, 0},
  1780. {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(25), SLP_VEC(2, 7, 9, 9, 0xFF)}, 0},
  1781. {{SLP, SLP_TIMEOUT(25), SLP_TIMEOUT(25),
  1782. SLP_VEC(4, 7, 10, 10, 0xFF)}, 0}
  1783. };
  1784. int iwl_power_init_handle(struct iwl_priv *priv)
  1785. {
  1786. int rc = 0, i;
  1787. struct iwl_power_mgr *pow_data;
  1788. int size = sizeof(struct iwl_power_vec_entry) * IWL_POWER_AC;
  1789. u16 pci_pm;
  1790. IWL_DEBUG_POWER("Initialize power \n");
  1791. pow_data = &(priv->power_data);
  1792. memset(pow_data, 0, sizeof(*pow_data));
  1793. pow_data->active_index = IWL_POWER_RANGE_0;
  1794. pow_data->dtim_val = 0xffff;
  1795. memcpy(&pow_data->pwr_range_0[0], &range_0[0], size);
  1796. memcpy(&pow_data->pwr_range_1[0], &range_1[0], size);
  1797. rc = pci_read_config_word(priv->pci_dev, PCI_LINK_CTRL, &pci_pm);
  1798. if (rc != 0)
  1799. return 0;
  1800. else {
  1801. struct iwl_powertable_cmd *cmd;
  1802. IWL_DEBUG_POWER("adjust power command flags\n");
  1803. for (i = 0; i < IWL_POWER_AC; i++) {
  1804. cmd = &pow_data->pwr_range_0[i].cmd;
  1805. if (pci_pm & 0x1)
  1806. cmd->flags &= ~IWL_POWER_PCI_PM_MSK;
  1807. else
  1808. cmd->flags |= IWL_POWER_PCI_PM_MSK;
  1809. }
  1810. }
  1811. return rc;
  1812. }
  1813. static int iwl_update_power_cmd(struct iwl_priv *priv,
  1814. struct iwl_powertable_cmd *cmd, u32 mode)
  1815. {
  1816. int rc = 0, i;
  1817. u8 skip;
  1818. u32 max_sleep = 0;
  1819. struct iwl_power_vec_entry *range;
  1820. u8 period = 0;
  1821. struct iwl_power_mgr *pow_data;
  1822. if (mode > IWL_POWER_INDEX_5) {
  1823. IWL_DEBUG_POWER("Error invalid power mode \n");
  1824. return -1;
  1825. }
  1826. pow_data = &(priv->power_data);
  1827. if (pow_data->active_index == IWL_POWER_RANGE_0)
  1828. range = &pow_data->pwr_range_0[0];
  1829. else
  1830. range = &pow_data->pwr_range_1[1];
  1831. memcpy(cmd, &range[mode].cmd, sizeof(struct iwl_powertable_cmd));
  1832. #ifdef IWL_MAC80211_DISABLE
  1833. if (priv->assoc_network != NULL) {
  1834. unsigned long flags;
  1835. period = priv->assoc_network->tim.tim_period;
  1836. }
  1837. #endif /*IWL_MAC80211_DISABLE */
  1838. skip = range[mode].no_dtim;
  1839. if (period == 0) {
  1840. period = 1;
  1841. skip = 0;
  1842. }
  1843. if (skip == 0) {
  1844. max_sleep = period;
  1845. cmd->flags &= ~IWL_POWER_SLEEP_OVER_DTIM_MSK;
  1846. } else {
  1847. __le32 slp_itrvl = cmd->sleep_interval[IWL_POWER_VEC_SIZE - 1];
  1848. max_sleep = (le32_to_cpu(slp_itrvl) / period) * period;
  1849. cmd->flags |= IWL_POWER_SLEEP_OVER_DTIM_MSK;
  1850. }
  1851. for (i = 0; i < IWL_POWER_VEC_SIZE; i++) {
  1852. if (le32_to_cpu(cmd->sleep_interval[i]) > max_sleep)
  1853. cmd->sleep_interval[i] = cpu_to_le32(max_sleep);
  1854. }
  1855. IWL_DEBUG_POWER("Flags value = 0x%08X\n", cmd->flags);
  1856. IWL_DEBUG_POWER("Tx timeout = %u\n", le32_to_cpu(cmd->tx_data_timeout));
  1857. IWL_DEBUG_POWER("Rx timeout = %u\n", le32_to_cpu(cmd->rx_data_timeout));
  1858. IWL_DEBUG_POWER("Sleep interval vector = { %d , %d , %d , %d , %d }\n",
  1859. le32_to_cpu(cmd->sleep_interval[0]),
  1860. le32_to_cpu(cmd->sleep_interval[1]),
  1861. le32_to_cpu(cmd->sleep_interval[2]),
  1862. le32_to_cpu(cmd->sleep_interval[3]),
  1863. le32_to_cpu(cmd->sleep_interval[4]));
  1864. return rc;
  1865. }
  1866. static int iwl_send_power_mode(struct iwl_priv *priv, u32 mode)
  1867. {
  1868. u32 final_mode = mode;
  1869. int rc;
  1870. struct iwl_powertable_cmd cmd;
  1871. /* If on battery, set to 3,
  1872. * if plugged into AC power, set to CAM ("continuosly aware mode"),
  1873. * else user level */
  1874. switch (mode) {
  1875. case IWL_POWER_BATTERY:
  1876. final_mode = IWL_POWER_INDEX_3;
  1877. break;
  1878. case IWL_POWER_AC:
  1879. final_mode = IWL_POWER_MODE_CAM;
  1880. break;
  1881. default:
  1882. final_mode = mode;
  1883. break;
  1884. }
  1885. cmd.keep_alive_beacons = 0;
  1886. iwl_update_power_cmd(priv, &cmd, final_mode);
  1887. rc = iwl_send_cmd_pdu(priv, POWER_TABLE_CMD, sizeof(cmd), &cmd);
  1888. if (final_mode == IWL_POWER_MODE_CAM)
  1889. clear_bit(STATUS_POWER_PMI, &priv->status);
  1890. else
  1891. set_bit(STATUS_POWER_PMI, &priv->status);
  1892. return rc;
  1893. }
  1894. int iwl_is_network_packet(struct iwl_priv *priv, struct ieee80211_hdr *header)
  1895. {
  1896. /* Filter incoming packets to determine if they are targeted toward
  1897. * this network, discarding packets coming from ourselves */
  1898. switch (priv->iw_mode) {
  1899. case IEEE80211_IF_TYPE_IBSS: /* Header: Dest. | Source | BSSID */
  1900. /* packets from our adapter are dropped (echo) */
  1901. if (!compare_ether_addr(header->addr2, priv->mac_addr))
  1902. return 0;
  1903. /* {broad,multi}cast packets to our IBSS go through */
  1904. if (is_multicast_ether_addr(header->addr1))
  1905. return !compare_ether_addr(header->addr3, priv->bssid);
  1906. /* packets to our adapter go through */
  1907. return !compare_ether_addr(header->addr1, priv->mac_addr);
  1908. case IEEE80211_IF_TYPE_STA: /* Header: Dest. | AP{BSSID} | Source */
  1909. /* packets from our adapter are dropped (echo) */
  1910. if (!compare_ether_addr(header->addr3, priv->mac_addr))
  1911. return 0;
  1912. /* {broad,multi}cast packets to our BSS go through */
  1913. if (is_multicast_ether_addr(header->addr1))
  1914. return !compare_ether_addr(header->addr2, priv->bssid);
  1915. /* packets to our adapter go through */
  1916. return !compare_ether_addr(header->addr1, priv->mac_addr);
  1917. }
  1918. return 1;
  1919. }
  1920. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  1921. const char *iwl_get_tx_fail_reason(u32 status)
  1922. {
  1923. switch (status & TX_STATUS_MSK) {
  1924. case TX_STATUS_SUCCESS:
  1925. return "SUCCESS";
  1926. TX_STATUS_ENTRY(SHORT_LIMIT);
  1927. TX_STATUS_ENTRY(LONG_LIMIT);
  1928. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  1929. TX_STATUS_ENTRY(MGMNT_ABORT);
  1930. TX_STATUS_ENTRY(NEXT_FRAG);
  1931. TX_STATUS_ENTRY(LIFE_EXPIRE);
  1932. TX_STATUS_ENTRY(DEST_PS);
  1933. TX_STATUS_ENTRY(ABORTED);
  1934. TX_STATUS_ENTRY(BT_RETRY);
  1935. TX_STATUS_ENTRY(STA_INVALID);
  1936. TX_STATUS_ENTRY(FRAG_DROPPED);
  1937. TX_STATUS_ENTRY(TID_DISABLE);
  1938. TX_STATUS_ENTRY(FRAME_FLUSHED);
  1939. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  1940. TX_STATUS_ENTRY(TX_LOCKED);
  1941. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  1942. }
  1943. return "UNKNOWN";
  1944. }
  1945. /**
  1946. * iwl_scan_cancel - Cancel any currently executing HW scan
  1947. *
  1948. * NOTE: priv->mutex is not required before calling this function
  1949. */
  1950. static int iwl_scan_cancel(struct iwl_priv *priv)
  1951. {
  1952. if (!test_bit(STATUS_SCAN_HW, &priv->status)) {
  1953. clear_bit(STATUS_SCANNING, &priv->status);
  1954. return 0;
  1955. }
  1956. if (test_bit(STATUS_SCANNING, &priv->status)) {
  1957. if (!test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
  1958. IWL_DEBUG_SCAN("Queuing scan abort.\n");
  1959. set_bit(STATUS_SCAN_ABORTING, &priv->status);
  1960. queue_work(priv->workqueue, &priv->abort_scan);
  1961. } else
  1962. IWL_DEBUG_SCAN("Scan abort already in progress.\n");
  1963. return test_bit(STATUS_SCANNING, &priv->status);
  1964. }
  1965. return 0;
  1966. }
  1967. /**
  1968. * iwl_scan_cancel_timeout - Cancel any currently executing HW scan
  1969. * @ms: amount of time to wait (in milliseconds) for scan to abort
  1970. *
  1971. * NOTE: priv->mutex must be held before calling this function
  1972. */
  1973. static int iwl_scan_cancel_timeout(struct iwl_priv *priv, unsigned long ms)
  1974. {
  1975. unsigned long now = jiffies;
  1976. int ret;
  1977. ret = iwl_scan_cancel(priv);
  1978. if (ret && ms) {
  1979. mutex_unlock(&priv->mutex);
  1980. while (!time_after(jiffies, now + msecs_to_jiffies(ms)) &&
  1981. test_bit(STATUS_SCANNING, &priv->status))
  1982. msleep(1);
  1983. mutex_lock(&priv->mutex);
  1984. return test_bit(STATUS_SCANNING, &priv->status);
  1985. }
  1986. return ret;
  1987. }
  1988. static void iwl_sequence_reset(struct iwl_priv *priv)
  1989. {
  1990. /* Reset ieee stats */
  1991. /* We don't reset the net_device_stats (ieee->stats) on
  1992. * re-association */
  1993. priv->last_seq_num = -1;
  1994. priv->last_frag_num = -1;
  1995. priv->last_packet_time = 0;
  1996. iwl_scan_cancel(priv);
  1997. }
  1998. #define MAX_UCODE_BEACON_INTERVAL 4096
  1999. #define INTEL_CONN_LISTEN_INTERVAL __constant_cpu_to_le16(0xA)
  2000. static __le16 iwl_adjust_beacon_interval(u16 beacon_val)
  2001. {
  2002. u16 new_val = 0;
  2003. u16 beacon_factor = 0;
  2004. beacon_factor =
  2005. (beacon_val + MAX_UCODE_BEACON_INTERVAL)
  2006. / MAX_UCODE_BEACON_INTERVAL;
  2007. new_val = beacon_val / beacon_factor;
  2008. return cpu_to_le16(new_val);
  2009. }
  2010. static void iwl_setup_rxon_timing(struct iwl_priv *priv)
  2011. {
  2012. u64 interval_tm_unit;
  2013. u64 tsf, result;
  2014. unsigned long flags;
  2015. struct ieee80211_conf *conf = NULL;
  2016. u16 beacon_int = 0;
  2017. conf = ieee80211_get_hw_conf(priv->hw);
  2018. spin_lock_irqsave(&priv->lock, flags);
  2019. priv->rxon_timing.timestamp.dw[1] = cpu_to_le32(priv->timestamp1);
  2020. priv->rxon_timing.timestamp.dw[0] = cpu_to_le32(priv->timestamp0);
  2021. priv->rxon_timing.listen_interval = INTEL_CONN_LISTEN_INTERVAL;
  2022. tsf = priv->timestamp1;
  2023. tsf = ((tsf << 32) | priv->timestamp0);
  2024. beacon_int = priv->beacon_int;
  2025. spin_unlock_irqrestore(&priv->lock, flags);
  2026. if (priv->iw_mode == IEEE80211_IF_TYPE_STA) {
  2027. if (beacon_int == 0) {
  2028. priv->rxon_timing.beacon_interval = cpu_to_le16(100);
  2029. priv->rxon_timing.beacon_init_val = cpu_to_le32(102400);
  2030. } else {
  2031. priv->rxon_timing.beacon_interval =
  2032. cpu_to_le16(beacon_int);
  2033. priv->rxon_timing.beacon_interval =
  2034. iwl_adjust_beacon_interval(
  2035. le16_to_cpu(priv->rxon_timing.beacon_interval));
  2036. }
  2037. priv->rxon_timing.atim_window = 0;
  2038. } else {
  2039. priv->rxon_timing.beacon_interval =
  2040. iwl_adjust_beacon_interval(conf->beacon_int);
  2041. /* TODO: we need to get atim_window from upper stack
  2042. * for now we set to 0 */
  2043. priv->rxon_timing.atim_window = 0;
  2044. }
  2045. interval_tm_unit =
  2046. (le16_to_cpu(priv->rxon_timing.beacon_interval) * 1024);
  2047. result = do_div(tsf, interval_tm_unit);
  2048. priv->rxon_timing.beacon_init_val =
  2049. cpu_to_le32((u32) ((u64) interval_tm_unit - result));
  2050. IWL_DEBUG_ASSOC
  2051. ("beacon interval %d beacon timer %d beacon tim %d\n",
  2052. le16_to_cpu(priv->rxon_timing.beacon_interval),
  2053. le32_to_cpu(priv->rxon_timing.beacon_init_val),
  2054. le16_to_cpu(priv->rxon_timing.atim_window));
  2055. }
  2056. static int iwl_scan_initiate(struct iwl_priv *priv)
  2057. {
  2058. if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  2059. IWL_ERROR("APs don't scan.\n");
  2060. return 0;
  2061. }
  2062. if (!iwl_is_ready_rf(priv)) {
  2063. IWL_DEBUG_SCAN("Aborting scan due to not ready.\n");
  2064. return -EIO;
  2065. }
  2066. if (test_bit(STATUS_SCANNING, &priv->status)) {
  2067. IWL_DEBUG_SCAN("Scan already in progress.\n");
  2068. return -EAGAIN;
  2069. }
  2070. if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
  2071. IWL_DEBUG_SCAN("Scan request while abort pending. "
  2072. "Queuing.\n");
  2073. return -EAGAIN;
  2074. }
  2075. IWL_DEBUG_INFO("Starting scan...\n");
  2076. priv->scan_bands = 2;
  2077. set_bit(STATUS_SCANNING, &priv->status);
  2078. priv->scan_start = jiffies;
  2079. priv->scan_pass_start = priv->scan_start;
  2080. queue_work(priv->workqueue, &priv->request_scan);
  2081. return 0;
  2082. }
  2083. static int iwl_set_rxon_hwcrypto(struct iwl_priv *priv, int hw_decrypt)
  2084. {
  2085. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  2086. if (hw_decrypt)
  2087. rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
  2088. else
  2089. rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
  2090. return 0;
  2091. }
  2092. static void iwl_set_flags_for_phymode(struct iwl_priv *priv, u8 phymode)
  2093. {
  2094. if (phymode == MODE_IEEE80211A) {
  2095. priv->staging_rxon.flags &=
  2096. ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK
  2097. | RXON_FLG_CCK_MSK);
  2098. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2099. } else {
  2100. /* Copied from iwl_bg_post_associate() */
  2101. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  2102. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2103. else
  2104. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2105. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  2106. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2107. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  2108. priv->staging_rxon.flags |= RXON_FLG_AUTO_DETECT_MSK;
  2109. priv->staging_rxon.flags &= ~RXON_FLG_CCK_MSK;
  2110. }
  2111. }
  2112. /*
  2113. * initilize rxon structure with default values fromm eeprom
  2114. */
  2115. static void iwl_connection_init_rx_config(struct iwl_priv *priv)
  2116. {
  2117. const struct iwl_channel_info *ch_info;
  2118. memset(&priv->staging_rxon, 0, sizeof(priv->staging_rxon));
  2119. switch (priv->iw_mode) {
  2120. case IEEE80211_IF_TYPE_AP:
  2121. priv->staging_rxon.dev_type = RXON_DEV_TYPE_AP;
  2122. break;
  2123. case IEEE80211_IF_TYPE_STA:
  2124. priv->staging_rxon.dev_type = RXON_DEV_TYPE_ESS;
  2125. priv->staging_rxon.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
  2126. break;
  2127. case IEEE80211_IF_TYPE_IBSS:
  2128. priv->staging_rxon.dev_type = RXON_DEV_TYPE_IBSS;
  2129. priv->staging_rxon.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
  2130. priv->staging_rxon.filter_flags = RXON_FILTER_BCON_AWARE_MSK |
  2131. RXON_FILTER_ACCEPT_GRP_MSK;
  2132. break;
  2133. case IEEE80211_IF_TYPE_MNTR:
  2134. priv->staging_rxon.dev_type = RXON_DEV_TYPE_SNIFFER;
  2135. priv->staging_rxon.filter_flags = RXON_FILTER_PROMISC_MSK |
  2136. RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_ACCEPT_GRP_MSK;
  2137. break;
  2138. }
  2139. #if 0
  2140. /* TODO: Figure out when short_preamble would be set and cache from
  2141. * that */
  2142. if (!hw_to_local(priv->hw)->short_preamble)
  2143. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2144. else
  2145. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2146. #endif
  2147. ch_info = iwl_get_channel_info(priv, priv->phymode,
  2148. le16_to_cpu(priv->staging_rxon.channel));
  2149. if (!ch_info)
  2150. ch_info = &priv->channel_info[0];
  2151. /*
  2152. * in some case A channels are all non IBSS
  2153. * in this case force B/G channel
  2154. */
  2155. if ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS) &&
  2156. !(is_channel_ibss(ch_info)))
  2157. ch_info = &priv->channel_info[0];
  2158. priv->staging_rxon.channel = cpu_to_le16(ch_info->channel);
  2159. if (is_channel_a_band(ch_info))
  2160. priv->phymode = MODE_IEEE80211A;
  2161. else
  2162. priv->phymode = MODE_IEEE80211G;
  2163. iwl_set_flags_for_phymode(priv, priv->phymode);
  2164. priv->staging_rxon.ofdm_basic_rates =
  2165. (IWL_OFDM_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2166. priv->staging_rxon.cck_basic_rates =
  2167. (IWL_CCK_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  2168. priv->staging_rxon.flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  2169. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  2170. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  2171. memcpy(priv->staging_rxon.wlap_bssid_addr, priv->mac_addr, ETH_ALEN);
  2172. priv->staging_rxon.ofdm_ht_single_stream_basic_rates = 0xff;
  2173. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates = 0xff;
  2174. iwl4965_set_rxon_chain(priv);
  2175. }
  2176. static int iwl_set_mode(struct iwl_priv *priv, int mode)
  2177. {
  2178. if (!iwl_is_ready_rf(priv))
  2179. return -EAGAIN;
  2180. if (mode == IEEE80211_IF_TYPE_IBSS) {
  2181. const struct iwl_channel_info *ch_info;
  2182. ch_info = iwl_get_channel_info(priv,
  2183. priv->phymode,
  2184. le16_to_cpu(priv->staging_rxon.channel));
  2185. if (!ch_info || !is_channel_ibss(ch_info)) {
  2186. IWL_ERROR("channel %d not IBSS channel\n",
  2187. le16_to_cpu(priv->staging_rxon.channel));
  2188. return -EINVAL;
  2189. }
  2190. }
  2191. cancel_delayed_work(&priv->scan_check);
  2192. if (iwl_scan_cancel_timeout(priv, 100)) {
  2193. IWL_WARNING("Aborted scan still in progress after 100ms\n");
  2194. IWL_DEBUG_MAC80211("leaving - scan abort failed.\n");
  2195. return -EAGAIN;
  2196. }
  2197. priv->iw_mode = mode;
  2198. iwl_connection_init_rx_config(priv);
  2199. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  2200. iwl_clear_stations_table(priv);
  2201. iwl_commit_rxon(priv);
  2202. return 0;
  2203. }
  2204. static void iwl_build_tx_cmd_hwcrypto(struct iwl_priv *priv,
  2205. struct ieee80211_tx_control *ctl,
  2206. struct iwl_cmd *cmd,
  2207. struct sk_buff *skb_frag,
  2208. int last_frag)
  2209. {
  2210. struct iwl_hw_key *keyinfo = &priv->stations[ctl->key_idx].keyinfo;
  2211. switch (keyinfo->alg) {
  2212. case ALG_CCMP:
  2213. cmd->cmd.tx.sec_ctl = TX_CMD_SEC_CCM;
  2214. memcpy(cmd->cmd.tx.key, keyinfo->key, keyinfo->keylen);
  2215. IWL_DEBUG_TX("tx_cmd with aes hwcrypto\n");
  2216. break;
  2217. case ALG_TKIP:
  2218. #if 0
  2219. cmd->cmd.tx.sec_ctl = TX_CMD_SEC_TKIP;
  2220. if (last_frag)
  2221. memcpy(cmd->cmd.tx.tkip_mic.byte, skb_frag->tail - 8,
  2222. 8);
  2223. else
  2224. memset(cmd->cmd.tx.tkip_mic.byte, 0, 8);
  2225. #endif
  2226. break;
  2227. case ALG_WEP:
  2228. cmd->cmd.tx.sec_ctl = TX_CMD_SEC_WEP |
  2229. (ctl->key_idx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT;
  2230. if (keyinfo->keylen == 13)
  2231. cmd->cmd.tx.sec_ctl |= TX_CMD_SEC_KEY128;
  2232. memcpy(&cmd->cmd.tx.key[3], keyinfo->key, keyinfo->keylen);
  2233. IWL_DEBUG_TX("Configuring packet for WEP encryption "
  2234. "with key %d\n", ctl->key_idx);
  2235. break;
  2236. default:
  2237. printk(KERN_ERR "Unknown encode alg %d\n", keyinfo->alg);
  2238. break;
  2239. }
  2240. }
  2241. /*
  2242. * handle build REPLY_TX command notification.
  2243. */
  2244. static void iwl_build_tx_cmd_basic(struct iwl_priv *priv,
  2245. struct iwl_cmd *cmd,
  2246. struct ieee80211_tx_control *ctrl,
  2247. struct ieee80211_hdr *hdr,
  2248. int is_unicast, u8 std_id)
  2249. {
  2250. __le16 *qc;
  2251. u16 fc = le16_to_cpu(hdr->frame_control);
  2252. __le32 tx_flags = cmd->cmd.tx.tx_flags;
  2253. cmd->cmd.tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2254. if (!(ctrl->flags & IEEE80211_TXCTL_NO_ACK)) {
  2255. tx_flags |= TX_CMD_FLG_ACK_MSK;
  2256. if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT)
  2257. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  2258. if (ieee80211_is_probe_response(fc) &&
  2259. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  2260. tx_flags |= TX_CMD_FLG_TSF_MSK;
  2261. } else {
  2262. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  2263. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  2264. }
  2265. cmd->cmd.tx.sta_id = std_id;
  2266. if (ieee80211_get_morefrag(hdr))
  2267. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  2268. qc = ieee80211_get_qos_ctrl(hdr);
  2269. if (qc) {
  2270. cmd->cmd.tx.tid_tspec = (u8) (le16_to_cpu(*qc) & 0xf);
  2271. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  2272. } else
  2273. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  2274. if (ctrl->flags & IEEE80211_TXCTL_USE_RTS_CTS) {
  2275. tx_flags |= TX_CMD_FLG_RTS_MSK;
  2276. tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  2277. } else if (ctrl->flags & IEEE80211_TXCTL_USE_CTS_PROTECT) {
  2278. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  2279. tx_flags |= TX_CMD_FLG_CTS_MSK;
  2280. }
  2281. if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
  2282. tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
  2283. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  2284. if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT) {
  2285. if ((fc & IEEE80211_FCTL_STYPE) == IEEE80211_STYPE_ASSOC_REQ ||
  2286. (fc & IEEE80211_FCTL_STYPE) == IEEE80211_STYPE_REASSOC_REQ)
  2287. cmd->cmd.tx.timeout.pm_frame_timeout =
  2288. cpu_to_le16(3);
  2289. else
  2290. cmd->cmd.tx.timeout.pm_frame_timeout =
  2291. cpu_to_le16(2);
  2292. } else
  2293. cmd->cmd.tx.timeout.pm_frame_timeout = 0;
  2294. cmd->cmd.tx.driver_txop = 0;
  2295. cmd->cmd.tx.tx_flags = tx_flags;
  2296. cmd->cmd.tx.next_frame_len = 0;
  2297. }
  2298. static int iwl_get_sta_id(struct iwl_priv *priv, struct ieee80211_hdr *hdr)
  2299. {
  2300. int sta_id;
  2301. u16 fc = le16_to_cpu(hdr->frame_control);
  2302. DECLARE_MAC_BUF(mac);
  2303. /* If this frame is broadcast or not data then use the broadcast
  2304. * station id */
  2305. if (((fc & IEEE80211_FCTL_FTYPE) != IEEE80211_FTYPE_DATA) ||
  2306. is_multicast_ether_addr(hdr->addr1))
  2307. return priv->hw_setting.bcast_sta_id;
  2308. switch (priv->iw_mode) {
  2309. /* If this frame is part of a BSS network (we're a station), then
  2310. * we use the AP's station id */
  2311. case IEEE80211_IF_TYPE_STA:
  2312. return IWL_AP_ID;
  2313. /* If we are an AP, then find the station, or use BCAST */
  2314. case IEEE80211_IF_TYPE_AP:
  2315. sta_id = iwl_hw_find_station(priv, hdr->addr1);
  2316. if (sta_id != IWL_INVALID_STATION)
  2317. return sta_id;
  2318. return priv->hw_setting.bcast_sta_id;
  2319. /* If this frame is part of a IBSS network, then we use the
  2320. * target specific station id */
  2321. case IEEE80211_IF_TYPE_IBSS:
  2322. sta_id = iwl_hw_find_station(priv, hdr->addr1);
  2323. if (sta_id != IWL_INVALID_STATION)
  2324. return sta_id;
  2325. sta_id = iwl_add_station(priv, hdr->addr1, 0, CMD_ASYNC);
  2326. if (sta_id != IWL_INVALID_STATION)
  2327. return sta_id;
  2328. IWL_DEBUG_DROP("Station %s not in station map. "
  2329. "Defaulting to broadcast...\n",
  2330. print_mac(mac, hdr->addr1));
  2331. iwl_print_hex_dump(IWL_DL_DROP, (u8 *) hdr, sizeof(*hdr));
  2332. return priv->hw_setting.bcast_sta_id;
  2333. default:
  2334. IWL_WARNING("Unkown mode of operation: %d", priv->iw_mode);
  2335. return priv->hw_setting.bcast_sta_id;
  2336. }
  2337. }
  2338. /*
  2339. * start REPLY_TX command process
  2340. */
  2341. static int iwl_tx_skb(struct iwl_priv *priv,
  2342. struct sk_buff *skb, struct ieee80211_tx_control *ctl)
  2343. {
  2344. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  2345. struct iwl_tfd_frame *tfd;
  2346. u32 *control_flags;
  2347. int txq_id = ctl->queue;
  2348. struct iwl_tx_queue *txq = NULL;
  2349. struct iwl_queue *q = NULL;
  2350. dma_addr_t phys_addr;
  2351. dma_addr_t txcmd_phys;
  2352. struct iwl_cmd *out_cmd = NULL;
  2353. u16 len, idx, len_org;
  2354. u8 id, hdr_len, unicast;
  2355. u8 sta_id;
  2356. u16 seq_number = 0;
  2357. u16 fc;
  2358. __le16 *qc;
  2359. u8 wait_write_ptr = 0;
  2360. unsigned long flags;
  2361. int rc;
  2362. spin_lock_irqsave(&priv->lock, flags);
  2363. if (iwl_is_rfkill(priv)) {
  2364. IWL_DEBUG_DROP("Dropping - RF KILL\n");
  2365. goto drop_unlock;
  2366. }
  2367. if (!priv->interface_id) {
  2368. IWL_DEBUG_DROP("Dropping - !priv->interface_id\n");
  2369. goto drop_unlock;
  2370. }
  2371. if ((ctl->tx_rate & 0xFF) == IWL_INVALID_RATE) {
  2372. IWL_ERROR("ERROR: No TX rate available.\n");
  2373. goto drop_unlock;
  2374. }
  2375. unicast = !is_multicast_ether_addr(hdr->addr1);
  2376. id = 0;
  2377. fc = le16_to_cpu(hdr->frame_control);
  2378. #ifdef CONFIG_IWLWIFI_DEBUG
  2379. if (ieee80211_is_auth(fc))
  2380. IWL_DEBUG_TX("Sending AUTH frame\n");
  2381. else if (ieee80211_is_assoc_request(fc))
  2382. IWL_DEBUG_TX("Sending ASSOC frame\n");
  2383. else if (ieee80211_is_reassoc_request(fc))
  2384. IWL_DEBUG_TX("Sending REASSOC frame\n");
  2385. #endif
  2386. if (!iwl_is_associated(priv) &&
  2387. ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_DATA)) {
  2388. IWL_DEBUG_DROP("Dropping - !iwl_is_associated\n");
  2389. goto drop_unlock;
  2390. }
  2391. spin_unlock_irqrestore(&priv->lock, flags);
  2392. hdr_len = ieee80211_get_hdrlen(fc);
  2393. sta_id = iwl_get_sta_id(priv, hdr);
  2394. if (sta_id == IWL_INVALID_STATION) {
  2395. DECLARE_MAC_BUF(mac);
  2396. IWL_DEBUG_DROP("Dropping - INVALID STATION: %s\n",
  2397. print_mac(mac, hdr->addr1));
  2398. goto drop;
  2399. }
  2400. IWL_DEBUG_RATE("station Id %d\n", sta_id);
  2401. qc = ieee80211_get_qos_ctrl(hdr);
  2402. if (qc) {
  2403. u8 tid = (u8)(le16_to_cpu(*qc) & 0xf);
  2404. seq_number = priv->stations[sta_id].tid[tid].seq_number &
  2405. IEEE80211_SCTL_SEQ;
  2406. hdr->seq_ctrl = cpu_to_le16(seq_number) |
  2407. (hdr->seq_ctrl &
  2408. __constant_cpu_to_le16(IEEE80211_SCTL_FRAG));
  2409. seq_number += 0x10;
  2410. #ifdef CONFIG_IWLWIFI_HT
  2411. #ifdef CONFIG_IWLWIFI_HT_AGG
  2412. /* aggregation is on for this <sta,tid> */
  2413. if (ctl->flags & IEEE80211_TXCTL_HT_MPDU_AGG)
  2414. txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
  2415. #endif /* CONFIG_IWLWIFI_HT_AGG */
  2416. #endif /* CONFIG_IWLWIFI_HT */
  2417. }
  2418. txq = &priv->txq[txq_id];
  2419. q = &txq->q;
  2420. spin_lock_irqsave(&priv->lock, flags);
  2421. tfd = &txq->bd[q->first_empty];
  2422. memset(tfd, 0, sizeof(*tfd));
  2423. control_flags = (u32 *) tfd;
  2424. idx = get_cmd_index(q, q->first_empty, 0);
  2425. memset(&(txq->txb[q->first_empty]), 0, sizeof(struct iwl_tx_info));
  2426. txq->txb[q->first_empty].skb[0] = skb;
  2427. memcpy(&(txq->txb[q->first_empty].status.control),
  2428. ctl, sizeof(struct ieee80211_tx_control));
  2429. out_cmd = &txq->cmd[idx];
  2430. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  2431. memset(&out_cmd->cmd.tx, 0, sizeof(out_cmd->cmd.tx));
  2432. out_cmd->hdr.cmd = REPLY_TX;
  2433. out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  2434. INDEX_TO_SEQ(q->first_empty)));
  2435. /* copy frags header */
  2436. memcpy(out_cmd->cmd.tx.hdr, hdr, hdr_len);
  2437. /* hdr = (struct ieee80211_hdr *)out_cmd->cmd.tx.hdr; */
  2438. len = priv->hw_setting.tx_cmd_len +
  2439. sizeof(struct iwl_cmd_header) + hdr_len;
  2440. len_org = len;
  2441. len = (len + 3) & ~3;
  2442. if (len_org != len)
  2443. len_org = 1;
  2444. else
  2445. len_org = 0;
  2446. txcmd_phys = txq->dma_addr_cmd + sizeof(struct iwl_cmd) * idx +
  2447. offsetof(struct iwl_cmd, hdr);
  2448. iwl_hw_txq_attach_buf_to_tfd(priv, tfd, txcmd_phys, len);
  2449. if (!(ctl->flags & IEEE80211_TXCTL_DO_NOT_ENCRYPT))
  2450. iwl_build_tx_cmd_hwcrypto(priv, ctl, out_cmd, skb, 0);
  2451. /* 802.11 null functions have no payload... */
  2452. len = skb->len - hdr_len;
  2453. if (len) {
  2454. phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
  2455. len, PCI_DMA_TODEVICE);
  2456. iwl_hw_txq_attach_buf_to_tfd(priv, tfd, phys_addr, len);
  2457. }
  2458. if (len_org)
  2459. out_cmd->cmd.tx.tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  2460. len = (u16)skb->len;
  2461. out_cmd->cmd.tx.len = cpu_to_le16(len);
  2462. /* TODO need this for burst mode later on */
  2463. iwl_build_tx_cmd_basic(priv, out_cmd, ctl, hdr, unicast, sta_id);
  2464. /* set is_hcca to 0; it probably will never be implemented */
  2465. iwl_hw_build_tx_cmd_rate(priv, out_cmd, ctl, hdr, sta_id, 0);
  2466. iwl4965_tx_cmd(priv, out_cmd, sta_id, txcmd_phys,
  2467. hdr, hdr_len, ctl, NULL);
  2468. if (!ieee80211_get_morefrag(hdr)) {
  2469. txq->need_update = 1;
  2470. if (qc) {
  2471. u8 tid = (u8)(le16_to_cpu(*qc) & 0xf);
  2472. priv->stations[sta_id].tid[tid].seq_number = seq_number;
  2473. }
  2474. } else {
  2475. wait_write_ptr = 1;
  2476. txq->need_update = 0;
  2477. }
  2478. iwl_print_hex_dump(IWL_DL_TX, out_cmd->cmd.payload,
  2479. sizeof(out_cmd->cmd.tx));
  2480. iwl_print_hex_dump(IWL_DL_TX, (u8 *)out_cmd->cmd.tx.hdr,
  2481. ieee80211_get_hdrlen(fc));
  2482. iwl4965_tx_queue_update_wr_ptr(priv, txq, len);
  2483. q->first_empty = iwl_queue_inc_wrap(q->first_empty, q->n_bd);
  2484. rc = iwl_tx_queue_update_write_ptr(priv, txq);
  2485. spin_unlock_irqrestore(&priv->lock, flags);
  2486. if (rc)
  2487. return rc;
  2488. if ((iwl_queue_space(q) < q->high_mark)
  2489. && priv->mac80211_registered) {
  2490. if (wait_write_ptr) {
  2491. spin_lock_irqsave(&priv->lock, flags);
  2492. txq->need_update = 1;
  2493. iwl_tx_queue_update_write_ptr(priv, txq);
  2494. spin_unlock_irqrestore(&priv->lock, flags);
  2495. }
  2496. ieee80211_stop_queue(priv->hw, ctl->queue);
  2497. }
  2498. return 0;
  2499. drop_unlock:
  2500. spin_unlock_irqrestore(&priv->lock, flags);
  2501. drop:
  2502. return -1;
  2503. }
  2504. static void iwl_set_rate(struct iwl_priv *priv)
  2505. {
  2506. const struct ieee80211_hw_mode *hw = NULL;
  2507. struct ieee80211_rate *rate;
  2508. int i;
  2509. hw = iwl_get_hw_mode(priv, priv->phymode);
  2510. priv->active_rate = 0;
  2511. priv->active_rate_basic = 0;
  2512. IWL_DEBUG_RATE("Setting rates for 802.11%c\n",
  2513. hw->mode == MODE_IEEE80211A ?
  2514. 'a' : ((hw->mode == MODE_IEEE80211B) ? 'b' : 'g'));
  2515. for (i = 0; i < hw->num_rates; i++) {
  2516. rate = &(hw->rates[i]);
  2517. if ((rate->val < IWL_RATE_COUNT) &&
  2518. (rate->flags & IEEE80211_RATE_SUPPORTED)) {
  2519. IWL_DEBUG_RATE("Adding rate index %d (plcp %d)%s\n",
  2520. rate->val, iwl_rates[rate->val].plcp,
  2521. (rate->flags & IEEE80211_RATE_BASIC) ?
  2522. "*" : "");
  2523. priv->active_rate |= (1 << rate->val);
  2524. if (rate->flags & IEEE80211_RATE_BASIC)
  2525. priv->active_rate_basic |= (1 << rate->val);
  2526. } else
  2527. IWL_DEBUG_RATE("Not adding rate %d (plcp %d)\n",
  2528. rate->val, iwl_rates[rate->val].plcp);
  2529. }
  2530. IWL_DEBUG_RATE("Set active_rate = %0x, active_rate_basic = %0x\n",
  2531. priv->active_rate, priv->active_rate_basic);
  2532. /*
  2533. * If a basic rate is configured, then use it (adding IWL_RATE_1M_MASK)
  2534. * otherwise set it to the default of all CCK rates and 6, 12, 24 for
  2535. * OFDM
  2536. */
  2537. if (priv->active_rate_basic & IWL_CCK_BASIC_RATES_MASK)
  2538. priv->staging_rxon.cck_basic_rates =
  2539. ((priv->active_rate_basic &
  2540. IWL_CCK_RATES_MASK) >> IWL_FIRST_CCK_RATE) & 0xF;
  2541. else
  2542. priv->staging_rxon.cck_basic_rates =
  2543. (IWL_CCK_BASIC_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  2544. if (priv->active_rate_basic & IWL_OFDM_BASIC_RATES_MASK)
  2545. priv->staging_rxon.ofdm_basic_rates =
  2546. ((priv->active_rate_basic &
  2547. (IWL_OFDM_BASIC_RATES_MASK | IWL_RATE_6M_MASK)) >>
  2548. IWL_FIRST_OFDM_RATE) & 0xFF;
  2549. else
  2550. priv->staging_rxon.ofdm_basic_rates =
  2551. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2552. }
  2553. static void iwl_radio_kill_sw(struct iwl_priv *priv, int disable_radio)
  2554. {
  2555. unsigned long flags;
  2556. if (!!disable_radio == test_bit(STATUS_RF_KILL_SW, &priv->status))
  2557. return;
  2558. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO %s\n",
  2559. disable_radio ? "OFF" : "ON");
  2560. if (disable_radio) {
  2561. iwl_scan_cancel(priv);
  2562. /* FIXME: This is a workaround for AP */
  2563. if (priv->iw_mode != IEEE80211_IF_TYPE_AP) {
  2564. spin_lock_irqsave(&priv->lock, flags);
  2565. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  2566. CSR_UCODE_SW_BIT_RFKILL);
  2567. spin_unlock_irqrestore(&priv->lock, flags);
  2568. iwl_send_card_state(priv, CARD_STATE_CMD_DISABLE, 0);
  2569. set_bit(STATUS_RF_KILL_SW, &priv->status);
  2570. }
  2571. return;
  2572. }
  2573. spin_lock_irqsave(&priv->lock, flags);
  2574. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2575. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  2576. spin_unlock_irqrestore(&priv->lock, flags);
  2577. /* wake up ucode */
  2578. msleep(10);
  2579. spin_lock_irqsave(&priv->lock, flags);
  2580. iwl_read32(priv, CSR_UCODE_DRV_GP1);
  2581. if (!iwl_grab_restricted_access(priv))
  2582. iwl_release_restricted_access(priv);
  2583. spin_unlock_irqrestore(&priv->lock, flags);
  2584. if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
  2585. IWL_DEBUG_RF_KILL("Can not turn radio back on - "
  2586. "disabled by HW switch\n");
  2587. return;
  2588. }
  2589. queue_work(priv->workqueue, &priv->restart);
  2590. return;
  2591. }
  2592. void iwl_set_decrypted_flag(struct iwl_priv *priv, struct sk_buff *skb,
  2593. u32 decrypt_res, struct ieee80211_rx_status *stats)
  2594. {
  2595. u16 fc =
  2596. le16_to_cpu(((struct ieee80211_hdr *)skb->data)->frame_control);
  2597. if (priv->active_rxon.filter_flags & RXON_FILTER_DIS_DECRYPT_MSK)
  2598. return;
  2599. if (!(fc & IEEE80211_FCTL_PROTECTED))
  2600. return;
  2601. IWL_DEBUG_RX("decrypt_res:0x%x\n", decrypt_res);
  2602. switch (decrypt_res & RX_RES_STATUS_SEC_TYPE_MSK) {
  2603. case RX_RES_STATUS_SEC_TYPE_TKIP:
  2604. if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
  2605. RX_RES_STATUS_BAD_ICV_MIC)
  2606. stats->flag |= RX_FLAG_MMIC_ERROR;
  2607. case RX_RES_STATUS_SEC_TYPE_WEP:
  2608. case RX_RES_STATUS_SEC_TYPE_CCMP:
  2609. if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
  2610. RX_RES_STATUS_DECRYPT_OK) {
  2611. IWL_DEBUG_RX("hw decrypt successfully!!!\n");
  2612. stats->flag |= RX_FLAG_DECRYPTED;
  2613. }
  2614. break;
  2615. default:
  2616. break;
  2617. }
  2618. }
  2619. void iwl_handle_data_packet_monitor(struct iwl_priv *priv,
  2620. struct iwl_rx_mem_buffer *rxb,
  2621. void *data, short len,
  2622. struct ieee80211_rx_status *stats,
  2623. u16 phy_flags)
  2624. {
  2625. struct iwl_rt_rx_hdr *iwl_rt;
  2626. /* First cache any information we need before we overwrite
  2627. * the information provided in the skb from the hardware */
  2628. s8 signal = stats->ssi;
  2629. s8 noise = 0;
  2630. int rate = stats->rate;
  2631. u64 tsf = stats->mactime;
  2632. __le16 phy_flags_hw = cpu_to_le16(phy_flags);
  2633. /* We received data from the HW, so stop the watchdog */
  2634. if (len > IWL_RX_BUF_SIZE - sizeof(*iwl_rt)) {
  2635. IWL_DEBUG_DROP("Dropping too large packet in monitor\n");
  2636. return;
  2637. }
  2638. /* copy the frame data to write after where the radiotap header goes */
  2639. iwl_rt = (void *)rxb->skb->data;
  2640. memmove(iwl_rt->payload, data, len);
  2641. iwl_rt->rt_hdr.it_version = PKTHDR_RADIOTAP_VERSION;
  2642. iwl_rt->rt_hdr.it_pad = 0; /* always good to zero */
  2643. /* total header + data */
  2644. iwl_rt->rt_hdr.it_len = cpu_to_le16(sizeof(*iwl_rt));
  2645. /* Set the size of the skb to the size of the frame */
  2646. skb_put(rxb->skb, sizeof(*iwl_rt) + len);
  2647. /* Big bitfield of all the fields we provide in radiotap */
  2648. iwl_rt->rt_hdr.it_present =
  2649. cpu_to_le32((1 << IEEE80211_RADIOTAP_TSFT) |
  2650. (1 << IEEE80211_RADIOTAP_FLAGS) |
  2651. (1 << IEEE80211_RADIOTAP_RATE) |
  2652. (1 << IEEE80211_RADIOTAP_CHANNEL) |
  2653. (1 << IEEE80211_RADIOTAP_DBM_ANTSIGNAL) |
  2654. (1 << IEEE80211_RADIOTAP_DBM_ANTNOISE) |
  2655. (1 << IEEE80211_RADIOTAP_ANTENNA));
  2656. /* Zero the flags, we'll add to them as we go */
  2657. iwl_rt->rt_flags = 0;
  2658. iwl_rt->rt_tsf = cpu_to_le64(tsf);
  2659. /* Convert to dBm */
  2660. iwl_rt->rt_dbmsignal = signal;
  2661. iwl_rt->rt_dbmnoise = noise;
  2662. /* Convert the channel frequency and set the flags */
  2663. iwl_rt->rt_channelMHz = cpu_to_le16(stats->freq);
  2664. if (!(phy_flags_hw & RX_RES_PHY_FLAGS_BAND_24_MSK))
  2665. iwl_rt->rt_chbitmask =
  2666. cpu_to_le16((IEEE80211_CHAN_OFDM | IEEE80211_CHAN_5GHZ));
  2667. else if (phy_flags_hw & RX_RES_PHY_FLAGS_MOD_CCK_MSK)
  2668. iwl_rt->rt_chbitmask =
  2669. cpu_to_le16((IEEE80211_CHAN_CCK | IEEE80211_CHAN_2GHZ));
  2670. else /* 802.11g */
  2671. iwl_rt->rt_chbitmask =
  2672. cpu_to_le16((IEEE80211_CHAN_OFDM | IEEE80211_CHAN_2GHZ));
  2673. rate = iwl_rate_index_from_plcp(rate);
  2674. if (rate == -1)
  2675. iwl_rt->rt_rate = 0;
  2676. else
  2677. iwl_rt->rt_rate = iwl_rates[rate].ieee;
  2678. /* antenna number */
  2679. iwl_rt->rt_antenna =
  2680. le16_to_cpu(phy_flags_hw & RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  2681. /* set the preamble flag if we have it */
  2682. if (phy_flags_hw & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  2683. iwl_rt->rt_flags |= IEEE80211_RADIOTAP_F_SHORTPRE;
  2684. IWL_DEBUG_RX("Rx packet of %d bytes.\n", rxb->skb->len);
  2685. stats->flag |= RX_FLAG_RADIOTAP;
  2686. ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
  2687. rxb->skb = NULL;
  2688. }
  2689. #define IWL_PACKET_RETRY_TIME HZ
  2690. int is_duplicate_packet(struct iwl_priv *priv, struct ieee80211_hdr *header)
  2691. {
  2692. u16 sc = le16_to_cpu(header->seq_ctrl);
  2693. u16 seq = (sc & IEEE80211_SCTL_SEQ) >> 4;
  2694. u16 frag = sc & IEEE80211_SCTL_FRAG;
  2695. u16 *last_seq, *last_frag;
  2696. unsigned long *last_time;
  2697. switch (priv->iw_mode) {
  2698. case IEEE80211_IF_TYPE_IBSS:{
  2699. struct list_head *p;
  2700. struct iwl_ibss_seq *entry = NULL;
  2701. u8 *mac = header->addr2;
  2702. int index = mac[5] & (IWL_IBSS_MAC_HASH_SIZE - 1);
  2703. __list_for_each(p, &priv->ibss_mac_hash[index]) {
  2704. entry =
  2705. list_entry(p, struct iwl_ibss_seq, list);
  2706. if (!compare_ether_addr(entry->mac, mac))
  2707. break;
  2708. }
  2709. if (p == &priv->ibss_mac_hash[index]) {
  2710. entry = kzalloc(sizeof(*entry), GFP_ATOMIC);
  2711. if (!entry) {
  2712. IWL_ERROR
  2713. ("Cannot malloc new mac entry\n");
  2714. return 0;
  2715. }
  2716. memcpy(entry->mac, mac, ETH_ALEN);
  2717. entry->seq_num = seq;
  2718. entry->frag_num = frag;
  2719. entry->packet_time = jiffies;
  2720. list_add(&entry->list,
  2721. &priv->ibss_mac_hash[index]);
  2722. return 0;
  2723. }
  2724. last_seq = &entry->seq_num;
  2725. last_frag = &entry->frag_num;
  2726. last_time = &entry->packet_time;
  2727. break;
  2728. }
  2729. case IEEE80211_IF_TYPE_STA:
  2730. last_seq = &priv->last_seq_num;
  2731. last_frag = &priv->last_frag_num;
  2732. last_time = &priv->last_packet_time;
  2733. break;
  2734. default:
  2735. return 0;
  2736. }
  2737. if ((*last_seq == seq) &&
  2738. time_after(*last_time + IWL_PACKET_RETRY_TIME, jiffies)) {
  2739. if (*last_frag == frag)
  2740. goto drop;
  2741. if (*last_frag + 1 != frag)
  2742. /* out-of-order fragment */
  2743. goto drop;
  2744. } else
  2745. *last_seq = seq;
  2746. *last_frag = frag;
  2747. *last_time = jiffies;
  2748. return 0;
  2749. drop:
  2750. return 1;
  2751. }
  2752. #ifdef CONFIG_IWLWIFI_SPECTRUM_MEASUREMENT
  2753. #include "iwl-spectrum.h"
  2754. #define BEACON_TIME_MASK_LOW 0x00FFFFFF
  2755. #define BEACON_TIME_MASK_HIGH 0xFF000000
  2756. #define TIME_UNIT 1024
  2757. /*
  2758. * extended beacon time format
  2759. * time in usec will be changed into a 32-bit value in 8:24 format
  2760. * the high 1 byte is the beacon counts
  2761. * the lower 3 bytes is the time in usec within one beacon interval
  2762. */
  2763. static u32 iwl_usecs_to_beacons(u32 usec, u32 beacon_interval)
  2764. {
  2765. u32 quot;
  2766. u32 rem;
  2767. u32 interval = beacon_interval * 1024;
  2768. if (!interval || !usec)
  2769. return 0;
  2770. quot = (usec / interval) & (BEACON_TIME_MASK_HIGH >> 24);
  2771. rem = (usec % interval) & BEACON_TIME_MASK_LOW;
  2772. return (quot << 24) + rem;
  2773. }
  2774. /* base is usually what we get from ucode with each received frame,
  2775. * the same as HW timer counter counting down
  2776. */
  2777. static __le32 iwl_add_beacon_time(u32 base, u32 addon, u32 beacon_interval)
  2778. {
  2779. u32 base_low = base & BEACON_TIME_MASK_LOW;
  2780. u32 addon_low = addon & BEACON_TIME_MASK_LOW;
  2781. u32 interval = beacon_interval * TIME_UNIT;
  2782. u32 res = (base & BEACON_TIME_MASK_HIGH) +
  2783. (addon & BEACON_TIME_MASK_HIGH);
  2784. if (base_low > addon_low)
  2785. res += base_low - addon_low;
  2786. else if (base_low < addon_low) {
  2787. res += interval + base_low - addon_low;
  2788. res += (1 << 24);
  2789. } else
  2790. res += (1 << 24);
  2791. return cpu_to_le32(res);
  2792. }
  2793. static int iwl_get_measurement(struct iwl_priv *priv,
  2794. struct ieee80211_measurement_params *params,
  2795. u8 type)
  2796. {
  2797. struct iwl_spectrum_cmd spectrum;
  2798. struct iwl_rx_packet *res;
  2799. struct iwl_host_cmd cmd = {
  2800. .id = REPLY_SPECTRUM_MEASUREMENT_CMD,
  2801. .data = (void *)&spectrum,
  2802. .meta.flags = CMD_WANT_SKB,
  2803. };
  2804. u32 add_time = le64_to_cpu(params->start_time);
  2805. int rc;
  2806. int spectrum_resp_status;
  2807. int duration = le16_to_cpu(params->duration);
  2808. if (iwl_is_associated(priv))
  2809. add_time =
  2810. iwl_usecs_to_beacons(
  2811. le64_to_cpu(params->start_time) - priv->last_tsf,
  2812. le16_to_cpu(priv->rxon_timing.beacon_interval));
  2813. memset(&spectrum, 0, sizeof(spectrum));
  2814. spectrum.channel_count = cpu_to_le16(1);
  2815. spectrum.flags =
  2816. RXON_FLG_TSF2HOST_MSK | RXON_FLG_ANT_A_MSK | RXON_FLG_DIS_DIV_MSK;
  2817. spectrum.filter_flags = MEASUREMENT_FILTER_FLAG;
  2818. cmd.len = sizeof(spectrum);
  2819. spectrum.len = cpu_to_le16(cmd.len - sizeof(spectrum.len));
  2820. if (iwl_is_associated(priv))
  2821. spectrum.start_time =
  2822. iwl_add_beacon_time(priv->last_beacon_time,
  2823. add_time,
  2824. le16_to_cpu(priv->rxon_timing.beacon_interval));
  2825. else
  2826. spectrum.start_time = 0;
  2827. spectrum.channels[0].duration = cpu_to_le32(duration * TIME_UNIT);
  2828. spectrum.channels[0].channel = params->channel;
  2829. spectrum.channels[0].type = type;
  2830. if (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK)
  2831. spectrum.flags |= RXON_FLG_BAND_24G_MSK |
  2832. RXON_FLG_AUTO_DETECT_MSK | RXON_FLG_TGG_PROTECT_MSK;
  2833. rc = iwl_send_cmd_sync(priv, &cmd);
  2834. if (rc)
  2835. return rc;
  2836. res = (struct iwl_rx_packet *)cmd.meta.u.skb->data;
  2837. if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
  2838. IWL_ERROR("Bad return from REPLY_RX_ON_ASSOC command\n");
  2839. rc = -EIO;
  2840. }
  2841. spectrum_resp_status = le16_to_cpu(res->u.spectrum.status);
  2842. switch (spectrum_resp_status) {
  2843. case 0: /* Command will be handled */
  2844. if (res->u.spectrum.id != 0xff) {
  2845. IWL_DEBUG_INFO
  2846. ("Replaced existing measurement: %d\n",
  2847. res->u.spectrum.id);
  2848. priv->measurement_status &= ~MEASUREMENT_READY;
  2849. }
  2850. priv->measurement_status |= MEASUREMENT_ACTIVE;
  2851. rc = 0;
  2852. break;
  2853. case 1: /* Command will not be handled */
  2854. rc = -EAGAIN;
  2855. break;
  2856. }
  2857. dev_kfree_skb_any(cmd.meta.u.skb);
  2858. return rc;
  2859. }
  2860. #endif
  2861. static void iwl_txstatus_to_ieee(struct iwl_priv *priv,
  2862. struct iwl_tx_info *tx_sta)
  2863. {
  2864. tx_sta->status.ack_signal = 0;
  2865. tx_sta->status.excessive_retries = 0;
  2866. tx_sta->status.queue_length = 0;
  2867. tx_sta->status.queue_number = 0;
  2868. if (in_interrupt())
  2869. ieee80211_tx_status_irqsafe(priv->hw,
  2870. tx_sta->skb[0], &(tx_sta->status));
  2871. else
  2872. ieee80211_tx_status(priv->hw,
  2873. tx_sta->skb[0], &(tx_sta->status));
  2874. tx_sta->skb[0] = NULL;
  2875. }
  2876. /**
  2877. * iwl_tx_queue_reclaim - Reclaim Tx queue entries no more used by NIC.
  2878. *
  2879. * When FW advances 'R' index, all entries between old and
  2880. * new 'R' index need to be reclaimed. As result, some free space
  2881. * forms. If there is enough free space (> low mark), wake Tx queue.
  2882. */
  2883. int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
  2884. {
  2885. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  2886. struct iwl_queue *q = &txq->q;
  2887. int nfreed = 0;
  2888. if ((index >= q->n_bd) || (x2_queue_used(q, index) == 0)) {
  2889. IWL_ERROR("Read index for DMA queue txq id (%d), index %d, "
  2890. "is out of range [0-%d] %d %d.\n", txq_id,
  2891. index, q->n_bd, q->first_empty, q->last_used);
  2892. return 0;
  2893. }
  2894. for (index = iwl_queue_inc_wrap(index, q->n_bd);
  2895. q->last_used != index;
  2896. q->last_used = iwl_queue_inc_wrap(q->last_used, q->n_bd)) {
  2897. if (txq_id != IWL_CMD_QUEUE_NUM) {
  2898. iwl_txstatus_to_ieee(priv,
  2899. &(txq->txb[txq->q.last_used]));
  2900. iwl_hw_txq_free_tfd(priv, txq);
  2901. } else if (nfreed > 1) {
  2902. IWL_ERROR("HCMD skipped: index (%d) %d %d\n", index,
  2903. q->first_empty, q->last_used);
  2904. queue_work(priv->workqueue, &priv->restart);
  2905. }
  2906. nfreed++;
  2907. }
  2908. if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  2909. (txq_id != IWL_CMD_QUEUE_NUM) &&
  2910. priv->mac80211_registered)
  2911. ieee80211_wake_queue(priv->hw, txq_id);
  2912. return nfreed;
  2913. }
  2914. static int iwl_is_tx_success(u32 status)
  2915. {
  2916. status &= TX_STATUS_MSK;
  2917. return (status == TX_STATUS_SUCCESS)
  2918. || (status == TX_STATUS_DIRECT_DONE);
  2919. }
  2920. /******************************************************************************
  2921. *
  2922. * Generic RX handler implementations
  2923. *
  2924. ******************************************************************************/
  2925. #ifdef CONFIG_IWLWIFI_HT
  2926. #ifdef CONFIG_IWLWIFI_HT_AGG
  2927. static inline int iwl_get_ra_sta_id(struct iwl_priv *priv,
  2928. struct ieee80211_hdr *hdr)
  2929. {
  2930. if (priv->iw_mode == IEEE80211_IF_TYPE_STA)
  2931. return IWL_AP_ID;
  2932. else {
  2933. u8 *da = ieee80211_get_DA(hdr);
  2934. return iwl_hw_find_station(priv, da);
  2935. }
  2936. }
  2937. static struct ieee80211_hdr *iwl_tx_queue_get_hdr(
  2938. struct iwl_priv *priv, int txq_id, int idx)
  2939. {
  2940. if (priv->txq[txq_id].txb[idx].skb[0])
  2941. return (struct ieee80211_hdr *)priv->txq[txq_id].
  2942. txb[idx].skb[0]->data;
  2943. return NULL;
  2944. }
  2945. static inline u32 iwl_get_scd_ssn(struct iwl_tx_resp *tx_resp)
  2946. {
  2947. __le32 *scd_ssn = (__le32 *)((u32 *)&tx_resp->status +
  2948. tx_resp->frame_count);
  2949. return le32_to_cpu(*scd_ssn) & MAX_SN;
  2950. }
  2951. static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv,
  2952. struct iwl_ht_agg *agg,
  2953. struct iwl_tx_resp *tx_resp,
  2954. u16 start_idx)
  2955. {
  2956. u32 status;
  2957. __le32 *frame_status = &tx_resp->status;
  2958. struct ieee80211_tx_status *tx_status = NULL;
  2959. struct ieee80211_hdr *hdr = NULL;
  2960. int i, sh;
  2961. int txq_id, idx;
  2962. u16 seq;
  2963. if (agg->wait_for_ba)
  2964. IWL_DEBUG_TX_REPLY("got tx repsons w/o back\n");
  2965. agg->frame_count = tx_resp->frame_count;
  2966. agg->start_idx = start_idx;
  2967. agg->rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  2968. agg->bitmap0 = agg->bitmap1 = 0;
  2969. if (agg->frame_count == 1) {
  2970. struct iwl_tx_queue *txq ;
  2971. status = le32_to_cpu(frame_status[0]);
  2972. txq_id = agg->txq_id;
  2973. txq = &priv->txq[txq_id];
  2974. /* FIXME: code repetition */
  2975. IWL_DEBUG_TX_REPLY("FrameCnt = %d, StartIdx=%d \n",
  2976. agg->frame_count, agg->start_idx);
  2977. tx_status = &(priv->txq[txq_id].txb[txq->q.last_used].status);
  2978. tx_status->retry_count = tx_resp->failure_frame;
  2979. tx_status->queue_number = status & 0xff;
  2980. tx_status->queue_length = tx_resp->bt_kill_count;
  2981. tx_status->queue_length |= tx_resp->failure_rts;
  2982. tx_status->flags = iwl_is_tx_success(status)?
  2983. IEEE80211_TX_STATUS_ACK : 0;
  2984. tx_status->control.tx_rate =
  2985. iwl_hw_get_rate_n_flags(tx_resp->rate_n_flags);
  2986. /* FIXME: code repetition end */
  2987. IWL_DEBUG_TX_REPLY("1 Frame 0x%x failure :%d\n",
  2988. status & 0xff, tx_resp->failure_frame);
  2989. IWL_DEBUG_TX_REPLY("Rate Info rate_n_flags=%x\n",
  2990. iwl_hw_get_rate_n_flags(tx_resp->rate_n_flags));
  2991. agg->wait_for_ba = 0;
  2992. } else {
  2993. u64 bitmap = 0;
  2994. int start = agg->start_idx;
  2995. for (i = 0; i < agg->frame_count; i++) {
  2996. u16 sc;
  2997. status = le32_to_cpu(frame_status[i]);
  2998. seq = status >> 16;
  2999. idx = SEQ_TO_INDEX(seq);
  3000. txq_id = SEQ_TO_QUEUE(seq);
  3001. if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
  3002. AGG_TX_STATE_ABORT_MSK))
  3003. continue;
  3004. IWL_DEBUG_TX_REPLY("FrameCnt = %d, txq_id=%d idx=%d\n",
  3005. agg->frame_count, txq_id, idx);
  3006. hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
  3007. sc = le16_to_cpu(hdr->seq_ctrl);
  3008. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  3009. IWL_ERROR("BUG_ON idx doesn't match seq control"
  3010. " idx=%d, seq_idx=%d, seq=%d\n",
  3011. idx, SEQ_TO_SN(sc),
  3012. hdr->seq_ctrl);
  3013. return -1;
  3014. }
  3015. IWL_DEBUG_TX_REPLY("AGG Frame i=%d idx %d seq=%d\n",
  3016. i, idx, SEQ_TO_SN(sc));
  3017. sh = idx - start;
  3018. if (sh > 64) {
  3019. sh = (start - idx) + 0xff;
  3020. bitmap = bitmap << sh;
  3021. sh = 0;
  3022. start = idx;
  3023. } else if (sh < -64)
  3024. sh = 0xff - (start - idx);
  3025. else if (sh < 0) {
  3026. sh = start - idx;
  3027. start = idx;
  3028. bitmap = bitmap << sh;
  3029. sh = 0;
  3030. }
  3031. bitmap |= (1 << sh);
  3032. IWL_DEBUG_TX_REPLY("start=%d bitmap=0x%x\n",
  3033. start, (u32)(bitmap & 0xFFFFFFFF));
  3034. }
  3035. agg->bitmap0 = bitmap & 0xFFFFFFFF;
  3036. agg->bitmap1 = bitmap >> 32;
  3037. agg->start_idx = start;
  3038. agg->rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  3039. IWL_DEBUG_TX_REPLY("Frames %d start_idx=%d bitmap=0x%x\n",
  3040. agg->frame_count, agg->start_idx,
  3041. agg->bitmap0);
  3042. if (bitmap)
  3043. agg->wait_for_ba = 1;
  3044. }
  3045. return 0;
  3046. }
  3047. #endif
  3048. #endif
  3049. static void iwl_rx_reply_tx(struct iwl_priv *priv,
  3050. struct iwl_rx_mem_buffer *rxb)
  3051. {
  3052. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  3053. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  3054. int txq_id = SEQ_TO_QUEUE(sequence);
  3055. int index = SEQ_TO_INDEX(sequence);
  3056. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  3057. struct ieee80211_tx_status *tx_status;
  3058. struct iwl_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  3059. u32 status = le32_to_cpu(tx_resp->status);
  3060. #ifdef CONFIG_IWLWIFI_HT
  3061. #ifdef CONFIG_IWLWIFI_HT_AGG
  3062. int tid, sta_id;
  3063. #endif
  3064. #endif
  3065. if ((index >= txq->q.n_bd) || (x2_queue_used(&txq->q, index) == 0)) {
  3066. IWL_ERROR("Read index for DMA queue txq_id (%d) index %d "
  3067. "is out of range [0-%d] %d %d\n", txq_id,
  3068. index, txq->q.n_bd, txq->q.first_empty,
  3069. txq->q.last_used);
  3070. return;
  3071. }
  3072. #ifdef CONFIG_IWLWIFI_HT
  3073. #ifdef CONFIG_IWLWIFI_HT_AGG
  3074. if (txq->sched_retry) {
  3075. const u32 scd_ssn = iwl_get_scd_ssn(tx_resp);
  3076. struct ieee80211_hdr *hdr =
  3077. iwl_tx_queue_get_hdr(priv, txq_id, index);
  3078. struct iwl_ht_agg *agg = NULL;
  3079. __le16 *qc = ieee80211_get_qos_ctrl(hdr);
  3080. if (qc == NULL) {
  3081. IWL_ERROR("BUG_ON qc is null!!!!\n");
  3082. return;
  3083. }
  3084. tid = le16_to_cpu(*qc) & 0xf;
  3085. sta_id = iwl_get_ra_sta_id(priv, hdr);
  3086. if (unlikely(sta_id == IWL_INVALID_STATION)) {
  3087. IWL_ERROR("Station not known for\n");
  3088. return;
  3089. }
  3090. agg = &priv->stations[sta_id].tid[tid].agg;
  3091. iwl4965_tx_status_reply_tx(priv, agg, tx_resp, index);
  3092. if ((tx_resp->frame_count == 1) &&
  3093. !iwl_is_tx_success(status)) {
  3094. /* TODO: send BAR */
  3095. }
  3096. if ((txq->q.last_used != (scd_ssn & 0xff))) {
  3097. index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  3098. IWL_DEBUG_TX_REPLY("Retry scheduler reclaim scd_ssn "
  3099. "%d index %d\n", scd_ssn , index);
  3100. iwl_tx_queue_reclaim(priv, txq_id, index);
  3101. }
  3102. } else {
  3103. #endif /* CONFIG_IWLWIFI_HT_AGG */
  3104. #endif /* CONFIG_IWLWIFI_HT */
  3105. tx_status = &(txq->txb[txq->q.last_used].status);
  3106. tx_status->retry_count = tx_resp->failure_frame;
  3107. tx_status->queue_number = status;
  3108. tx_status->queue_length = tx_resp->bt_kill_count;
  3109. tx_status->queue_length |= tx_resp->failure_rts;
  3110. tx_status->flags =
  3111. iwl_is_tx_success(status) ? IEEE80211_TX_STATUS_ACK : 0;
  3112. tx_status->control.tx_rate =
  3113. iwl_hw_get_rate_n_flags(tx_resp->rate_n_flags);
  3114. IWL_DEBUG_TX("Tx queue %d Status %s (0x%08x) rate_n_flags 0x%x "
  3115. "retries %d\n", txq_id, iwl_get_tx_fail_reason(status),
  3116. status, le32_to_cpu(tx_resp->rate_n_flags),
  3117. tx_resp->failure_frame);
  3118. IWL_DEBUG_TX_REPLY("Tx queue reclaim %d\n", index);
  3119. if (index != -1)
  3120. iwl_tx_queue_reclaim(priv, txq_id, index);
  3121. #ifdef CONFIG_IWLWIFI_HT
  3122. #ifdef CONFIG_IWLWIFI_HT_AGG
  3123. }
  3124. #endif /* CONFIG_IWLWIFI_HT_AGG */
  3125. #endif /* CONFIG_IWLWIFI_HT */
  3126. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  3127. IWL_ERROR("TODO: Implement Tx ABORT REQUIRED!!!\n");
  3128. }
  3129. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  3130. struct iwl_rx_mem_buffer *rxb)
  3131. {
  3132. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  3133. struct iwl_alive_resp *palive;
  3134. struct delayed_work *pwork;
  3135. palive = &pkt->u.alive_frame;
  3136. IWL_DEBUG_INFO("Alive ucode status 0x%08X revision "
  3137. "0x%01X 0x%01X\n",
  3138. palive->is_valid, palive->ver_type,
  3139. palive->ver_subtype);
  3140. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  3141. IWL_DEBUG_INFO("Initialization Alive received.\n");
  3142. memcpy(&priv->card_alive_init,
  3143. &pkt->u.alive_frame,
  3144. sizeof(struct iwl_init_alive_resp));
  3145. pwork = &priv->init_alive_start;
  3146. } else {
  3147. IWL_DEBUG_INFO("Runtime Alive received.\n");
  3148. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  3149. sizeof(struct iwl_alive_resp));
  3150. pwork = &priv->alive_start;
  3151. }
  3152. /* We delay the ALIVE response by 5ms to
  3153. * give the HW RF Kill time to activate... */
  3154. if (palive->is_valid == UCODE_VALID_OK)
  3155. queue_delayed_work(priv->workqueue, pwork,
  3156. msecs_to_jiffies(5));
  3157. else
  3158. IWL_WARNING("uCode did not respond OK.\n");
  3159. }
  3160. static void iwl_rx_reply_add_sta(struct iwl_priv *priv,
  3161. struct iwl_rx_mem_buffer *rxb)
  3162. {
  3163. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  3164. IWL_DEBUG_RX("Received REPLY_ADD_STA: 0x%02X\n", pkt->u.status);
  3165. return;
  3166. }
  3167. static void iwl_rx_reply_error(struct iwl_priv *priv,
  3168. struct iwl_rx_mem_buffer *rxb)
  3169. {
  3170. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  3171. IWL_ERROR("Error Reply type 0x%08X cmd %s (0x%02X) "
  3172. "seq 0x%04X ser 0x%08X\n",
  3173. le32_to_cpu(pkt->u.err_resp.error_type),
  3174. get_cmd_string(pkt->u.err_resp.cmd_id),
  3175. pkt->u.err_resp.cmd_id,
  3176. le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
  3177. le32_to_cpu(pkt->u.err_resp.error_info));
  3178. }
  3179. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  3180. static void iwl_rx_csa(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  3181. {
  3182. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  3183. struct iwl_rxon_cmd *rxon = (void *)&priv->active_rxon;
  3184. struct iwl_csa_notification *csa = &(pkt->u.csa_notif);
  3185. IWL_DEBUG_11H("CSA notif: channel %d, status %d\n",
  3186. le16_to_cpu(csa->channel), le32_to_cpu(csa->status));
  3187. rxon->channel = csa->channel;
  3188. priv->staging_rxon.channel = csa->channel;
  3189. }
  3190. static void iwl_rx_spectrum_measure_notif(struct iwl_priv *priv,
  3191. struct iwl_rx_mem_buffer *rxb)
  3192. {
  3193. #ifdef CONFIG_IWLWIFI_SPECTRUM_MEASUREMENT
  3194. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  3195. struct iwl_spectrum_notification *report = &(pkt->u.spectrum_notif);
  3196. if (!report->state) {
  3197. IWL_DEBUG(IWL_DL_11H | IWL_DL_INFO,
  3198. "Spectrum Measure Notification: Start\n");
  3199. return;
  3200. }
  3201. memcpy(&priv->measure_report, report, sizeof(*report));
  3202. priv->measurement_status |= MEASUREMENT_READY;
  3203. #endif
  3204. }
  3205. static void iwl_rx_pm_sleep_notif(struct iwl_priv *priv,
  3206. struct iwl_rx_mem_buffer *rxb)
  3207. {
  3208. #ifdef CONFIG_IWLWIFI_DEBUG
  3209. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  3210. struct iwl_sleep_notification *sleep = &(pkt->u.sleep_notif);
  3211. IWL_DEBUG_RX("sleep mode: %d, src: %d\n",
  3212. sleep->pm_sleep_mode, sleep->pm_wakeup_src);
  3213. #endif
  3214. }
  3215. static void iwl_rx_pm_debug_statistics_notif(struct iwl_priv *priv,
  3216. struct iwl_rx_mem_buffer *rxb)
  3217. {
  3218. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  3219. IWL_DEBUG_RADIO("Dumping %d bytes of unhandled "
  3220. "notification for %s:\n",
  3221. le32_to_cpu(pkt->len), get_cmd_string(pkt->hdr.cmd));
  3222. iwl_print_hex_dump(IWL_DL_RADIO, pkt->u.raw, le32_to_cpu(pkt->len));
  3223. }
  3224. static void iwl_bg_beacon_update(struct work_struct *work)
  3225. {
  3226. struct iwl_priv *priv =
  3227. container_of(work, struct iwl_priv, beacon_update);
  3228. struct sk_buff *beacon;
  3229. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  3230. beacon = ieee80211_beacon_get(priv->hw, priv->interface_id, NULL);
  3231. if (!beacon) {
  3232. IWL_ERROR("update beacon failed\n");
  3233. return;
  3234. }
  3235. mutex_lock(&priv->mutex);
  3236. /* new beacon skb is allocated every time; dispose previous.*/
  3237. if (priv->ibss_beacon)
  3238. dev_kfree_skb(priv->ibss_beacon);
  3239. priv->ibss_beacon = beacon;
  3240. mutex_unlock(&priv->mutex);
  3241. iwl_send_beacon_cmd(priv);
  3242. }
  3243. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  3244. struct iwl_rx_mem_buffer *rxb)
  3245. {
  3246. #ifdef CONFIG_IWLWIFI_DEBUG
  3247. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  3248. struct iwl_beacon_notif *beacon = &(pkt->u.beacon_status);
  3249. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  3250. IWL_DEBUG_RX("beacon status %x retries %d iss %d "
  3251. "tsf %d %d rate %d\n",
  3252. le32_to_cpu(beacon->beacon_notify_hdr.status) & TX_STATUS_MSK,
  3253. beacon->beacon_notify_hdr.failure_frame,
  3254. le32_to_cpu(beacon->ibss_mgr_status),
  3255. le32_to_cpu(beacon->high_tsf),
  3256. le32_to_cpu(beacon->low_tsf), rate);
  3257. #endif
  3258. if ((priv->iw_mode == IEEE80211_IF_TYPE_AP) &&
  3259. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  3260. queue_work(priv->workqueue, &priv->beacon_update);
  3261. }
  3262. /* Service response to REPLY_SCAN_CMD (0x80) */
  3263. static void iwl_rx_reply_scan(struct iwl_priv *priv,
  3264. struct iwl_rx_mem_buffer *rxb)
  3265. {
  3266. #ifdef CONFIG_IWLWIFI_DEBUG
  3267. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  3268. struct iwl_scanreq_notification *notif =
  3269. (struct iwl_scanreq_notification *)pkt->u.raw;
  3270. IWL_DEBUG_RX("Scan request status = 0x%x\n", notif->status);
  3271. #endif
  3272. }
  3273. /* Service SCAN_START_NOTIFICATION (0x82) */
  3274. static void iwl_rx_scan_start_notif(struct iwl_priv *priv,
  3275. struct iwl_rx_mem_buffer *rxb)
  3276. {
  3277. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  3278. struct iwl_scanstart_notification *notif =
  3279. (struct iwl_scanstart_notification *)pkt->u.raw;
  3280. priv->scan_start_tsf = le32_to_cpu(notif->tsf_low);
  3281. IWL_DEBUG_SCAN("Scan start: "
  3282. "%d [802.11%s] "
  3283. "(TSF: 0x%08X:%08X) - %d (beacon timer %u)\n",
  3284. notif->channel,
  3285. notif->band ? "bg" : "a",
  3286. notif->tsf_high,
  3287. notif->tsf_low, notif->status, notif->beacon_timer);
  3288. }
  3289. /* Service SCAN_RESULTS_NOTIFICATION (0x83) */
  3290. static void iwl_rx_scan_results_notif(struct iwl_priv *priv,
  3291. struct iwl_rx_mem_buffer *rxb)
  3292. {
  3293. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  3294. struct iwl_scanresults_notification *notif =
  3295. (struct iwl_scanresults_notification *)pkt->u.raw;
  3296. IWL_DEBUG_SCAN("Scan ch.res: "
  3297. "%d [802.11%s] "
  3298. "(TSF: 0x%08X:%08X) - %d "
  3299. "elapsed=%lu usec (%dms since last)\n",
  3300. notif->channel,
  3301. notif->band ? "bg" : "a",
  3302. le32_to_cpu(notif->tsf_high),
  3303. le32_to_cpu(notif->tsf_low),
  3304. le32_to_cpu(notif->statistics[0]),
  3305. le32_to_cpu(notif->tsf_low) - priv->scan_start_tsf,
  3306. jiffies_to_msecs(elapsed_jiffies
  3307. (priv->last_scan_jiffies, jiffies)));
  3308. priv->last_scan_jiffies = jiffies;
  3309. }
  3310. /* Service SCAN_COMPLETE_NOTIFICATION (0x84) */
  3311. static void iwl_rx_scan_complete_notif(struct iwl_priv *priv,
  3312. struct iwl_rx_mem_buffer *rxb)
  3313. {
  3314. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  3315. struct iwl_scancomplete_notification *scan_notif = (void *)pkt->u.raw;
  3316. IWL_DEBUG_SCAN("Scan complete: %d channels (TSF 0x%08X:%08X) - %d\n",
  3317. scan_notif->scanned_channels,
  3318. scan_notif->tsf_low,
  3319. scan_notif->tsf_high, scan_notif->status);
  3320. /* The HW is no longer scanning */
  3321. clear_bit(STATUS_SCAN_HW, &priv->status);
  3322. /* The scan completion notification came in, so kill that timer... */
  3323. cancel_delayed_work(&priv->scan_check);
  3324. IWL_DEBUG_INFO("Scan pass on %sGHz took %dms\n",
  3325. (priv->scan_bands == 2) ? "2.4" : "5.2",
  3326. jiffies_to_msecs(elapsed_jiffies
  3327. (priv->scan_pass_start, jiffies)));
  3328. /* Remove this scanned band from the list
  3329. * of pending bands to scan */
  3330. priv->scan_bands--;
  3331. /* If a request to abort was given, or the scan did not succeed
  3332. * then we reset the scan state machine and terminate,
  3333. * re-queuing another scan if one has been requested */
  3334. if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
  3335. IWL_DEBUG_INFO("Aborted scan completed.\n");
  3336. clear_bit(STATUS_SCAN_ABORTING, &priv->status);
  3337. } else {
  3338. /* If there are more bands on this scan pass reschedule */
  3339. if (priv->scan_bands > 0)
  3340. goto reschedule;
  3341. }
  3342. priv->last_scan_jiffies = jiffies;
  3343. IWL_DEBUG_INFO("Setting scan to off\n");
  3344. clear_bit(STATUS_SCANNING, &priv->status);
  3345. IWL_DEBUG_INFO("Scan took %dms\n",
  3346. jiffies_to_msecs(elapsed_jiffies(priv->scan_start, jiffies)));
  3347. queue_work(priv->workqueue, &priv->scan_completed);
  3348. return;
  3349. reschedule:
  3350. priv->scan_pass_start = jiffies;
  3351. queue_work(priv->workqueue, &priv->request_scan);
  3352. }
  3353. /* Handle notification from uCode that card's power state is changing
  3354. * due to software, hardware, or critical temperature RFKILL */
  3355. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  3356. struct iwl_rx_mem_buffer *rxb)
  3357. {
  3358. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  3359. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  3360. unsigned long status = priv->status;
  3361. IWL_DEBUG_RF_KILL("Card state received: HW:%s SW:%s\n",
  3362. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  3363. (flags & SW_CARD_DISABLED) ? "Kill" : "On");
  3364. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  3365. RF_CARD_DISABLED)) {
  3366. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  3367. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  3368. if (!iwl_grab_restricted_access(priv)) {
  3369. iwl_write_restricted(
  3370. priv, HBUS_TARG_MBX_C,
  3371. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  3372. iwl_release_restricted_access(priv);
  3373. }
  3374. if (!(flags & RXON_CARD_DISABLED)) {
  3375. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  3376. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  3377. if (!iwl_grab_restricted_access(priv)) {
  3378. iwl_write_restricted(
  3379. priv, HBUS_TARG_MBX_C,
  3380. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  3381. iwl_release_restricted_access(priv);
  3382. }
  3383. }
  3384. if (flags & RF_CARD_DISABLED) {
  3385. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  3386. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  3387. iwl_read32(priv, CSR_UCODE_DRV_GP1);
  3388. if (!iwl_grab_restricted_access(priv))
  3389. iwl_release_restricted_access(priv);
  3390. }
  3391. }
  3392. if (flags & HW_CARD_DISABLED)
  3393. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3394. else
  3395. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3396. if (flags & SW_CARD_DISABLED)
  3397. set_bit(STATUS_RF_KILL_SW, &priv->status);
  3398. else
  3399. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  3400. if (!(flags & RXON_CARD_DISABLED))
  3401. iwl_scan_cancel(priv);
  3402. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  3403. test_bit(STATUS_RF_KILL_HW, &priv->status)) ||
  3404. (test_bit(STATUS_RF_KILL_SW, &status) !=
  3405. test_bit(STATUS_RF_KILL_SW, &priv->status)))
  3406. queue_work(priv->workqueue, &priv->rf_kill);
  3407. else
  3408. wake_up_interruptible(&priv->wait_command_queue);
  3409. }
  3410. /**
  3411. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  3412. *
  3413. * Setup the RX handlers for each of the reply types sent from the uCode
  3414. * to the host.
  3415. *
  3416. * This function chains into the hardware specific files for them to setup
  3417. * any hardware specific handlers as well.
  3418. */
  3419. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  3420. {
  3421. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  3422. priv->rx_handlers[REPLY_ADD_STA] = iwl_rx_reply_add_sta;
  3423. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  3424. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  3425. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  3426. iwl_rx_spectrum_measure_notif;
  3427. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  3428. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  3429. iwl_rx_pm_debug_statistics_notif;
  3430. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  3431. /* NOTE: iwl_rx_statistics is different based on whether
  3432. * the build is for the 3945 or the 4965. See the
  3433. * corresponding implementation in iwl-XXXX.c
  3434. *
  3435. * The same handler is used for both the REPLY to a
  3436. * discrete statistics request from the host as well as
  3437. * for the periodic statistics notification from the uCode
  3438. */
  3439. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_hw_rx_statistics;
  3440. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_hw_rx_statistics;
  3441. priv->rx_handlers[REPLY_SCAN_CMD] = iwl_rx_reply_scan;
  3442. priv->rx_handlers[SCAN_START_NOTIFICATION] = iwl_rx_scan_start_notif;
  3443. priv->rx_handlers[SCAN_RESULTS_NOTIFICATION] =
  3444. iwl_rx_scan_results_notif;
  3445. priv->rx_handlers[SCAN_COMPLETE_NOTIFICATION] =
  3446. iwl_rx_scan_complete_notif;
  3447. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  3448. priv->rx_handlers[REPLY_TX] = iwl_rx_reply_tx;
  3449. /* Setup hardware specific Rx handlers */
  3450. iwl_hw_rx_handler_setup(priv);
  3451. }
  3452. /**
  3453. * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
  3454. * @rxb: Rx buffer to reclaim
  3455. *
  3456. * If an Rx buffer has an async callback associated with it the callback
  3457. * will be executed. The attached skb (if present) will only be freed
  3458. * if the callback returns 1
  3459. */
  3460. static void iwl_tx_cmd_complete(struct iwl_priv *priv,
  3461. struct iwl_rx_mem_buffer *rxb)
  3462. {
  3463. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  3464. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  3465. int txq_id = SEQ_TO_QUEUE(sequence);
  3466. int index = SEQ_TO_INDEX(sequence);
  3467. int huge = sequence & SEQ_HUGE_FRAME;
  3468. int cmd_index;
  3469. struct iwl_cmd *cmd;
  3470. /* If a Tx command is being handled and it isn't in the actual
  3471. * command queue then there a command routing bug has been introduced
  3472. * in the queue management code. */
  3473. if (txq_id != IWL_CMD_QUEUE_NUM)
  3474. IWL_ERROR("Error wrong command queue %d command id 0x%X\n",
  3475. txq_id, pkt->hdr.cmd);
  3476. BUG_ON(txq_id != IWL_CMD_QUEUE_NUM);
  3477. cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
  3478. cmd = &priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
  3479. /* Input error checking is done when commands are added to queue. */
  3480. if (cmd->meta.flags & CMD_WANT_SKB) {
  3481. cmd->meta.source->u.skb = rxb->skb;
  3482. rxb->skb = NULL;
  3483. } else if (cmd->meta.u.callback &&
  3484. !cmd->meta.u.callback(priv, cmd, rxb->skb))
  3485. rxb->skb = NULL;
  3486. iwl_tx_queue_reclaim(priv, txq_id, index);
  3487. if (!(cmd->meta.flags & CMD_ASYNC)) {
  3488. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  3489. wake_up_interruptible(&priv->wait_command_queue);
  3490. }
  3491. }
  3492. /************************** RX-FUNCTIONS ****************************/
  3493. /*
  3494. * Rx theory of operation
  3495. *
  3496. * The host allocates 32 DMA target addresses and passes the host address
  3497. * to the firmware at register IWL_RFDS_TABLE_LOWER + N * RFD_SIZE where N is
  3498. * 0 to 31
  3499. *
  3500. * Rx Queue Indexes
  3501. * The host/firmware share two index registers for managing the Rx buffers.
  3502. *
  3503. * The READ index maps to the first position that the firmware may be writing
  3504. * to -- the driver can read up to (but not including) this position and get
  3505. * good data.
  3506. * The READ index is managed by the firmware once the card is enabled.
  3507. *
  3508. * The WRITE index maps to the last position the driver has read from -- the
  3509. * position preceding WRITE is the last slot the firmware can place a packet.
  3510. *
  3511. * The queue is empty (no good data) if WRITE = READ - 1, and is full if
  3512. * WRITE = READ.
  3513. *
  3514. * During initialization the host sets up the READ queue position to the first
  3515. * INDEX position, and WRITE to the last (READ - 1 wrapped)
  3516. *
  3517. * When the firmware places a packet in a buffer it will advance the READ index
  3518. * and fire the RX interrupt. The driver can then query the READ index and
  3519. * process as many packets as possible, moving the WRITE index forward as it
  3520. * resets the Rx queue buffers with new memory.
  3521. *
  3522. * The management in the driver is as follows:
  3523. * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
  3524. * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
  3525. * to replensish the iwl->rxq->rx_free.
  3526. * + In iwl_rx_replenish (scheduled) if 'processed' != 'read' then the
  3527. * iwl->rxq is replenished and the READ INDEX is updated (updating the
  3528. * 'processed' and 'read' driver indexes as well)
  3529. * + A received packet is processed and handed to the kernel network stack,
  3530. * detached from the iwl->rxq. The driver 'processed' index is updated.
  3531. * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
  3532. * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
  3533. * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
  3534. * were enough free buffers and RX_STALLED is set it is cleared.
  3535. *
  3536. *
  3537. * Driver sequence:
  3538. *
  3539. * iwl_rx_queue_alloc() Allocates rx_free
  3540. * iwl_rx_replenish() Replenishes rx_free list from rx_used, and calls
  3541. * iwl_rx_queue_restock
  3542. * iwl_rx_queue_restock() Moves available buffers from rx_free into Rx
  3543. * queue, updates firmware pointers, and updates
  3544. * the WRITE index. If insufficient rx_free buffers
  3545. * are available, schedules iwl_rx_replenish
  3546. *
  3547. * -- enable interrupts --
  3548. * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
  3549. * READ INDEX, detaching the SKB from the pool.
  3550. * Moves the packet buffer from queue to rx_used.
  3551. * Calls iwl_rx_queue_restock to refill any empty
  3552. * slots.
  3553. * ...
  3554. *
  3555. */
  3556. /**
  3557. * iwl_rx_queue_space - Return number of free slots available in queue.
  3558. */
  3559. static int iwl_rx_queue_space(const struct iwl_rx_queue *q)
  3560. {
  3561. int s = q->read - q->write;
  3562. if (s <= 0)
  3563. s += RX_QUEUE_SIZE;
  3564. /* keep some buffer to not confuse full and empty queue */
  3565. s -= 2;
  3566. if (s < 0)
  3567. s = 0;
  3568. return s;
  3569. }
  3570. /**
  3571. * iwl_rx_queue_update_write_ptr - Update the write pointer for the RX queue
  3572. *
  3573. * NOTE: This function has 3945 and 4965 specific code sections
  3574. * but is declared in base due to the majority of the
  3575. * implementation being the same (only a numeric constant is
  3576. * different)
  3577. *
  3578. */
  3579. int iwl_rx_queue_update_write_ptr(struct iwl_priv *priv, struct iwl_rx_queue *q)
  3580. {
  3581. u32 reg = 0;
  3582. int rc = 0;
  3583. unsigned long flags;
  3584. spin_lock_irqsave(&q->lock, flags);
  3585. if (q->need_update == 0)
  3586. goto exit_unlock;
  3587. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  3588. reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
  3589. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  3590. iwl_set_bit(priv, CSR_GP_CNTRL,
  3591. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  3592. goto exit_unlock;
  3593. }
  3594. rc = iwl_grab_restricted_access(priv);
  3595. if (rc)
  3596. goto exit_unlock;
  3597. iwl_write_restricted(priv, FH_RSCSR_CHNL0_WPTR,
  3598. q->write & ~0x7);
  3599. iwl_release_restricted_access(priv);
  3600. } else
  3601. iwl_write32(priv, FH_RSCSR_CHNL0_WPTR, q->write & ~0x7);
  3602. q->need_update = 0;
  3603. exit_unlock:
  3604. spin_unlock_irqrestore(&q->lock, flags);
  3605. return rc;
  3606. }
  3607. /**
  3608. * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer pointer.
  3609. *
  3610. * NOTE: This function has 3945 and 4965 specific code paths in it.
  3611. */
  3612. static inline __le32 iwl_dma_addr2rbd_ptr(struct iwl_priv *priv,
  3613. dma_addr_t dma_addr)
  3614. {
  3615. return cpu_to_le32((u32)(dma_addr >> 8));
  3616. }
  3617. /**
  3618. * iwl_rx_queue_restock - refill RX queue from pre-allocated pool
  3619. *
  3620. * If there are slots in the RX queue that need to be restocked,
  3621. * and we have free pre-allocated buffers, fill the ranks as much
  3622. * as we can pulling from rx_free.
  3623. *
  3624. * This moves the 'write' index forward to catch up with 'processed', and
  3625. * also updates the memory address in the firmware to reference the new
  3626. * target buffer.
  3627. */
  3628. int iwl_rx_queue_restock(struct iwl_priv *priv)
  3629. {
  3630. struct iwl_rx_queue *rxq = &priv->rxq;
  3631. struct list_head *element;
  3632. struct iwl_rx_mem_buffer *rxb;
  3633. unsigned long flags;
  3634. int write, rc;
  3635. spin_lock_irqsave(&rxq->lock, flags);
  3636. write = rxq->write & ~0x7;
  3637. while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
  3638. element = rxq->rx_free.next;
  3639. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  3640. list_del(element);
  3641. rxq->bd[rxq->write] = iwl_dma_addr2rbd_ptr(priv, rxb->dma_addr);
  3642. rxq->queue[rxq->write] = rxb;
  3643. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  3644. rxq->free_count--;
  3645. }
  3646. spin_unlock_irqrestore(&rxq->lock, flags);
  3647. /* If the pre-allocated buffer pool is dropping low, schedule to
  3648. * refill it */
  3649. if (rxq->free_count <= RX_LOW_WATERMARK)
  3650. queue_work(priv->workqueue, &priv->rx_replenish);
  3651. /* If we've added more space for the firmware to place data, tell it */
  3652. if ((write != (rxq->write & ~0x7))
  3653. || (abs(rxq->write - rxq->read) > 7)) {
  3654. spin_lock_irqsave(&rxq->lock, flags);
  3655. rxq->need_update = 1;
  3656. spin_unlock_irqrestore(&rxq->lock, flags);
  3657. rc = iwl_rx_queue_update_write_ptr(priv, rxq);
  3658. if (rc)
  3659. return rc;
  3660. }
  3661. return 0;
  3662. }
  3663. /**
  3664. * iwl_rx_replensih - Move all used packet from rx_used to rx_free
  3665. *
  3666. * When moving to rx_free an SKB is allocated for the slot.
  3667. *
  3668. * Also restock the Rx queue via iwl_rx_queue_restock.
  3669. * This is called as a scheduled work item (except for during intialization)
  3670. */
  3671. void iwl_rx_replenish(void *data)
  3672. {
  3673. struct iwl_priv *priv = data;
  3674. struct iwl_rx_queue *rxq = &priv->rxq;
  3675. struct list_head *element;
  3676. struct iwl_rx_mem_buffer *rxb;
  3677. unsigned long flags;
  3678. spin_lock_irqsave(&rxq->lock, flags);
  3679. while (!list_empty(&rxq->rx_used)) {
  3680. element = rxq->rx_used.next;
  3681. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  3682. rxb->skb =
  3683. alloc_skb(IWL_RX_BUF_SIZE, __GFP_NOWARN | GFP_ATOMIC);
  3684. if (!rxb->skb) {
  3685. if (net_ratelimit())
  3686. printk(KERN_CRIT DRV_NAME
  3687. ": Can not allocate SKB buffers\n");
  3688. /* We don't reschedule replenish work here -- we will
  3689. * call the restock method and if it still needs
  3690. * more buffers it will schedule replenish */
  3691. break;
  3692. }
  3693. priv->alloc_rxb_skb++;
  3694. list_del(element);
  3695. rxb->dma_addr =
  3696. pci_map_single(priv->pci_dev, rxb->skb->data,
  3697. IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  3698. list_add_tail(&rxb->list, &rxq->rx_free);
  3699. rxq->free_count++;
  3700. }
  3701. spin_unlock_irqrestore(&rxq->lock, flags);
  3702. spin_lock_irqsave(&priv->lock, flags);
  3703. iwl_rx_queue_restock(priv);
  3704. spin_unlock_irqrestore(&priv->lock, flags);
  3705. }
  3706. /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
  3707. * If an SKB has been detached, the POOL needs to have it's SKB set to NULL
  3708. * This free routine walks the list of POOL entries and if SKB is set to
  3709. * non NULL it is unmapped and freed
  3710. */
  3711. void iwl_rx_queue_free(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  3712. {
  3713. int i;
  3714. for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
  3715. if (rxq->pool[i].skb != NULL) {
  3716. pci_unmap_single(priv->pci_dev,
  3717. rxq->pool[i].dma_addr,
  3718. IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  3719. dev_kfree_skb(rxq->pool[i].skb);
  3720. }
  3721. }
  3722. pci_free_consistent(priv->pci_dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  3723. rxq->dma_addr);
  3724. rxq->bd = NULL;
  3725. }
  3726. int iwl_rx_queue_alloc(struct iwl_priv *priv)
  3727. {
  3728. struct iwl_rx_queue *rxq = &priv->rxq;
  3729. struct pci_dev *dev = priv->pci_dev;
  3730. int i;
  3731. spin_lock_init(&rxq->lock);
  3732. INIT_LIST_HEAD(&rxq->rx_free);
  3733. INIT_LIST_HEAD(&rxq->rx_used);
  3734. rxq->bd = pci_alloc_consistent(dev, 4 * RX_QUEUE_SIZE, &rxq->dma_addr);
  3735. if (!rxq->bd)
  3736. return -ENOMEM;
  3737. /* Fill the rx_used queue with _all_ of the Rx buffers */
  3738. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++)
  3739. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  3740. /* Set us so that we have processed and used all buffers, but have
  3741. * not restocked the Rx queue with fresh buffers */
  3742. rxq->read = rxq->write = 0;
  3743. rxq->free_count = 0;
  3744. rxq->need_update = 0;
  3745. return 0;
  3746. }
  3747. void iwl_rx_queue_reset(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  3748. {
  3749. unsigned long flags;
  3750. int i;
  3751. spin_lock_irqsave(&rxq->lock, flags);
  3752. INIT_LIST_HEAD(&rxq->rx_free);
  3753. INIT_LIST_HEAD(&rxq->rx_used);
  3754. /* Fill the rx_used queue with _all_ of the Rx buffers */
  3755. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  3756. /* In the reset function, these buffers may have been allocated
  3757. * to an SKB, so we need to unmap and free potential storage */
  3758. if (rxq->pool[i].skb != NULL) {
  3759. pci_unmap_single(priv->pci_dev,
  3760. rxq->pool[i].dma_addr,
  3761. IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  3762. priv->alloc_rxb_skb--;
  3763. dev_kfree_skb(rxq->pool[i].skb);
  3764. rxq->pool[i].skb = NULL;
  3765. }
  3766. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  3767. }
  3768. /* Set us so that we have processed and used all buffers, but have
  3769. * not restocked the Rx queue with fresh buffers */
  3770. rxq->read = rxq->write = 0;
  3771. rxq->free_count = 0;
  3772. spin_unlock_irqrestore(&rxq->lock, flags);
  3773. }
  3774. /* Convert linear signal-to-noise ratio into dB */
  3775. static u8 ratio2dB[100] = {
  3776. /* 0 1 2 3 4 5 6 7 8 9 */
  3777. 0, 0, 6, 10, 12, 14, 16, 17, 18, 19, /* 00 - 09 */
  3778. 20, 21, 22, 22, 23, 23, 24, 25, 26, 26, /* 10 - 19 */
  3779. 26, 26, 26, 27, 27, 28, 28, 28, 29, 29, /* 20 - 29 */
  3780. 29, 30, 30, 30, 31, 31, 31, 31, 32, 32, /* 30 - 39 */
  3781. 32, 32, 32, 33, 33, 33, 33, 33, 34, 34, /* 40 - 49 */
  3782. 34, 34, 34, 34, 35, 35, 35, 35, 35, 35, /* 50 - 59 */
  3783. 36, 36, 36, 36, 36, 36, 36, 37, 37, 37, /* 60 - 69 */
  3784. 37, 37, 37, 37, 37, 38, 38, 38, 38, 38, /* 70 - 79 */
  3785. 38, 38, 38, 38, 38, 39, 39, 39, 39, 39, /* 80 - 89 */
  3786. 39, 39, 39, 39, 39, 40, 40, 40, 40, 40 /* 90 - 99 */
  3787. };
  3788. /* Calculates a relative dB value from a ratio of linear
  3789. * (i.e. not dB) signal levels.
  3790. * Conversion assumes that levels are voltages (20*log), not powers (10*log). */
  3791. int iwl_calc_db_from_ratio(int sig_ratio)
  3792. {
  3793. /* 1000:1 or higher just report as 60 dB */
  3794. if (sig_ratio >= 1000)
  3795. return 60;
  3796. /* 100:1 or higher, divide by 10 and use table,
  3797. * add 20 dB to make up for divide by 10 */
  3798. if (sig_ratio >= 100)
  3799. return (20 + (int)ratio2dB[sig_ratio/10]);
  3800. /* We shouldn't see this */
  3801. if (sig_ratio < 1)
  3802. return 0;
  3803. /* Use table for ratios 1:1 - 99:1 */
  3804. return (int)ratio2dB[sig_ratio];
  3805. }
  3806. #define PERFECT_RSSI (-20) /* dBm */
  3807. #define WORST_RSSI (-95) /* dBm */
  3808. #define RSSI_RANGE (PERFECT_RSSI - WORST_RSSI)
  3809. /* Calculate an indication of rx signal quality (a percentage, not dBm!).
  3810. * See http://www.ces.clemson.edu/linux/signal_quality.shtml for info
  3811. * about formulas used below. */
  3812. int iwl_calc_sig_qual(int rssi_dbm, int noise_dbm)
  3813. {
  3814. int sig_qual;
  3815. int degradation = PERFECT_RSSI - rssi_dbm;
  3816. /* If we get a noise measurement, use signal-to-noise ratio (SNR)
  3817. * as indicator; formula is (signal dbm - noise dbm).
  3818. * SNR at or above 40 is a great signal (100%).
  3819. * Below that, scale to fit SNR of 0 - 40 dB within 0 - 100% indicator.
  3820. * Weakest usable signal is usually 10 - 15 dB SNR. */
  3821. if (noise_dbm) {
  3822. if (rssi_dbm - noise_dbm >= 40)
  3823. return 100;
  3824. else if (rssi_dbm < noise_dbm)
  3825. return 0;
  3826. sig_qual = ((rssi_dbm - noise_dbm) * 5) / 2;
  3827. /* Else use just the signal level.
  3828. * This formula is a least squares fit of data points collected and
  3829. * compared with a reference system that had a percentage (%) display
  3830. * for signal quality. */
  3831. } else
  3832. sig_qual = (100 * (RSSI_RANGE * RSSI_RANGE) - degradation *
  3833. (15 * RSSI_RANGE + 62 * degradation)) /
  3834. (RSSI_RANGE * RSSI_RANGE);
  3835. if (sig_qual > 100)
  3836. sig_qual = 100;
  3837. else if (sig_qual < 1)
  3838. sig_qual = 0;
  3839. return sig_qual;
  3840. }
  3841. /**
  3842. * iwl_rx_handle - Main entry function for receiving responses from the uCode
  3843. *
  3844. * Uses the priv->rx_handlers callback function array to invoke
  3845. * the appropriate handlers, including command responses,
  3846. * frame-received notifications, and other notifications.
  3847. */
  3848. static void iwl_rx_handle(struct iwl_priv *priv)
  3849. {
  3850. struct iwl_rx_mem_buffer *rxb;
  3851. struct iwl_rx_packet *pkt;
  3852. struct iwl_rx_queue *rxq = &priv->rxq;
  3853. u32 r, i;
  3854. int reclaim;
  3855. unsigned long flags;
  3856. r = iwl_hw_get_rx_read(priv);
  3857. i = rxq->read;
  3858. /* Rx interrupt, but nothing sent from uCode */
  3859. if (i == r)
  3860. IWL_DEBUG(IWL_DL_RX | IWL_DL_ISR, "r = %d, i = %d\n", r, i);
  3861. while (i != r) {
  3862. rxb = rxq->queue[i];
  3863. /* If an RXB doesn't have a queue slot associated with it
  3864. * then a bug has been introduced in the queue refilling
  3865. * routines -- catch it here */
  3866. BUG_ON(rxb == NULL);
  3867. rxq->queue[i] = NULL;
  3868. pci_dma_sync_single_for_cpu(priv->pci_dev, rxb->dma_addr,
  3869. IWL_RX_BUF_SIZE,
  3870. PCI_DMA_FROMDEVICE);
  3871. pkt = (struct iwl_rx_packet *)rxb->skb->data;
  3872. /* Reclaim a command buffer only if this packet is a response
  3873. * to a (driver-originated) command.
  3874. * If the packet (e.g. Rx frame) originated from uCode,
  3875. * there is no command buffer to reclaim.
  3876. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  3877. * but apparently a few don't get set; catch them here. */
  3878. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  3879. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  3880. (pkt->hdr.cmd != REPLY_4965_RX) &&
  3881. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  3882. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  3883. (pkt->hdr.cmd != REPLY_TX);
  3884. /* Based on type of command response or notification,
  3885. * handle those that need handling via function in
  3886. * rx_handlers table. See iwl_setup_rx_handlers() */
  3887. if (priv->rx_handlers[pkt->hdr.cmd]) {
  3888. IWL_DEBUG(IWL_DL_HOST_COMMAND | IWL_DL_RX | IWL_DL_ISR,
  3889. "r = %d, i = %d, %s, 0x%02x\n", r, i,
  3890. get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  3891. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  3892. } else {
  3893. /* No handling needed */
  3894. IWL_DEBUG(IWL_DL_HOST_COMMAND | IWL_DL_RX | IWL_DL_ISR,
  3895. "r %d i %d No handler needed for %s, 0x%02x\n",
  3896. r, i, get_cmd_string(pkt->hdr.cmd),
  3897. pkt->hdr.cmd);
  3898. }
  3899. if (reclaim) {
  3900. /* Invoke any callbacks, transfer the skb to caller,
  3901. * and fire off the (possibly) blocking iwl_send_cmd()
  3902. * as we reclaim the driver command queue */
  3903. if (rxb && rxb->skb)
  3904. iwl_tx_cmd_complete(priv, rxb);
  3905. else
  3906. IWL_WARNING("Claim null rxb?\n");
  3907. }
  3908. /* For now we just don't re-use anything. We can tweak this
  3909. * later to try and re-use notification packets and SKBs that
  3910. * fail to Rx correctly */
  3911. if (rxb->skb != NULL) {
  3912. priv->alloc_rxb_skb--;
  3913. dev_kfree_skb_any(rxb->skb);
  3914. rxb->skb = NULL;
  3915. }
  3916. pci_unmap_single(priv->pci_dev, rxb->dma_addr,
  3917. IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  3918. spin_lock_irqsave(&rxq->lock, flags);
  3919. list_add_tail(&rxb->list, &priv->rxq.rx_used);
  3920. spin_unlock_irqrestore(&rxq->lock, flags);
  3921. i = (i + 1) & RX_QUEUE_MASK;
  3922. }
  3923. /* Backtrack one entry */
  3924. priv->rxq.read = i;
  3925. iwl_rx_queue_restock(priv);
  3926. }
  3927. int iwl_tx_queue_update_write_ptr(struct iwl_priv *priv,
  3928. struct iwl_tx_queue *txq)
  3929. {
  3930. u32 reg = 0;
  3931. int rc = 0;
  3932. int txq_id = txq->q.id;
  3933. if (txq->need_update == 0)
  3934. return rc;
  3935. /* if we're trying to save power */
  3936. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  3937. /* wake up nic if it's powered down ...
  3938. * uCode will wake up, and interrupt us again, so next
  3939. * time we'll skip this part. */
  3940. reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
  3941. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  3942. IWL_DEBUG_INFO("Requesting wakeup, GP1 = 0x%x\n", reg);
  3943. iwl_set_bit(priv, CSR_GP_CNTRL,
  3944. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  3945. return rc;
  3946. }
  3947. /* restore this queue's parameters in nic hardware. */
  3948. rc = iwl_grab_restricted_access(priv);
  3949. if (rc)
  3950. return rc;
  3951. iwl_write_restricted(priv, HBUS_TARG_WRPTR,
  3952. txq->q.first_empty | (txq_id << 8));
  3953. iwl_release_restricted_access(priv);
  3954. /* else not in power-save mode, uCode will never sleep when we're
  3955. * trying to tx (during RFKILL, we're not trying to tx). */
  3956. } else
  3957. iwl_write32(priv, HBUS_TARG_WRPTR,
  3958. txq->q.first_empty | (txq_id << 8));
  3959. txq->need_update = 0;
  3960. return rc;
  3961. }
  3962. #ifdef CONFIG_IWLWIFI_DEBUG
  3963. static void iwl_print_rx_config_cmd(struct iwl_rxon_cmd *rxon)
  3964. {
  3965. DECLARE_MAC_BUF(mac);
  3966. IWL_DEBUG_RADIO("RX CONFIG:\n");
  3967. iwl_print_hex_dump(IWL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
  3968. IWL_DEBUG_RADIO("u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
  3969. IWL_DEBUG_RADIO("u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
  3970. IWL_DEBUG_RADIO("u32 filter_flags: 0x%08x\n",
  3971. le32_to_cpu(rxon->filter_flags));
  3972. IWL_DEBUG_RADIO("u8 dev_type: 0x%x\n", rxon->dev_type);
  3973. IWL_DEBUG_RADIO("u8 ofdm_basic_rates: 0x%02x\n",
  3974. rxon->ofdm_basic_rates);
  3975. IWL_DEBUG_RADIO("u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
  3976. IWL_DEBUG_RADIO("u8[6] node_addr: %s\n",
  3977. print_mac(mac, rxon->node_addr));
  3978. IWL_DEBUG_RADIO("u8[6] bssid_addr: %s\n",
  3979. print_mac(mac, rxon->bssid_addr));
  3980. IWL_DEBUG_RADIO("u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
  3981. }
  3982. #endif
  3983. static void iwl_enable_interrupts(struct iwl_priv *priv)
  3984. {
  3985. IWL_DEBUG_ISR("Enabling interrupts\n");
  3986. set_bit(STATUS_INT_ENABLED, &priv->status);
  3987. iwl_write32(priv, CSR_INT_MASK, CSR_INI_SET_MASK);
  3988. }
  3989. static inline void iwl_disable_interrupts(struct iwl_priv *priv)
  3990. {
  3991. clear_bit(STATUS_INT_ENABLED, &priv->status);
  3992. /* disable interrupts from uCode/NIC to host */
  3993. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  3994. /* acknowledge/clear/reset any interrupts still pending
  3995. * from uCode or flow handler (Rx/Tx DMA) */
  3996. iwl_write32(priv, CSR_INT, 0xffffffff);
  3997. iwl_write32(priv, CSR_FH_INT_STATUS, 0xffffffff);
  3998. IWL_DEBUG_ISR("Disabled interrupts\n");
  3999. }
  4000. static const char *desc_lookup(int i)
  4001. {
  4002. switch (i) {
  4003. case 1:
  4004. return "FAIL";
  4005. case 2:
  4006. return "BAD_PARAM";
  4007. case 3:
  4008. return "BAD_CHECKSUM";
  4009. case 4:
  4010. return "NMI_INTERRUPT";
  4011. case 5:
  4012. return "SYSASSERT";
  4013. case 6:
  4014. return "FATAL_ERROR";
  4015. }
  4016. return "UNKNOWN";
  4017. }
  4018. #define ERROR_START_OFFSET (1 * sizeof(u32))
  4019. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  4020. static void iwl_dump_nic_error_log(struct iwl_priv *priv)
  4021. {
  4022. u32 data2, line;
  4023. u32 desc, time, count, base, data1;
  4024. u32 blink1, blink2, ilink1, ilink2;
  4025. int rc;
  4026. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  4027. if (!iwl_hw_valid_rtc_data_addr(base)) {
  4028. IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
  4029. return;
  4030. }
  4031. rc = iwl_grab_restricted_access(priv);
  4032. if (rc) {
  4033. IWL_WARNING("Can not read from adapter at this time.\n");
  4034. return;
  4035. }
  4036. count = iwl_read_restricted_mem(priv, base);
  4037. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  4038. IWL_ERROR("Start IWL Error Log Dump:\n");
  4039. IWL_ERROR("Status: 0x%08lX, Config: %08X count: %d\n",
  4040. priv->status, priv->config, count);
  4041. }
  4042. desc = iwl_read_restricted_mem(priv, base + 1 * sizeof(u32));
  4043. blink1 = iwl_read_restricted_mem(priv, base + 3 * sizeof(u32));
  4044. blink2 = iwl_read_restricted_mem(priv, base + 4 * sizeof(u32));
  4045. ilink1 = iwl_read_restricted_mem(priv, base + 5 * sizeof(u32));
  4046. ilink2 = iwl_read_restricted_mem(priv, base + 6 * sizeof(u32));
  4047. data1 = iwl_read_restricted_mem(priv, base + 7 * sizeof(u32));
  4048. data2 = iwl_read_restricted_mem(priv, base + 8 * sizeof(u32));
  4049. line = iwl_read_restricted_mem(priv, base + 9 * sizeof(u32));
  4050. time = iwl_read_restricted_mem(priv, base + 11 * sizeof(u32));
  4051. IWL_ERROR("Desc Time "
  4052. "data1 data2 line\n");
  4053. IWL_ERROR("%-13s (#%d) %010u 0x%08X 0x%08X %u\n",
  4054. desc_lookup(desc), desc, time, data1, data2, line);
  4055. IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
  4056. IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  4057. ilink1, ilink2);
  4058. iwl_release_restricted_access(priv);
  4059. }
  4060. #define EVENT_START_OFFSET (4 * sizeof(u32))
  4061. /**
  4062. * iwl_print_event_log - Dump error event log to syslog
  4063. *
  4064. * NOTE: Must be called with iwl_grab_restricted_access() already obtained!
  4065. */
  4066. static void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  4067. u32 num_events, u32 mode)
  4068. {
  4069. u32 i;
  4070. u32 base; /* SRAM byte address of event log header */
  4071. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  4072. u32 ptr; /* SRAM byte address of log data */
  4073. u32 ev, time, data; /* event log data */
  4074. if (num_events == 0)
  4075. return;
  4076. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  4077. if (mode == 0)
  4078. event_size = 2 * sizeof(u32);
  4079. else
  4080. event_size = 3 * sizeof(u32);
  4081. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  4082. /* "time" is actually "data" for mode 0 (no timestamp).
  4083. * place event id # at far right for easier visual parsing. */
  4084. for (i = 0; i < num_events; i++) {
  4085. ev = iwl_read_restricted_mem(priv, ptr);
  4086. ptr += sizeof(u32);
  4087. time = iwl_read_restricted_mem(priv, ptr);
  4088. ptr += sizeof(u32);
  4089. if (mode == 0)
  4090. IWL_ERROR("0x%08x\t%04u\n", time, ev); /* data, ev */
  4091. else {
  4092. data = iwl_read_restricted_mem(priv, ptr);
  4093. ptr += sizeof(u32);
  4094. IWL_ERROR("%010u\t0x%08x\t%04u\n", time, data, ev);
  4095. }
  4096. }
  4097. }
  4098. static void iwl_dump_nic_event_log(struct iwl_priv *priv)
  4099. {
  4100. int rc;
  4101. u32 base; /* SRAM byte address of event log header */
  4102. u32 capacity; /* event log capacity in # entries */
  4103. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  4104. u32 num_wraps; /* # times uCode wrapped to top of log */
  4105. u32 next_entry; /* index of next entry to be written by uCode */
  4106. u32 size; /* # entries that we'll print */
  4107. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  4108. if (!iwl_hw_valid_rtc_data_addr(base)) {
  4109. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  4110. return;
  4111. }
  4112. rc = iwl_grab_restricted_access(priv);
  4113. if (rc) {
  4114. IWL_WARNING("Can not read from adapter at this time.\n");
  4115. return;
  4116. }
  4117. /* event log header */
  4118. capacity = iwl_read_restricted_mem(priv, base);
  4119. mode = iwl_read_restricted_mem(priv, base + (1 * sizeof(u32)));
  4120. num_wraps = iwl_read_restricted_mem(priv, base + (2 * sizeof(u32)));
  4121. next_entry = iwl_read_restricted_mem(priv, base + (3 * sizeof(u32)));
  4122. size = num_wraps ? capacity : next_entry;
  4123. /* bail out if nothing in log */
  4124. if (size == 0) {
  4125. IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
  4126. iwl_release_restricted_access(priv);
  4127. return;
  4128. }
  4129. IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
  4130. size, num_wraps);
  4131. /* if uCode has wrapped back to top of log, start at the oldest entry,
  4132. * i.e the next one that uCode would fill. */
  4133. if (num_wraps)
  4134. iwl_print_event_log(priv, next_entry,
  4135. capacity - next_entry, mode);
  4136. /* (then/else) start at top of log */
  4137. iwl_print_event_log(priv, 0, next_entry, mode);
  4138. iwl_release_restricted_access(priv);
  4139. }
  4140. /**
  4141. * iwl_irq_handle_error - called for HW or SW error interrupt from card
  4142. */
  4143. static void iwl_irq_handle_error(struct iwl_priv *priv)
  4144. {
  4145. /* Set the FW error flag -- cleared on iwl_down */
  4146. set_bit(STATUS_FW_ERROR, &priv->status);
  4147. /* Cancel currently queued command. */
  4148. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  4149. #ifdef CONFIG_IWLWIFI_DEBUG
  4150. if (iwl_debug_level & IWL_DL_FW_ERRORS) {
  4151. iwl_dump_nic_error_log(priv);
  4152. iwl_dump_nic_event_log(priv);
  4153. iwl_print_rx_config_cmd(&priv->staging_rxon);
  4154. }
  4155. #endif
  4156. wake_up_interruptible(&priv->wait_command_queue);
  4157. /* Keep the restart process from trying to send host
  4158. * commands by clearing the INIT status bit */
  4159. clear_bit(STATUS_READY, &priv->status);
  4160. if (!test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  4161. IWL_DEBUG(IWL_DL_INFO | IWL_DL_FW_ERRORS,
  4162. "Restarting adapter due to uCode error.\n");
  4163. if (iwl_is_associated(priv)) {
  4164. memcpy(&priv->recovery_rxon, &priv->active_rxon,
  4165. sizeof(priv->recovery_rxon));
  4166. priv->error_recovering = 1;
  4167. }
  4168. queue_work(priv->workqueue, &priv->restart);
  4169. }
  4170. }
  4171. static void iwl_error_recovery(struct iwl_priv *priv)
  4172. {
  4173. unsigned long flags;
  4174. memcpy(&priv->staging_rxon, &priv->recovery_rxon,
  4175. sizeof(priv->staging_rxon));
  4176. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  4177. iwl_commit_rxon(priv);
  4178. iwl_rxon_add_station(priv, priv->bssid, 1);
  4179. spin_lock_irqsave(&priv->lock, flags);
  4180. priv->assoc_id = le16_to_cpu(priv->staging_rxon.assoc_id);
  4181. priv->error_recovering = 0;
  4182. spin_unlock_irqrestore(&priv->lock, flags);
  4183. }
  4184. static void iwl_irq_tasklet(struct iwl_priv *priv)
  4185. {
  4186. u32 inta, handled = 0;
  4187. u32 inta_fh;
  4188. unsigned long flags;
  4189. #ifdef CONFIG_IWLWIFI_DEBUG
  4190. u32 inta_mask;
  4191. #endif
  4192. spin_lock_irqsave(&priv->lock, flags);
  4193. /* Ack/clear/reset pending uCode interrupts.
  4194. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  4195. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  4196. inta = iwl_read32(priv, CSR_INT);
  4197. iwl_write32(priv, CSR_INT, inta);
  4198. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  4199. * Any new interrupts that happen after this, either while we're
  4200. * in this tasklet, or later, will show up in next ISR/tasklet. */
  4201. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  4202. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  4203. #ifdef CONFIG_IWLWIFI_DEBUG
  4204. if (iwl_debug_level & IWL_DL_ISR) {
  4205. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  4206. IWL_DEBUG_ISR("inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  4207. inta, inta_mask, inta_fh);
  4208. }
  4209. #endif
  4210. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  4211. * atomic, make sure that inta covers all the interrupts that
  4212. * we've discovered, even if FH interrupt came in just after
  4213. * reading CSR_INT. */
  4214. if (inta_fh & CSR_FH_INT_RX_MASK)
  4215. inta |= CSR_INT_BIT_FH_RX;
  4216. if (inta_fh & CSR_FH_INT_TX_MASK)
  4217. inta |= CSR_INT_BIT_FH_TX;
  4218. /* Now service all interrupt bits discovered above. */
  4219. if (inta & CSR_INT_BIT_HW_ERR) {
  4220. IWL_ERROR("Microcode HW error detected. Restarting.\n");
  4221. /* Tell the device to stop sending interrupts */
  4222. iwl_disable_interrupts(priv);
  4223. iwl_irq_handle_error(priv);
  4224. handled |= CSR_INT_BIT_HW_ERR;
  4225. spin_unlock_irqrestore(&priv->lock, flags);
  4226. return;
  4227. }
  4228. #ifdef CONFIG_IWLWIFI_DEBUG
  4229. if (iwl_debug_level & (IWL_DL_ISR)) {
  4230. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  4231. if (inta & CSR_INT_BIT_MAC_CLK_ACTV)
  4232. IWL_DEBUG_ISR("Microcode started or stopped.\n");
  4233. /* Alive notification via Rx interrupt will do the real work */
  4234. if (inta & CSR_INT_BIT_ALIVE)
  4235. IWL_DEBUG_ISR("Alive interrupt\n");
  4236. }
  4237. #endif
  4238. /* Safely ignore these bits for debug checks below */
  4239. inta &= ~(CSR_INT_BIT_MAC_CLK_ACTV | CSR_INT_BIT_ALIVE);
  4240. /* HW RF KILL switch toggled (4965 only) */
  4241. if (inta & CSR_INT_BIT_RF_KILL) {
  4242. int hw_rf_kill = 0;
  4243. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  4244. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  4245. hw_rf_kill = 1;
  4246. IWL_DEBUG(IWL_DL_INFO | IWL_DL_RF_KILL | IWL_DL_ISR,
  4247. "RF_KILL bit toggled to %s.\n",
  4248. hw_rf_kill ? "disable radio":"enable radio");
  4249. /* Queue restart only if RF_KILL switch was set to "kill"
  4250. * when we loaded driver, and is now set to "enable".
  4251. * After we're Alive, RF_KILL gets handled by
  4252. * iwl_rx_card_state_notif() */
  4253. if (!hw_rf_kill && !test_bit(STATUS_ALIVE, &priv->status))
  4254. queue_work(priv->workqueue, &priv->restart);
  4255. handled |= CSR_INT_BIT_RF_KILL;
  4256. }
  4257. /* Chip got too hot and stopped itself (4965 only) */
  4258. if (inta & CSR_INT_BIT_CT_KILL) {
  4259. IWL_ERROR("Microcode CT kill error detected.\n");
  4260. handled |= CSR_INT_BIT_CT_KILL;
  4261. }
  4262. /* Error detected by uCode */
  4263. if (inta & CSR_INT_BIT_SW_ERR) {
  4264. IWL_ERROR("Microcode SW error detected. Restarting 0x%X.\n",
  4265. inta);
  4266. iwl_irq_handle_error(priv);
  4267. handled |= CSR_INT_BIT_SW_ERR;
  4268. }
  4269. /* uCode wakes up after power-down sleep */
  4270. if (inta & CSR_INT_BIT_WAKEUP) {
  4271. IWL_DEBUG_ISR("Wakeup interrupt\n");
  4272. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  4273. iwl_tx_queue_update_write_ptr(priv, &priv->txq[0]);
  4274. iwl_tx_queue_update_write_ptr(priv, &priv->txq[1]);
  4275. iwl_tx_queue_update_write_ptr(priv, &priv->txq[2]);
  4276. iwl_tx_queue_update_write_ptr(priv, &priv->txq[3]);
  4277. iwl_tx_queue_update_write_ptr(priv, &priv->txq[4]);
  4278. iwl_tx_queue_update_write_ptr(priv, &priv->txq[5]);
  4279. handled |= CSR_INT_BIT_WAKEUP;
  4280. }
  4281. /* All uCode command responses, including Tx command responses,
  4282. * Rx "responses" (frame-received notification), and other
  4283. * notifications from uCode come through here*/
  4284. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  4285. iwl_rx_handle(priv);
  4286. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  4287. }
  4288. if (inta & CSR_INT_BIT_FH_TX) {
  4289. IWL_DEBUG_ISR("Tx interrupt\n");
  4290. handled |= CSR_INT_BIT_FH_TX;
  4291. }
  4292. if (inta & ~handled)
  4293. IWL_ERROR("Unhandled INTA bits 0x%08x\n", inta & ~handled);
  4294. if (inta & ~CSR_INI_SET_MASK) {
  4295. IWL_WARNING("Disabled INTA bits 0x%08x were pending\n",
  4296. inta & ~CSR_INI_SET_MASK);
  4297. IWL_WARNING(" with FH_INT = 0x%08x\n", inta_fh);
  4298. }
  4299. /* Re-enable all interrupts */
  4300. iwl_enable_interrupts(priv);
  4301. #ifdef CONFIG_IWLWIFI_DEBUG
  4302. if (iwl_debug_level & (IWL_DL_ISR)) {
  4303. inta = iwl_read32(priv, CSR_INT);
  4304. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  4305. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  4306. IWL_DEBUG_ISR("End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  4307. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  4308. }
  4309. #endif
  4310. spin_unlock_irqrestore(&priv->lock, flags);
  4311. }
  4312. static irqreturn_t iwl_isr(int irq, void *data)
  4313. {
  4314. struct iwl_priv *priv = data;
  4315. u32 inta, inta_mask;
  4316. u32 inta_fh;
  4317. if (!priv)
  4318. return IRQ_NONE;
  4319. spin_lock(&priv->lock);
  4320. /* Disable (but don't clear!) interrupts here to avoid
  4321. * back-to-back ISRs and sporadic interrupts from our NIC.
  4322. * If we have something to service, the tasklet will re-enable ints.
  4323. * If we *don't* have something, we'll re-enable before leaving here. */
  4324. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  4325. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  4326. /* Discover which interrupts are active/pending */
  4327. inta = iwl_read32(priv, CSR_INT);
  4328. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  4329. /* Ignore interrupt if there's nothing in NIC to service.
  4330. * This may be due to IRQ shared with another device,
  4331. * or due to sporadic interrupts thrown from our NIC. */
  4332. if (!inta && !inta_fh) {
  4333. IWL_DEBUG_ISR("Ignore interrupt, inta == 0, inta_fh == 0\n");
  4334. goto none;
  4335. }
  4336. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  4337. /* Hardware disappeared */
  4338. IWL_WARNING("HARDWARE GONE?? INTA == 0x%080x\n", inta);
  4339. goto none;
  4340. }
  4341. IWL_DEBUG_ISR("ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  4342. inta, inta_mask, inta_fh);
  4343. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  4344. tasklet_schedule(&priv->irq_tasklet);
  4345. spin_unlock(&priv->lock);
  4346. return IRQ_HANDLED;
  4347. none:
  4348. /* re-enable interrupts here since we don't have anything to service. */
  4349. iwl_enable_interrupts(priv);
  4350. spin_unlock(&priv->lock);
  4351. return IRQ_NONE;
  4352. }
  4353. /************************** EEPROM BANDS ****************************
  4354. *
  4355. * The iwl_eeprom_band definitions below provide the mapping from the
  4356. * EEPROM contents to the specific channel number supported for each
  4357. * band.
  4358. *
  4359. * For example, iwl_priv->eeprom.band_3_channels[4] from the band_3
  4360. * definition below maps to physical channel 42 in the 5.2GHz spectrum.
  4361. * The specific geography and calibration information for that channel
  4362. * is contained in the eeprom map itself.
  4363. *
  4364. * During init, we copy the eeprom information and channel map
  4365. * information into priv->channel_info_24/52 and priv->channel_map_24/52
  4366. *
  4367. * channel_map_24/52 provides the index in the channel_info array for a
  4368. * given channel. We have to have two separate maps as there is channel
  4369. * overlap with the 2.4GHz and 5.2GHz spectrum as seen in band_1 and
  4370. * band_2
  4371. *
  4372. * A value of 0xff stored in the channel_map indicates that the channel
  4373. * is not supported by the hardware at all.
  4374. *
  4375. * A value of 0xfe in the channel_map indicates that the channel is not
  4376. * valid for Tx with the current hardware. This means that
  4377. * while the system can tune and receive on a given channel, it may not
  4378. * be able to associate or transmit any frames on that
  4379. * channel. There is no corresponding channel information for that
  4380. * entry.
  4381. *
  4382. *********************************************************************/
  4383. /* 2.4 GHz */
  4384. static const u8 iwl_eeprom_band_1[14] = {
  4385. 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
  4386. };
  4387. /* 5.2 GHz bands */
  4388. static const u8 iwl_eeprom_band_2[] = {
  4389. 183, 184, 185, 187, 188, 189, 192, 196, 7, 8, 11, 12, 16
  4390. };
  4391. static const u8 iwl_eeprom_band_3[] = { /* 5205-5320MHz */
  4392. 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
  4393. };
  4394. static const u8 iwl_eeprom_band_4[] = { /* 5500-5700MHz */
  4395. 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
  4396. };
  4397. static const u8 iwl_eeprom_band_5[] = { /* 5725-5825MHz */
  4398. 145, 149, 153, 157, 161, 165
  4399. };
  4400. static u8 iwl_eeprom_band_6[] = { /* 2.4 FAT channel */
  4401. 1, 2, 3, 4, 5, 6, 7
  4402. };
  4403. static u8 iwl_eeprom_band_7[] = { /* 5.2 FAT channel */
  4404. 36, 44, 52, 60, 100, 108, 116, 124, 132, 149, 157
  4405. };
  4406. static void iwl_init_band_reference(const struct iwl_priv *priv, int band,
  4407. int *eeprom_ch_count,
  4408. const struct iwl_eeprom_channel
  4409. **eeprom_ch_info,
  4410. const u8 **eeprom_ch_index)
  4411. {
  4412. switch (band) {
  4413. case 1: /* 2.4GHz band */
  4414. *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_1);
  4415. *eeprom_ch_info = priv->eeprom.band_1_channels;
  4416. *eeprom_ch_index = iwl_eeprom_band_1;
  4417. break;
  4418. case 2: /* 5.2GHz band */
  4419. *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_2);
  4420. *eeprom_ch_info = priv->eeprom.band_2_channels;
  4421. *eeprom_ch_index = iwl_eeprom_band_2;
  4422. break;
  4423. case 3: /* 5.2GHz band */
  4424. *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_3);
  4425. *eeprom_ch_info = priv->eeprom.band_3_channels;
  4426. *eeprom_ch_index = iwl_eeprom_band_3;
  4427. break;
  4428. case 4: /* 5.2GHz band */
  4429. *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_4);
  4430. *eeprom_ch_info = priv->eeprom.band_4_channels;
  4431. *eeprom_ch_index = iwl_eeprom_band_4;
  4432. break;
  4433. case 5: /* 5.2GHz band */
  4434. *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_5);
  4435. *eeprom_ch_info = priv->eeprom.band_5_channels;
  4436. *eeprom_ch_index = iwl_eeprom_band_5;
  4437. break;
  4438. case 6:
  4439. *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_6);
  4440. *eeprom_ch_info = priv->eeprom.band_24_channels;
  4441. *eeprom_ch_index = iwl_eeprom_band_6;
  4442. break;
  4443. case 7:
  4444. *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_7);
  4445. *eeprom_ch_info = priv->eeprom.band_52_channels;
  4446. *eeprom_ch_index = iwl_eeprom_band_7;
  4447. break;
  4448. default:
  4449. BUG();
  4450. return;
  4451. }
  4452. }
  4453. const struct iwl_channel_info *iwl_get_channel_info(const struct iwl_priv *priv,
  4454. int phymode, u16 channel)
  4455. {
  4456. int i;
  4457. switch (phymode) {
  4458. case MODE_IEEE80211A:
  4459. for (i = 14; i < priv->channel_count; i++) {
  4460. if (priv->channel_info[i].channel == channel)
  4461. return &priv->channel_info[i];
  4462. }
  4463. break;
  4464. case MODE_IEEE80211B:
  4465. case MODE_IEEE80211G:
  4466. if (channel >= 1 && channel <= 14)
  4467. return &priv->channel_info[channel - 1];
  4468. break;
  4469. }
  4470. return NULL;
  4471. }
  4472. #define CHECK_AND_PRINT(x) ((eeprom_ch_info[ch].flags & EEPROM_CHANNEL_##x) \
  4473. ? # x " " : "")
  4474. static int iwl_init_channel_map(struct iwl_priv *priv)
  4475. {
  4476. int eeprom_ch_count = 0;
  4477. const u8 *eeprom_ch_index = NULL;
  4478. const struct iwl_eeprom_channel *eeprom_ch_info = NULL;
  4479. int band, ch;
  4480. struct iwl_channel_info *ch_info;
  4481. if (priv->channel_count) {
  4482. IWL_DEBUG_INFO("Channel map already initialized.\n");
  4483. return 0;
  4484. }
  4485. if (priv->eeprom.version < 0x2f) {
  4486. IWL_WARNING("Unsupported EEPROM version: 0x%04X\n",
  4487. priv->eeprom.version);
  4488. return -EINVAL;
  4489. }
  4490. IWL_DEBUG_INFO("Initializing regulatory info from EEPROM\n");
  4491. priv->channel_count =
  4492. ARRAY_SIZE(iwl_eeprom_band_1) +
  4493. ARRAY_SIZE(iwl_eeprom_band_2) +
  4494. ARRAY_SIZE(iwl_eeprom_band_3) +
  4495. ARRAY_SIZE(iwl_eeprom_band_4) +
  4496. ARRAY_SIZE(iwl_eeprom_band_5);
  4497. IWL_DEBUG_INFO("Parsing data for %d channels.\n", priv->channel_count);
  4498. priv->channel_info = kzalloc(sizeof(struct iwl_channel_info) *
  4499. priv->channel_count, GFP_KERNEL);
  4500. if (!priv->channel_info) {
  4501. IWL_ERROR("Could not allocate channel_info\n");
  4502. priv->channel_count = 0;
  4503. return -ENOMEM;
  4504. }
  4505. ch_info = priv->channel_info;
  4506. /* Loop through the 5 EEPROM bands adding them in order to the
  4507. * channel map we maintain (that contains additional information than
  4508. * what just in the EEPROM) */
  4509. for (band = 1; band <= 5; band++) {
  4510. iwl_init_band_reference(priv, band, &eeprom_ch_count,
  4511. &eeprom_ch_info, &eeprom_ch_index);
  4512. /* Loop through each band adding each of the channels */
  4513. for (ch = 0; ch < eeprom_ch_count; ch++) {
  4514. ch_info->channel = eeprom_ch_index[ch];
  4515. ch_info->phymode = (band == 1) ? MODE_IEEE80211B :
  4516. MODE_IEEE80211A;
  4517. /* permanently store EEPROM's channel regulatory flags
  4518. * and max power in channel info database. */
  4519. ch_info->eeprom = eeprom_ch_info[ch];
  4520. /* Copy the run-time flags so they are there even on
  4521. * invalid channels */
  4522. ch_info->flags = eeprom_ch_info[ch].flags;
  4523. if (!(is_channel_valid(ch_info))) {
  4524. IWL_DEBUG_INFO("Ch. %d Flags %x [%sGHz] - "
  4525. "No traffic\n",
  4526. ch_info->channel,
  4527. ch_info->flags,
  4528. is_channel_a_band(ch_info) ?
  4529. "5.2" : "2.4");
  4530. ch_info++;
  4531. continue;
  4532. }
  4533. /* Initialize regulatory-based run-time data */
  4534. ch_info->max_power_avg = ch_info->curr_txpow =
  4535. eeprom_ch_info[ch].max_power_avg;
  4536. ch_info->scan_power = eeprom_ch_info[ch].max_power_avg;
  4537. ch_info->min_power = 0;
  4538. IWL_DEBUG_INFO("Ch. %d [%sGHz] %s%s%s%s%s%s(0x%02x"
  4539. " %ddBm): Ad-Hoc %ssupported\n",
  4540. ch_info->channel,
  4541. is_channel_a_band(ch_info) ?
  4542. "5.2" : "2.4",
  4543. CHECK_AND_PRINT(IBSS),
  4544. CHECK_AND_PRINT(ACTIVE),
  4545. CHECK_AND_PRINT(RADAR),
  4546. CHECK_AND_PRINT(WIDE),
  4547. CHECK_AND_PRINT(NARROW),
  4548. CHECK_AND_PRINT(DFS),
  4549. eeprom_ch_info[ch].flags,
  4550. eeprom_ch_info[ch].max_power_avg,
  4551. ((eeprom_ch_info[ch].
  4552. flags & EEPROM_CHANNEL_IBSS)
  4553. && !(eeprom_ch_info[ch].
  4554. flags & EEPROM_CHANNEL_RADAR))
  4555. ? "" : "not ");
  4556. /* Set the user_txpower_limit to the highest power
  4557. * supported by any channel */
  4558. if (eeprom_ch_info[ch].max_power_avg >
  4559. priv->user_txpower_limit)
  4560. priv->user_txpower_limit =
  4561. eeprom_ch_info[ch].max_power_avg;
  4562. ch_info++;
  4563. }
  4564. }
  4565. for (band = 6; band <= 7; band++) {
  4566. int phymode;
  4567. u8 fat_extension_chan;
  4568. iwl_init_band_reference(priv, band, &eeprom_ch_count,
  4569. &eeprom_ch_info, &eeprom_ch_index);
  4570. phymode = (band == 6) ? MODE_IEEE80211B : MODE_IEEE80211A;
  4571. /* Loop through each band adding each of the channels */
  4572. for (ch = 0; ch < eeprom_ch_count; ch++) {
  4573. if ((band == 6) &&
  4574. ((eeprom_ch_index[ch] == 5) ||
  4575. (eeprom_ch_index[ch] == 6) ||
  4576. (eeprom_ch_index[ch] == 7)))
  4577. fat_extension_chan = HT_IE_EXT_CHANNEL_MAX;
  4578. else
  4579. fat_extension_chan = HT_IE_EXT_CHANNEL_ABOVE;
  4580. iwl4965_set_fat_chan_info(priv, phymode,
  4581. eeprom_ch_index[ch],
  4582. &(eeprom_ch_info[ch]),
  4583. fat_extension_chan);
  4584. iwl4965_set_fat_chan_info(priv, phymode,
  4585. (eeprom_ch_index[ch] + 4),
  4586. &(eeprom_ch_info[ch]),
  4587. HT_IE_EXT_CHANNEL_BELOW);
  4588. }
  4589. }
  4590. return 0;
  4591. }
  4592. /* For active scan, listen ACTIVE_DWELL_TIME (msec) on each channel after
  4593. * sending probe req. This should be set long enough to hear probe responses
  4594. * from more than one AP. */
  4595. #define IWL_ACTIVE_DWELL_TIME_24 (20) /* all times in msec */
  4596. #define IWL_ACTIVE_DWELL_TIME_52 (10)
  4597. /* For faster active scanning, scan will move to the next channel if fewer than
  4598. * PLCP_QUIET_THRESH packets are heard on this channel within
  4599. * ACTIVE_QUIET_TIME after sending probe request. This shortens the dwell
  4600. * time if it's a quiet channel (nothing responded to our probe, and there's
  4601. * no other traffic).
  4602. * Disable "quiet" feature by setting PLCP_QUIET_THRESH to 0. */
  4603. #define IWL_PLCP_QUIET_THRESH __constant_cpu_to_le16(1) /* packets */
  4604. #define IWL_ACTIVE_QUIET_TIME __constant_cpu_to_le16(5) /* msec */
  4605. /* For passive scan, listen PASSIVE_DWELL_TIME (msec) on each channel.
  4606. * Must be set longer than active dwell time.
  4607. * For the most reliable scan, set > AP beacon interval (typically 100msec). */
  4608. #define IWL_PASSIVE_DWELL_TIME_24 (20) /* all times in msec */
  4609. #define IWL_PASSIVE_DWELL_TIME_52 (10)
  4610. #define IWL_PASSIVE_DWELL_BASE (100)
  4611. #define IWL_CHANNEL_TUNE_TIME 5
  4612. static inline u16 iwl_get_active_dwell_time(struct iwl_priv *priv, int phymode)
  4613. {
  4614. if (phymode == MODE_IEEE80211A)
  4615. return IWL_ACTIVE_DWELL_TIME_52;
  4616. else
  4617. return IWL_ACTIVE_DWELL_TIME_24;
  4618. }
  4619. static u16 iwl_get_passive_dwell_time(struct iwl_priv *priv, int phymode)
  4620. {
  4621. u16 active = iwl_get_active_dwell_time(priv, phymode);
  4622. u16 passive = (phymode != MODE_IEEE80211A) ?
  4623. IWL_PASSIVE_DWELL_BASE + IWL_PASSIVE_DWELL_TIME_24 :
  4624. IWL_PASSIVE_DWELL_BASE + IWL_PASSIVE_DWELL_TIME_52;
  4625. if (iwl_is_associated(priv)) {
  4626. /* If we're associated, we clamp the maximum passive
  4627. * dwell time to be 98% of the beacon interval (minus
  4628. * 2 * channel tune time) */
  4629. passive = priv->beacon_int;
  4630. if ((passive > IWL_PASSIVE_DWELL_BASE) || !passive)
  4631. passive = IWL_PASSIVE_DWELL_BASE;
  4632. passive = (passive * 98) / 100 - IWL_CHANNEL_TUNE_TIME * 2;
  4633. }
  4634. if (passive <= active)
  4635. passive = active + 1;
  4636. return passive;
  4637. }
  4638. static int iwl_get_channels_for_scan(struct iwl_priv *priv, int phymode,
  4639. u8 is_active, u8 direct_mask,
  4640. struct iwl_scan_channel *scan_ch)
  4641. {
  4642. const struct ieee80211_channel *channels = NULL;
  4643. const struct ieee80211_hw_mode *hw_mode;
  4644. const struct iwl_channel_info *ch_info;
  4645. u16 passive_dwell = 0;
  4646. u16 active_dwell = 0;
  4647. int added, i;
  4648. hw_mode = iwl_get_hw_mode(priv, phymode);
  4649. if (!hw_mode)
  4650. return 0;
  4651. channels = hw_mode->channels;
  4652. active_dwell = iwl_get_active_dwell_time(priv, phymode);
  4653. passive_dwell = iwl_get_passive_dwell_time(priv, phymode);
  4654. for (i = 0, added = 0; i < hw_mode->num_channels; i++) {
  4655. if (channels[i].chan ==
  4656. le16_to_cpu(priv->active_rxon.channel)) {
  4657. if (iwl_is_associated(priv)) {
  4658. IWL_DEBUG_SCAN
  4659. ("Skipping current channel %d\n",
  4660. le16_to_cpu(priv->active_rxon.channel));
  4661. continue;
  4662. }
  4663. } else if (priv->only_active_channel)
  4664. continue;
  4665. scan_ch->channel = channels[i].chan;
  4666. ch_info = iwl_get_channel_info(priv, phymode, scan_ch->channel);
  4667. if (!is_channel_valid(ch_info)) {
  4668. IWL_DEBUG_SCAN("Channel %d is INVALID for this SKU.\n",
  4669. scan_ch->channel);
  4670. continue;
  4671. }
  4672. if (!is_active || is_channel_passive(ch_info) ||
  4673. !(channels[i].flag & IEEE80211_CHAN_W_ACTIVE_SCAN))
  4674. scan_ch->type = 0; /* passive */
  4675. else
  4676. scan_ch->type = 1; /* active */
  4677. if (scan_ch->type & 1)
  4678. scan_ch->type |= (direct_mask << 1);
  4679. if (is_channel_narrow(ch_info))
  4680. scan_ch->type |= (1 << 7);
  4681. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  4682. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  4683. /* Set power levels to defaults */
  4684. scan_ch->tpc.dsp_atten = 110;
  4685. /* scan_pwr_info->tpc.dsp_atten; */
  4686. /*scan_pwr_info->tpc.tx_gain; */
  4687. if (phymode == MODE_IEEE80211A)
  4688. scan_ch->tpc.tx_gain = ((1 << 5) | (3 << 3)) | 3;
  4689. else {
  4690. scan_ch->tpc.tx_gain = ((1 << 5) | (5 << 3));
  4691. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  4692. * power level
  4693. scan_ch->tpc.tx_gain = ((1<<5) | (2 << 3)) | 3;
  4694. */
  4695. }
  4696. IWL_DEBUG_SCAN("Scanning %d [%s %d]\n",
  4697. scan_ch->channel,
  4698. (scan_ch->type & 1) ? "ACTIVE" : "PASSIVE",
  4699. (scan_ch->type & 1) ?
  4700. active_dwell : passive_dwell);
  4701. scan_ch++;
  4702. added++;
  4703. }
  4704. IWL_DEBUG_SCAN("total channels to scan %d \n", added);
  4705. return added;
  4706. }
  4707. static void iwl_reset_channel_flag(struct iwl_priv *priv)
  4708. {
  4709. int i, j;
  4710. for (i = 0; i < 3; i++) {
  4711. struct ieee80211_hw_mode *hw_mode = (void *)&priv->modes[i];
  4712. for (j = 0; j < hw_mode->num_channels; j++)
  4713. hw_mode->channels[j].flag = hw_mode->channels[j].val;
  4714. }
  4715. }
  4716. static void iwl_init_hw_rates(struct iwl_priv *priv,
  4717. struct ieee80211_rate *rates)
  4718. {
  4719. int i;
  4720. for (i = 0; i < IWL_RATE_COUNT; i++) {
  4721. rates[i].rate = iwl_rates[i].ieee * 5;
  4722. rates[i].val = i; /* Rate scaling will work on indexes */
  4723. rates[i].val2 = i;
  4724. rates[i].flags = IEEE80211_RATE_SUPPORTED;
  4725. /* Only OFDM have the bits-per-symbol set */
  4726. if ((i <= IWL_LAST_OFDM_RATE) && (i >= IWL_FIRST_OFDM_RATE))
  4727. rates[i].flags |= IEEE80211_RATE_OFDM;
  4728. else {
  4729. /*
  4730. * If CCK 1M then set rate flag to CCK else CCK_2
  4731. * which is CCK | PREAMBLE2
  4732. */
  4733. rates[i].flags |= (iwl_rates[i].plcp == 10) ?
  4734. IEEE80211_RATE_CCK : IEEE80211_RATE_CCK_2;
  4735. }
  4736. /* Set up which ones are basic rates... */
  4737. if (IWL_BASIC_RATES_MASK & (1 << i))
  4738. rates[i].flags |= IEEE80211_RATE_BASIC;
  4739. }
  4740. iwl4965_init_hw_rates(priv, rates);
  4741. }
  4742. /**
  4743. * iwl_init_geos - Initialize mac80211's geo/channel info based from eeprom
  4744. */
  4745. static int iwl_init_geos(struct iwl_priv *priv)
  4746. {
  4747. struct iwl_channel_info *ch;
  4748. struct ieee80211_hw_mode *modes;
  4749. struct ieee80211_channel *channels;
  4750. struct ieee80211_channel *geo_ch;
  4751. struct ieee80211_rate *rates;
  4752. int i = 0;
  4753. enum {
  4754. A = 0,
  4755. B = 1,
  4756. G = 2,
  4757. A_11N = 3,
  4758. G_11N = 4,
  4759. };
  4760. int mode_count = 5;
  4761. if (priv->modes) {
  4762. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  4763. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  4764. return 0;
  4765. }
  4766. modes = kzalloc(sizeof(struct ieee80211_hw_mode) * mode_count,
  4767. GFP_KERNEL);
  4768. if (!modes)
  4769. return -ENOMEM;
  4770. channels = kzalloc(sizeof(struct ieee80211_channel) *
  4771. priv->channel_count, GFP_KERNEL);
  4772. if (!channels) {
  4773. kfree(modes);
  4774. return -ENOMEM;
  4775. }
  4776. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_MAX_RATES + 1)),
  4777. GFP_KERNEL);
  4778. if (!rates) {
  4779. kfree(modes);
  4780. kfree(channels);
  4781. return -ENOMEM;
  4782. }
  4783. /* 0 = 802.11a
  4784. * 1 = 802.11b
  4785. * 2 = 802.11g
  4786. */
  4787. /* 5.2GHz channels start after the 2.4GHz channels */
  4788. modes[A].mode = MODE_IEEE80211A;
  4789. modes[A].channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  4790. modes[A].rates = rates;
  4791. modes[A].num_rates = 8; /* just OFDM */
  4792. modes[A].rates = &rates[4];
  4793. modes[A].num_channels = 0;
  4794. modes[B].mode = MODE_IEEE80211B;
  4795. modes[B].channels = channels;
  4796. modes[B].rates = rates;
  4797. modes[B].num_rates = 4; /* just CCK */
  4798. modes[B].num_channels = 0;
  4799. modes[G].mode = MODE_IEEE80211G;
  4800. modes[G].channels = channels;
  4801. modes[G].rates = rates;
  4802. modes[G].num_rates = 12; /* OFDM & CCK */
  4803. modes[G].num_channels = 0;
  4804. modes[G_11N].mode = MODE_IEEE80211G;
  4805. modes[G_11N].channels = channels;
  4806. modes[G_11N].num_rates = 13; /* OFDM & CCK */
  4807. modes[G_11N].rates = rates;
  4808. modes[G_11N].num_channels = 0;
  4809. modes[A_11N].mode = MODE_IEEE80211A;
  4810. modes[A_11N].channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  4811. modes[A_11N].rates = &rates[4];
  4812. modes[A_11N].num_rates = 9; /* just OFDM */
  4813. modes[A_11N].num_channels = 0;
  4814. priv->ieee_channels = channels;
  4815. priv->ieee_rates = rates;
  4816. iwl_init_hw_rates(priv, rates);
  4817. for (i = 0, geo_ch = channels; i < priv->channel_count; i++) {
  4818. ch = &priv->channel_info[i];
  4819. if (!is_channel_valid(ch)) {
  4820. IWL_DEBUG_INFO("Channel %d [%sGHz] is restricted -- "
  4821. "skipping.\n",
  4822. ch->channel, is_channel_a_band(ch) ?
  4823. "5.2" : "2.4");
  4824. continue;
  4825. }
  4826. if (is_channel_a_band(ch)) {
  4827. geo_ch = &modes[A].channels[modes[A].num_channels++];
  4828. modes[A_11N].num_channels++;
  4829. } else {
  4830. geo_ch = &modes[B].channels[modes[B].num_channels++];
  4831. modes[G].num_channels++;
  4832. modes[G_11N].num_channels++;
  4833. }
  4834. geo_ch->freq = ieee80211chan2mhz(ch->channel);
  4835. geo_ch->chan = ch->channel;
  4836. geo_ch->power_level = ch->max_power_avg;
  4837. geo_ch->antenna_max = 0xff;
  4838. if (is_channel_valid(ch)) {
  4839. geo_ch->flag = IEEE80211_CHAN_W_SCAN;
  4840. if (ch->flags & EEPROM_CHANNEL_IBSS)
  4841. geo_ch->flag |= IEEE80211_CHAN_W_IBSS;
  4842. if (ch->flags & EEPROM_CHANNEL_ACTIVE)
  4843. geo_ch->flag |= IEEE80211_CHAN_W_ACTIVE_SCAN;
  4844. if (ch->flags & EEPROM_CHANNEL_RADAR)
  4845. geo_ch->flag |= IEEE80211_CHAN_W_RADAR_DETECT;
  4846. if (ch->max_power_avg > priv->max_channel_txpower_limit)
  4847. priv->max_channel_txpower_limit =
  4848. ch->max_power_avg;
  4849. }
  4850. geo_ch->val = geo_ch->flag;
  4851. }
  4852. if ((modes[A].num_channels == 0) && priv->is_abg) {
  4853. printk(KERN_INFO DRV_NAME
  4854. ": Incorrectly detected BG card as ABG. Please send "
  4855. "your PCI ID 0x%04X:0x%04X to maintainer.\n",
  4856. priv->pci_dev->device, priv->pci_dev->subsystem_device);
  4857. priv->is_abg = 0;
  4858. }
  4859. printk(KERN_INFO DRV_NAME
  4860. ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  4861. modes[G].num_channels, modes[A].num_channels);
  4862. /*
  4863. * NOTE: We register these in preference of order -- the
  4864. * stack doesn't currently (as of 7.0.6 / Apr 24 '07) pick
  4865. * a phymode based on rates or AP capabilities but seems to
  4866. * configure it purely on if the channel being configured
  4867. * is supported by a mode -- and the first match is taken
  4868. */
  4869. if (modes[G].num_channels)
  4870. ieee80211_register_hwmode(priv->hw, &modes[G]);
  4871. if (modes[B].num_channels)
  4872. ieee80211_register_hwmode(priv->hw, &modes[B]);
  4873. if (modes[A].num_channels)
  4874. ieee80211_register_hwmode(priv->hw, &modes[A]);
  4875. priv->modes = modes;
  4876. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  4877. return 0;
  4878. }
  4879. /******************************************************************************
  4880. *
  4881. * uCode download functions
  4882. *
  4883. ******************************************************************************/
  4884. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  4885. {
  4886. if (priv->ucode_code.v_addr != NULL) {
  4887. pci_free_consistent(priv->pci_dev,
  4888. priv->ucode_code.len,
  4889. priv->ucode_code.v_addr,
  4890. priv->ucode_code.p_addr);
  4891. priv->ucode_code.v_addr = NULL;
  4892. }
  4893. if (priv->ucode_data.v_addr != NULL) {
  4894. pci_free_consistent(priv->pci_dev,
  4895. priv->ucode_data.len,
  4896. priv->ucode_data.v_addr,
  4897. priv->ucode_data.p_addr);
  4898. priv->ucode_data.v_addr = NULL;
  4899. }
  4900. if (priv->ucode_data_backup.v_addr != NULL) {
  4901. pci_free_consistent(priv->pci_dev,
  4902. priv->ucode_data_backup.len,
  4903. priv->ucode_data_backup.v_addr,
  4904. priv->ucode_data_backup.p_addr);
  4905. priv->ucode_data_backup.v_addr = NULL;
  4906. }
  4907. if (priv->ucode_init.v_addr != NULL) {
  4908. pci_free_consistent(priv->pci_dev,
  4909. priv->ucode_init.len,
  4910. priv->ucode_init.v_addr,
  4911. priv->ucode_init.p_addr);
  4912. priv->ucode_init.v_addr = NULL;
  4913. }
  4914. if (priv->ucode_init_data.v_addr != NULL) {
  4915. pci_free_consistent(priv->pci_dev,
  4916. priv->ucode_init_data.len,
  4917. priv->ucode_init_data.v_addr,
  4918. priv->ucode_init_data.p_addr);
  4919. priv->ucode_init_data.v_addr = NULL;
  4920. }
  4921. if (priv->ucode_boot.v_addr != NULL) {
  4922. pci_free_consistent(priv->pci_dev,
  4923. priv->ucode_boot.len,
  4924. priv->ucode_boot.v_addr,
  4925. priv->ucode_boot.p_addr);
  4926. priv->ucode_boot.v_addr = NULL;
  4927. }
  4928. }
  4929. /**
  4930. * iwl_verify_inst_full - verify runtime uCode image in card vs. host,
  4931. * looking at all data.
  4932. */
  4933. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 * image, u32 len)
  4934. {
  4935. u32 val;
  4936. u32 save_len = len;
  4937. int rc = 0;
  4938. u32 errcnt;
  4939. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  4940. rc = iwl_grab_restricted_access(priv);
  4941. if (rc)
  4942. return rc;
  4943. iwl_write_restricted(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
  4944. errcnt = 0;
  4945. for (; len > 0; len -= sizeof(u32), image++) {
  4946. /* read data comes through single port, auto-incr addr */
  4947. /* NOTE: Use the debugless read so we don't flood kernel log
  4948. * if IWL_DL_IO is set */
  4949. val = _iwl_read_restricted(priv, HBUS_TARG_MEM_RDAT);
  4950. if (val != le32_to_cpu(*image)) {
  4951. IWL_ERROR("uCode INST section is invalid at "
  4952. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  4953. save_len - len, val, le32_to_cpu(*image));
  4954. rc = -EIO;
  4955. errcnt++;
  4956. if (errcnt >= 20)
  4957. break;
  4958. }
  4959. }
  4960. iwl_release_restricted_access(priv);
  4961. if (!errcnt)
  4962. IWL_DEBUG_INFO
  4963. ("ucode image in INSTRUCTION memory is good\n");
  4964. return rc;
  4965. }
  4966. /**
  4967. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  4968. * using sample data 100 bytes apart. If these sample points are good,
  4969. * it's a pretty good bet that everything between them is good, too.
  4970. */
  4971. static int iwl_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  4972. {
  4973. u32 val;
  4974. int rc = 0;
  4975. u32 errcnt = 0;
  4976. u32 i;
  4977. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  4978. rc = iwl_grab_restricted_access(priv);
  4979. if (rc)
  4980. return rc;
  4981. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  4982. /* read data comes through single port, auto-incr addr */
  4983. /* NOTE: Use the debugless read so we don't flood kernel log
  4984. * if IWL_DL_IO is set */
  4985. iwl_write_restricted(priv, HBUS_TARG_MEM_RADDR,
  4986. i + RTC_INST_LOWER_BOUND);
  4987. val = _iwl_read_restricted(priv, HBUS_TARG_MEM_RDAT);
  4988. if (val != le32_to_cpu(*image)) {
  4989. #if 0 /* Enable this if you want to see details */
  4990. IWL_ERROR("uCode INST section is invalid at "
  4991. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  4992. i, val, *image);
  4993. #endif
  4994. rc = -EIO;
  4995. errcnt++;
  4996. if (errcnt >= 3)
  4997. break;
  4998. }
  4999. }
  5000. iwl_release_restricted_access(priv);
  5001. return rc;
  5002. }
  5003. /**
  5004. * iwl_verify_ucode - determine which instruction image is in SRAM,
  5005. * and verify its contents
  5006. */
  5007. static int iwl_verify_ucode(struct iwl_priv *priv)
  5008. {
  5009. __le32 *image;
  5010. u32 len;
  5011. int rc = 0;
  5012. /* Try bootstrap */
  5013. image = (__le32 *)priv->ucode_boot.v_addr;
  5014. len = priv->ucode_boot.len;
  5015. rc = iwl_verify_inst_sparse(priv, image, len);
  5016. if (rc == 0) {
  5017. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  5018. return 0;
  5019. }
  5020. /* Try initialize */
  5021. image = (__le32 *)priv->ucode_init.v_addr;
  5022. len = priv->ucode_init.len;
  5023. rc = iwl_verify_inst_sparse(priv, image, len);
  5024. if (rc == 0) {
  5025. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  5026. return 0;
  5027. }
  5028. /* Try runtime/protocol */
  5029. image = (__le32 *)priv->ucode_code.v_addr;
  5030. len = priv->ucode_code.len;
  5031. rc = iwl_verify_inst_sparse(priv, image, len);
  5032. if (rc == 0) {
  5033. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  5034. return 0;
  5035. }
  5036. IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  5037. /* Show first several data entries in instruction SRAM.
  5038. * Selection of bootstrap image is arbitrary. */
  5039. image = (__le32 *)priv->ucode_boot.v_addr;
  5040. len = priv->ucode_boot.len;
  5041. rc = iwl_verify_inst_full(priv, image, len);
  5042. return rc;
  5043. }
  5044. /* check contents of special bootstrap uCode SRAM */
  5045. static int iwl_verify_bsm(struct iwl_priv *priv)
  5046. {
  5047. __le32 *image = priv->ucode_boot.v_addr;
  5048. u32 len = priv->ucode_boot.len;
  5049. u32 reg;
  5050. u32 val;
  5051. IWL_DEBUG_INFO("Begin verify bsm\n");
  5052. /* verify BSM SRAM contents */
  5053. val = iwl_read_restricted_reg(priv, BSM_WR_DWCOUNT_REG);
  5054. for (reg = BSM_SRAM_LOWER_BOUND;
  5055. reg < BSM_SRAM_LOWER_BOUND + len;
  5056. reg += sizeof(u32), image ++) {
  5057. val = iwl_read_restricted_reg(priv, reg);
  5058. if (val != le32_to_cpu(*image)) {
  5059. IWL_ERROR("BSM uCode verification failed at "
  5060. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  5061. BSM_SRAM_LOWER_BOUND,
  5062. reg - BSM_SRAM_LOWER_BOUND, len,
  5063. val, le32_to_cpu(*image));
  5064. return -EIO;
  5065. }
  5066. }
  5067. IWL_DEBUG_INFO("BSM bootstrap uCode image OK\n");
  5068. return 0;
  5069. }
  5070. /**
  5071. * iwl_load_bsm - Load bootstrap instructions
  5072. *
  5073. * BSM operation:
  5074. *
  5075. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  5076. * in special SRAM that does not power down during RFKILL. When powering back
  5077. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  5078. * the bootstrap program into the on-board processor, and starts it.
  5079. *
  5080. * The bootstrap program loads (via DMA) instructions and data for a new
  5081. * program from host DRAM locations indicated by the host driver in the
  5082. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  5083. * automatically.
  5084. *
  5085. * When initializing the NIC, the host driver points the BSM to the
  5086. * "initialize" uCode image. This uCode sets up some internal data, then
  5087. * notifies host via "initialize alive" that it is complete.
  5088. *
  5089. * The host then replaces the BSM_DRAM_* pointer values to point to the
  5090. * normal runtime uCode instructions and a backup uCode data cache buffer
  5091. * (filled initially with starting data values for the on-board processor),
  5092. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  5093. * which begins normal operation.
  5094. *
  5095. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  5096. * the backup data cache in DRAM before SRAM is powered down.
  5097. *
  5098. * When powering back up, the BSM loads the bootstrap program. This reloads
  5099. * the runtime uCode instructions and the backup data cache into SRAM,
  5100. * and re-launches the runtime uCode from where it left off.
  5101. */
  5102. static int iwl_load_bsm(struct iwl_priv *priv)
  5103. {
  5104. __le32 *image = priv->ucode_boot.v_addr;
  5105. u32 len = priv->ucode_boot.len;
  5106. dma_addr_t pinst;
  5107. dma_addr_t pdata;
  5108. u32 inst_len;
  5109. u32 data_len;
  5110. int rc;
  5111. int i;
  5112. u32 done;
  5113. u32 reg_offset;
  5114. IWL_DEBUG_INFO("Begin load bsm\n");
  5115. /* make sure bootstrap program is no larger than BSM's SRAM size */
  5116. if (len > IWL_MAX_BSM_SIZE)
  5117. return -EINVAL;
  5118. /* Tell bootstrap uCode where to find the "Initialize" uCode
  5119. * in host DRAM ... bits 31:0 for 3945, bits 35:4 for 4965.
  5120. * NOTE: iwl_initialize_alive_start() will replace these values,
  5121. * after the "initialize" uCode has run, to point to
  5122. * runtime/protocol instructions and backup data cache. */
  5123. pinst = priv->ucode_init.p_addr >> 4;
  5124. pdata = priv->ucode_init_data.p_addr >> 4;
  5125. inst_len = priv->ucode_init.len;
  5126. data_len = priv->ucode_init_data.len;
  5127. rc = iwl_grab_restricted_access(priv);
  5128. if (rc)
  5129. return rc;
  5130. iwl_write_restricted_reg(priv, BSM_DRAM_INST_PTR_REG, pinst);
  5131. iwl_write_restricted_reg(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  5132. iwl_write_restricted_reg(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  5133. iwl_write_restricted_reg(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  5134. /* Fill BSM memory with bootstrap instructions */
  5135. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  5136. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  5137. reg_offset += sizeof(u32), image++)
  5138. _iwl_write_restricted_reg(priv, reg_offset,
  5139. le32_to_cpu(*image));
  5140. rc = iwl_verify_bsm(priv);
  5141. if (rc) {
  5142. iwl_release_restricted_access(priv);
  5143. return rc;
  5144. }
  5145. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  5146. iwl_write_restricted_reg(priv, BSM_WR_MEM_SRC_REG, 0x0);
  5147. iwl_write_restricted_reg(priv, BSM_WR_MEM_DST_REG,
  5148. RTC_INST_LOWER_BOUND);
  5149. iwl_write_restricted_reg(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  5150. /* Load bootstrap code into instruction SRAM now,
  5151. * to prepare to load "initialize" uCode */
  5152. iwl_write_restricted_reg(priv, BSM_WR_CTRL_REG,
  5153. BSM_WR_CTRL_REG_BIT_START);
  5154. /* Wait for load of bootstrap uCode to finish */
  5155. for (i = 0; i < 100; i++) {
  5156. done = iwl_read_restricted_reg(priv, BSM_WR_CTRL_REG);
  5157. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  5158. break;
  5159. udelay(10);
  5160. }
  5161. if (i < 100)
  5162. IWL_DEBUG_INFO("BSM write complete, poll %d iterations\n", i);
  5163. else {
  5164. IWL_ERROR("BSM write did not complete!\n");
  5165. return -EIO;
  5166. }
  5167. /* Enable future boot loads whenever power management unit triggers it
  5168. * (e.g. when powering back up after power-save shutdown) */
  5169. iwl_write_restricted_reg(priv, BSM_WR_CTRL_REG,
  5170. BSM_WR_CTRL_REG_BIT_START_EN);
  5171. iwl_release_restricted_access(priv);
  5172. return 0;
  5173. }
  5174. static void iwl_nic_start(struct iwl_priv *priv)
  5175. {
  5176. /* Remove all resets to allow NIC to operate */
  5177. iwl_write32(priv, CSR_RESET, 0);
  5178. }
  5179. /**
  5180. * iwl_read_ucode - Read uCode images from disk file.
  5181. *
  5182. * Copy into buffers for card to fetch via bus-mastering
  5183. */
  5184. static int iwl_read_ucode(struct iwl_priv *priv)
  5185. {
  5186. struct iwl_ucode *ucode;
  5187. int rc = 0;
  5188. const struct firmware *ucode_raw;
  5189. const char *name = "iwlwifi-4965" IWL4965_UCODE_API ".ucode";
  5190. u8 *src;
  5191. size_t len;
  5192. u32 ver, inst_size, data_size, init_size, init_data_size, boot_size;
  5193. /* Ask kernel firmware_class module to get the boot firmware off disk.
  5194. * request_firmware() is synchronous, file is in memory on return. */
  5195. rc = request_firmware(&ucode_raw, name, &priv->pci_dev->dev);
  5196. if (rc < 0) {
  5197. IWL_ERROR("%s firmware file req failed: Reason %d\n", name, rc);
  5198. goto error;
  5199. }
  5200. IWL_DEBUG_INFO("Got firmware '%s' file (%zd bytes) from disk\n",
  5201. name, ucode_raw->size);
  5202. /* Make sure that we got at least our header! */
  5203. if (ucode_raw->size < sizeof(*ucode)) {
  5204. IWL_ERROR("File size way too small!\n");
  5205. rc = -EINVAL;
  5206. goto err_release;
  5207. }
  5208. /* Data from ucode file: header followed by uCode images */
  5209. ucode = (void *)ucode_raw->data;
  5210. ver = le32_to_cpu(ucode->ver);
  5211. inst_size = le32_to_cpu(ucode->inst_size);
  5212. data_size = le32_to_cpu(ucode->data_size);
  5213. init_size = le32_to_cpu(ucode->init_size);
  5214. init_data_size = le32_to_cpu(ucode->init_data_size);
  5215. boot_size = le32_to_cpu(ucode->boot_size);
  5216. IWL_DEBUG_INFO("f/w package hdr ucode version = 0x%x\n", ver);
  5217. IWL_DEBUG_INFO("f/w package hdr runtime inst size = %u\n",
  5218. inst_size);
  5219. IWL_DEBUG_INFO("f/w package hdr runtime data size = %u\n",
  5220. data_size);
  5221. IWL_DEBUG_INFO("f/w package hdr init inst size = %u\n",
  5222. init_size);
  5223. IWL_DEBUG_INFO("f/w package hdr init data size = %u\n",
  5224. init_data_size);
  5225. IWL_DEBUG_INFO("f/w package hdr boot inst size = %u\n",
  5226. boot_size);
  5227. /* Verify size of file vs. image size info in file's header */
  5228. if (ucode_raw->size < sizeof(*ucode) +
  5229. inst_size + data_size + init_size +
  5230. init_data_size + boot_size) {
  5231. IWL_DEBUG_INFO("uCode file size %d too small\n",
  5232. (int)ucode_raw->size);
  5233. rc = -EINVAL;
  5234. goto err_release;
  5235. }
  5236. /* Verify that uCode images will fit in card's SRAM */
  5237. if (inst_size > IWL_MAX_INST_SIZE) {
  5238. IWL_DEBUG_INFO("uCode instr len %d too large to fit in card\n",
  5239. (int)inst_size);
  5240. rc = -EINVAL;
  5241. goto err_release;
  5242. }
  5243. if (data_size > IWL_MAX_DATA_SIZE) {
  5244. IWL_DEBUG_INFO("uCode data len %d too large to fit in card\n",
  5245. (int)data_size);
  5246. rc = -EINVAL;
  5247. goto err_release;
  5248. }
  5249. if (init_size > IWL_MAX_INST_SIZE) {
  5250. IWL_DEBUG_INFO
  5251. ("uCode init instr len %d too large to fit in card\n",
  5252. (int)init_size);
  5253. rc = -EINVAL;
  5254. goto err_release;
  5255. }
  5256. if (init_data_size > IWL_MAX_DATA_SIZE) {
  5257. IWL_DEBUG_INFO
  5258. ("uCode init data len %d too large to fit in card\n",
  5259. (int)init_data_size);
  5260. rc = -EINVAL;
  5261. goto err_release;
  5262. }
  5263. if (boot_size > IWL_MAX_BSM_SIZE) {
  5264. IWL_DEBUG_INFO
  5265. ("uCode boot instr len %d too large to fit in bsm\n",
  5266. (int)boot_size);
  5267. rc = -EINVAL;
  5268. goto err_release;
  5269. }
  5270. /* Allocate ucode buffers for card's bus-master loading ... */
  5271. /* Runtime instructions and 2 copies of data:
  5272. * 1) unmodified from disk
  5273. * 2) backup cache for save/restore during power-downs */
  5274. priv->ucode_code.len = inst_size;
  5275. priv->ucode_code.v_addr =
  5276. pci_alloc_consistent(priv->pci_dev,
  5277. priv->ucode_code.len,
  5278. &(priv->ucode_code.p_addr));
  5279. priv->ucode_data.len = data_size;
  5280. priv->ucode_data.v_addr =
  5281. pci_alloc_consistent(priv->pci_dev,
  5282. priv->ucode_data.len,
  5283. &(priv->ucode_data.p_addr));
  5284. priv->ucode_data_backup.len = data_size;
  5285. priv->ucode_data_backup.v_addr =
  5286. pci_alloc_consistent(priv->pci_dev,
  5287. priv->ucode_data_backup.len,
  5288. &(priv->ucode_data_backup.p_addr));
  5289. /* Initialization instructions and data */
  5290. priv->ucode_init.len = init_size;
  5291. priv->ucode_init.v_addr =
  5292. pci_alloc_consistent(priv->pci_dev,
  5293. priv->ucode_init.len,
  5294. &(priv->ucode_init.p_addr));
  5295. priv->ucode_init_data.len = init_data_size;
  5296. priv->ucode_init_data.v_addr =
  5297. pci_alloc_consistent(priv->pci_dev,
  5298. priv->ucode_init_data.len,
  5299. &(priv->ucode_init_data.p_addr));
  5300. /* Bootstrap (instructions only, no data) */
  5301. priv->ucode_boot.len = boot_size;
  5302. priv->ucode_boot.v_addr =
  5303. pci_alloc_consistent(priv->pci_dev,
  5304. priv->ucode_boot.len,
  5305. &(priv->ucode_boot.p_addr));
  5306. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  5307. !priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr ||
  5308. !priv->ucode_boot.v_addr || !priv->ucode_data_backup.v_addr)
  5309. goto err_pci_alloc;
  5310. /* Copy images into buffers for card's bus-master reads ... */
  5311. /* Runtime instructions (first block of data in file) */
  5312. src = &ucode->data[0];
  5313. len = priv->ucode_code.len;
  5314. IWL_DEBUG_INFO("Copying (but not loading) uCode instr len %d\n",
  5315. (int)len);
  5316. memcpy(priv->ucode_code.v_addr, src, len);
  5317. IWL_DEBUG_INFO("uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  5318. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  5319. /* Runtime data (2nd block)
  5320. * NOTE: Copy into backup buffer will be done in iwl_up() */
  5321. src = &ucode->data[inst_size];
  5322. len = priv->ucode_data.len;
  5323. IWL_DEBUG_INFO("Copying (but not loading) uCode data len %d\n",
  5324. (int)len);
  5325. memcpy(priv->ucode_data.v_addr, src, len);
  5326. memcpy(priv->ucode_data_backup.v_addr, src, len);
  5327. /* Initialization instructions (3rd block) */
  5328. if (init_size) {
  5329. src = &ucode->data[inst_size + data_size];
  5330. len = priv->ucode_init.len;
  5331. IWL_DEBUG_INFO("Copying (but not loading) init instr len %d\n",
  5332. (int)len);
  5333. memcpy(priv->ucode_init.v_addr, src, len);
  5334. }
  5335. /* Initialization data (4th block) */
  5336. if (init_data_size) {
  5337. src = &ucode->data[inst_size + data_size + init_size];
  5338. len = priv->ucode_init_data.len;
  5339. IWL_DEBUG_INFO("Copying (but not loading) init data len %d\n",
  5340. (int)len);
  5341. memcpy(priv->ucode_init_data.v_addr, src, len);
  5342. }
  5343. /* Bootstrap instructions (5th block) */
  5344. src = &ucode->data[inst_size + data_size + init_size + init_data_size];
  5345. len = priv->ucode_boot.len;
  5346. IWL_DEBUG_INFO("Copying (but not loading) boot instr len %d\n",
  5347. (int)len);
  5348. memcpy(priv->ucode_boot.v_addr, src, len);
  5349. /* We have our copies now, allow OS release its copies */
  5350. release_firmware(ucode_raw);
  5351. return 0;
  5352. err_pci_alloc:
  5353. IWL_ERROR("failed to allocate pci memory\n");
  5354. rc = -ENOMEM;
  5355. iwl_dealloc_ucode_pci(priv);
  5356. err_release:
  5357. release_firmware(ucode_raw);
  5358. error:
  5359. return rc;
  5360. }
  5361. /**
  5362. * iwl_set_ucode_ptrs - Set uCode address location
  5363. *
  5364. * Tell initialization uCode where to find runtime uCode.
  5365. *
  5366. * BSM registers initially contain pointers to initialization uCode.
  5367. * We need to replace them to load runtime uCode inst and data,
  5368. * and to save runtime data when powering down.
  5369. */
  5370. static int iwl_set_ucode_ptrs(struct iwl_priv *priv)
  5371. {
  5372. dma_addr_t pinst;
  5373. dma_addr_t pdata;
  5374. int rc = 0;
  5375. unsigned long flags;
  5376. /* bits 35:4 for 4965 */
  5377. pinst = priv->ucode_code.p_addr >> 4;
  5378. pdata = priv->ucode_data_backup.p_addr >> 4;
  5379. spin_lock_irqsave(&priv->lock, flags);
  5380. rc = iwl_grab_restricted_access(priv);
  5381. if (rc) {
  5382. spin_unlock_irqrestore(&priv->lock, flags);
  5383. return rc;
  5384. }
  5385. /* Tell bootstrap uCode where to find image to load */
  5386. iwl_write_restricted_reg(priv, BSM_DRAM_INST_PTR_REG, pinst);
  5387. iwl_write_restricted_reg(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  5388. iwl_write_restricted_reg(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
  5389. priv->ucode_data.len);
  5390. /* Inst bytecount must be last to set up, bit 31 signals uCode
  5391. * that all new ptr/size info is in place */
  5392. iwl_write_restricted_reg(priv, BSM_DRAM_INST_BYTECOUNT_REG,
  5393. priv->ucode_code.len | BSM_DRAM_INST_LOAD);
  5394. iwl_release_restricted_access(priv);
  5395. spin_unlock_irqrestore(&priv->lock, flags);
  5396. IWL_DEBUG_INFO("Runtime uCode pointers are set.\n");
  5397. return rc;
  5398. }
  5399. /**
  5400. * iwl_init_alive_start - Called after REPLY_ALIVE notification receieved
  5401. *
  5402. * Called after REPLY_ALIVE notification received from "initialize" uCode.
  5403. *
  5404. * The 4965 "initialize" ALIVE reply contains calibration data for:
  5405. * Voltage, temperature, and MIMO tx gain correction, now stored in priv
  5406. * (3945 does not contain this data).
  5407. *
  5408. * Tell "initialize" uCode to go ahead and load the runtime uCode.
  5409. */
  5410. static void iwl_init_alive_start(struct iwl_priv *priv)
  5411. {
  5412. /* Check alive response for "valid" sign from uCode */
  5413. if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
  5414. /* We had an error bringing up the hardware, so take it
  5415. * all the way back down so we can try again */
  5416. IWL_DEBUG_INFO("Initialize Alive failed.\n");
  5417. goto restart;
  5418. }
  5419. /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
  5420. * This is a paranoid check, because we would not have gotten the
  5421. * "initialize" alive if code weren't properly loaded. */
  5422. if (iwl_verify_ucode(priv)) {
  5423. /* Runtime instruction load was bad;
  5424. * take it all the way back down so we can try again */
  5425. IWL_DEBUG_INFO("Bad \"initialize\" uCode load.\n");
  5426. goto restart;
  5427. }
  5428. /* Calculate temperature */
  5429. priv->temperature = iwl4965_get_temperature(priv);
  5430. /* Send pointers to protocol/runtime uCode image ... init code will
  5431. * load and launch runtime uCode, which will send us another "Alive"
  5432. * notification. */
  5433. IWL_DEBUG_INFO("Initialization Alive received.\n");
  5434. if (iwl_set_ucode_ptrs(priv)) {
  5435. /* Runtime instruction load won't happen;
  5436. * take it all the way back down so we can try again */
  5437. IWL_DEBUG_INFO("Couldn't set up uCode pointers.\n");
  5438. goto restart;
  5439. }
  5440. return;
  5441. restart:
  5442. queue_work(priv->workqueue, &priv->restart);
  5443. }
  5444. /**
  5445. * iwl_alive_start - called after REPLY_ALIVE notification received
  5446. * from protocol/runtime uCode (initialization uCode's
  5447. * Alive gets handled by iwl_init_alive_start()).
  5448. */
  5449. static void iwl_alive_start(struct iwl_priv *priv)
  5450. {
  5451. int rc = 0;
  5452. IWL_DEBUG_INFO("Runtime Alive received.\n");
  5453. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  5454. /* We had an error bringing up the hardware, so take it
  5455. * all the way back down so we can try again */
  5456. IWL_DEBUG_INFO("Alive failed.\n");
  5457. goto restart;
  5458. }
  5459. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  5460. * This is a paranoid check, because we would not have gotten the
  5461. * "runtime" alive if code weren't properly loaded. */
  5462. if (iwl_verify_ucode(priv)) {
  5463. /* Runtime instruction load was bad;
  5464. * take it all the way back down so we can try again */
  5465. IWL_DEBUG_INFO("Bad runtime uCode load.\n");
  5466. goto restart;
  5467. }
  5468. iwl_clear_stations_table(priv);
  5469. rc = iwl4965_alive_notify(priv);
  5470. if (rc) {
  5471. IWL_WARNING("Could not complete ALIVE transition [ntf]: %d\n",
  5472. rc);
  5473. goto restart;
  5474. }
  5475. /* After the ALIVE response, we can process host commands */
  5476. set_bit(STATUS_ALIVE, &priv->status);
  5477. /* Clear out the uCode error bit if it is set */
  5478. clear_bit(STATUS_FW_ERROR, &priv->status);
  5479. rc = iwl_init_channel_map(priv);
  5480. if (rc) {
  5481. IWL_ERROR("initializing regulatory failed: %d\n", rc);
  5482. return;
  5483. }
  5484. iwl_init_geos(priv);
  5485. if (iwl_is_rfkill(priv))
  5486. return;
  5487. if (!priv->mac80211_registered) {
  5488. /* Unlock so any user space entry points can call back into
  5489. * the driver without a deadlock... */
  5490. mutex_unlock(&priv->mutex);
  5491. iwl_rate_control_register(priv->hw);
  5492. rc = ieee80211_register_hw(priv->hw);
  5493. priv->hw->conf.beacon_int = 100;
  5494. mutex_lock(&priv->mutex);
  5495. if (rc) {
  5496. IWL_ERROR("Failed to register network "
  5497. "device (error %d)\n", rc);
  5498. return;
  5499. }
  5500. priv->mac80211_registered = 1;
  5501. iwl_reset_channel_flag(priv);
  5502. } else
  5503. ieee80211_start_queues(priv->hw);
  5504. priv->active_rate = priv->rates_mask;
  5505. priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
  5506. iwl_send_power_mode(priv, IWL_POWER_LEVEL(priv->power_mode));
  5507. if (iwl_is_associated(priv)) {
  5508. struct iwl_rxon_cmd *active_rxon =
  5509. (struct iwl_rxon_cmd *)(&priv->active_rxon);
  5510. memcpy(&priv->staging_rxon, &priv->active_rxon,
  5511. sizeof(priv->staging_rxon));
  5512. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  5513. } else {
  5514. /* Initialize our rx_config data */
  5515. iwl_connection_init_rx_config(priv);
  5516. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  5517. }
  5518. /* Configure BT coexistence */
  5519. iwl_send_bt_config(priv);
  5520. /* Configure the adapter for unassociated operation */
  5521. iwl_commit_rxon(priv);
  5522. /* At this point, the NIC is initialized and operational */
  5523. priv->notif_missed_beacons = 0;
  5524. set_bit(STATUS_READY, &priv->status);
  5525. iwl4965_rf_kill_ct_config(priv);
  5526. IWL_DEBUG_INFO("ALIVE processing complete.\n");
  5527. if (priv->error_recovering)
  5528. iwl_error_recovery(priv);
  5529. return;
  5530. restart:
  5531. queue_work(priv->workqueue, &priv->restart);
  5532. }
  5533. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  5534. static void __iwl_down(struct iwl_priv *priv)
  5535. {
  5536. unsigned long flags;
  5537. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  5538. struct ieee80211_conf *conf = NULL;
  5539. IWL_DEBUG_INFO(DRV_NAME " is going down\n");
  5540. conf = ieee80211_get_hw_conf(priv->hw);
  5541. if (!exit_pending)
  5542. set_bit(STATUS_EXIT_PENDING, &priv->status);
  5543. iwl_clear_stations_table(priv);
  5544. /* Unblock any waiting calls */
  5545. wake_up_interruptible_all(&priv->wait_command_queue);
  5546. iwl_cancel_deferred_work(priv);
  5547. /* Wipe out the EXIT_PENDING status bit if we are not actually
  5548. * exiting the module */
  5549. if (!exit_pending)
  5550. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  5551. /* stop and reset the on-board processor */
  5552. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  5553. /* tell the device to stop sending interrupts */
  5554. iwl_disable_interrupts(priv);
  5555. if (priv->mac80211_registered)
  5556. ieee80211_stop_queues(priv->hw);
  5557. /* If we have not previously called iwl_init() then
  5558. * clear all bits but the RF Kill and SUSPEND bits and return */
  5559. if (!iwl_is_init(priv)) {
  5560. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  5561. STATUS_RF_KILL_HW |
  5562. test_bit(STATUS_RF_KILL_SW, &priv->status) <<
  5563. STATUS_RF_KILL_SW |
  5564. test_bit(STATUS_IN_SUSPEND, &priv->status) <<
  5565. STATUS_IN_SUSPEND;
  5566. goto exit;
  5567. }
  5568. /* ...otherwise clear out all the status bits but the RF Kill and
  5569. * SUSPEND bits and continue taking the NIC down. */
  5570. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  5571. STATUS_RF_KILL_HW |
  5572. test_bit(STATUS_RF_KILL_SW, &priv->status) <<
  5573. STATUS_RF_KILL_SW |
  5574. test_bit(STATUS_IN_SUSPEND, &priv->status) <<
  5575. STATUS_IN_SUSPEND |
  5576. test_bit(STATUS_FW_ERROR, &priv->status) <<
  5577. STATUS_FW_ERROR;
  5578. spin_lock_irqsave(&priv->lock, flags);
  5579. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  5580. spin_unlock_irqrestore(&priv->lock, flags);
  5581. iwl_hw_txq_ctx_stop(priv);
  5582. iwl_hw_rxq_stop(priv);
  5583. spin_lock_irqsave(&priv->lock, flags);
  5584. if (!iwl_grab_restricted_access(priv)) {
  5585. iwl_write_restricted_reg(priv, APMG_CLK_DIS_REG,
  5586. APMG_CLK_VAL_DMA_CLK_RQT);
  5587. iwl_release_restricted_access(priv);
  5588. }
  5589. spin_unlock_irqrestore(&priv->lock, flags);
  5590. udelay(5);
  5591. iwl_hw_nic_stop_master(priv);
  5592. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  5593. iwl_hw_nic_reset(priv);
  5594. exit:
  5595. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  5596. if (priv->ibss_beacon)
  5597. dev_kfree_skb(priv->ibss_beacon);
  5598. priv->ibss_beacon = NULL;
  5599. /* clear out any free frames */
  5600. iwl_clear_free_frames(priv);
  5601. }
  5602. static void iwl_down(struct iwl_priv *priv)
  5603. {
  5604. mutex_lock(&priv->mutex);
  5605. __iwl_down(priv);
  5606. mutex_unlock(&priv->mutex);
  5607. }
  5608. #define MAX_HW_RESTARTS 5
  5609. static int __iwl_up(struct iwl_priv *priv)
  5610. {
  5611. DECLARE_MAC_BUF(mac);
  5612. int rc, i;
  5613. u32 hw_rf_kill = 0;
  5614. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  5615. IWL_WARNING("Exit pending; will not bring the NIC up\n");
  5616. return -EIO;
  5617. }
  5618. if (test_bit(STATUS_RF_KILL_SW, &priv->status)) {
  5619. IWL_WARNING("Radio disabled by SW RF kill (module "
  5620. "parameter)\n");
  5621. return 0;
  5622. }
  5623. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  5624. rc = iwl_hw_nic_init(priv);
  5625. if (rc) {
  5626. IWL_ERROR("Unable to int nic\n");
  5627. return rc;
  5628. }
  5629. /* make sure rfkill handshake bits are cleared */
  5630. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  5631. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  5632. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  5633. /* clear (again), then enable host interrupts */
  5634. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  5635. iwl_enable_interrupts(priv);
  5636. /* really make sure rfkill handshake bits are cleared */
  5637. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  5638. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  5639. /* Copy original ucode data image from disk into backup cache.
  5640. * This will be used to initialize the on-board processor's
  5641. * data SRAM for a clean start when the runtime program first loads. */
  5642. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  5643. priv->ucode_data.len);
  5644. /* If platform's RF_KILL switch is set to KILL,
  5645. * wait for BIT_INT_RF_KILL interrupt before loading uCode
  5646. * and getting things started */
  5647. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  5648. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  5649. hw_rf_kill = 1;
  5650. if (test_bit(STATUS_RF_KILL_HW, &priv->status) || hw_rf_kill) {
  5651. IWL_WARNING("Radio disabled by HW RF Kill switch\n");
  5652. return 0;
  5653. }
  5654. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  5655. iwl_clear_stations_table(priv);
  5656. /* load bootstrap state machine,
  5657. * load bootstrap program into processor's memory,
  5658. * prepare to load the "initialize" uCode */
  5659. rc = iwl_load_bsm(priv);
  5660. if (rc) {
  5661. IWL_ERROR("Unable to set up bootstrap uCode: %d\n", rc);
  5662. continue;
  5663. }
  5664. /* start card; "initialize" will load runtime ucode */
  5665. iwl_nic_start(priv);
  5666. /* MAC Address location in EEPROM same for 3945/4965 */
  5667. get_eeprom_mac(priv, priv->mac_addr);
  5668. IWL_DEBUG_INFO("MAC address: %s\n",
  5669. print_mac(mac, priv->mac_addr));
  5670. SET_IEEE80211_PERM_ADDR(priv->hw, priv->mac_addr);
  5671. IWL_DEBUG_INFO(DRV_NAME " is coming up\n");
  5672. return 0;
  5673. }
  5674. set_bit(STATUS_EXIT_PENDING, &priv->status);
  5675. __iwl_down(priv);
  5676. /* tried to restart and config the device for as long as our
  5677. * patience could withstand */
  5678. IWL_ERROR("Unable to initialize device after %d attempts.\n", i);
  5679. return -EIO;
  5680. }
  5681. /*****************************************************************************
  5682. *
  5683. * Workqueue callbacks
  5684. *
  5685. *****************************************************************************/
  5686. static void iwl_bg_init_alive_start(struct work_struct *data)
  5687. {
  5688. struct iwl_priv *priv =
  5689. container_of(data, struct iwl_priv, init_alive_start.work);
  5690. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5691. return;
  5692. mutex_lock(&priv->mutex);
  5693. iwl_init_alive_start(priv);
  5694. mutex_unlock(&priv->mutex);
  5695. }
  5696. static void iwl_bg_alive_start(struct work_struct *data)
  5697. {
  5698. struct iwl_priv *priv =
  5699. container_of(data, struct iwl_priv, alive_start.work);
  5700. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5701. return;
  5702. mutex_lock(&priv->mutex);
  5703. iwl_alive_start(priv);
  5704. mutex_unlock(&priv->mutex);
  5705. }
  5706. static void iwl_bg_rf_kill(struct work_struct *work)
  5707. {
  5708. struct iwl_priv *priv = container_of(work, struct iwl_priv, rf_kill);
  5709. wake_up_interruptible(&priv->wait_command_queue);
  5710. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5711. return;
  5712. mutex_lock(&priv->mutex);
  5713. if (!iwl_is_rfkill(priv)) {
  5714. IWL_DEBUG(IWL_DL_INFO | IWL_DL_RF_KILL,
  5715. "HW and/or SW RF Kill no longer active, restarting "
  5716. "device\n");
  5717. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  5718. queue_work(priv->workqueue, &priv->restart);
  5719. } else {
  5720. if (!test_bit(STATUS_RF_KILL_HW, &priv->status))
  5721. IWL_DEBUG_RF_KILL("Can not turn radio back on - "
  5722. "disabled by SW switch\n");
  5723. else
  5724. IWL_WARNING("Radio Frequency Kill Switch is On:\n"
  5725. "Kill switch must be turned off for "
  5726. "wireless networking to work.\n");
  5727. }
  5728. mutex_unlock(&priv->mutex);
  5729. }
  5730. #define IWL_SCAN_CHECK_WATCHDOG (7 * HZ)
  5731. static void iwl_bg_scan_check(struct work_struct *data)
  5732. {
  5733. struct iwl_priv *priv =
  5734. container_of(data, struct iwl_priv, scan_check.work);
  5735. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5736. return;
  5737. mutex_lock(&priv->mutex);
  5738. if (test_bit(STATUS_SCANNING, &priv->status) ||
  5739. test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
  5740. IWL_DEBUG(IWL_DL_INFO | IWL_DL_SCAN,
  5741. "Scan completion watchdog resetting adapter (%dms)\n",
  5742. jiffies_to_msecs(IWL_SCAN_CHECK_WATCHDOG));
  5743. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  5744. iwl_send_scan_abort(priv);
  5745. }
  5746. mutex_unlock(&priv->mutex);
  5747. }
  5748. static void iwl_bg_request_scan(struct work_struct *data)
  5749. {
  5750. struct iwl_priv *priv =
  5751. container_of(data, struct iwl_priv, request_scan);
  5752. struct iwl_host_cmd cmd = {
  5753. .id = REPLY_SCAN_CMD,
  5754. .len = sizeof(struct iwl_scan_cmd),
  5755. .meta.flags = CMD_SIZE_HUGE,
  5756. };
  5757. int rc = 0;
  5758. struct iwl_scan_cmd *scan;
  5759. struct ieee80211_conf *conf = NULL;
  5760. u8 direct_mask;
  5761. int phymode;
  5762. conf = ieee80211_get_hw_conf(priv->hw);
  5763. mutex_lock(&priv->mutex);
  5764. if (!iwl_is_ready(priv)) {
  5765. IWL_WARNING("request scan called when driver not ready.\n");
  5766. goto done;
  5767. }
  5768. /* Make sure the scan wasn't cancelled before this queued work
  5769. * was given the chance to run... */
  5770. if (!test_bit(STATUS_SCANNING, &priv->status))
  5771. goto done;
  5772. /* This should never be called or scheduled if there is currently
  5773. * a scan active in the hardware. */
  5774. if (test_bit(STATUS_SCAN_HW, &priv->status)) {
  5775. IWL_DEBUG_INFO("Multiple concurrent scan requests in parallel. "
  5776. "Ignoring second request.\n");
  5777. rc = -EIO;
  5778. goto done;
  5779. }
  5780. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  5781. IWL_DEBUG_SCAN("Aborting scan due to device shutdown\n");
  5782. goto done;
  5783. }
  5784. if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
  5785. IWL_DEBUG_HC("Scan request while abort pending. Queuing.\n");
  5786. goto done;
  5787. }
  5788. if (iwl_is_rfkill(priv)) {
  5789. IWL_DEBUG_HC("Aborting scan due to RF Kill activation\n");
  5790. goto done;
  5791. }
  5792. if (!test_bit(STATUS_READY, &priv->status)) {
  5793. IWL_DEBUG_HC("Scan request while uninitialized. Queuing.\n");
  5794. goto done;
  5795. }
  5796. if (!priv->scan_bands) {
  5797. IWL_DEBUG_HC("Aborting scan due to no requested bands\n");
  5798. goto done;
  5799. }
  5800. if (!priv->scan) {
  5801. priv->scan = kmalloc(sizeof(struct iwl_scan_cmd) +
  5802. IWL_MAX_SCAN_SIZE, GFP_KERNEL);
  5803. if (!priv->scan) {
  5804. rc = -ENOMEM;
  5805. goto done;
  5806. }
  5807. }
  5808. scan = priv->scan;
  5809. memset(scan, 0, sizeof(struct iwl_scan_cmd) + IWL_MAX_SCAN_SIZE);
  5810. scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
  5811. scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
  5812. if (iwl_is_associated(priv)) {
  5813. u16 interval = 0;
  5814. u32 extra;
  5815. u32 suspend_time = 100;
  5816. u32 scan_suspend_time = 100;
  5817. unsigned long flags;
  5818. IWL_DEBUG_INFO("Scanning while associated...\n");
  5819. spin_lock_irqsave(&priv->lock, flags);
  5820. interval = priv->beacon_int;
  5821. spin_unlock_irqrestore(&priv->lock, flags);
  5822. scan->suspend_time = 0;
  5823. scan->max_out_time = cpu_to_le32(200 * 1024);
  5824. if (!interval)
  5825. interval = suspend_time;
  5826. extra = (suspend_time / interval) << 22;
  5827. scan_suspend_time = (extra |
  5828. ((suspend_time % interval) * 1024));
  5829. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  5830. IWL_DEBUG_SCAN("suspend_time 0x%X beacon interval %d\n",
  5831. scan_suspend_time, interval);
  5832. }
  5833. /* We should add the ability for user to lock to PASSIVE ONLY */
  5834. if (priv->one_direct_scan) {
  5835. IWL_DEBUG_SCAN
  5836. ("Kicking off one direct scan for '%s'\n",
  5837. iwl_escape_essid(priv->direct_ssid,
  5838. priv->direct_ssid_len));
  5839. scan->direct_scan[0].id = WLAN_EID_SSID;
  5840. scan->direct_scan[0].len = priv->direct_ssid_len;
  5841. memcpy(scan->direct_scan[0].ssid,
  5842. priv->direct_ssid, priv->direct_ssid_len);
  5843. direct_mask = 1;
  5844. } else if (!iwl_is_associated(priv) && priv->essid_len) {
  5845. scan->direct_scan[0].id = WLAN_EID_SSID;
  5846. scan->direct_scan[0].len = priv->essid_len;
  5847. memcpy(scan->direct_scan[0].ssid, priv->essid, priv->essid_len);
  5848. direct_mask = 1;
  5849. } else
  5850. direct_mask = 0;
  5851. /* We don't build a direct scan probe request; the uCode will do
  5852. * that based on the direct_mask added to each channel entry */
  5853. scan->tx_cmd.len = cpu_to_le16(
  5854. iwl_fill_probe_req(priv, (struct ieee80211_mgmt *)scan->data,
  5855. IWL_MAX_SCAN_SIZE - sizeof(scan), 0));
  5856. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  5857. scan->tx_cmd.sta_id = priv->hw_setting.bcast_sta_id;
  5858. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  5859. /* flags + rate selection */
  5860. scan->tx_cmd.tx_flags |= cpu_to_le32(0x200);
  5861. switch (priv->scan_bands) {
  5862. case 2:
  5863. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  5864. scan->tx_cmd.rate_n_flags =
  5865. iwl_hw_set_rate_n_flags(IWL_RATE_1M_PLCP,
  5866. RATE_MCS_ANT_B_MSK|RATE_MCS_CCK_MSK);
  5867. scan->good_CRC_th = 0;
  5868. phymode = MODE_IEEE80211G;
  5869. break;
  5870. case 1:
  5871. scan->tx_cmd.rate_n_flags =
  5872. iwl_hw_set_rate_n_flags(IWL_RATE_6M_PLCP,
  5873. RATE_MCS_ANT_B_MSK);
  5874. scan->good_CRC_th = IWL_GOOD_CRC_TH;
  5875. phymode = MODE_IEEE80211A;
  5876. break;
  5877. default:
  5878. IWL_WARNING("Invalid scan band count\n");
  5879. goto done;
  5880. }
  5881. /* select Rx chains */
  5882. /* Force use of chains B and C (0x6) for scan Rx.
  5883. * Avoid A (0x1) because of its off-channel reception on A-band.
  5884. * MIMO is not used here, but value is required to make uCode happy. */
  5885. scan->rx_chain = RXON_RX_CHAIN_DRIVER_FORCE_MSK |
  5886. cpu_to_le16((0x7 << RXON_RX_CHAIN_VALID_POS) |
  5887. (0x6 << RXON_RX_CHAIN_FORCE_SEL_POS) |
  5888. (0x7 << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS));
  5889. if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR)
  5890. scan->filter_flags = RXON_FILTER_PROMISC_MSK;
  5891. if (direct_mask)
  5892. IWL_DEBUG_SCAN
  5893. ("Initiating direct scan for %s.\n",
  5894. iwl_escape_essid(priv->essid, priv->essid_len));
  5895. else
  5896. IWL_DEBUG_SCAN("Initiating indirect scan.\n");
  5897. scan->channel_count =
  5898. iwl_get_channels_for_scan(
  5899. priv, phymode, 1, /* active */
  5900. direct_mask,
  5901. (void *)&scan->data[le16_to_cpu(scan->tx_cmd.len)]);
  5902. cmd.len += le16_to_cpu(scan->tx_cmd.len) +
  5903. scan->channel_count * sizeof(struct iwl_scan_channel);
  5904. cmd.data = scan;
  5905. scan->len = cpu_to_le16(cmd.len);
  5906. set_bit(STATUS_SCAN_HW, &priv->status);
  5907. rc = iwl_send_cmd_sync(priv, &cmd);
  5908. if (rc)
  5909. goto done;
  5910. queue_delayed_work(priv->workqueue, &priv->scan_check,
  5911. IWL_SCAN_CHECK_WATCHDOG);
  5912. mutex_unlock(&priv->mutex);
  5913. return;
  5914. done:
  5915. /* inform mac80211 sacn aborted */
  5916. queue_work(priv->workqueue, &priv->scan_completed);
  5917. mutex_unlock(&priv->mutex);
  5918. }
  5919. static void iwl_bg_up(struct work_struct *data)
  5920. {
  5921. struct iwl_priv *priv = container_of(data, struct iwl_priv, up);
  5922. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5923. return;
  5924. mutex_lock(&priv->mutex);
  5925. __iwl_up(priv);
  5926. mutex_unlock(&priv->mutex);
  5927. }
  5928. static void iwl_bg_restart(struct work_struct *data)
  5929. {
  5930. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  5931. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5932. return;
  5933. iwl_down(priv);
  5934. queue_work(priv->workqueue, &priv->up);
  5935. }
  5936. static void iwl_bg_rx_replenish(struct work_struct *data)
  5937. {
  5938. struct iwl_priv *priv =
  5939. container_of(data, struct iwl_priv, rx_replenish);
  5940. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5941. return;
  5942. mutex_lock(&priv->mutex);
  5943. iwl_rx_replenish(priv);
  5944. mutex_unlock(&priv->mutex);
  5945. }
  5946. static void iwl_bg_post_associate(struct work_struct *data)
  5947. {
  5948. struct iwl_priv *priv = container_of(data, struct iwl_priv,
  5949. post_associate.work);
  5950. int rc = 0;
  5951. struct ieee80211_conf *conf = NULL;
  5952. DECLARE_MAC_BUF(mac);
  5953. if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  5954. IWL_ERROR("%s Should not be called in AP mode\n", __FUNCTION__);
  5955. return;
  5956. }
  5957. IWL_DEBUG_ASSOC("Associated as %d to: %s\n",
  5958. priv->assoc_id,
  5959. print_mac(mac, priv->active_rxon.bssid_addr));
  5960. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5961. return;
  5962. mutex_lock(&priv->mutex);
  5963. if (!priv->interface_id || !priv->is_open) {
  5964. mutex_unlock(&priv->mutex);
  5965. return;
  5966. }
  5967. iwl_scan_cancel_timeout(priv, 200);
  5968. conf = ieee80211_get_hw_conf(priv->hw);
  5969. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  5970. iwl_commit_rxon(priv);
  5971. memset(&priv->rxon_timing, 0, sizeof(struct iwl_rxon_time_cmd));
  5972. iwl_setup_rxon_timing(priv);
  5973. rc = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  5974. sizeof(priv->rxon_timing), &priv->rxon_timing);
  5975. if (rc)
  5976. IWL_WARNING("REPLY_RXON_TIMING failed - "
  5977. "Attempting to continue.\n");
  5978. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  5979. #ifdef CONFIG_IWLWIFI_HT
  5980. if (priv->is_ht_enabled && priv->current_assoc_ht.is_ht)
  5981. iwl4965_set_rxon_ht(priv, &priv->current_assoc_ht);
  5982. else {
  5983. priv->active_rate_ht[0] = 0;
  5984. priv->active_rate_ht[1] = 0;
  5985. priv->current_channel_width = IWL_CHANNEL_WIDTH_20MHZ;
  5986. }
  5987. #endif /* CONFIG_IWLWIFI_HT*/
  5988. iwl4965_set_rxon_chain(priv);
  5989. priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
  5990. IWL_DEBUG_ASSOC("assoc id %d beacon interval %d\n",
  5991. priv->assoc_id, priv->beacon_int);
  5992. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
  5993. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  5994. else
  5995. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  5996. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  5997. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  5998. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  5999. else
  6000. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  6001. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  6002. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  6003. }
  6004. iwl_commit_rxon(priv);
  6005. switch (priv->iw_mode) {
  6006. case IEEE80211_IF_TYPE_STA:
  6007. iwl_rate_scale_init(priv->hw, IWL_AP_ID);
  6008. break;
  6009. case IEEE80211_IF_TYPE_IBSS:
  6010. /* clear out the station table */
  6011. iwl_clear_stations_table(priv);
  6012. iwl_rxon_add_station(priv, BROADCAST_ADDR, 0);
  6013. iwl_rxon_add_station(priv, priv->bssid, 0);
  6014. iwl_rate_scale_init(priv->hw, IWL_STA_ID);
  6015. iwl_send_beacon_cmd(priv);
  6016. break;
  6017. default:
  6018. IWL_ERROR("%s Should not be called in %d mode\n",
  6019. __FUNCTION__, priv->iw_mode);
  6020. break;
  6021. }
  6022. iwl_sequence_reset(priv);
  6023. #ifdef CONFIG_IWLWIFI_SENSITIVITY
  6024. /* Enable Rx differential gain and sensitivity calibrations */
  6025. iwl4965_chain_noise_reset(priv);
  6026. priv->start_calib = 1;
  6027. #endif /* CONFIG_IWLWIFI_SENSITIVITY */
  6028. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  6029. priv->assoc_station_added = 1;
  6030. #ifdef CONFIG_IWLWIFI_QOS
  6031. iwl_activate_qos(priv, 0);
  6032. #endif /* CONFIG_IWLWIFI_QOS */
  6033. mutex_unlock(&priv->mutex);
  6034. }
  6035. static void iwl_bg_abort_scan(struct work_struct *work)
  6036. {
  6037. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  6038. abort_scan);
  6039. if (!iwl_is_ready(priv))
  6040. return;
  6041. mutex_lock(&priv->mutex);
  6042. set_bit(STATUS_SCAN_ABORTING, &priv->status);
  6043. iwl_send_scan_abort(priv);
  6044. mutex_unlock(&priv->mutex);
  6045. }
  6046. static void iwl_bg_scan_completed(struct work_struct *work)
  6047. {
  6048. struct iwl_priv *priv =
  6049. container_of(work, struct iwl_priv, scan_completed);
  6050. IWL_DEBUG(IWL_DL_INFO | IWL_DL_SCAN, "SCAN complete scan\n");
  6051. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  6052. return;
  6053. ieee80211_scan_completed(priv->hw);
  6054. /* Since setting the TXPOWER may have been deferred while
  6055. * performing the scan, fire one off */
  6056. mutex_lock(&priv->mutex);
  6057. iwl_hw_reg_send_txpower(priv);
  6058. mutex_unlock(&priv->mutex);
  6059. }
  6060. /*****************************************************************************
  6061. *
  6062. * mac80211 entry point functions
  6063. *
  6064. *****************************************************************************/
  6065. static int iwl_mac_start(struct ieee80211_hw *hw)
  6066. {
  6067. struct iwl_priv *priv = hw->priv;
  6068. IWL_DEBUG_MAC80211("enter\n");
  6069. /* we should be verifying the device is ready to be opened */
  6070. mutex_lock(&priv->mutex);
  6071. priv->is_open = 1;
  6072. if (!iwl_is_rfkill(priv))
  6073. ieee80211_start_queues(priv->hw);
  6074. mutex_unlock(&priv->mutex);
  6075. IWL_DEBUG_MAC80211("leave\n");
  6076. return 0;
  6077. }
  6078. static void iwl_mac_stop(struct ieee80211_hw *hw)
  6079. {
  6080. struct iwl_priv *priv = hw->priv;
  6081. IWL_DEBUG_MAC80211("enter\n");
  6082. mutex_lock(&priv->mutex);
  6083. /* stop mac, cancel any scan request and clear
  6084. * RXON_FILTER_ASSOC_MSK BIT
  6085. */
  6086. priv->is_open = 0;
  6087. iwl_scan_cancel_timeout(priv, 100);
  6088. cancel_delayed_work(&priv->post_associate);
  6089. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  6090. iwl_commit_rxon(priv);
  6091. mutex_unlock(&priv->mutex);
  6092. IWL_DEBUG_MAC80211("leave\n");
  6093. }
  6094. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  6095. struct ieee80211_tx_control *ctl)
  6096. {
  6097. struct iwl_priv *priv = hw->priv;
  6098. IWL_DEBUG_MAC80211("enter\n");
  6099. if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR) {
  6100. IWL_DEBUG_MAC80211("leave - monitor\n");
  6101. return -1;
  6102. }
  6103. IWL_DEBUG_TX("dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  6104. ctl->tx_rate);
  6105. if (iwl_tx_skb(priv, skb, ctl))
  6106. dev_kfree_skb_any(skb);
  6107. IWL_DEBUG_MAC80211("leave\n");
  6108. return 0;
  6109. }
  6110. static int iwl_mac_add_interface(struct ieee80211_hw *hw,
  6111. struct ieee80211_if_init_conf *conf)
  6112. {
  6113. struct iwl_priv *priv = hw->priv;
  6114. unsigned long flags;
  6115. DECLARE_MAC_BUF(mac);
  6116. IWL_DEBUG_MAC80211("enter: id %d, type %d\n", conf->if_id, conf->type);
  6117. if (conf->mac_addr)
  6118. IWL_DEBUG_MAC80211("enter: MAC %s\n",
  6119. print_mac(mac, conf->mac_addr));
  6120. if (priv->interface_id) {
  6121. IWL_DEBUG_MAC80211("leave - interface_id != 0\n");
  6122. return 0;
  6123. }
  6124. spin_lock_irqsave(&priv->lock, flags);
  6125. priv->interface_id = conf->if_id;
  6126. spin_unlock_irqrestore(&priv->lock, flags);
  6127. mutex_lock(&priv->mutex);
  6128. iwl_set_mode(priv, conf->type);
  6129. IWL_DEBUG_MAC80211("leave\n");
  6130. mutex_unlock(&priv->mutex);
  6131. return 0;
  6132. }
  6133. /**
  6134. * iwl_mac_config - mac80211 config callback
  6135. *
  6136. * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
  6137. * be set inappropriately and the driver currently sets the hardware up to
  6138. * use it whenever needed.
  6139. */
  6140. static int iwl_mac_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
  6141. {
  6142. struct iwl_priv *priv = hw->priv;
  6143. const struct iwl_channel_info *ch_info;
  6144. unsigned long flags;
  6145. mutex_lock(&priv->mutex);
  6146. IWL_DEBUG_MAC80211("enter to channel %d\n", conf->channel);
  6147. if (!iwl_is_ready(priv)) {
  6148. IWL_DEBUG_MAC80211("leave - not ready\n");
  6149. mutex_unlock(&priv->mutex);
  6150. return -EIO;
  6151. }
  6152. /* TODO: Figure out how to get ieee80211_local->sta_scanning w/ only
  6153. * what is exposed through include/ declrations */
  6154. if (unlikely(!iwl_param_disable_hw_scan &&
  6155. test_bit(STATUS_SCANNING, &priv->status))) {
  6156. IWL_DEBUG_MAC80211("leave - scanning\n");
  6157. mutex_unlock(&priv->mutex);
  6158. return 0;
  6159. }
  6160. spin_lock_irqsave(&priv->lock, flags);
  6161. ch_info = iwl_get_channel_info(priv, conf->phymode, conf->channel);
  6162. if (!is_channel_valid(ch_info)) {
  6163. IWL_DEBUG_SCAN("Channel %d [%d] is INVALID for this SKU.\n",
  6164. conf->channel, conf->phymode);
  6165. IWL_DEBUG_MAC80211("leave - invalid channel\n");
  6166. spin_unlock_irqrestore(&priv->lock, flags);
  6167. mutex_unlock(&priv->mutex);
  6168. return -EINVAL;
  6169. }
  6170. #ifdef CONFIG_IWLWIFI_HT
  6171. /* if we are switching fron ht to 2.4 clear flags
  6172. * from any ht related info since 2.4 does not
  6173. * support ht */
  6174. if ((le16_to_cpu(priv->staging_rxon.channel) != conf->channel)
  6175. #ifdef IEEE80211_CONF_CHANNEL_SWITCH
  6176. && !(conf->flags & IEEE80211_CONF_CHANNEL_SWITCH)
  6177. #endif
  6178. )
  6179. priv->staging_rxon.flags = 0;
  6180. #endif /* CONFIG_IWLWIFI_HT */
  6181. iwl_set_rxon_channel(priv, conf->phymode, conf->channel);
  6182. iwl_set_flags_for_phymode(priv, conf->phymode);
  6183. /* The list of supported rates and rate mask can be different
  6184. * for each phymode; since the phymode may have changed, reset
  6185. * the rate mask to what mac80211 lists */
  6186. iwl_set_rate(priv);
  6187. spin_unlock_irqrestore(&priv->lock, flags);
  6188. #ifdef IEEE80211_CONF_CHANNEL_SWITCH
  6189. if (conf->flags & IEEE80211_CONF_CHANNEL_SWITCH) {
  6190. iwl_hw_channel_switch(priv, conf->channel);
  6191. mutex_unlock(&priv->mutex);
  6192. return 0;
  6193. }
  6194. #endif
  6195. iwl_radio_kill_sw(priv, !conf->radio_enabled);
  6196. if (!conf->radio_enabled) {
  6197. IWL_DEBUG_MAC80211("leave - radio disabled\n");
  6198. mutex_unlock(&priv->mutex);
  6199. return 0;
  6200. }
  6201. if (iwl_is_rfkill(priv)) {
  6202. IWL_DEBUG_MAC80211("leave - RF kill\n");
  6203. mutex_unlock(&priv->mutex);
  6204. return -EIO;
  6205. }
  6206. iwl_set_rate(priv);
  6207. if (memcmp(&priv->active_rxon,
  6208. &priv->staging_rxon, sizeof(priv->staging_rxon)))
  6209. iwl_commit_rxon(priv);
  6210. else
  6211. IWL_DEBUG_INFO("No re-sending same RXON configuration.\n");
  6212. IWL_DEBUG_MAC80211("leave\n");
  6213. mutex_unlock(&priv->mutex);
  6214. return 0;
  6215. }
  6216. static void iwl_config_ap(struct iwl_priv *priv)
  6217. {
  6218. int rc = 0;
  6219. if (priv->status & STATUS_EXIT_PENDING)
  6220. return;
  6221. /* The following should be done only at AP bring up */
  6222. if ((priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) == 0) {
  6223. /* RXON - unassoc (to set timing command) */
  6224. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  6225. iwl_commit_rxon(priv);
  6226. /* RXON Timing */
  6227. memset(&priv->rxon_timing, 0, sizeof(struct iwl_rxon_time_cmd));
  6228. iwl_setup_rxon_timing(priv);
  6229. rc = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  6230. sizeof(priv->rxon_timing), &priv->rxon_timing);
  6231. if (rc)
  6232. IWL_WARNING("REPLY_RXON_TIMING failed - "
  6233. "Attempting to continue.\n");
  6234. iwl4965_set_rxon_chain(priv);
  6235. /* FIXME: what should be the assoc_id for AP? */
  6236. priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
  6237. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
  6238. priv->staging_rxon.flags |=
  6239. RXON_FLG_SHORT_PREAMBLE_MSK;
  6240. else
  6241. priv->staging_rxon.flags &=
  6242. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  6243. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  6244. if (priv->assoc_capability &
  6245. WLAN_CAPABILITY_SHORT_SLOT_TIME)
  6246. priv->staging_rxon.flags |=
  6247. RXON_FLG_SHORT_SLOT_MSK;
  6248. else
  6249. priv->staging_rxon.flags &=
  6250. ~RXON_FLG_SHORT_SLOT_MSK;
  6251. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  6252. priv->staging_rxon.flags &=
  6253. ~RXON_FLG_SHORT_SLOT_MSK;
  6254. }
  6255. /* restore RXON assoc */
  6256. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  6257. iwl_commit_rxon(priv);
  6258. #ifdef CONFIG_IWLWIFI_QOS
  6259. iwl_activate_qos(priv, 1);
  6260. #endif
  6261. iwl_rxon_add_station(priv, BROADCAST_ADDR, 0);
  6262. }
  6263. iwl_send_beacon_cmd(priv);
  6264. /* FIXME - we need to add code here to detect a totally new
  6265. * configuration, reset the AP, unassoc, rxon timing, assoc,
  6266. * clear sta table, add BCAST sta... */
  6267. }
  6268. static int iwl_mac_config_interface(struct ieee80211_hw *hw, int if_id,
  6269. struct ieee80211_if_conf *conf)
  6270. {
  6271. struct iwl_priv *priv = hw->priv;
  6272. DECLARE_MAC_BUF(mac);
  6273. unsigned long flags;
  6274. int rc;
  6275. if (conf == NULL)
  6276. return -EIO;
  6277. if ((priv->iw_mode == IEEE80211_IF_TYPE_AP) &&
  6278. (!conf->beacon || !conf->ssid_len)) {
  6279. IWL_DEBUG_MAC80211
  6280. ("Leaving in AP mode because HostAPD is not ready.\n");
  6281. return 0;
  6282. }
  6283. mutex_lock(&priv->mutex);
  6284. IWL_DEBUG_MAC80211("enter: interface id %d\n", if_id);
  6285. if (conf->bssid)
  6286. IWL_DEBUG_MAC80211("bssid: %s\n",
  6287. print_mac(mac, conf->bssid));
  6288. /*
  6289. * very dubious code was here; the probe filtering flag is never set:
  6290. *
  6291. if (unlikely(test_bit(STATUS_SCANNING, &priv->status)) &&
  6292. !(priv->hw->flags & IEEE80211_HW_NO_PROBE_FILTERING)) {
  6293. */
  6294. if (unlikely(test_bit(STATUS_SCANNING, &priv->status))) {
  6295. IWL_DEBUG_MAC80211("leave - scanning\n");
  6296. mutex_unlock(&priv->mutex);
  6297. return 0;
  6298. }
  6299. if (priv->interface_id != if_id) {
  6300. IWL_DEBUG_MAC80211("leave - interface_id != if_id\n");
  6301. mutex_unlock(&priv->mutex);
  6302. return 0;
  6303. }
  6304. if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  6305. if (!conf->bssid) {
  6306. conf->bssid = priv->mac_addr;
  6307. memcpy(priv->bssid, priv->mac_addr, ETH_ALEN);
  6308. IWL_DEBUG_MAC80211("bssid was set to: %s\n",
  6309. print_mac(mac, conf->bssid));
  6310. }
  6311. if (priv->ibss_beacon)
  6312. dev_kfree_skb(priv->ibss_beacon);
  6313. priv->ibss_beacon = conf->beacon;
  6314. }
  6315. if (conf->bssid && !is_zero_ether_addr(conf->bssid) &&
  6316. !is_multicast_ether_addr(conf->bssid)) {
  6317. /* If there is currently a HW scan going on in the background
  6318. * then we need to cancel it else the RXON below will fail. */
  6319. if (iwl_scan_cancel_timeout(priv, 100)) {
  6320. IWL_WARNING("Aborted scan still in progress "
  6321. "after 100ms\n");
  6322. IWL_DEBUG_MAC80211("leaving - scan abort failed.\n");
  6323. mutex_unlock(&priv->mutex);
  6324. return -EAGAIN;
  6325. }
  6326. memcpy(priv->staging_rxon.bssid_addr, conf->bssid, ETH_ALEN);
  6327. /* TODO: Audit driver for usage of these members and see
  6328. * if mac80211 deprecates them (priv->bssid looks like it
  6329. * shouldn't be there, but I haven't scanned the IBSS code
  6330. * to verify) - jpk */
  6331. memcpy(priv->bssid, conf->bssid, ETH_ALEN);
  6332. if (priv->iw_mode == IEEE80211_IF_TYPE_AP)
  6333. iwl_config_ap(priv);
  6334. else {
  6335. rc = iwl_commit_rxon(priv);
  6336. if ((priv->iw_mode == IEEE80211_IF_TYPE_STA) && rc)
  6337. iwl_rxon_add_station(
  6338. priv, priv->active_rxon.bssid_addr, 1);
  6339. }
  6340. } else {
  6341. iwl_scan_cancel_timeout(priv, 100);
  6342. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  6343. iwl_commit_rxon(priv);
  6344. }
  6345. spin_lock_irqsave(&priv->lock, flags);
  6346. if (!conf->ssid_len)
  6347. memset(priv->essid, 0, IW_ESSID_MAX_SIZE);
  6348. else
  6349. memcpy(priv->essid, conf->ssid, conf->ssid_len);
  6350. priv->essid_len = conf->ssid_len;
  6351. spin_unlock_irqrestore(&priv->lock, flags);
  6352. IWL_DEBUG_MAC80211("leave\n");
  6353. mutex_unlock(&priv->mutex);
  6354. return 0;
  6355. }
  6356. static void iwl_configure_filter(struct ieee80211_hw *hw,
  6357. unsigned int changed_flags,
  6358. unsigned int *total_flags,
  6359. int mc_count, struct dev_addr_list *mc_list)
  6360. {
  6361. /*
  6362. * XXX: dummy
  6363. * see also iwl_connection_init_rx_config
  6364. */
  6365. *total_flags = 0;
  6366. }
  6367. static void iwl_mac_remove_interface(struct ieee80211_hw *hw,
  6368. struct ieee80211_if_init_conf *conf)
  6369. {
  6370. struct iwl_priv *priv = hw->priv;
  6371. IWL_DEBUG_MAC80211("enter\n");
  6372. mutex_lock(&priv->mutex);
  6373. iwl_scan_cancel_timeout(priv, 100);
  6374. cancel_delayed_work(&priv->post_associate);
  6375. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  6376. iwl_commit_rxon(priv);
  6377. if (priv->interface_id == conf->if_id) {
  6378. priv->interface_id = 0;
  6379. memset(priv->bssid, 0, ETH_ALEN);
  6380. memset(priv->essid, 0, IW_ESSID_MAX_SIZE);
  6381. priv->essid_len = 0;
  6382. }
  6383. mutex_unlock(&priv->mutex);
  6384. IWL_DEBUG_MAC80211("leave\n");
  6385. }
  6386. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  6387. static int iwl_mac_hw_scan(struct ieee80211_hw *hw, u8 *ssid, size_t len)
  6388. {
  6389. int rc = 0;
  6390. unsigned long flags;
  6391. struct iwl_priv *priv = hw->priv;
  6392. IWL_DEBUG_MAC80211("enter\n");
  6393. mutex_lock(&priv->mutex);
  6394. spin_lock_irqsave(&priv->lock, flags);
  6395. if (!iwl_is_ready_rf(priv)) {
  6396. rc = -EIO;
  6397. IWL_DEBUG_MAC80211("leave - not ready or exit pending\n");
  6398. goto out_unlock;
  6399. }
  6400. if (priv->iw_mode == IEEE80211_IF_TYPE_AP) { /* APs don't scan */
  6401. rc = -EIO;
  6402. IWL_ERROR("ERROR: APs don't scan\n");
  6403. goto out_unlock;
  6404. }
  6405. /* if we just finished scan ask for delay */
  6406. if (priv->last_scan_jiffies &&
  6407. time_after(priv->last_scan_jiffies + IWL_DELAY_NEXT_SCAN,
  6408. jiffies)) {
  6409. rc = -EAGAIN;
  6410. goto out_unlock;
  6411. }
  6412. if (len) {
  6413. IWL_DEBUG_SCAN("direct scan for "
  6414. "%s [%d]\n ",
  6415. iwl_escape_essid(ssid, len), (int)len);
  6416. priv->one_direct_scan = 1;
  6417. priv->direct_ssid_len = (u8)
  6418. min((u8) len, (u8) IW_ESSID_MAX_SIZE);
  6419. memcpy(priv->direct_ssid, ssid, priv->direct_ssid_len);
  6420. } else
  6421. priv->one_direct_scan = 0;
  6422. rc = iwl_scan_initiate(priv);
  6423. IWL_DEBUG_MAC80211("leave\n");
  6424. out_unlock:
  6425. spin_unlock_irqrestore(&priv->lock, flags);
  6426. mutex_unlock(&priv->mutex);
  6427. return rc;
  6428. }
  6429. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  6430. const u8 *local_addr, const u8 *addr,
  6431. struct ieee80211_key_conf *key)
  6432. {
  6433. struct iwl_priv *priv = hw->priv;
  6434. DECLARE_MAC_BUF(mac);
  6435. int rc = 0;
  6436. u8 sta_id;
  6437. IWL_DEBUG_MAC80211("enter\n");
  6438. if (!iwl_param_hwcrypto) {
  6439. IWL_DEBUG_MAC80211("leave - hwcrypto disabled\n");
  6440. return -EOPNOTSUPP;
  6441. }
  6442. if (is_zero_ether_addr(addr))
  6443. /* only support pairwise keys */
  6444. return -EOPNOTSUPP;
  6445. sta_id = iwl_hw_find_station(priv, addr);
  6446. if (sta_id == IWL_INVALID_STATION) {
  6447. IWL_DEBUG_MAC80211("leave - %s not in station map.\n",
  6448. print_mac(mac, addr));
  6449. return -EINVAL;
  6450. }
  6451. mutex_lock(&priv->mutex);
  6452. iwl_scan_cancel_timeout(priv, 100);
  6453. switch (cmd) {
  6454. case SET_KEY:
  6455. rc = iwl_update_sta_key_info(priv, key, sta_id);
  6456. if (!rc) {
  6457. iwl_set_rxon_hwcrypto(priv, 1);
  6458. iwl_commit_rxon(priv);
  6459. key->hw_key_idx = sta_id;
  6460. IWL_DEBUG_MAC80211("set_key success, using hwcrypto\n");
  6461. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  6462. }
  6463. break;
  6464. case DISABLE_KEY:
  6465. rc = iwl_clear_sta_key_info(priv, sta_id);
  6466. if (!rc) {
  6467. iwl_set_rxon_hwcrypto(priv, 0);
  6468. iwl_commit_rxon(priv);
  6469. IWL_DEBUG_MAC80211("disable hwcrypto key\n");
  6470. }
  6471. break;
  6472. default:
  6473. rc = -EINVAL;
  6474. }
  6475. IWL_DEBUG_MAC80211("leave\n");
  6476. mutex_unlock(&priv->mutex);
  6477. return rc;
  6478. }
  6479. static int iwl_mac_conf_tx(struct ieee80211_hw *hw, int queue,
  6480. const struct ieee80211_tx_queue_params *params)
  6481. {
  6482. struct iwl_priv *priv = hw->priv;
  6483. #ifdef CONFIG_IWLWIFI_QOS
  6484. unsigned long flags;
  6485. int q;
  6486. #endif /* CONFIG_IWL_QOS */
  6487. IWL_DEBUG_MAC80211("enter\n");
  6488. if (!iwl_is_ready_rf(priv)) {
  6489. IWL_DEBUG_MAC80211("leave - RF not ready\n");
  6490. return -EIO;
  6491. }
  6492. if (queue >= AC_NUM) {
  6493. IWL_DEBUG_MAC80211("leave - queue >= AC_NUM %d\n", queue);
  6494. return 0;
  6495. }
  6496. #ifdef CONFIG_IWLWIFI_QOS
  6497. if (!priv->qos_data.qos_enable) {
  6498. priv->qos_data.qos_active = 0;
  6499. IWL_DEBUG_MAC80211("leave - qos not enabled\n");
  6500. return 0;
  6501. }
  6502. q = AC_NUM - 1 - queue;
  6503. spin_lock_irqsave(&priv->lock, flags);
  6504. priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
  6505. priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
  6506. priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
  6507. priv->qos_data.def_qos_parm.ac[q].edca_txop =
  6508. cpu_to_le16((params->burst_time * 100));
  6509. priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
  6510. priv->qos_data.qos_active = 1;
  6511. spin_unlock_irqrestore(&priv->lock, flags);
  6512. mutex_lock(&priv->mutex);
  6513. if (priv->iw_mode == IEEE80211_IF_TYPE_AP)
  6514. iwl_activate_qos(priv, 1);
  6515. else if (priv->assoc_id && iwl_is_associated(priv))
  6516. iwl_activate_qos(priv, 0);
  6517. mutex_unlock(&priv->mutex);
  6518. #endif /*CONFIG_IWLWIFI_QOS */
  6519. IWL_DEBUG_MAC80211("leave\n");
  6520. return 0;
  6521. }
  6522. static int iwl_mac_get_tx_stats(struct ieee80211_hw *hw,
  6523. struct ieee80211_tx_queue_stats *stats)
  6524. {
  6525. struct iwl_priv *priv = hw->priv;
  6526. int i, avail;
  6527. struct iwl_tx_queue *txq;
  6528. struct iwl_queue *q;
  6529. unsigned long flags;
  6530. IWL_DEBUG_MAC80211("enter\n");
  6531. if (!iwl_is_ready_rf(priv)) {
  6532. IWL_DEBUG_MAC80211("leave - RF not ready\n");
  6533. return -EIO;
  6534. }
  6535. spin_lock_irqsave(&priv->lock, flags);
  6536. for (i = 0; i < AC_NUM; i++) {
  6537. txq = &priv->txq[i];
  6538. q = &txq->q;
  6539. avail = iwl_queue_space(q);
  6540. stats->data[i].len = q->n_window - avail;
  6541. stats->data[i].limit = q->n_window - q->high_mark;
  6542. stats->data[i].count = q->n_window;
  6543. }
  6544. spin_unlock_irqrestore(&priv->lock, flags);
  6545. IWL_DEBUG_MAC80211("leave\n");
  6546. return 0;
  6547. }
  6548. static int iwl_mac_get_stats(struct ieee80211_hw *hw,
  6549. struct ieee80211_low_level_stats *stats)
  6550. {
  6551. IWL_DEBUG_MAC80211("enter\n");
  6552. IWL_DEBUG_MAC80211("leave\n");
  6553. return 0;
  6554. }
  6555. static u64 iwl_mac_get_tsf(struct ieee80211_hw *hw)
  6556. {
  6557. IWL_DEBUG_MAC80211("enter\n");
  6558. IWL_DEBUG_MAC80211("leave\n");
  6559. return 0;
  6560. }
  6561. static void iwl_mac_reset_tsf(struct ieee80211_hw *hw)
  6562. {
  6563. struct iwl_priv *priv = hw->priv;
  6564. unsigned long flags;
  6565. mutex_lock(&priv->mutex);
  6566. IWL_DEBUG_MAC80211("enter\n");
  6567. priv->lq_mngr.lq_ready = 0;
  6568. #ifdef CONFIG_IWLWIFI_HT
  6569. spin_lock_irqsave(&priv->lock, flags);
  6570. memset(&priv->current_assoc_ht, 0, sizeof(struct sta_ht_info));
  6571. spin_unlock_irqrestore(&priv->lock, flags);
  6572. #ifdef CONFIG_IWLWIFI_HT_AGG
  6573. /* if (priv->lq_mngr.agg_ctrl.granted_ba)
  6574. iwl4965_turn_off_agg(priv, TID_ALL_SPECIFIED);*/
  6575. memset(&(priv->lq_mngr.agg_ctrl), 0, sizeof(struct iwl_agg_control));
  6576. priv->lq_mngr.agg_ctrl.tid_traffic_load_threshold = 10;
  6577. priv->lq_mngr.agg_ctrl.ba_timeout = 5000;
  6578. priv->lq_mngr.agg_ctrl.auto_agg = 1;
  6579. if (priv->lq_mngr.agg_ctrl.auto_agg)
  6580. priv->lq_mngr.agg_ctrl.requested_ba = TID_ALL_ENABLED;
  6581. #endif /*CONFIG_IWLWIFI_HT_AGG */
  6582. #endif /* CONFIG_IWLWIFI_HT */
  6583. #ifdef CONFIG_IWLWIFI_QOS
  6584. iwl_reset_qos(priv);
  6585. #endif
  6586. cancel_delayed_work(&priv->post_associate);
  6587. spin_lock_irqsave(&priv->lock, flags);
  6588. priv->assoc_id = 0;
  6589. priv->assoc_capability = 0;
  6590. priv->call_post_assoc_from_beacon = 0;
  6591. priv->assoc_station_added = 0;
  6592. /* new association get rid of ibss beacon skb */
  6593. if (priv->ibss_beacon)
  6594. dev_kfree_skb(priv->ibss_beacon);
  6595. priv->ibss_beacon = NULL;
  6596. priv->beacon_int = priv->hw->conf.beacon_int;
  6597. priv->timestamp1 = 0;
  6598. priv->timestamp0 = 0;
  6599. if ((priv->iw_mode == IEEE80211_IF_TYPE_STA))
  6600. priv->beacon_int = 0;
  6601. spin_unlock_irqrestore(&priv->lock, flags);
  6602. /* we are restarting association process
  6603. * clear RXON_FILTER_ASSOC_MSK bit
  6604. */
  6605. if (priv->iw_mode != IEEE80211_IF_TYPE_AP) {
  6606. iwl_scan_cancel_timeout(priv, 100);
  6607. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  6608. iwl_commit_rxon(priv);
  6609. }
  6610. /* Per mac80211.h: This is only used in IBSS mode... */
  6611. if (priv->iw_mode != IEEE80211_IF_TYPE_IBSS) {
  6612. IWL_DEBUG_MAC80211("leave - not in IBSS\n");
  6613. mutex_unlock(&priv->mutex);
  6614. return;
  6615. }
  6616. if (!iwl_is_ready_rf(priv)) {
  6617. IWL_DEBUG_MAC80211("leave - not ready\n");
  6618. mutex_unlock(&priv->mutex);
  6619. return;
  6620. }
  6621. priv->only_active_channel = 0;
  6622. iwl_set_rate(priv);
  6623. mutex_unlock(&priv->mutex);
  6624. IWL_DEBUG_MAC80211("leave\n");
  6625. }
  6626. static int iwl_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  6627. struct ieee80211_tx_control *control)
  6628. {
  6629. struct iwl_priv *priv = hw->priv;
  6630. unsigned long flags;
  6631. mutex_lock(&priv->mutex);
  6632. IWL_DEBUG_MAC80211("enter\n");
  6633. if (!iwl_is_ready_rf(priv)) {
  6634. IWL_DEBUG_MAC80211("leave - RF not ready\n");
  6635. mutex_unlock(&priv->mutex);
  6636. return -EIO;
  6637. }
  6638. if (priv->iw_mode != IEEE80211_IF_TYPE_IBSS) {
  6639. IWL_DEBUG_MAC80211("leave - not IBSS\n");
  6640. mutex_unlock(&priv->mutex);
  6641. return -EIO;
  6642. }
  6643. spin_lock_irqsave(&priv->lock, flags);
  6644. if (priv->ibss_beacon)
  6645. dev_kfree_skb(priv->ibss_beacon);
  6646. priv->ibss_beacon = skb;
  6647. priv->assoc_id = 0;
  6648. IWL_DEBUG_MAC80211("leave\n");
  6649. spin_unlock_irqrestore(&priv->lock, flags);
  6650. #ifdef CONFIG_IWLWIFI_QOS
  6651. iwl_reset_qos(priv);
  6652. #endif
  6653. queue_work(priv->workqueue, &priv->post_associate.work);
  6654. mutex_unlock(&priv->mutex);
  6655. return 0;
  6656. }
  6657. #ifdef CONFIG_IWLWIFI_HT
  6658. union ht_cap_info {
  6659. struct {
  6660. u16 advanced_coding_cap :1;
  6661. u16 supported_chan_width_set :1;
  6662. u16 mimo_power_save_mode :2;
  6663. u16 green_field :1;
  6664. u16 short_GI20 :1;
  6665. u16 short_GI40 :1;
  6666. u16 tx_stbc :1;
  6667. u16 rx_stbc :1;
  6668. u16 beam_forming :1;
  6669. u16 delayed_ba :1;
  6670. u16 maximal_amsdu_size :1;
  6671. u16 cck_mode_at_40MHz :1;
  6672. u16 psmp_support :1;
  6673. u16 stbc_ctrl_frame_support :1;
  6674. u16 sig_txop_protection_support :1;
  6675. };
  6676. u16 val;
  6677. } __attribute__ ((packed));
  6678. union ht_param_info{
  6679. struct {
  6680. u8 max_rx_ampdu_factor :2;
  6681. u8 mpdu_density :3;
  6682. u8 reserved :3;
  6683. };
  6684. u8 val;
  6685. } __attribute__ ((packed));
  6686. union ht_exra_param_info {
  6687. struct {
  6688. u8 ext_chan_offset :2;
  6689. u8 tx_chan_width :1;
  6690. u8 rifs_mode :1;
  6691. u8 controlled_access_only :1;
  6692. u8 service_interval_granularity :3;
  6693. };
  6694. u8 val;
  6695. } __attribute__ ((packed));
  6696. union ht_operation_mode{
  6697. struct {
  6698. u16 op_mode :2;
  6699. u16 non_GF :1;
  6700. u16 reserved :13;
  6701. };
  6702. u16 val;
  6703. } __attribute__ ((packed));
  6704. static int sta_ht_info_init(struct ieee80211_ht_capability *ht_cap,
  6705. struct ieee80211_ht_additional_info *ht_extra,
  6706. struct sta_ht_info *ht_info_ap,
  6707. struct sta_ht_info *ht_info)
  6708. {
  6709. union ht_cap_info cap;
  6710. union ht_operation_mode op_mode;
  6711. union ht_param_info param_info;
  6712. union ht_exra_param_info extra_param_info;
  6713. IWL_DEBUG_MAC80211("enter: \n");
  6714. if (!ht_info) {
  6715. IWL_DEBUG_MAC80211("leave: ht_info is NULL\n");
  6716. return -1;
  6717. }
  6718. if (ht_cap) {
  6719. cap.val = (u16) le16_to_cpu(ht_cap->capabilities_info);
  6720. param_info.val = ht_cap->mac_ht_params_info;
  6721. ht_info->is_ht = 1;
  6722. if (cap.short_GI20)
  6723. ht_info->sgf |= 0x1;
  6724. if (cap.short_GI40)
  6725. ht_info->sgf |= 0x2;
  6726. ht_info->is_green_field = cap.green_field;
  6727. ht_info->max_amsdu_size = cap.maximal_amsdu_size;
  6728. ht_info->supported_chan_width = cap.supported_chan_width_set;
  6729. ht_info->tx_mimo_ps_mode = cap.mimo_power_save_mode;
  6730. memcpy(ht_info->supp_rates, ht_cap->supported_mcs_set, 16);
  6731. ht_info->ampdu_factor = param_info.max_rx_ampdu_factor;
  6732. ht_info->mpdu_density = param_info.mpdu_density;
  6733. IWL_DEBUG_MAC80211("SISO mask 0x%X MIMO mask 0x%X \n",
  6734. ht_cap->supported_mcs_set[0],
  6735. ht_cap->supported_mcs_set[1]);
  6736. if (ht_info_ap) {
  6737. ht_info->control_channel = ht_info_ap->control_channel;
  6738. ht_info->extension_chan_offset =
  6739. ht_info_ap->extension_chan_offset;
  6740. ht_info->tx_chan_width = ht_info_ap->tx_chan_width;
  6741. ht_info->operating_mode = ht_info_ap->operating_mode;
  6742. }
  6743. if (ht_extra) {
  6744. extra_param_info.val = ht_extra->ht_param;
  6745. ht_info->control_channel = ht_extra->control_chan;
  6746. ht_info->extension_chan_offset =
  6747. extra_param_info.ext_chan_offset;
  6748. ht_info->tx_chan_width = extra_param_info.tx_chan_width;
  6749. op_mode.val = (u16)
  6750. le16_to_cpu(ht_extra->operation_mode);
  6751. ht_info->operating_mode = op_mode.op_mode;
  6752. IWL_DEBUG_MAC80211("control channel %d\n",
  6753. ht_extra->control_chan);
  6754. }
  6755. } else
  6756. ht_info->is_ht = 0;
  6757. IWL_DEBUG_MAC80211("leave\n");
  6758. return 0;
  6759. }
  6760. static int iwl_mac_conf_ht(struct ieee80211_hw *hw,
  6761. struct ieee80211_ht_capability *ht_cap,
  6762. struct ieee80211_ht_additional_info *ht_extra)
  6763. {
  6764. struct iwl_priv *priv = hw->priv;
  6765. int rs;
  6766. IWL_DEBUG_MAC80211("enter: \n");
  6767. rs = sta_ht_info_init(ht_cap, ht_extra, NULL, &priv->current_assoc_ht);
  6768. iwl4965_set_rxon_chain(priv);
  6769. if (priv && priv->assoc_id &&
  6770. (priv->iw_mode == IEEE80211_IF_TYPE_STA)) {
  6771. unsigned long flags;
  6772. spin_lock_irqsave(&priv->lock, flags);
  6773. if (priv->beacon_int)
  6774. queue_work(priv->workqueue, &priv->post_associate.work);
  6775. else
  6776. priv->call_post_assoc_from_beacon = 1;
  6777. spin_unlock_irqrestore(&priv->lock, flags);
  6778. }
  6779. IWL_DEBUG_MAC80211("leave: control channel %d\n",
  6780. ht_extra->control_chan);
  6781. return rs;
  6782. }
  6783. static void iwl_set_ht_capab(struct ieee80211_hw *hw,
  6784. struct ieee80211_ht_capability *ht_cap,
  6785. u8 use_wide_chan)
  6786. {
  6787. union ht_cap_info cap;
  6788. union ht_param_info param_info;
  6789. memset(&cap, 0, sizeof(union ht_cap_info));
  6790. memset(&param_info, 0, sizeof(union ht_param_info));
  6791. cap.maximal_amsdu_size = HT_IE_MAX_AMSDU_SIZE_4K;
  6792. cap.green_field = 1;
  6793. cap.short_GI20 = 1;
  6794. cap.short_GI40 = 1;
  6795. cap.supported_chan_width_set = use_wide_chan;
  6796. cap.mimo_power_save_mode = 0x3;
  6797. param_info.max_rx_ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  6798. param_info.mpdu_density = CFG_HT_MPDU_DENSITY_DEF;
  6799. ht_cap->capabilities_info = (__le16) cpu_to_le16(cap.val);
  6800. ht_cap->mac_ht_params_info = (u8) param_info.val;
  6801. ht_cap->supported_mcs_set[0] = 0xff;
  6802. ht_cap->supported_mcs_set[1] = 0xff;
  6803. ht_cap->supported_mcs_set[4] =
  6804. (cap.supported_chan_width_set) ? 0x1: 0x0;
  6805. }
  6806. static void iwl_mac_get_ht_capab(struct ieee80211_hw *hw,
  6807. struct ieee80211_ht_capability *ht_cap)
  6808. {
  6809. u8 use_wide_channel = 1;
  6810. struct iwl_priv *priv = hw->priv;
  6811. IWL_DEBUG_MAC80211("enter: \n");
  6812. if (priv->channel_width != IWL_CHANNEL_WIDTH_40MHZ)
  6813. use_wide_channel = 0;
  6814. /* no fat tx allowed on 2.4GHZ */
  6815. if (priv->phymode != MODE_IEEE80211A)
  6816. use_wide_channel = 0;
  6817. iwl_set_ht_capab(hw, ht_cap, use_wide_channel);
  6818. IWL_DEBUG_MAC80211("leave: \n");
  6819. }
  6820. #endif /*CONFIG_IWLWIFI_HT*/
  6821. /*****************************************************************************
  6822. *
  6823. * sysfs attributes
  6824. *
  6825. *****************************************************************************/
  6826. #ifdef CONFIG_IWLWIFI_DEBUG
  6827. /*
  6828. * The following adds a new attribute to the sysfs representation
  6829. * of this device driver (i.e. a new file in /sys/bus/pci/drivers/iwl/)
  6830. * used for controlling the debug level.
  6831. *
  6832. * See the level definitions in iwl for details.
  6833. */
  6834. static ssize_t show_debug_level(struct device_driver *d, char *buf)
  6835. {
  6836. return sprintf(buf, "0x%08X\n", iwl_debug_level);
  6837. }
  6838. static ssize_t store_debug_level(struct device_driver *d,
  6839. const char *buf, size_t count)
  6840. {
  6841. char *p = (char *)buf;
  6842. u32 val;
  6843. val = simple_strtoul(p, &p, 0);
  6844. if (p == buf)
  6845. printk(KERN_INFO DRV_NAME
  6846. ": %s is not in hex or decimal form.\n", buf);
  6847. else
  6848. iwl_debug_level = val;
  6849. return strnlen(buf, count);
  6850. }
  6851. static DRIVER_ATTR(debug_level, S_IWUSR | S_IRUGO,
  6852. show_debug_level, store_debug_level);
  6853. #endif /* CONFIG_IWLWIFI_DEBUG */
  6854. static ssize_t show_rf_kill(struct device *d,
  6855. struct device_attribute *attr, char *buf)
  6856. {
  6857. /*
  6858. * 0 - RF kill not enabled
  6859. * 1 - SW based RF kill active (sysfs)
  6860. * 2 - HW based RF kill active
  6861. * 3 - Both HW and SW based RF kill active
  6862. */
  6863. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  6864. int val = (test_bit(STATUS_RF_KILL_SW, &priv->status) ? 0x1 : 0x0) |
  6865. (test_bit(STATUS_RF_KILL_HW, &priv->status) ? 0x2 : 0x0);
  6866. return sprintf(buf, "%i\n", val);
  6867. }
  6868. static ssize_t store_rf_kill(struct device *d,
  6869. struct device_attribute *attr,
  6870. const char *buf, size_t count)
  6871. {
  6872. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  6873. mutex_lock(&priv->mutex);
  6874. iwl_radio_kill_sw(priv, buf[0] == '1');
  6875. mutex_unlock(&priv->mutex);
  6876. return count;
  6877. }
  6878. static DEVICE_ATTR(rf_kill, S_IWUSR | S_IRUGO, show_rf_kill, store_rf_kill);
  6879. static ssize_t show_temperature(struct device *d,
  6880. struct device_attribute *attr, char *buf)
  6881. {
  6882. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  6883. if (!iwl_is_alive(priv))
  6884. return -EAGAIN;
  6885. return sprintf(buf, "%d\n", iwl_hw_get_temperature(priv));
  6886. }
  6887. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  6888. static ssize_t show_rs_window(struct device *d,
  6889. struct device_attribute *attr,
  6890. char *buf)
  6891. {
  6892. struct iwl_priv *priv = d->driver_data;
  6893. return iwl_fill_rs_info(priv->hw, buf, IWL_AP_ID);
  6894. }
  6895. static DEVICE_ATTR(rs_window, S_IRUGO, show_rs_window, NULL);
  6896. static ssize_t show_tx_power(struct device *d,
  6897. struct device_attribute *attr, char *buf)
  6898. {
  6899. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  6900. return sprintf(buf, "%d\n", priv->user_txpower_limit);
  6901. }
  6902. static ssize_t store_tx_power(struct device *d,
  6903. struct device_attribute *attr,
  6904. const char *buf, size_t count)
  6905. {
  6906. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  6907. char *p = (char *)buf;
  6908. u32 val;
  6909. val = simple_strtoul(p, &p, 10);
  6910. if (p == buf)
  6911. printk(KERN_INFO DRV_NAME
  6912. ": %s is not in decimal form.\n", buf);
  6913. else
  6914. iwl_hw_reg_set_txpower(priv, val);
  6915. return count;
  6916. }
  6917. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  6918. static ssize_t show_flags(struct device *d,
  6919. struct device_attribute *attr, char *buf)
  6920. {
  6921. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  6922. return sprintf(buf, "0x%04X\n", priv->active_rxon.flags);
  6923. }
  6924. static ssize_t store_flags(struct device *d,
  6925. struct device_attribute *attr,
  6926. const char *buf, size_t count)
  6927. {
  6928. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  6929. u32 flags = simple_strtoul(buf, NULL, 0);
  6930. mutex_lock(&priv->mutex);
  6931. if (le32_to_cpu(priv->staging_rxon.flags) != flags) {
  6932. /* Cancel any currently running scans... */
  6933. if (iwl_scan_cancel_timeout(priv, 100))
  6934. IWL_WARNING("Could not cancel scan.\n");
  6935. else {
  6936. IWL_DEBUG_INFO("Committing rxon.flags = 0x%04X\n",
  6937. flags);
  6938. priv->staging_rxon.flags = cpu_to_le32(flags);
  6939. iwl_commit_rxon(priv);
  6940. }
  6941. }
  6942. mutex_unlock(&priv->mutex);
  6943. return count;
  6944. }
  6945. static DEVICE_ATTR(flags, S_IWUSR | S_IRUGO, show_flags, store_flags);
  6946. static ssize_t show_filter_flags(struct device *d,
  6947. struct device_attribute *attr, char *buf)
  6948. {
  6949. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  6950. return sprintf(buf, "0x%04X\n",
  6951. le32_to_cpu(priv->active_rxon.filter_flags));
  6952. }
  6953. static ssize_t store_filter_flags(struct device *d,
  6954. struct device_attribute *attr,
  6955. const char *buf, size_t count)
  6956. {
  6957. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  6958. u32 filter_flags = simple_strtoul(buf, NULL, 0);
  6959. mutex_lock(&priv->mutex);
  6960. if (le32_to_cpu(priv->staging_rxon.filter_flags) != filter_flags) {
  6961. /* Cancel any currently running scans... */
  6962. if (iwl_scan_cancel_timeout(priv, 100))
  6963. IWL_WARNING("Could not cancel scan.\n");
  6964. else {
  6965. IWL_DEBUG_INFO("Committing rxon.filter_flags = "
  6966. "0x%04X\n", filter_flags);
  6967. priv->staging_rxon.filter_flags =
  6968. cpu_to_le32(filter_flags);
  6969. iwl_commit_rxon(priv);
  6970. }
  6971. }
  6972. mutex_unlock(&priv->mutex);
  6973. return count;
  6974. }
  6975. static DEVICE_ATTR(filter_flags, S_IWUSR | S_IRUGO, show_filter_flags,
  6976. store_filter_flags);
  6977. static ssize_t show_tune(struct device *d,
  6978. struct device_attribute *attr, char *buf)
  6979. {
  6980. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  6981. return sprintf(buf, "0x%04X\n",
  6982. (priv->phymode << 8) |
  6983. le16_to_cpu(priv->active_rxon.channel));
  6984. }
  6985. static void iwl_set_flags_for_phymode(struct iwl_priv *priv, u8 phymode);
  6986. static ssize_t store_tune(struct device *d,
  6987. struct device_attribute *attr,
  6988. const char *buf, size_t count)
  6989. {
  6990. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  6991. char *p = (char *)buf;
  6992. u16 tune = simple_strtoul(p, &p, 0);
  6993. u8 phymode = (tune >> 8) & 0xff;
  6994. u16 channel = tune & 0xff;
  6995. IWL_DEBUG_INFO("Tune request to:%d channel:%d\n", phymode, channel);
  6996. mutex_lock(&priv->mutex);
  6997. if ((le16_to_cpu(priv->staging_rxon.channel) != channel) ||
  6998. (priv->phymode != phymode)) {
  6999. const struct iwl_channel_info *ch_info;
  7000. ch_info = iwl_get_channel_info(priv, phymode, channel);
  7001. if (!ch_info) {
  7002. IWL_WARNING("Requested invalid phymode/channel "
  7003. "combination: %d %d\n", phymode, channel);
  7004. mutex_unlock(&priv->mutex);
  7005. return -EINVAL;
  7006. }
  7007. /* Cancel any currently running scans... */
  7008. if (iwl_scan_cancel_timeout(priv, 100))
  7009. IWL_WARNING("Could not cancel scan.\n");
  7010. else {
  7011. IWL_DEBUG_INFO("Committing phymode and "
  7012. "rxon.channel = %d %d\n",
  7013. phymode, channel);
  7014. iwl_set_rxon_channel(priv, phymode, channel);
  7015. iwl_set_flags_for_phymode(priv, phymode);
  7016. iwl_set_rate(priv);
  7017. iwl_commit_rxon(priv);
  7018. }
  7019. }
  7020. mutex_unlock(&priv->mutex);
  7021. return count;
  7022. }
  7023. static DEVICE_ATTR(tune, S_IWUSR | S_IRUGO, show_tune, store_tune);
  7024. #ifdef CONFIG_IWLWIFI_SPECTRUM_MEASUREMENT
  7025. static ssize_t show_measurement(struct device *d,
  7026. struct device_attribute *attr, char *buf)
  7027. {
  7028. struct iwl_priv *priv = dev_get_drvdata(d);
  7029. struct iwl_spectrum_notification measure_report;
  7030. u32 size = sizeof(measure_report), len = 0, ofs = 0;
  7031. u8 *data = (u8 *) & measure_report;
  7032. unsigned long flags;
  7033. spin_lock_irqsave(&priv->lock, flags);
  7034. if (!(priv->measurement_status & MEASUREMENT_READY)) {
  7035. spin_unlock_irqrestore(&priv->lock, flags);
  7036. return 0;
  7037. }
  7038. memcpy(&measure_report, &priv->measure_report, size);
  7039. priv->measurement_status = 0;
  7040. spin_unlock_irqrestore(&priv->lock, flags);
  7041. while (size && (PAGE_SIZE - len)) {
  7042. hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
  7043. PAGE_SIZE - len, 1);
  7044. len = strlen(buf);
  7045. if (PAGE_SIZE - len)
  7046. buf[len++] = '\n';
  7047. ofs += 16;
  7048. size -= min(size, 16U);
  7049. }
  7050. return len;
  7051. }
  7052. static ssize_t store_measurement(struct device *d,
  7053. struct device_attribute *attr,
  7054. const char *buf, size_t count)
  7055. {
  7056. struct iwl_priv *priv = dev_get_drvdata(d);
  7057. struct ieee80211_measurement_params params = {
  7058. .channel = le16_to_cpu(priv->active_rxon.channel),
  7059. .start_time = cpu_to_le64(priv->last_tsf),
  7060. .duration = cpu_to_le16(1),
  7061. };
  7062. u8 type = IWL_MEASURE_BASIC;
  7063. u8 buffer[32];
  7064. u8 channel;
  7065. if (count) {
  7066. char *p = buffer;
  7067. strncpy(buffer, buf, min(sizeof(buffer), count));
  7068. channel = simple_strtoul(p, NULL, 0);
  7069. if (channel)
  7070. params.channel = channel;
  7071. p = buffer;
  7072. while (*p && *p != ' ')
  7073. p++;
  7074. if (*p)
  7075. type = simple_strtoul(p + 1, NULL, 0);
  7076. }
  7077. IWL_DEBUG_INFO("Invoking measurement of type %d on "
  7078. "channel %d (for '%s')\n", type, params.channel, buf);
  7079. iwl_get_measurement(priv, &params, type);
  7080. return count;
  7081. }
  7082. static DEVICE_ATTR(measurement, S_IRUSR | S_IWUSR,
  7083. show_measurement, store_measurement);
  7084. #endif /* CONFIG_IWLWIFI_SPECTRUM_MEASUREMENT */
  7085. static ssize_t store_retry_rate(struct device *d,
  7086. struct device_attribute *attr,
  7087. const char *buf, size_t count)
  7088. {
  7089. struct iwl_priv *priv = dev_get_drvdata(d);
  7090. priv->retry_rate = simple_strtoul(buf, NULL, 0);
  7091. if (priv->retry_rate <= 0)
  7092. priv->retry_rate = 1;
  7093. return count;
  7094. }
  7095. static ssize_t show_retry_rate(struct device *d,
  7096. struct device_attribute *attr, char *buf)
  7097. {
  7098. struct iwl_priv *priv = dev_get_drvdata(d);
  7099. return sprintf(buf, "%d", priv->retry_rate);
  7100. }
  7101. static DEVICE_ATTR(retry_rate, S_IWUSR | S_IRUSR, show_retry_rate,
  7102. store_retry_rate);
  7103. static ssize_t store_power_level(struct device *d,
  7104. struct device_attribute *attr,
  7105. const char *buf, size_t count)
  7106. {
  7107. struct iwl_priv *priv = dev_get_drvdata(d);
  7108. int rc;
  7109. int mode;
  7110. mode = simple_strtoul(buf, NULL, 0);
  7111. mutex_lock(&priv->mutex);
  7112. if (!iwl_is_ready(priv)) {
  7113. rc = -EAGAIN;
  7114. goto out;
  7115. }
  7116. if ((mode < 1) || (mode > IWL_POWER_LIMIT) || (mode == IWL_POWER_AC))
  7117. mode = IWL_POWER_AC;
  7118. else
  7119. mode |= IWL_POWER_ENABLED;
  7120. if (mode != priv->power_mode) {
  7121. rc = iwl_send_power_mode(priv, IWL_POWER_LEVEL(mode));
  7122. if (rc) {
  7123. IWL_DEBUG_MAC80211("failed setting power mode.\n");
  7124. goto out;
  7125. }
  7126. priv->power_mode = mode;
  7127. }
  7128. rc = count;
  7129. out:
  7130. mutex_unlock(&priv->mutex);
  7131. return rc;
  7132. }
  7133. #define MAX_WX_STRING 80
  7134. /* Values are in microsecond */
  7135. static const s32 timeout_duration[] = {
  7136. 350000,
  7137. 250000,
  7138. 75000,
  7139. 37000,
  7140. 25000,
  7141. };
  7142. static const s32 period_duration[] = {
  7143. 400000,
  7144. 700000,
  7145. 1000000,
  7146. 1000000,
  7147. 1000000
  7148. };
  7149. static ssize_t show_power_level(struct device *d,
  7150. struct device_attribute *attr, char *buf)
  7151. {
  7152. struct iwl_priv *priv = dev_get_drvdata(d);
  7153. int level = IWL_POWER_LEVEL(priv->power_mode);
  7154. char *p = buf;
  7155. p += sprintf(p, "%d ", level);
  7156. switch (level) {
  7157. case IWL_POWER_MODE_CAM:
  7158. case IWL_POWER_AC:
  7159. p += sprintf(p, "(AC)");
  7160. break;
  7161. case IWL_POWER_BATTERY:
  7162. p += sprintf(p, "(BATTERY)");
  7163. break;
  7164. default:
  7165. p += sprintf(p,
  7166. "(Timeout %dms, Period %dms)",
  7167. timeout_duration[level - 1] / 1000,
  7168. period_duration[level - 1] / 1000);
  7169. }
  7170. if (!(priv->power_mode & IWL_POWER_ENABLED))
  7171. p += sprintf(p, " OFF\n");
  7172. else
  7173. p += sprintf(p, " \n");
  7174. return (p - buf + 1);
  7175. }
  7176. static DEVICE_ATTR(power_level, S_IWUSR | S_IRUSR, show_power_level,
  7177. store_power_level);
  7178. static ssize_t show_channels(struct device *d,
  7179. struct device_attribute *attr, char *buf)
  7180. {
  7181. struct iwl_priv *priv = dev_get_drvdata(d);
  7182. int len = 0, i;
  7183. struct ieee80211_channel *channels = NULL;
  7184. const struct ieee80211_hw_mode *hw_mode = NULL;
  7185. int count = 0;
  7186. if (!iwl_is_ready(priv))
  7187. return -EAGAIN;
  7188. hw_mode = iwl_get_hw_mode(priv, MODE_IEEE80211G);
  7189. if (!hw_mode)
  7190. hw_mode = iwl_get_hw_mode(priv, MODE_IEEE80211B);
  7191. if (hw_mode) {
  7192. channels = hw_mode->channels;
  7193. count = hw_mode->num_channels;
  7194. }
  7195. len +=
  7196. sprintf(&buf[len],
  7197. "Displaying %d channels in 2.4GHz band "
  7198. "(802.11bg):\n", count);
  7199. for (i = 0; i < count; i++)
  7200. len += sprintf(&buf[len], "%d: %ddBm: BSS%s%s, %s.\n",
  7201. channels[i].chan,
  7202. channels[i].power_level,
  7203. channels[i].
  7204. flag & IEEE80211_CHAN_W_RADAR_DETECT ?
  7205. " (IEEE 802.11h required)" : "",
  7206. (!(channels[i].flag & IEEE80211_CHAN_W_IBSS)
  7207. || (channels[i].
  7208. flag &
  7209. IEEE80211_CHAN_W_RADAR_DETECT)) ? "" :
  7210. ", IBSS",
  7211. channels[i].
  7212. flag & IEEE80211_CHAN_W_ACTIVE_SCAN ?
  7213. "active/passive" : "passive only");
  7214. hw_mode = iwl_get_hw_mode(priv, MODE_IEEE80211A);
  7215. if (hw_mode) {
  7216. channels = hw_mode->channels;
  7217. count = hw_mode->num_channels;
  7218. } else {
  7219. channels = NULL;
  7220. count = 0;
  7221. }
  7222. len += sprintf(&buf[len], "Displaying %d channels in 5.2GHz band "
  7223. "(802.11a):\n", count);
  7224. for (i = 0; i < count; i++)
  7225. len += sprintf(&buf[len], "%d: %ddBm: BSS%s%s, %s.\n",
  7226. channels[i].chan,
  7227. channels[i].power_level,
  7228. channels[i].
  7229. flag & IEEE80211_CHAN_W_RADAR_DETECT ?
  7230. " (IEEE 802.11h required)" : "",
  7231. (!(channels[i].flag & IEEE80211_CHAN_W_IBSS)
  7232. || (channels[i].
  7233. flag &
  7234. IEEE80211_CHAN_W_RADAR_DETECT)) ? "" :
  7235. ", IBSS",
  7236. channels[i].
  7237. flag & IEEE80211_CHAN_W_ACTIVE_SCAN ?
  7238. "active/passive" : "passive only");
  7239. return len;
  7240. }
  7241. static DEVICE_ATTR(channels, S_IRUSR, show_channels, NULL);
  7242. static ssize_t show_statistics(struct device *d,
  7243. struct device_attribute *attr, char *buf)
  7244. {
  7245. struct iwl_priv *priv = dev_get_drvdata(d);
  7246. u32 size = sizeof(struct iwl_notif_statistics);
  7247. u32 len = 0, ofs = 0;
  7248. u8 *data = (u8 *) & priv->statistics;
  7249. int rc = 0;
  7250. if (!iwl_is_alive(priv))
  7251. return -EAGAIN;
  7252. mutex_lock(&priv->mutex);
  7253. rc = iwl_send_statistics_request(priv);
  7254. mutex_unlock(&priv->mutex);
  7255. if (rc) {
  7256. len = sprintf(buf,
  7257. "Error sending statistics request: 0x%08X\n", rc);
  7258. return len;
  7259. }
  7260. while (size && (PAGE_SIZE - len)) {
  7261. hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
  7262. PAGE_SIZE - len, 1);
  7263. len = strlen(buf);
  7264. if (PAGE_SIZE - len)
  7265. buf[len++] = '\n';
  7266. ofs += 16;
  7267. size -= min(size, 16U);
  7268. }
  7269. return len;
  7270. }
  7271. static DEVICE_ATTR(statistics, S_IRUGO, show_statistics, NULL);
  7272. static ssize_t show_antenna(struct device *d,
  7273. struct device_attribute *attr, char *buf)
  7274. {
  7275. struct iwl_priv *priv = dev_get_drvdata(d);
  7276. if (!iwl_is_alive(priv))
  7277. return -EAGAIN;
  7278. return sprintf(buf, "%d\n", priv->antenna);
  7279. }
  7280. static ssize_t store_antenna(struct device *d,
  7281. struct device_attribute *attr,
  7282. const char *buf, size_t count)
  7283. {
  7284. int ant;
  7285. struct iwl_priv *priv = dev_get_drvdata(d);
  7286. if (count == 0)
  7287. return 0;
  7288. if (sscanf(buf, "%1i", &ant) != 1) {
  7289. IWL_DEBUG_INFO("not in hex or decimal form.\n");
  7290. return count;
  7291. }
  7292. if ((ant >= 0) && (ant <= 2)) {
  7293. IWL_DEBUG_INFO("Setting antenna select to %d.\n", ant);
  7294. priv->antenna = (enum iwl_antenna)ant;
  7295. } else
  7296. IWL_DEBUG_INFO("Bad antenna select value %d.\n", ant);
  7297. return count;
  7298. }
  7299. static DEVICE_ATTR(antenna, S_IWUSR | S_IRUGO, show_antenna, store_antenna);
  7300. static ssize_t show_status(struct device *d,
  7301. struct device_attribute *attr, char *buf)
  7302. {
  7303. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  7304. if (!iwl_is_alive(priv))
  7305. return -EAGAIN;
  7306. return sprintf(buf, "0x%08x\n", (int)priv->status);
  7307. }
  7308. static DEVICE_ATTR(status, S_IRUGO, show_status, NULL);
  7309. static ssize_t dump_error_log(struct device *d,
  7310. struct device_attribute *attr,
  7311. const char *buf, size_t count)
  7312. {
  7313. char *p = (char *)buf;
  7314. if (p[0] == '1')
  7315. iwl_dump_nic_error_log((struct iwl_priv *)d->driver_data);
  7316. return strnlen(buf, count);
  7317. }
  7318. static DEVICE_ATTR(dump_errors, S_IWUSR, NULL, dump_error_log);
  7319. static ssize_t dump_event_log(struct device *d,
  7320. struct device_attribute *attr,
  7321. const char *buf, size_t count)
  7322. {
  7323. char *p = (char *)buf;
  7324. if (p[0] == '1')
  7325. iwl_dump_nic_event_log((struct iwl_priv *)d->driver_data);
  7326. return strnlen(buf, count);
  7327. }
  7328. static DEVICE_ATTR(dump_events, S_IWUSR, NULL, dump_event_log);
  7329. /*****************************************************************************
  7330. *
  7331. * driver setup and teardown
  7332. *
  7333. *****************************************************************************/
  7334. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  7335. {
  7336. priv->workqueue = create_workqueue(DRV_NAME);
  7337. init_waitqueue_head(&priv->wait_command_queue);
  7338. INIT_WORK(&priv->up, iwl_bg_up);
  7339. INIT_WORK(&priv->restart, iwl_bg_restart);
  7340. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  7341. INIT_WORK(&priv->scan_completed, iwl_bg_scan_completed);
  7342. INIT_WORK(&priv->request_scan, iwl_bg_request_scan);
  7343. INIT_WORK(&priv->abort_scan, iwl_bg_abort_scan);
  7344. INIT_WORK(&priv->rf_kill, iwl_bg_rf_kill);
  7345. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  7346. INIT_DELAYED_WORK(&priv->post_associate, iwl_bg_post_associate);
  7347. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  7348. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  7349. INIT_DELAYED_WORK(&priv->scan_check, iwl_bg_scan_check);
  7350. iwl_hw_setup_deferred_work(priv);
  7351. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  7352. iwl_irq_tasklet, (unsigned long)priv);
  7353. }
  7354. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  7355. {
  7356. iwl_hw_cancel_deferred_work(priv);
  7357. cancel_delayed_work(&priv->scan_check);
  7358. cancel_delayed_work(&priv->alive_start);
  7359. cancel_delayed_work(&priv->post_associate);
  7360. cancel_work_sync(&priv->beacon_update);
  7361. }
  7362. static struct attribute *iwl_sysfs_entries[] = {
  7363. &dev_attr_antenna.attr,
  7364. &dev_attr_channels.attr,
  7365. &dev_attr_dump_errors.attr,
  7366. &dev_attr_dump_events.attr,
  7367. &dev_attr_flags.attr,
  7368. &dev_attr_filter_flags.attr,
  7369. #ifdef CONFIG_IWLWIFI_SPECTRUM_MEASUREMENT
  7370. &dev_attr_measurement.attr,
  7371. #endif
  7372. &dev_attr_power_level.attr,
  7373. &dev_attr_retry_rate.attr,
  7374. &dev_attr_rf_kill.attr,
  7375. &dev_attr_rs_window.attr,
  7376. &dev_attr_statistics.attr,
  7377. &dev_attr_status.attr,
  7378. &dev_attr_temperature.attr,
  7379. &dev_attr_tune.attr,
  7380. &dev_attr_tx_power.attr,
  7381. NULL
  7382. };
  7383. static struct attribute_group iwl_attribute_group = {
  7384. .name = NULL, /* put in device directory */
  7385. .attrs = iwl_sysfs_entries,
  7386. };
  7387. static struct ieee80211_ops iwl_hw_ops = {
  7388. .tx = iwl_mac_tx,
  7389. .start = iwl_mac_start,
  7390. .stop = iwl_mac_stop,
  7391. .add_interface = iwl_mac_add_interface,
  7392. .remove_interface = iwl_mac_remove_interface,
  7393. .config = iwl_mac_config,
  7394. .config_interface = iwl_mac_config_interface,
  7395. .configure_filter = iwl_configure_filter,
  7396. .set_key = iwl_mac_set_key,
  7397. .get_stats = iwl_mac_get_stats,
  7398. .get_tx_stats = iwl_mac_get_tx_stats,
  7399. .conf_tx = iwl_mac_conf_tx,
  7400. .get_tsf = iwl_mac_get_tsf,
  7401. .reset_tsf = iwl_mac_reset_tsf,
  7402. .beacon_update = iwl_mac_beacon_update,
  7403. #ifdef CONFIG_IWLWIFI_HT
  7404. .conf_ht = iwl_mac_conf_ht,
  7405. .get_ht_capab = iwl_mac_get_ht_capab,
  7406. #ifdef CONFIG_IWLWIFI_HT_AGG
  7407. .ht_tx_agg_start = iwl_mac_ht_tx_agg_start,
  7408. .ht_tx_agg_stop = iwl_mac_ht_tx_agg_stop,
  7409. .ht_rx_agg_start = iwl_mac_ht_rx_agg_start,
  7410. .ht_rx_agg_stop = iwl_mac_ht_rx_agg_stop,
  7411. #endif /* CONFIG_IWLWIFI_HT_AGG */
  7412. #endif /* CONFIG_IWLWIFI_HT */
  7413. .hw_scan = iwl_mac_hw_scan
  7414. };
  7415. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  7416. {
  7417. int err = 0;
  7418. struct iwl_priv *priv;
  7419. struct ieee80211_hw *hw;
  7420. int i;
  7421. if (iwl_param_disable_hw_scan) {
  7422. IWL_DEBUG_INFO("Disabling hw_scan\n");
  7423. iwl_hw_ops.hw_scan = NULL;
  7424. }
  7425. if ((iwl_param_queues_num > IWL_MAX_NUM_QUEUES) ||
  7426. (iwl_param_queues_num < IWL_MIN_NUM_QUEUES)) {
  7427. IWL_ERROR("invalid queues_num, should be between %d and %d\n",
  7428. IWL_MIN_NUM_QUEUES, IWL_MAX_NUM_QUEUES);
  7429. err = -EINVAL;
  7430. goto out;
  7431. }
  7432. /* mac80211 allocates memory for this device instance, including
  7433. * space for this driver's private structure */
  7434. hw = ieee80211_alloc_hw(sizeof(struct iwl_priv), &iwl_hw_ops);
  7435. if (hw == NULL) {
  7436. IWL_ERROR("Can not allocate network device\n");
  7437. err = -ENOMEM;
  7438. goto out;
  7439. }
  7440. SET_IEEE80211_DEV(hw, &pdev->dev);
  7441. IWL_DEBUG_INFO("*** LOAD DRIVER ***\n");
  7442. priv = hw->priv;
  7443. priv->hw = hw;
  7444. priv->pci_dev = pdev;
  7445. priv->antenna = (enum iwl_antenna)iwl_param_antenna;
  7446. #ifdef CONFIG_IWLWIFI_DEBUG
  7447. iwl_debug_level = iwl_param_debug;
  7448. atomic_set(&priv->restrict_refcnt, 0);
  7449. #endif
  7450. priv->retry_rate = 1;
  7451. priv->ibss_beacon = NULL;
  7452. /* Tell mac80211 and its clients (e.g. Wireless Extensions)
  7453. * the range of signal quality values that we'll provide.
  7454. * Negative values for level/noise indicate that we'll provide dBm.
  7455. * For WE, at least, non-0 values here *enable* display of values
  7456. * in app (iwconfig). */
  7457. hw->max_rssi = -20; /* signal level, negative indicates dBm */
  7458. hw->max_noise = -20; /* noise level, negative indicates dBm */
  7459. hw->max_signal = 100; /* link quality indication (%) */
  7460. /* Tell mac80211 our Tx characteristics */
  7461. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE;
  7462. hw->queues = 4;
  7463. #ifdef CONFIG_IWLWIFI_HT
  7464. #ifdef CONFIG_IWLWIFI_HT_AGG
  7465. hw->queues = 16;
  7466. #endif /* CONFIG_IWLWIFI_HT_AGG */
  7467. #endif /* CONFIG_IWLWIFI_HT */
  7468. spin_lock_init(&priv->lock);
  7469. spin_lock_init(&priv->power_data.lock);
  7470. spin_lock_init(&priv->sta_lock);
  7471. spin_lock_init(&priv->hcmd_lock);
  7472. spin_lock_init(&priv->lq_mngr.lock);
  7473. for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++)
  7474. INIT_LIST_HEAD(&priv->ibss_mac_hash[i]);
  7475. INIT_LIST_HEAD(&priv->free_frames);
  7476. mutex_init(&priv->mutex);
  7477. if (pci_enable_device(pdev)) {
  7478. err = -ENODEV;
  7479. goto out_ieee80211_free_hw;
  7480. }
  7481. pci_set_master(pdev);
  7482. iwl_clear_stations_table(priv);
  7483. priv->data_retry_limit = -1;
  7484. priv->ieee_channels = NULL;
  7485. priv->ieee_rates = NULL;
  7486. priv->phymode = -1;
  7487. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  7488. if (!err)
  7489. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  7490. if (err) {
  7491. printk(KERN_WARNING DRV_NAME ": No suitable DMA available.\n");
  7492. goto out_pci_disable_device;
  7493. }
  7494. pci_set_drvdata(pdev, priv);
  7495. err = pci_request_regions(pdev, DRV_NAME);
  7496. if (err)
  7497. goto out_pci_disable_device;
  7498. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  7499. * PCI Tx retries from interfering with C3 CPU state */
  7500. pci_write_config_byte(pdev, 0x41, 0x00);
  7501. priv->hw_base = pci_iomap(pdev, 0, 0);
  7502. if (!priv->hw_base) {
  7503. err = -ENODEV;
  7504. goto out_pci_release_regions;
  7505. }
  7506. IWL_DEBUG_INFO("pci_resource_len = 0x%08llx\n",
  7507. (unsigned long long) pci_resource_len(pdev, 0));
  7508. IWL_DEBUG_INFO("pci_resource_base = %p\n", priv->hw_base);
  7509. /* Initialize module parameter values here */
  7510. if (iwl_param_disable) {
  7511. set_bit(STATUS_RF_KILL_SW, &priv->status);
  7512. IWL_DEBUG_INFO("Radio disabled.\n");
  7513. }
  7514. priv->iw_mode = IEEE80211_IF_TYPE_STA;
  7515. priv->ps_mode = 0;
  7516. priv->use_ant_b_for_management_frame = 1; /* start with ant B */
  7517. priv->is_ht_enabled = 1;
  7518. priv->channel_width = IWL_CHANNEL_WIDTH_40MHZ;
  7519. priv->valid_antenna = 0x7; /* assume all 3 connected */
  7520. priv->ps_mode = IWL_MIMO_PS_NONE;
  7521. priv->cck_power_index_compensation = iwl_read32(
  7522. priv, CSR_HW_REV_WA_REG);
  7523. iwl4965_set_rxon_chain(priv);
  7524. printk(KERN_INFO DRV_NAME
  7525. ": Detected Intel Wireless WiFi Link 4965AGN\n");
  7526. /* Device-specific setup */
  7527. if (iwl_hw_set_hw_setting(priv)) {
  7528. IWL_ERROR("failed to set hw settings\n");
  7529. mutex_unlock(&priv->mutex);
  7530. goto out_iounmap;
  7531. }
  7532. #ifdef CONFIG_IWLWIFI_QOS
  7533. if (iwl_param_qos_enable)
  7534. priv->qos_data.qos_enable = 1;
  7535. iwl_reset_qos(priv);
  7536. priv->qos_data.qos_active = 0;
  7537. priv->qos_data.qos_cap.val = 0;
  7538. #endif /* CONFIG_IWLWIFI_QOS */
  7539. iwl_set_rxon_channel(priv, MODE_IEEE80211G, 6);
  7540. iwl_setup_deferred_work(priv);
  7541. iwl_setup_rx_handlers(priv);
  7542. priv->rates_mask = IWL_RATES_MASK;
  7543. /* If power management is turned on, default to AC mode */
  7544. priv->power_mode = IWL_POWER_AC;
  7545. priv->user_txpower_limit = IWL_DEFAULT_TX_POWER;
  7546. pci_enable_msi(pdev);
  7547. err = request_irq(pdev->irq, iwl_isr, IRQF_SHARED, DRV_NAME, priv);
  7548. if (err) {
  7549. IWL_ERROR("Error allocating IRQ %d\n", pdev->irq);
  7550. goto out_disable_msi;
  7551. }
  7552. mutex_lock(&priv->mutex);
  7553. err = sysfs_create_group(&pdev->dev.kobj, &iwl_attribute_group);
  7554. if (err) {
  7555. IWL_ERROR("failed to create sysfs device attributes\n");
  7556. mutex_unlock(&priv->mutex);
  7557. goto out_release_irq;
  7558. }
  7559. /* fetch ucode file from disk, alloc and copy to bus-master buffers ...
  7560. * ucode filename and max sizes are card-specific. */
  7561. err = iwl_read_ucode(priv);
  7562. if (err) {
  7563. IWL_ERROR("Could not read microcode: %d\n", err);
  7564. mutex_unlock(&priv->mutex);
  7565. goto out_pci_alloc;
  7566. }
  7567. mutex_unlock(&priv->mutex);
  7568. IWL_DEBUG_INFO("Queing UP work.\n");
  7569. queue_work(priv->workqueue, &priv->up);
  7570. return 0;
  7571. out_pci_alloc:
  7572. iwl_dealloc_ucode_pci(priv);
  7573. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  7574. out_release_irq:
  7575. free_irq(pdev->irq, priv);
  7576. out_disable_msi:
  7577. pci_disable_msi(pdev);
  7578. destroy_workqueue(priv->workqueue);
  7579. priv->workqueue = NULL;
  7580. iwl_unset_hw_setting(priv);
  7581. out_iounmap:
  7582. pci_iounmap(pdev, priv->hw_base);
  7583. out_pci_release_regions:
  7584. pci_release_regions(pdev);
  7585. out_pci_disable_device:
  7586. pci_disable_device(pdev);
  7587. pci_set_drvdata(pdev, NULL);
  7588. out_ieee80211_free_hw:
  7589. ieee80211_free_hw(priv->hw);
  7590. out:
  7591. return err;
  7592. }
  7593. static void iwl_pci_remove(struct pci_dev *pdev)
  7594. {
  7595. struct iwl_priv *priv = pci_get_drvdata(pdev);
  7596. struct list_head *p, *q;
  7597. int i;
  7598. if (!priv)
  7599. return;
  7600. IWL_DEBUG_INFO("*** UNLOAD DRIVER ***\n");
  7601. mutex_lock(&priv->mutex);
  7602. set_bit(STATUS_EXIT_PENDING, &priv->status);
  7603. __iwl_down(priv);
  7604. mutex_unlock(&priv->mutex);
  7605. /* Free MAC hash list for ADHOC */
  7606. for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++) {
  7607. list_for_each_safe(p, q, &priv->ibss_mac_hash[i]) {
  7608. list_del(p);
  7609. kfree(list_entry(p, struct iwl_ibss_seq, list));
  7610. }
  7611. }
  7612. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  7613. iwl_dealloc_ucode_pci(priv);
  7614. if (priv->rxq.bd)
  7615. iwl_rx_queue_free(priv, &priv->rxq);
  7616. iwl_hw_txq_ctx_free(priv);
  7617. iwl_unset_hw_setting(priv);
  7618. iwl_clear_stations_table(priv);
  7619. if (priv->mac80211_registered) {
  7620. ieee80211_unregister_hw(priv->hw);
  7621. iwl_rate_control_unregister(priv->hw);
  7622. }
  7623. /*netif_stop_queue(dev); */
  7624. flush_workqueue(priv->workqueue);
  7625. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  7626. * priv->workqueue... so we can't take down the workqueue
  7627. * until now... */
  7628. destroy_workqueue(priv->workqueue);
  7629. priv->workqueue = NULL;
  7630. free_irq(pdev->irq, priv);
  7631. pci_disable_msi(pdev);
  7632. pci_iounmap(pdev, priv->hw_base);
  7633. pci_release_regions(pdev);
  7634. pci_disable_device(pdev);
  7635. pci_set_drvdata(pdev, NULL);
  7636. kfree(priv->channel_info);
  7637. kfree(priv->ieee_channels);
  7638. kfree(priv->ieee_rates);
  7639. if (priv->ibss_beacon)
  7640. dev_kfree_skb(priv->ibss_beacon);
  7641. ieee80211_free_hw(priv->hw);
  7642. }
  7643. #ifdef CONFIG_PM
  7644. static int iwl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  7645. {
  7646. struct iwl_priv *priv = pci_get_drvdata(pdev);
  7647. mutex_lock(&priv->mutex);
  7648. set_bit(STATUS_IN_SUSPEND, &priv->status);
  7649. /* Take down the device; powers it off, etc. */
  7650. __iwl_down(priv);
  7651. if (priv->mac80211_registered)
  7652. ieee80211_stop_queues(priv->hw);
  7653. pci_save_state(pdev);
  7654. pci_disable_device(pdev);
  7655. pci_set_power_state(pdev, PCI_D3hot);
  7656. mutex_unlock(&priv->mutex);
  7657. return 0;
  7658. }
  7659. static void iwl_resume(struct iwl_priv *priv)
  7660. {
  7661. unsigned long flags;
  7662. /* The following it a temporary work around due to the
  7663. * suspend / resume not fully initializing the NIC correctly.
  7664. * Without all of the following, resume will not attempt to take
  7665. * down the NIC (it shouldn't really need to) and will just try
  7666. * and bring the NIC back up. However that fails during the
  7667. * ucode verification process. This then causes iwl_down to be
  7668. * called *after* iwl_hw_nic_init() has succeeded -- which
  7669. * then lets the next init sequence succeed. So, we've
  7670. * replicated all of that NIC init code here... */
  7671. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  7672. iwl_hw_nic_init(priv);
  7673. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  7674. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  7675. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  7676. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  7677. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  7678. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  7679. /* tell the device to stop sending interrupts */
  7680. iwl_disable_interrupts(priv);
  7681. spin_lock_irqsave(&priv->lock, flags);
  7682. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  7683. if (!iwl_grab_restricted_access(priv)) {
  7684. iwl_write_restricted_reg(priv, APMG_CLK_DIS_REG,
  7685. APMG_CLK_VAL_DMA_CLK_RQT);
  7686. iwl_release_restricted_access(priv);
  7687. }
  7688. spin_unlock_irqrestore(&priv->lock, flags);
  7689. udelay(5);
  7690. iwl_hw_nic_reset(priv);
  7691. /* Bring the device back up */
  7692. clear_bit(STATUS_IN_SUSPEND, &priv->status);
  7693. queue_work(priv->workqueue, &priv->up);
  7694. }
  7695. static int iwl_pci_resume(struct pci_dev *pdev)
  7696. {
  7697. struct iwl_priv *priv = pci_get_drvdata(pdev);
  7698. int err;
  7699. printk(KERN_INFO "Coming out of suspend...\n");
  7700. mutex_lock(&priv->mutex);
  7701. pci_set_power_state(pdev, PCI_D0);
  7702. err = pci_enable_device(pdev);
  7703. pci_restore_state(pdev);
  7704. /*
  7705. * Suspend/Resume resets the PCI configuration space, so we have to
  7706. * re-disable the RETRY_TIMEOUT register (0x41) to keep PCI Tx retries
  7707. * from interfering with C3 CPU state. pci_restore_state won't help
  7708. * here since it only restores the first 64 bytes pci config header.
  7709. */
  7710. pci_write_config_byte(pdev, 0x41, 0x00);
  7711. iwl_resume(priv);
  7712. mutex_unlock(&priv->mutex);
  7713. return 0;
  7714. }
  7715. #endif /* CONFIG_PM */
  7716. /*****************************************************************************
  7717. *
  7718. * driver and module entry point
  7719. *
  7720. *****************************************************************************/
  7721. static struct pci_driver iwl_driver = {
  7722. .name = DRV_NAME,
  7723. .id_table = iwl_hw_card_ids,
  7724. .probe = iwl_pci_probe,
  7725. .remove = __devexit_p(iwl_pci_remove),
  7726. #ifdef CONFIG_PM
  7727. .suspend = iwl_pci_suspend,
  7728. .resume = iwl_pci_resume,
  7729. #endif
  7730. };
  7731. static int __init iwl_init(void)
  7732. {
  7733. int ret;
  7734. printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
  7735. printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
  7736. ret = pci_register_driver(&iwl_driver);
  7737. if (ret) {
  7738. IWL_ERROR("Unable to initialize PCI module\n");
  7739. return ret;
  7740. }
  7741. #ifdef CONFIG_IWLWIFI_DEBUG
  7742. ret = driver_create_file(&iwl_driver.driver, &driver_attr_debug_level);
  7743. if (ret) {
  7744. IWL_ERROR("Unable to create driver sysfs file\n");
  7745. pci_unregister_driver(&iwl_driver);
  7746. return ret;
  7747. }
  7748. #endif
  7749. return ret;
  7750. }
  7751. static void __exit iwl_exit(void)
  7752. {
  7753. #ifdef CONFIG_IWLWIFI_DEBUG
  7754. driver_remove_file(&iwl_driver.driver, &driver_attr_debug_level);
  7755. #endif
  7756. pci_unregister_driver(&iwl_driver);
  7757. }
  7758. module_param_named(antenna, iwl_param_antenna, int, 0444);
  7759. MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
  7760. module_param_named(disable, iwl_param_disable, int, 0444);
  7761. MODULE_PARM_DESC(disable, "manually disable the radio (default 0 [radio on])");
  7762. module_param_named(hwcrypto, iwl_param_hwcrypto, int, 0444);
  7763. MODULE_PARM_DESC(hwcrypto,
  7764. "using hardware crypto engine (default 0 [software])\n");
  7765. module_param_named(debug, iwl_param_debug, int, 0444);
  7766. MODULE_PARM_DESC(debug, "debug output mask");
  7767. module_param_named(disable_hw_scan, iwl_param_disable_hw_scan, int, 0444);
  7768. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  7769. module_param_named(queues_num, iwl_param_queues_num, int, 0444);
  7770. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  7771. /* QoS */
  7772. module_param_named(qos_enable, iwl_param_qos_enable, int, 0444);
  7773. MODULE_PARM_DESC(qos_enable, "enable all QoS functionality");
  7774. module_exit(iwl_exit);
  7775. module_init(iwl_init);