cvmx-mpi-defs.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_MPI_DEFS_H__
  28. #define __CVMX_MPI_DEFS_H__
  29. #define CVMX_MPI_CFG (CVMX_ADD_IO_SEG(0x0001070000001000ull))
  30. #define CVMX_MPI_DATX(offset) (CVMX_ADD_IO_SEG(0x0001070000001080ull) + ((offset) & 15) * 8)
  31. #define CVMX_MPI_STS (CVMX_ADD_IO_SEG(0x0001070000001008ull))
  32. #define CVMX_MPI_TX (CVMX_ADD_IO_SEG(0x0001070000001010ull))
  33. union cvmx_mpi_cfg {
  34. uint64_t u64;
  35. struct cvmx_mpi_cfg_s {
  36. #ifdef __BIG_ENDIAN_BITFIELD
  37. uint64_t reserved_29_63:35;
  38. uint64_t clkdiv:13;
  39. uint64_t csena3:1;
  40. uint64_t csena2:1;
  41. uint64_t csena1:1;
  42. uint64_t csena0:1;
  43. uint64_t cslate:1;
  44. uint64_t tritx:1;
  45. uint64_t idleclks:2;
  46. uint64_t cshi:1;
  47. uint64_t csena:1;
  48. uint64_t int_ena:1;
  49. uint64_t lsbfirst:1;
  50. uint64_t wireor:1;
  51. uint64_t clk_cont:1;
  52. uint64_t idlelo:1;
  53. uint64_t enable:1;
  54. #else
  55. uint64_t enable:1;
  56. uint64_t idlelo:1;
  57. uint64_t clk_cont:1;
  58. uint64_t wireor:1;
  59. uint64_t lsbfirst:1;
  60. uint64_t int_ena:1;
  61. uint64_t csena:1;
  62. uint64_t cshi:1;
  63. uint64_t idleclks:2;
  64. uint64_t tritx:1;
  65. uint64_t cslate:1;
  66. uint64_t csena0:1;
  67. uint64_t csena1:1;
  68. uint64_t csena2:1;
  69. uint64_t csena3:1;
  70. uint64_t clkdiv:13;
  71. uint64_t reserved_29_63:35;
  72. #endif
  73. } s;
  74. struct cvmx_mpi_cfg_cn30xx {
  75. #ifdef __BIG_ENDIAN_BITFIELD
  76. uint64_t reserved_29_63:35;
  77. uint64_t clkdiv:13;
  78. uint64_t reserved_12_15:4;
  79. uint64_t cslate:1;
  80. uint64_t tritx:1;
  81. uint64_t idleclks:2;
  82. uint64_t cshi:1;
  83. uint64_t csena:1;
  84. uint64_t int_ena:1;
  85. uint64_t lsbfirst:1;
  86. uint64_t wireor:1;
  87. uint64_t clk_cont:1;
  88. uint64_t idlelo:1;
  89. uint64_t enable:1;
  90. #else
  91. uint64_t enable:1;
  92. uint64_t idlelo:1;
  93. uint64_t clk_cont:1;
  94. uint64_t wireor:1;
  95. uint64_t lsbfirst:1;
  96. uint64_t int_ena:1;
  97. uint64_t csena:1;
  98. uint64_t cshi:1;
  99. uint64_t idleclks:2;
  100. uint64_t tritx:1;
  101. uint64_t cslate:1;
  102. uint64_t reserved_12_15:4;
  103. uint64_t clkdiv:13;
  104. uint64_t reserved_29_63:35;
  105. #endif
  106. } cn30xx;
  107. struct cvmx_mpi_cfg_cn31xx {
  108. #ifdef __BIG_ENDIAN_BITFIELD
  109. uint64_t reserved_29_63:35;
  110. uint64_t clkdiv:13;
  111. uint64_t reserved_11_15:5;
  112. uint64_t tritx:1;
  113. uint64_t idleclks:2;
  114. uint64_t cshi:1;
  115. uint64_t csena:1;
  116. uint64_t int_ena:1;
  117. uint64_t lsbfirst:1;
  118. uint64_t wireor:1;
  119. uint64_t clk_cont:1;
  120. uint64_t idlelo:1;
  121. uint64_t enable:1;
  122. #else
  123. uint64_t enable:1;
  124. uint64_t idlelo:1;
  125. uint64_t clk_cont:1;
  126. uint64_t wireor:1;
  127. uint64_t lsbfirst:1;
  128. uint64_t int_ena:1;
  129. uint64_t csena:1;
  130. uint64_t cshi:1;
  131. uint64_t idleclks:2;
  132. uint64_t tritx:1;
  133. uint64_t reserved_11_15:5;
  134. uint64_t clkdiv:13;
  135. uint64_t reserved_29_63:35;
  136. #endif
  137. } cn31xx;
  138. struct cvmx_mpi_cfg_cn30xx cn50xx;
  139. struct cvmx_mpi_cfg_cn61xx {
  140. #ifdef __BIG_ENDIAN_BITFIELD
  141. uint64_t reserved_29_63:35;
  142. uint64_t clkdiv:13;
  143. uint64_t reserved_14_15:2;
  144. uint64_t csena1:1;
  145. uint64_t csena0:1;
  146. uint64_t cslate:1;
  147. uint64_t tritx:1;
  148. uint64_t idleclks:2;
  149. uint64_t cshi:1;
  150. uint64_t reserved_6_6:1;
  151. uint64_t int_ena:1;
  152. uint64_t lsbfirst:1;
  153. uint64_t wireor:1;
  154. uint64_t clk_cont:1;
  155. uint64_t idlelo:1;
  156. uint64_t enable:1;
  157. #else
  158. uint64_t enable:1;
  159. uint64_t idlelo:1;
  160. uint64_t clk_cont:1;
  161. uint64_t wireor:1;
  162. uint64_t lsbfirst:1;
  163. uint64_t int_ena:1;
  164. uint64_t reserved_6_6:1;
  165. uint64_t cshi:1;
  166. uint64_t idleclks:2;
  167. uint64_t tritx:1;
  168. uint64_t cslate:1;
  169. uint64_t csena0:1;
  170. uint64_t csena1:1;
  171. uint64_t reserved_14_15:2;
  172. uint64_t clkdiv:13;
  173. uint64_t reserved_29_63:35;
  174. #endif
  175. } cn61xx;
  176. struct cvmx_mpi_cfg_cn66xx {
  177. #ifdef __BIG_ENDIAN_BITFIELD
  178. uint64_t reserved_29_63:35;
  179. uint64_t clkdiv:13;
  180. uint64_t csena3:1;
  181. uint64_t csena2:1;
  182. uint64_t reserved_12_13:2;
  183. uint64_t cslate:1;
  184. uint64_t tritx:1;
  185. uint64_t idleclks:2;
  186. uint64_t cshi:1;
  187. uint64_t reserved_6_6:1;
  188. uint64_t int_ena:1;
  189. uint64_t lsbfirst:1;
  190. uint64_t wireor:1;
  191. uint64_t clk_cont:1;
  192. uint64_t idlelo:1;
  193. uint64_t enable:1;
  194. #else
  195. uint64_t enable:1;
  196. uint64_t idlelo:1;
  197. uint64_t clk_cont:1;
  198. uint64_t wireor:1;
  199. uint64_t lsbfirst:1;
  200. uint64_t int_ena:1;
  201. uint64_t reserved_6_6:1;
  202. uint64_t cshi:1;
  203. uint64_t idleclks:2;
  204. uint64_t tritx:1;
  205. uint64_t cslate:1;
  206. uint64_t reserved_12_13:2;
  207. uint64_t csena2:1;
  208. uint64_t csena3:1;
  209. uint64_t clkdiv:13;
  210. uint64_t reserved_29_63:35;
  211. #endif
  212. } cn66xx;
  213. struct cvmx_mpi_cfg_cn61xx cnf71xx;
  214. };
  215. union cvmx_mpi_datx {
  216. uint64_t u64;
  217. struct cvmx_mpi_datx_s {
  218. #ifdef __BIG_ENDIAN_BITFIELD
  219. uint64_t reserved_8_63:56;
  220. uint64_t data:8;
  221. #else
  222. uint64_t data:8;
  223. uint64_t reserved_8_63:56;
  224. #endif
  225. } s;
  226. struct cvmx_mpi_datx_s cn30xx;
  227. struct cvmx_mpi_datx_s cn31xx;
  228. struct cvmx_mpi_datx_s cn50xx;
  229. struct cvmx_mpi_datx_s cn61xx;
  230. struct cvmx_mpi_datx_s cn66xx;
  231. struct cvmx_mpi_datx_s cnf71xx;
  232. };
  233. union cvmx_mpi_sts {
  234. uint64_t u64;
  235. struct cvmx_mpi_sts_s {
  236. #ifdef __BIG_ENDIAN_BITFIELD
  237. uint64_t reserved_13_63:51;
  238. uint64_t rxnum:5;
  239. uint64_t reserved_1_7:7;
  240. uint64_t busy:1;
  241. #else
  242. uint64_t busy:1;
  243. uint64_t reserved_1_7:7;
  244. uint64_t rxnum:5;
  245. uint64_t reserved_13_63:51;
  246. #endif
  247. } s;
  248. struct cvmx_mpi_sts_s cn30xx;
  249. struct cvmx_mpi_sts_s cn31xx;
  250. struct cvmx_mpi_sts_s cn50xx;
  251. struct cvmx_mpi_sts_s cn61xx;
  252. struct cvmx_mpi_sts_s cn66xx;
  253. struct cvmx_mpi_sts_s cnf71xx;
  254. };
  255. union cvmx_mpi_tx {
  256. uint64_t u64;
  257. struct cvmx_mpi_tx_s {
  258. #ifdef __BIG_ENDIAN_BITFIELD
  259. uint64_t reserved_22_63:42;
  260. uint64_t csid:2;
  261. uint64_t reserved_17_19:3;
  262. uint64_t leavecs:1;
  263. uint64_t reserved_13_15:3;
  264. uint64_t txnum:5;
  265. uint64_t reserved_5_7:3;
  266. uint64_t totnum:5;
  267. #else
  268. uint64_t totnum:5;
  269. uint64_t reserved_5_7:3;
  270. uint64_t txnum:5;
  271. uint64_t reserved_13_15:3;
  272. uint64_t leavecs:1;
  273. uint64_t reserved_17_19:3;
  274. uint64_t csid:2;
  275. uint64_t reserved_22_63:42;
  276. #endif
  277. } s;
  278. struct cvmx_mpi_tx_cn30xx {
  279. #ifdef __BIG_ENDIAN_BITFIELD
  280. uint64_t reserved_17_63:47;
  281. uint64_t leavecs:1;
  282. uint64_t reserved_13_15:3;
  283. uint64_t txnum:5;
  284. uint64_t reserved_5_7:3;
  285. uint64_t totnum:5;
  286. #else
  287. uint64_t totnum:5;
  288. uint64_t reserved_5_7:3;
  289. uint64_t txnum:5;
  290. uint64_t reserved_13_15:3;
  291. uint64_t leavecs:1;
  292. uint64_t reserved_17_63:47;
  293. #endif
  294. } cn30xx;
  295. struct cvmx_mpi_tx_cn30xx cn31xx;
  296. struct cvmx_mpi_tx_cn30xx cn50xx;
  297. struct cvmx_mpi_tx_cn61xx {
  298. #ifdef __BIG_ENDIAN_BITFIELD
  299. uint64_t reserved_21_63:43;
  300. uint64_t csid:1;
  301. uint64_t reserved_17_19:3;
  302. uint64_t leavecs:1;
  303. uint64_t reserved_13_15:3;
  304. uint64_t txnum:5;
  305. uint64_t reserved_5_7:3;
  306. uint64_t totnum:5;
  307. #else
  308. uint64_t totnum:5;
  309. uint64_t reserved_5_7:3;
  310. uint64_t txnum:5;
  311. uint64_t reserved_13_15:3;
  312. uint64_t leavecs:1;
  313. uint64_t reserved_17_19:3;
  314. uint64_t csid:1;
  315. uint64_t reserved_21_63:43;
  316. #endif
  317. } cn61xx;
  318. struct cvmx_mpi_tx_s cn66xx;
  319. struct cvmx_mpi_tx_cn61xx cnf71xx;
  320. };
  321. #endif