vmx.c 97 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "irq.h"
  18. #include "mmu.h"
  19. #include <linux/kvm_host.h>
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/mm.h>
  23. #include <linux/highmem.h>
  24. #include <linux/sched.h>
  25. #include <linux/moduleparam.h>
  26. #include "kvm_cache_regs.h"
  27. #include "x86.h"
  28. #include <asm/io.h>
  29. #include <asm/desc.h>
  30. #include <asm/vmx.h>
  31. #include <asm/virtext.h>
  32. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  33. MODULE_AUTHOR("Qumranet");
  34. MODULE_LICENSE("GPL");
  35. static int __read_mostly bypass_guest_pf = 1;
  36. module_param(bypass_guest_pf, bool, S_IRUGO);
  37. static int __read_mostly enable_vpid = 1;
  38. module_param_named(vpid, enable_vpid, bool, 0444);
  39. static int __read_mostly flexpriority_enabled = 1;
  40. module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
  41. static int __read_mostly enable_ept = 1;
  42. module_param_named(ept, enable_ept, bool, S_IRUGO);
  43. static int __read_mostly emulate_invalid_guest_state = 0;
  44. module_param(emulate_invalid_guest_state, bool, S_IRUGO);
  45. struct vmcs {
  46. u32 revision_id;
  47. u32 abort;
  48. char data[0];
  49. };
  50. struct vcpu_vmx {
  51. struct kvm_vcpu vcpu;
  52. struct list_head local_vcpus_link;
  53. unsigned long host_rsp;
  54. int launched;
  55. u8 fail;
  56. u32 idt_vectoring_info;
  57. struct kvm_msr_entry *guest_msrs;
  58. struct kvm_msr_entry *host_msrs;
  59. int nmsrs;
  60. int save_nmsrs;
  61. int msr_offset_efer;
  62. #ifdef CONFIG_X86_64
  63. int msr_offset_kernel_gs_base;
  64. #endif
  65. struct vmcs *vmcs;
  66. struct {
  67. int loaded;
  68. u16 fs_sel, gs_sel, ldt_sel;
  69. int gs_ldt_reload_needed;
  70. int fs_reload_needed;
  71. int guest_efer_loaded;
  72. } host_state;
  73. struct {
  74. struct {
  75. bool pending;
  76. u8 vector;
  77. unsigned rip;
  78. } irq;
  79. } rmode;
  80. int vpid;
  81. bool emulation_required;
  82. enum emulation_result invalid_state_emulation_result;
  83. /* Support for vnmi-less CPUs */
  84. int soft_vnmi_blocked;
  85. ktime_t entry_time;
  86. s64 vnmi_blocked_time;
  87. };
  88. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  89. {
  90. return container_of(vcpu, struct vcpu_vmx, vcpu);
  91. }
  92. static int init_rmode(struct kvm *kvm);
  93. static u64 construct_eptp(unsigned long root_hpa);
  94. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  95. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  96. static DEFINE_PER_CPU(struct list_head, vcpus_on_cpu);
  97. static unsigned long *vmx_io_bitmap_a;
  98. static unsigned long *vmx_io_bitmap_b;
  99. static unsigned long *vmx_msr_bitmap_legacy;
  100. static unsigned long *vmx_msr_bitmap_longmode;
  101. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  102. static DEFINE_SPINLOCK(vmx_vpid_lock);
  103. static struct vmcs_config {
  104. int size;
  105. int order;
  106. u32 revision_id;
  107. u32 pin_based_exec_ctrl;
  108. u32 cpu_based_exec_ctrl;
  109. u32 cpu_based_2nd_exec_ctrl;
  110. u32 vmexit_ctrl;
  111. u32 vmentry_ctrl;
  112. } vmcs_config;
  113. static struct vmx_capability {
  114. u32 ept;
  115. u32 vpid;
  116. } vmx_capability;
  117. #define VMX_SEGMENT_FIELD(seg) \
  118. [VCPU_SREG_##seg] = { \
  119. .selector = GUEST_##seg##_SELECTOR, \
  120. .base = GUEST_##seg##_BASE, \
  121. .limit = GUEST_##seg##_LIMIT, \
  122. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  123. }
  124. static struct kvm_vmx_segment_field {
  125. unsigned selector;
  126. unsigned base;
  127. unsigned limit;
  128. unsigned ar_bytes;
  129. } kvm_vmx_segment_fields[] = {
  130. VMX_SEGMENT_FIELD(CS),
  131. VMX_SEGMENT_FIELD(DS),
  132. VMX_SEGMENT_FIELD(ES),
  133. VMX_SEGMENT_FIELD(FS),
  134. VMX_SEGMENT_FIELD(GS),
  135. VMX_SEGMENT_FIELD(SS),
  136. VMX_SEGMENT_FIELD(TR),
  137. VMX_SEGMENT_FIELD(LDTR),
  138. };
  139. /*
  140. * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
  141. * away by decrementing the array size.
  142. */
  143. static const u32 vmx_msr_index[] = {
  144. #ifdef CONFIG_X86_64
  145. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  146. #endif
  147. MSR_EFER, MSR_K6_STAR,
  148. };
  149. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  150. static void load_msrs(struct kvm_msr_entry *e, int n)
  151. {
  152. int i;
  153. for (i = 0; i < n; ++i)
  154. wrmsrl(e[i].index, e[i].data);
  155. }
  156. static void save_msrs(struct kvm_msr_entry *e, int n)
  157. {
  158. int i;
  159. for (i = 0; i < n; ++i)
  160. rdmsrl(e[i].index, e[i].data);
  161. }
  162. static inline int is_page_fault(u32 intr_info)
  163. {
  164. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  165. INTR_INFO_VALID_MASK)) ==
  166. (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  167. }
  168. static inline int is_no_device(u32 intr_info)
  169. {
  170. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  171. INTR_INFO_VALID_MASK)) ==
  172. (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  173. }
  174. static inline int is_invalid_opcode(u32 intr_info)
  175. {
  176. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  177. INTR_INFO_VALID_MASK)) ==
  178. (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  179. }
  180. static inline int is_external_interrupt(u32 intr_info)
  181. {
  182. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  183. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  184. }
  185. static inline int cpu_has_vmx_msr_bitmap(void)
  186. {
  187. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
  188. }
  189. static inline int cpu_has_vmx_tpr_shadow(void)
  190. {
  191. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
  192. }
  193. static inline int vm_need_tpr_shadow(struct kvm *kvm)
  194. {
  195. return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
  196. }
  197. static inline int cpu_has_secondary_exec_ctrls(void)
  198. {
  199. return vmcs_config.cpu_based_exec_ctrl &
  200. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  201. }
  202. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  203. {
  204. return vmcs_config.cpu_based_2nd_exec_ctrl &
  205. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  206. }
  207. static inline bool cpu_has_vmx_flexpriority(void)
  208. {
  209. return cpu_has_vmx_tpr_shadow() &&
  210. cpu_has_vmx_virtualize_apic_accesses();
  211. }
  212. static inline int cpu_has_vmx_invept_individual_addr(void)
  213. {
  214. return !!(vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT);
  215. }
  216. static inline int cpu_has_vmx_invept_context(void)
  217. {
  218. return !!(vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT);
  219. }
  220. static inline int cpu_has_vmx_invept_global(void)
  221. {
  222. return !!(vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT);
  223. }
  224. static inline int cpu_has_vmx_ept(void)
  225. {
  226. return vmcs_config.cpu_based_2nd_exec_ctrl &
  227. SECONDARY_EXEC_ENABLE_EPT;
  228. }
  229. static inline int vm_need_virtualize_apic_accesses(struct kvm *kvm)
  230. {
  231. return flexpriority_enabled &&
  232. (cpu_has_vmx_virtualize_apic_accesses()) &&
  233. (irqchip_in_kernel(kvm));
  234. }
  235. static inline int cpu_has_vmx_vpid(void)
  236. {
  237. return vmcs_config.cpu_based_2nd_exec_ctrl &
  238. SECONDARY_EXEC_ENABLE_VPID;
  239. }
  240. static inline int cpu_has_virtual_nmis(void)
  241. {
  242. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  243. }
  244. static inline bool report_flexpriority(void)
  245. {
  246. return flexpriority_enabled;
  247. }
  248. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  249. {
  250. int i;
  251. for (i = 0; i < vmx->nmsrs; ++i)
  252. if (vmx->guest_msrs[i].index == msr)
  253. return i;
  254. return -1;
  255. }
  256. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  257. {
  258. struct {
  259. u64 vpid : 16;
  260. u64 rsvd : 48;
  261. u64 gva;
  262. } operand = { vpid, 0, gva };
  263. asm volatile (__ex(ASM_VMX_INVVPID)
  264. /* CF==1 or ZF==1 --> rc = -1 */
  265. "; ja 1f ; ud2 ; 1:"
  266. : : "a"(&operand), "c"(ext) : "cc", "memory");
  267. }
  268. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  269. {
  270. struct {
  271. u64 eptp, gpa;
  272. } operand = {eptp, gpa};
  273. asm volatile (__ex(ASM_VMX_INVEPT)
  274. /* CF==1 or ZF==1 --> rc = -1 */
  275. "; ja 1f ; ud2 ; 1:\n"
  276. : : "a" (&operand), "c" (ext) : "cc", "memory");
  277. }
  278. static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  279. {
  280. int i;
  281. i = __find_msr_index(vmx, msr);
  282. if (i >= 0)
  283. return &vmx->guest_msrs[i];
  284. return NULL;
  285. }
  286. static void vmcs_clear(struct vmcs *vmcs)
  287. {
  288. u64 phys_addr = __pa(vmcs);
  289. u8 error;
  290. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  291. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  292. : "cc", "memory");
  293. if (error)
  294. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  295. vmcs, phys_addr);
  296. }
  297. static void __vcpu_clear(void *arg)
  298. {
  299. struct vcpu_vmx *vmx = arg;
  300. int cpu = raw_smp_processor_id();
  301. if (vmx->vcpu.cpu == cpu)
  302. vmcs_clear(vmx->vmcs);
  303. if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
  304. per_cpu(current_vmcs, cpu) = NULL;
  305. rdtscll(vmx->vcpu.arch.host_tsc);
  306. list_del(&vmx->local_vcpus_link);
  307. vmx->vcpu.cpu = -1;
  308. vmx->launched = 0;
  309. }
  310. static void vcpu_clear(struct vcpu_vmx *vmx)
  311. {
  312. if (vmx->vcpu.cpu == -1)
  313. return;
  314. smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 1);
  315. }
  316. static inline void vpid_sync_vcpu_all(struct vcpu_vmx *vmx)
  317. {
  318. if (vmx->vpid == 0)
  319. return;
  320. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  321. }
  322. static inline void ept_sync_global(void)
  323. {
  324. if (cpu_has_vmx_invept_global())
  325. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  326. }
  327. static inline void ept_sync_context(u64 eptp)
  328. {
  329. if (enable_ept) {
  330. if (cpu_has_vmx_invept_context())
  331. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  332. else
  333. ept_sync_global();
  334. }
  335. }
  336. static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
  337. {
  338. if (enable_ept) {
  339. if (cpu_has_vmx_invept_individual_addr())
  340. __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
  341. eptp, gpa);
  342. else
  343. ept_sync_context(eptp);
  344. }
  345. }
  346. static unsigned long vmcs_readl(unsigned long field)
  347. {
  348. unsigned long value;
  349. asm volatile (__ex(ASM_VMX_VMREAD_RDX_RAX)
  350. : "=a"(value) : "d"(field) : "cc");
  351. return value;
  352. }
  353. static u16 vmcs_read16(unsigned long field)
  354. {
  355. return vmcs_readl(field);
  356. }
  357. static u32 vmcs_read32(unsigned long field)
  358. {
  359. return vmcs_readl(field);
  360. }
  361. static u64 vmcs_read64(unsigned long field)
  362. {
  363. #ifdef CONFIG_X86_64
  364. return vmcs_readl(field);
  365. #else
  366. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  367. #endif
  368. }
  369. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  370. {
  371. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  372. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  373. dump_stack();
  374. }
  375. static void vmcs_writel(unsigned long field, unsigned long value)
  376. {
  377. u8 error;
  378. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  379. : "=q"(error) : "a"(value), "d"(field) : "cc");
  380. if (unlikely(error))
  381. vmwrite_error(field, value);
  382. }
  383. static void vmcs_write16(unsigned long field, u16 value)
  384. {
  385. vmcs_writel(field, value);
  386. }
  387. static void vmcs_write32(unsigned long field, u32 value)
  388. {
  389. vmcs_writel(field, value);
  390. }
  391. static void vmcs_write64(unsigned long field, u64 value)
  392. {
  393. vmcs_writel(field, value);
  394. #ifndef CONFIG_X86_64
  395. asm volatile ("");
  396. vmcs_writel(field+1, value >> 32);
  397. #endif
  398. }
  399. static void vmcs_clear_bits(unsigned long field, u32 mask)
  400. {
  401. vmcs_writel(field, vmcs_readl(field) & ~mask);
  402. }
  403. static void vmcs_set_bits(unsigned long field, u32 mask)
  404. {
  405. vmcs_writel(field, vmcs_readl(field) | mask);
  406. }
  407. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  408. {
  409. u32 eb;
  410. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR);
  411. if (!vcpu->fpu_active)
  412. eb |= 1u << NM_VECTOR;
  413. if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
  414. if (vcpu->guest_debug &
  415. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  416. eb |= 1u << DB_VECTOR;
  417. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  418. eb |= 1u << BP_VECTOR;
  419. }
  420. if (vcpu->arch.rmode.active)
  421. eb = ~0;
  422. if (enable_ept)
  423. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  424. vmcs_write32(EXCEPTION_BITMAP, eb);
  425. }
  426. static void reload_tss(void)
  427. {
  428. /*
  429. * VT restores TR but not its size. Useless.
  430. */
  431. struct descriptor_table gdt;
  432. struct desc_struct *descs;
  433. kvm_get_gdt(&gdt);
  434. descs = (void *)gdt.base;
  435. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  436. load_TR_desc();
  437. }
  438. static void load_transition_efer(struct vcpu_vmx *vmx)
  439. {
  440. int efer_offset = vmx->msr_offset_efer;
  441. u64 host_efer = vmx->host_msrs[efer_offset].data;
  442. u64 guest_efer = vmx->guest_msrs[efer_offset].data;
  443. u64 ignore_bits;
  444. if (efer_offset < 0)
  445. return;
  446. /*
  447. * NX is emulated; LMA and LME handled by hardware; SCE meaninless
  448. * outside long mode
  449. */
  450. ignore_bits = EFER_NX | EFER_SCE;
  451. #ifdef CONFIG_X86_64
  452. ignore_bits |= EFER_LMA | EFER_LME;
  453. /* SCE is meaningful only in long mode on Intel */
  454. if (guest_efer & EFER_LMA)
  455. ignore_bits &= ~(u64)EFER_SCE;
  456. #endif
  457. if ((guest_efer & ~ignore_bits) == (host_efer & ~ignore_bits))
  458. return;
  459. vmx->host_state.guest_efer_loaded = 1;
  460. guest_efer &= ~ignore_bits;
  461. guest_efer |= host_efer & ignore_bits;
  462. wrmsrl(MSR_EFER, guest_efer);
  463. vmx->vcpu.stat.efer_reload++;
  464. }
  465. static void reload_host_efer(struct vcpu_vmx *vmx)
  466. {
  467. if (vmx->host_state.guest_efer_loaded) {
  468. vmx->host_state.guest_efer_loaded = 0;
  469. load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
  470. }
  471. }
  472. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  473. {
  474. struct vcpu_vmx *vmx = to_vmx(vcpu);
  475. if (vmx->host_state.loaded)
  476. return;
  477. vmx->host_state.loaded = 1;
  478. /*
  479. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  480. * allow segment selectors with cpl > 0 or ti == 1.
  481. */
  482. vmx->host_state.ldt_sel = kvm_read_ldt();
  483. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  484. vmx->host_state.fs_sel = kvm_read_fs();
  485. if (!(vmx->host_state.fs_sel & 7)) {
  486. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  487. vmx->host_state.fs_reload_needed = 0;
  488. } else {
  489. vmcs_write16(HOST_FS_SELECTOR, 0);
  490. vmx->host_state.fs_reload_needed = 1;
  491. }
  492. vmx->host_state.gs_sel = kvm_read_gs();
  493. if (!(vmx->host_state.gs_sel & 7))
  494. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  495. else {
  496. vmcs_write16(HOST_GS_SELECTOR, 0);
  497. vmx->host_state.gs_ldt_reload_needed = 1;
  498. }
  499. #ifdef CONFIG_X86_64
  500. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  501. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  502. #else
  503. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  504. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  505. #endif
  506. #ifdef CONFIG_X86_64
  507. if (is_long_mode(&vmx->vcpu))
  508. save_msrs(vmx->host_msrs +
  509. vmx->msr_offset_kernel_gs_base, 1);
  510. #endif
  511. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  512. load_transition_efer(vmx);
  513. }
  514. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  515. {
  516. unsigned long flags;
  517. if (!vmx->host_state.loaded)
  518. return;
  519. ++vmx->vcpu.stat.host_state_reload;
  520. vmx->host_state.loaded = 0;
  521. if (vmx->host_state.fs_reload_needed)
  522. kvm_load_fs(vmx->host_state.fs_sel);
  523. if (vmx->host_state.gs_ldt_reload_needed) {
  524. kvm_load_ldt(vmx->host_state.ldt_sel);
  525. /*
  526. * If we have to reload gs, we must take care to
  527. * preserve our gs base.
  528. */
  529. local_irq_save(flags);
  530. kvm_load_gs(vmx->host_state.gs_sel);
  531. #ifdef CONFIG_X86_64
  532. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  533. #endif
  534. local_irq_restore(flags);
  535. }
  536. reload_tss();
  537. save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  538. load_msrs(vmx->host_msrs, vmx->save_nmsrs);
  539. reload_host_efer(vmx);
  540. }
  541. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  542. {
  543. preempt_disable();
  544. __vmx_load_host_state(vmx);
  545. preempt_enable();
  546. }
  547. /*
  548. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  549. * vcpu mutex is already taken.
  550. */
  551. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  552. {
  553. struct vcpu_vmx *vmx = to_vmx(vcpu);
  554. u64 phys_addr = __pa(vmx->vmcs);
  555. u64 tsc_this, delta, new_offset;
  556. if (vcpu->cpu != cpu) {
  557. vcpu_clear(vmx);
  558. kvm_migrate_timers(vcpu);
  559. vpid_sync_vcpu_all(vmx);
  560. local_irq_disable();
  561. list_add(&vmx->local_vcpus_link,
  562. &per_cpu(vcpus_on_cpu, cpu));
  563. local_irq_enable();
  564. }
  565. if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
  566. u8 error;
  567. per_cpu(current_vmcs, cpu) = vmx->vmcs;
  568. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  569. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  570. : "cc");
  571. if (error)
  572. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  573. vmx->vmcs, phys_addr);
  574. }
  575. if (vcpu->cpu != cpu) {
  576. struct descriptor_table dt;
  577. unsigned long sysenter_esp;
  578. vcpu->cpu = cpu;
  579. /*
  580. * Linux uses per-cpu TSS and GDT, so set these when switching
  581. * processors.
  582. */
  583. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  584. kvm_get_gdt(&dt);
  585. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  586. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  587. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  588. /*
  589. * Make sure the time stamp counter is monotonous.
  590. */
  591. rdtscll(tsc_this);
  592. if (tsc_this < vcpu->arch.host_tsc) {
  593. delta = vcpu->arch.host_tsc - tsc_this;
  594. new_offset = vmcs_read64(TSC_OFFSET) + delta;
  595. vmcs_write64(TSC_OFFSET, new_offset);
  596. }
  597. }
  598. }
  599. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  600. {
  601. __vmx_load_host_state(to_vmx(vcpu));
  602. }
  603. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  604. {
  605. if (vcpu->fpu_active)
  606. return;
  607. vcpu->fpu_active = 1;
  608. vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
  609. if (vcpu->arch.cr0 & X86_CR0_TS)
  610. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  611. update_exception_bitmap(vcpu);
  612. }
  613. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  614. {
  615. if (!vcpu->fpu_active)
  616. return;
  617. vcpu->fpu_active = 0;
  618. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  619. update_exception_bitmap(vcpu);
  620. }
  621. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  622. {
  623. return vmcs_readl(GUEST_RFLAGS);
  624. }
  625. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  626. {
  627. if (vcpu->arch.rmode.active)
  628. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  629. vmcs_writel(GUEST_RFLAGS, rflags);
  630. }
  631. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  632. {
  633. unsigned long rip;
  634. u32 interruptibility;
  635. rip = kvm_rip_read(vcpu);
  636. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  637. kvm_rip_write(vcpu, rip);
  638. /*
  639. * We emulated an instruction, so temporary interrupt blocking
  640. * should be removed, if set.
  641. */
  642. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  643. if (interruptibility & 3)
  644. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  645. interruptibility & ~3);
  646. vcpu->arch.interrupt_window_open = 1;
  647. }
  648. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  649. bool has_error_code, u32 error_code)
  650. {
  651. struct vcpu_vmx *vmx = to_vmx(vcpu);
  652. u32 intr_info = nr | INTR_INFO_VALID_MASK;
  653. if (has_error_code) {
  654. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  655. intr_info |= INTR_INFO_DELIVER_CODE_MASK;
  656. }
  657. if (vcpu->arch.rmode.active) {
  658. vmx->rmode.irq.pending = true;
  659. vmx->rmode.irq.vector = nr;
  660. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  661. if (nr == BP_VECTOR || nr == OF_VECTOR)
  662. vmx->rmode.irq.rip++;
  663. intr_info |= INTR_TYPE_SOFT_INTR;
  664. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  665. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  666. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  667. return;
  668. }
  669. if (nr == BP_VECTOR || nr == OF_VECTOR) {
  670. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  671. intr_info |= INTR_TYPE_SOFT_EXCEPTION;
  672. } else
  673. intr_info |= INTR_TYPE_HARD_EXCEPTION;
  674. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  675. }
  676. static bool vmx_exception_injected(struct kvm_vcpu *vcpu)
  677. {
  678. return false;
  679. }
  680. /*
  681. * Swap MSR entry in host/guest MSR entry array.
  682. */
  683. #ifdef CONFIG_X86_64
  684. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  685. {
  686. struct kvm_msr_entry tmp;
  687. tmp = vmx->guest_msrs[to];
  688. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  689. vmx->guest_msrs[from] = tmp;
  690. tmp = vmx->host_msrs[to];
  691. vmx->host_msrs[to] = vmx->host_msrs[from];
  692. vmx->host_msrs[from] = tmp;
  693. }
  694. #endif
  695. /*
  696. * Set up the vmcs to automatically save and restore system
  697. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  698. * mode, as fiddling with msrs is very expensive.
  699. */
  700. static void setup_msrs(struct vcpu_vmx *vmx)
  701. {
  702. int save_nmsrs;
  703. unsigned long *msr_bitmap;
  704. vmx_load_host_state(vmx);
  705. save_nmsrs = 0;
  706. #ifdef CONFIG_X86_64
  707. if (is_long_mode(&vmx->vcpu)) {
  708. int index;
  709. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  710. if (index >= 0)
  711. move_msr_up(vmx, index, save_nmsrs++);
  712. index = __find_msr_index(vmx, MSR_LSTAR);
  713. if (index >= 0)
  714. move_msr_up(vmx, index, save_nmsrs++);
  715. index = __find_msr_index(vmx, MSR_CSTAR);
  716. if (index >= 0)
  717. move_msr_up(vmx, index, save_nmsrs++);
  718. index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  719. if (index >= 0)
  720. move_msr_up(vmx, index, save_nmsrs++);
  721. /*
  722. * MSR_K6_STAR is only needed on long mode guests, and only
  723. * if efer.sce is enabled.
  724. */
  725. index = __find_msr_index(vmx, MSR_K6_STAR);
  726. if ((index >= 0) && (vmx->vcpu.arch.shadow_efer & EFER_SCE))
  727. move_msr_up(vmx, index, save_nmsrs++);
  728. }
  729. #endif
  730. vmx->save_nmsrs = save_nmsrs;
  731. #ifdef CONFIG_X86_64
  732. vmx->msr_offset_kernel_gs_base =
  733. __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  734. #endif
  735. vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
  736. if (cpu_has_vmx_msr_bitmap()) {
  737. if (is_long_mode(&vmx->vcpu))
  738. msr_bitmap = vmx_msr_bitmap_longmode;
  739. else
  740. msr_bitmap = vmx_msr_bitmap_legacy;
  741. vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
  742. }
  743. }
  744. /*
  745. * reads and returns guest's timestamp counter "register"
  746. * guest_tsc = host_tsc + tsc_offset -- 21.3
  747. */
  748. static u64 guest_read_tsc(void)
  749. {
  750. u64 host_tsc, tsc_offset;
  751. rdtscll(host_tsc);
  752. tsc_offset = vmcs_read64(TSC_OFFSET);
  753. return host_tsc + tsc_offset;
  754. }
  755. /*
  756. * writes 'guest_tsc' into guest's timestamp counter "register"
  757. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  758. */
  759. static void guest_write_tsc(u64 guest_tsc, u64 host_tsc)
  760. {
  761. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  762. }
  763. /*
  764. * Reads an msr value (of 'msr_index') into 'pdata'.
  765. * Returns 0 on success, non-0 otherwise.
  766. * Assumes vcpu_load() was already called.
  767. */
  768. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  769. {
  770. u64 data;
  771. struct kvm_msr_entry *msr;
  772. if (!pdata) {
  773. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  774. return -EINVAL;
  775. }
  776. switch (msr_index) {
  777. #ifdef CONFIG_X86_64
  778. case MSR_FS_BASE:
  779. data = vmcs_readl(GUEST_FS_BASE);
  780. break;
  781. case MSR_GS_BASE:
  782. data = vmcs_readl(GUEST_GS_BASE);
  783. break;
  784. case MSR_EFER:
  785. return kvm_get_msr_common(vcpu, msr_index, pdata);
  786. #endif
  787. case MSR_IA32_TIME_STAMP_COUNTER:
  788. data = guest_read_tsc();
  789. break;
  790. case MSR_IA32_SYSENTER_CS:
  791. data = vmcs_read32(GUEST_SYSENTER_CS);
  792. break;
  793. case MSR_IA32_SYSENTER_EIP:
  794. data = vmcs_readl(GUEST_SYSENTER_EIP);
  795. break;
  796. case MSR_IA32_SYSENTER_ESP:
  797. data = vmcs_readl(GUEST_SYSENTER_ESP);
  798. break;
  799. default:
  800. vmx_load_host_state(to_vmx(vcpu));
  801. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  802. if (msr) {
  803. data = msr->data;
  804. break;
  805. }
  806. return kvm_get_msr_common(vcpu, msr_index, pdata);
  807. }
  808. *pdata = data;
  809. return 0;
  810. }
  811. /*
  812. * Writes msr value into into the appropriate "register".
  813. * Returns 0 on success, non-0 otherwise.
  814. * Assumes vcpu_load() was already called.
  815. */
  816. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  817. {
  818. struct vcpu_vmx *vmx = to_vmx(vcpu);
  819. struct kvm_msr_entry *msr;
  820. u64 host_tsc;
  821. int ret = 0;
  822. switch (msr_index) {
  823. case MSR_EFER:
  824. vmx_load_host_state(vmx);
  825. ret = kvm_set_msr_common(vcpu, msr_index, data);
  826. break;
  827. #ifdef CONFIG_X86_64
  828. case MSR_FS_BASE:
  829. vmcs_writel(GUEST_FS_BASE, data);
  830. break;
  831. case MSR_GS_BASE:
  832. vmcs_writel(GUEST_GS_BASE, data);
  833. break;
  834. #endif
  835. case MSR_IA32_SYSENTER_CS:
  836. vmcs_write32(GUEST_SYSENTER_CS, data);
  837. break;
  838. case MSR_IA32_SYSENTER_EIP:
  839. vmcs_writel(GUEST_SYSENTER_EIP, data);
  840. break;
  841. case MSR_IA32_SYSENTER_ESP:
  842. vmcs_writel(GUEST_SYSENTER_ESP, data);
  843. break;
  844. case MSR_IA32_TIME_STAMP_COUNTER:
  845. rdtscll(host_tsc);
  846. guest_write_tsc(data, host_tsc);
  847. break;
  848. case MSR_P6_PERFCTR0:
  849. case MSR_P6_PERFCTR1:
  850. case MSR_P6_EVNTSEL0:
  851. case MSR_P6_EVNTSEL1:
  852. /*
  853. * Just discard all writes to the performance counters; this
  854. * should keep both older linux and windows 64-bit guests
  855. * happy
  856. */
  857. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: 0x%x data 0x%llx\n", msr_index, data);
  858. break;
  859. case MSR_IA32_CR_PAT:
  860. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  861. vmcs_write64(GUEST_IA32_PAT, data);
  862. vcpu->arch.pat = data;
  863. break;
  864. }
  865. /* Otherwise falls through to kvm_set_msr_common */
  866. default:
  867. vmx_load_host_state(vmx);
  868. msr = find_msr_entry(vmx, msr_index);
  869. if (msr) {
  870. msr->data = data;
  871. break;
  872. }
  873. ret = kvm_set_msr_common(vcpu, msr_index, data);
  874. }
  875. return ret;
  876. }
  877. static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  878. {
  879. __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
  880. switch (reg) {
  881. case VCPU_REGS_RSP:
  882. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  883. break;
  884. case VCPU_REGS_RIP:
  885. vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
  886. break;
  887. default:
  888. break;
  889. }
  890. }
  891. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
  892. {
  893. int old_debug = vcpu->guest_debug;
  894. unsigned long flags;
  895. vcpu->guest_debug = dbg->control;
  896. if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
  897. vcpu->guest_debug = 0;
  898. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
  899. vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]);
  900. else
  901. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  902. flags = vmcs_readl(GUEST_RFLAGS);
  903. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  904. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  905. else if (old_debug & KVM_GUESTDBG_SINGLESTEP)
  906. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  907. vmcs_writel(GUEST_RFLAGS, flags);
  908. update_exception_bitmap(vcpu);
  909. return 0;
  910. }
  911. static int vmx_get_irq(struct kvm_vcpu *vcpu)
  912. {
  913. if (!vcpu->arch.interrupt.pending)
  914. return -1;
  915. return vcpu->arch.interrupt.nr;
  916. }
  917. static __init int cpu_has_kvm_support(void)
  918. {
  919. return cpu_has_vmx();
  920. }
  921. static __init int vmx_disabled_by_bios(void)
  922. {
  923. u64 msr;
  924. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  925. return (msr & (FEATURE_CONTROL_LOCKED |
  926. FEATURE_CONTROL_VMXON_ENABLED))
  927. == FEATURE_CONTROL_LOCKED;
  928. /* locked but not enabled */
  929. }
  930. static void hardware_enable(void *garbage)
  931. {
  932. int cpu = raw_smp_processor_id();
  933. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  934. u64 old;
  935. INIT_LIST_HEAD(&per_cpu(vcpus_on_cpu, cpu));
  936. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  937. if ((old & (FEATURE_CONTROL_LOCKED |
  938. FEATURE_CONTROL_VMXON_ENABLED))
  939. != (FEATURE_CONTROL_LOCKED |
  940. FEATURE_CONTROL_VMXON_ENABLED))
  941. /* enable and lock */
  942. wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
  943. FEATURE_CONTROL_LOCKED |
  944. FEATURE_CONTROL_VMXON_ENABLED);
  945. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  946. asm volatile (ASM_VMX_VMXON_RAX
  947. : : "a"(&phys_addr), "m"(phys_addr)
  948. : "memory", "cc");
  949. }
  950. static void vmclear_local_vcpus(void)
  951. {
  952. int cpu = raw_smp_processor_id();
  953. struct vcpu_vmx *vmx, *n;
  954. list_for_each_entry_safe(vmx, n, &per_cpu(vcpus_on_cpu, cpu),
  955. local_vcpus_link)
  956. __vcpu_clear(vmx);
  957. }
  958. /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
  959. * tricks.
  960. */
  961. static void kvm_cpu_vmxoff(void)
  962. {
  963. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  964. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  965. }
  966. static void hardware_disable(void *garbage)
  967. {
  968. vmclear_local_vcpus();
  969. kvm_cpu_vmxoff();
  970. }
  971. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  972. u32 msr, u32 *result)
  973. {
  974. u32 vmx_msr_low, vmx_msr_high;
  975. u32 ctl = ctl_min | ctl_opt;
  976. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  977. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  978. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  979. /* Ensure minimum (required) set of control bits are supported. */
  980. if (ctl_min & ~ctl)
  981. return -EIO;
  982. *result = ctl;
  983. return 0;
  984. }
  985. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  986. {
  987. u32 vmx_msr_low, vmx_msr_high;
  988. u32 min, opt, min2, opt2;
  989. u32 _pin_based_exec_control = 0;
  990. u32 _cpu_based_exec_control = 0;
  991. u32 _cpu_based_2nd_exec_control = 0;
  992. u32 _vmexit_control = 0;
  993. u32 _vmentry_control = 0;
  994. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  995. opt = PIN_BASED_VIRTUAL_NMIS;
  996. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  997. &_pin_based_exec_control) < 0)
  998. return -EIO;
  999. min = CPU_BASED_HLT_EXITING |
  1000. #ifdef CONFIG_X86_64
  1001. CPU_BASED_CR8_LOAD_EXITING |
  1002. CPU_BASED_CR8_STORE_EXITING |
  1003. #endif
  1004. CPU_BASED_CR3_LOAD_EXITING |
  1005. CPU_BASED_CR3_STORE_EXITING |
  1006. CPU_BASED_USE_IO_BITMAPS |
  1007. CPU_BASED_MOV_DR_EXITING |
  1008. CPU_BASED_USE_TSC_OFFSETING |
  1009. CPU_BASED_INVLPG_EXITING;
  1010. opt = CPU_BASED_TPR_SHADOW |
  1011. CPU_BASED_USE_MSR_BITMAPS |
  1012. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  1013. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  1014. &_cpu_based_exec_control) < 0)
  1015. return -EIO;
  1016. #ifdef CONFIG_X86_64
  1017. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  1018. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  1019. ~CPU_BASED_CR8_STORE_EXITING;
  1020. #endif
  1021. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  1022. min2 = 0;
  1023. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  1024. SECONDARY_EXEC_WBINVD_EXITING |
  1025. SECONDARY_EXEC_ENABLE_VPID |
  1026. SECONDARY_EXEC_ENABLE_EPT;
  1027. if (adjust_vmx_controls(min2, opt2,
  1028. MSR_IA32_VMX_PROCBASED_CTLS2,
  1029. &_cpu_based_2nd_exec_control) < 0)
  1030. return -EIO;
  1031. }
  1032. #ifndef CONFIG_X86_64
  1033. if (!(_cpu_based_2nd_exec_control &
  1034. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  1035. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  1036. #endif
  1037. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  1038. /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
  1039. enabled */
  1040. min &= ~(CPU_BASED_CR3_LOAD_EXITING |
  1041. CPU_BASED_CR3_STORE_EXITING |
  1042. CPU_BASED_INVLPG_EXITING);
  1043. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  1044. &_cpu_based_exec_control) < 0)
  1045. return -EIO;
  1046. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  1047. vmx_capability.ept, vmx_capability.vpid);
  1048. }
  1049. min = 0;
  1050. #ifdef CONFIG_X86_64
  1051. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  1052. #endif
  1053. opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
  1054. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  1055. &_vmexit_control) < 0)
  1056. return -EIO;
  1057. min = 0;
  1058. opt = VM_ENTRY_LOAD_IA32_PAT;
  1059. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  1060. &_vmentry_control) < 0)
  1061. return -EIO;
  1062. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  1063. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  1064. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  1065. return -EIO;
  1066. #ifdef CONFIG_X86_64
  1067. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  1068. if (vmx_msr_high & (1u<<16))
  1069. return -EIO;
  1070. #endif
  1071. /* Require Write-Back (WB) memory type for VMCS accesses. */
  1072. if (((vmx_msr_high >> 18) & 15) != 6)
  1073. return -EIO;
  1074. vmcs_conf->size = vmx_msr_high & 0x1fff;
  1075. vmcs_conf->order = get_order(vmcs_config.size);
  1076. vmcs_conf->revision_id = vmx_msr_low;
  1077. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  1078. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  1079. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  1080. vmcs_conf->vmexit_ctrl = _vmexit_control;
  1081. vmcs_conf->vmentry_ctrl = _vmentry_control;
  1082. return 0;
  1083. }
  1084. static struct vmcs *alloc_vmcs_cpu(int cpu)
  1085. {
  1086. int node = cpu_to_node(cpu);
  1087. struct page *pages;
  1088. struct vmcs *vmcs;
  1089. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
  1090. if (!pages)
  1091. return NULL;
  1092. vmcs = page_address(pages);
  1093. memset(vmcs, 0, vmcs_config.size);
  1094. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  1095. return vmcs;
  1096. }
  1097. static struct vmcs *alloc_vmcs(void)
  1098. {
  1099. return alloc_vmcs_cpu(raw_smp_processor_id());
  1100. }
  1101. static void free_vmcs(struct vmcs *vmcs)
  1102. {
  1103. free_pages((unsigned long)vmcs, vmcs_config.order);
  1104. }
  1105. static void free_kvm_area(void)
  1106. {
  1107. int cpu;
  1108. for_each_online_cpu(cpu)
  1109. free_vmcs(per_cpu(vmxarea, cpu));
  1110. }
  1111. static __init int alloc_kvm_area(void)
  1112. {
  1113. int cpu;
  1114. for_each_online_cpu(cpu) {
  1115. struct vmcs *vmcs;
  1116. vmcs = alloc_vmcs_cpu(cpu);
  1117. if (!vmcs) {
  1118. free_kvm_area();
  1119. return -ENOMEM;
  1120. }
  1121. per_cpu(vmxarea, cpu) = vmcs;
  1122. }
  1123. return 0;
  1124. }
  1125. static __init int hardware_setup(void)
  1126. {
  1127. if (setup_vmcs_config(&vmcs_config) < 0)
  1128. return -EIO;
  1129. if (boot_cpu_has(X86_FEATURE_NX))
  1130. kvm_enable_efer_bits(EFER_NX);
  1131. if (!cpu_has_vmx_vpid())
  1132. enable_vpid = 0;
  1133. if (!cpu_has_vmx_ept())
  1134. enable_ept = 0;
  1135. if (!cpu_has_vmx_flexpriority())
  1136. flexpriority_enabled = 0;
  1137. return alloc_kvm_area();
  1138. }
  1139. static __exit void hardware_unsetup(void)
  1140. {
  1141. free_kvm_area();
  1142. }
  1143. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  1144. {
  1145. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1146. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  1147. vmcs_write16(sf->selector, save->selector);
  1148. vmcs_writel(sf->base, save->base);
  1149. vmcs_write32(sf->limit, save->limit);
  1150. vmcs_write32(sf->ar_bytes, save->ar);
  1151. } else {
  1152. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  1153. << AR_DPL_SHIFT;
  1154. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  1155. }
  1156. }
  1157. static void enter_pmode(struct kvm_vcpu *vcpu)
  1158. {
  1159. unsigned long flags;
  1160. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1161. vmx->emulation_required = 1;
  1162. vcpu->arch.rmode.active = 0;
  1163. vmcs_writel(GUEST_TR_BASE, vcpu->arch.rmode.tr.base);
  1164. vmcs_write32(GUEST_TR_LIMIT, vcpu->arch.rmode.tr.limit);
  1165. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->arch.rmode.tr.ar);
  1166. flags = vmcs_readl(GUEST_RFLAGS);
  1167. flags &= ~(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
  1168. flags |= (vcpu->arch.rmode.save_iopl << IOPL_SHIFT);
  1169. vmcs_writel(GUEST_RFLAGS, flags);
  1170. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  1171. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  1172. update_exception_bitmap(vcpu);
  1173. if (emulate_invalid_guest_state)
  1174. return;
  1175. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->arch.rmode.es);
  1176. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->arch.rmode.ds);
  1177. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->arch.rmode.gs);
  1178. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->arch.rmode.fs);
  1179. vmcs_write16(GUEST_SS_SELECTOR, 0);
  1180. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  1181. vmcs_write16(GUEST_CS_SELECTOR,
  1182. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  1183. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1184. }
  1185. static gva_t rmode_tss_base(struct kvm *kvm)
  1186. {
  1187. if (!kvm->arch.tss_addr) {
  1188. gfn_t base_gfn = kvm->memslots[0].base_gfn +
  1189. kvm->memslots[0].npages - 3;
  1190. return base_gfn << PAGE_SHIFT;
  1191. }
  1192. return kvm->arch.tss_addr;
  1193. }
  1194. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  1195. {
  1196. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1197. save->selector = vmcs_read16(sf->selector);
  1198. save->base = vmcs_readl(sf->base);
  1199. save->limit = vmcs_read32(sf->limit);
  1200. save->ar = vmcs_read32(sf->ar_bytes);
  1201. vmcs_write16(sf->selector, save->base >> 4);
  1202. vmcs_write32(sf->base, save->base & 0xfffff);
  1203. vmcs_write32(sf->limit, 0xffff);
  1204. vmcs_write32(sf->ar_bytes, 0xf3);
  1205. }
  1206. static void enter_rmode(struct kvm_vcpu *vcpu)
  1207. {
  1208. unsigned long flags;
  1209. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1210. vmx->emulation_required = 1;
  1211. vcpu->arch.rmode.active = 1;
  1212. vcpu->arch.rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  1213. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  1214. vcpu->arch.rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  1215. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  1216. vcpu->arch.rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1217. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1218. flags = vmcs_readl(GUEST_RFLAGS);
  1219. vcpu->arch.rmode.save_iopl
  1220. = (flags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1221. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1222. vmcs_writel(GUEST_RFLAGS, flags);
  1223. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  1224. update_exception_bitmap(vcpu);
  1225. if (emulate_invalid_guest_state)
  1226. goto continue_rmode;
  1227. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  1228. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  1229. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  1230. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  1231. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1232. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  1233. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  1234. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  1235. fix_rmode_seg(VCPU_SREG_ES, &vcpu->arch.rmode.es);
  1236. fix_rmode_seg(VCPU_SREG_DS, &vcpu->arch.rmode.ds);
  1237. fix_rmode_seg(VCPU_SREG_GS, &vcpu->arch.rmode.gs);
  1238. fix_rmode_seg(VCPU_SREG_FS, &vcpu->arch.rmode.fs);
  1239. continue_rmode:
  1240. kvm_mmu_reset_context(vcpu);
  1241. init_rmode(vcpu->kvm);
  1242. }
  1243. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  1244. {
  1245. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1246. struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  1247. vcpu->arch.shadow_efer = efer;
  1248. if (!msr)
  1249. return;
  1250. if (efer & EFER_LMA) {
  1251. vmcs_write32(VM_ENTRY_CONTROLS,
  1252. vmcs_read32(VM_ENTRY_CONTROLS) |
  1253. VM_ENTRY_IA32E_MODE);
  1254. msr->data = efer;
  1255. } else {
  1256. vmcs_write32(VM_ENTRY_CONTROLS,
  1257. vmcs_read32(VM_ENTRY_CONTROLS) &
  1258. ~VM_ENTRY_IA32E_MODE);
  1259. msr->data = efer & ~EFER_LME;
  1260. }
  1261. setup_msrs(vmx);
  1262. }
  1263. #ifdef CONFIG_X86_64
  1264. static void enter_lmode(struct kvm_vcpu *vcpu)
  1265. {
  1266. u32 guest_tr_ar;
  1267. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1268. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  1269. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  1270. __func__);
  1271. vmcs_write32(GUEST_TR_AR_BYTES,
  1272. (guest_tr_ar & ~AR_TYPE_MASK)
  1273. | AR_TYPE_BUSY_64_TSS);
  1274. }
  1275. vcpu->arch.shadow_efer |= EFER_LMA;
  1276. vmx_set_efer(vcpu, vcpu->arch.shadow_efer);
  1277. }
  1278. static void exit_lmode(struct kvm_vcpu *vcpu)
  1279. {
  1280. vcpu->arch.shadow_efer &= ~EFER_LMA;
  1281. vmcs_write32(VM_ENTRY_CONTROLS,
  1282. vmcs_read32(VM_ENTRY_CONTROLS)
  1283. & ~VM_ENTRY_IA32E_MODE);
  1284. }
  1285. #endif
  1286. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1287. {
  1288. vpid_sync_vcpu_all(to_vmx(vcpu));
  1289. if (enable_ept)
  1290. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  1291. }
  1292. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  1293. {
  1294. vcpu->arch.cr4 &= KVM_GUEST_CR4_MASK;
  1295. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
  1296. }
  1297. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  1298. {
  1299. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1300. if (!load_pdptrs(vcpu, vcpu->arch.cr3)) {
  1301. printk(KERN_ERR "EPT: Fail to load pdptrs!\n");
  1302. return;
  1303. }
  1304. vmcs_write64(GUEST_PDPTR0, vcpu->arch.pdptrs[0]);
  1305. vmcs_write64(GUEST_PDPTR1, vcpu->arch.pdptrs[1]);
  1306. vmcs_write64(GUEST_PDPTR2, vcpu->arch.pdptrs[2]);
  1307. vmcs_write64(GUEST_PDPTR3, vcpu->arch.pdptrs[3]);
  1308. }
  1309. }
  1310. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  1311. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  1312. unsigned long cr0,
  1313. struct kvm_vcpu *vcpu)
  1314. {
  1315. if (!(cr0 & X86_CR0_PG)) {
  1316. /* From paging/starting to nonpaging */
  1317. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1318. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  1319. (CPU_BASED_CR3_LOAD_EXITING |
  1320. CPU_BASED_CR3_STORE_EXITING));
  1321. vcpu->arch.cr0 = cr0;
  1322. vmx_set_cr4(vcpu, vcpu->arch.cr4);
  1323. *hw_cr0 |= X86_CR0_PE | X86_CR0_PG;
  1324. *hw_cr0 &= ~X86_CR0_WP;
  1325. } else if (!is_paging(vcpu)) {
  1326. /* From nonpaging to paging */
  1327. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1328. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  1329. ~(CPU_BASED_CR3_LOAD_EXITING |
  1330. CPU_BASED_CR3_STORE_EXITING));
  1331. vcpu->arch.cr0 = cr0;
  1332. vmx_set_cr4(vcpu, vcpu->arch.cr4);
  1333. if (!(vcpu->arch.cr0 & X86_CR0_WP))
  1334. *hw_cr0 &= ~X86_CR0_WP;
  1335. }
  1336. }
  1337. static void ept_update_paging_mode_cr4(unsigned long *hw_cr4,
  1338. struct kvm_vcpu *vcpu)
  1339. {
  1340. if (!is_paging(vcpu)) {
  1341. *hw_cr4 &= ~X86_CR4_PAE;
  1342. *hw_cr4 |= X86_CR4_PSE;
  1343. } else if (!(vcpu->arch.cr4 & X86_CR4_PAE))
  1344. *hw_cr4 &= ~X86_CR4_PAE;
  1345. }
  1346. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  1347. {
  1348. unsigned long hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) |
  1349. KVM_VM_CR0_ALWAYS_ON;
  1350. vmx_fpu_deactivate(vcpu);
  1351. if (vcpu->arch.rmode.active && (cr0 & X86_CR0_PE))
  1352. enter_pmode(vcpu);
  1353. if (!vcpu->arch.rmode.active && !(cr0 & X86_CR0_PE))
  1354. enter_rmode(vcpu);
  1355. #ifdef CONFIG_X86_64
  1356. if (vcpu->arch.shadow_efer & EFER_LME) {
  1357. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  1358. enter_lmode(vcpu);
  1359. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  1360. exit_lmode(vcpu);
  1361. }
  1362. #endif
  1363. if (enable_ept)
  1364. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  1365. vmcs_writel(CR0_READ_SHADOW, cr0);
  1366. vmcs_writel(GUEST_CR0, hw_cr0);
  1367. vcpu->arch.cr0 = cr0;
  1368. if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
  1369. vmx_fpu_activate(vcpu);
  1370. }
  1371. static u64 construct_eptp(unsigned long root_hpa)
  1372. {
  1373. u64 eptp;
  1374. /* TODO write the value reading from MSR */
  1375. eptp = VMX_EPT_DEFAULT_MT |
  1376. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  1377. eptp |= (root_hpa & PAGE_MASK);
  1378. return eptp;
  1379. }
  1380. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  1381. {
  1382. unsigned long guest_cr3;
  1383. u64 eptp;
  1384. guest_cr3 = cr3;
  1385. if (enable_ept) {
  1386. eptp = construct_eptp(cr3);
  1387. vmcs_write64(EPT_POINTER, eptp);
  1388. ept_sync_context(eptp);
  1389. ept_load_pdptrs(vcpu);
  1390. guest_cr3 = is_paging(vcpu) ? vcpu->arch.cr3 :
  1391. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  1392. }
  1393. vmx_flush_tlb(vcpu);
  1394. vmcs_writel(GUEST_CR3, guest_cr3);
  1395. if (vcpu->arch.cr0 & X86_CR0_PE)
  1396. vmx_fpu_deactivate(vcpu);
  1397. }
  1398. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1399. {
  1400. unsigned long hw_cr4 = cr4 | (vcpu->arch.rmode.active ?
  1401. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  1402. vcpu->arch.cr4 = cr4;
  1403. if (enable_ept)
  1404. ept_update_paging_mode_cr4(&hw_cr4, vcpu);
  1405. vmcs_writel(CR4_READ_SHADOW, cr4);
  1406. vmcs_writel(GUEST_CR4, hw_cr4);
  1407. }
  1408. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1409. {
  1410. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1411. return vmcs_readl(sf->base);
  1412. }
  1413. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  1414. struct kvm_segment *var, int seg)
  1415. {
  1416. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1417. u32 ar;
  1418. var->base = vmcs_readl(sf->base);
  1419. var->limit = vmcs_read32(sf->limit);
  1420. var->selector = vmcs_read16(sf->selector);
  1421. ar = vmcs_read32(sf->ar_bytes);
  1422. if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
  1423. ar = 0;
  1424. var->type = ar & 15;
  1425. var->s = (ar >> 4) & 1;
  1426. var->dpl = (ar >> 5) & 3;
  1427. var->present = (ar >> 7) & 1;
  1428. var->avl = (ar >> 12) & 1;
  1429. var->l = (ar >> 13) & 1;
  1430. var->db = (ar >> 14) & 1;
  1431. var->g = (ar >> 15) & 1;
  1432. var->unusable = (ar >> 16) & 1;
  1433. }
  1434. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  1435. {
  1436. struct kvm_segment kvm_seg;
  1437. if (!(vcpu->arch.cr0 & X86_CR0_PE)) /* if real mode */
  1438. return 0;
  1439. if (vmx_get_rflags(vcpu) & X86_EFLAGS_VM) /* if virtual 8086 */
  1440. return 3;
  1441. vmx_get_segment(vcpu, &kvm_seg, VCPU_SREG_CS);
  1442. return kvm_seg.selector & 3;
  1443. }
  1444. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  1445. {
  1446. u32 ar;
  1447. if (var->unusable)
  1448. ar = 1 << 16;
  1449. else {
  1450. ar = var->type & 15;
  1451. ar |= (var->s & 1) << 4;
  1452. ar |= (var->dpl & 3) << 5;
  1453. ar |= (var->present & 1) << 7;
  1454. ar |= (var->avl & 1) << 12;
  1455. ar |= (var->l & 1) << 13;
  1456. ar |= (var->db & 1) << 14;
  1457. ar |= (var->g & 1) << 15;
  1458. }
  1459. if (ar == 0) /* a 0 value means unusable */
  1460. ar = AR_UNUSABLE_MASK;
  1461. return ar;
  1462. }
  1463. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  1464. struct kvm_segment *var, int seg)
  1465. {
  1466. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1467. u32 ar;
  1468. if (vcpu->arch.rmode.active && seg == VCPU_SREG_TR) {
  1469. vcpu->arch.rmode.tr.selector = var->selector;
  1470. vcpu->arch.rmode.tr.base = var->base;
  1471. vcpu->arch.rmode.tr.limit = var->limit;
  1472. vcpu->arch.rmode.tr.ar = vmx_segment_access_rights(var);
  1473. return;
  1474. }
  1475. vmcs_writel(sf->base, var->base);
  1476. vmcs_write32(sf->limit, var->limit);
  1477. vmcs_write16(sf->selector, var->selector);
  1478. if (vcpu->arch.rmode.active && var->s) {
  1479. /*
  1480. * Hack real-mode segments into vm86 compatibility.
  1481. */
  1482. if (var->base == 0xffff0000 && var->selector == 0xf000)
  1483. vmcs_writel(sf->base, 0xf0000);
  1484. ar = 0xf3;
  1485. } else
  1486. ar = vmx_segment_access_rights(var);
  1487. vmcs_write32(sf->ar_bytes, ar);
  1488. }
  1489. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  1490. {
  1491. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1492. *db = (ar >> 14) & 1;
  1493. *l = (ar >> 13) & 1;
  1494. }
  1495. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1496. {
  1497. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  1498. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  1499. }
  1500. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1501. {
  1502. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  1503. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  1504. }
  1505. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1506. {
  1507. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  1508. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  1509. }
  1510. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1511. {
  1512. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  1513. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  1514. }
  1515. static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
  1516. {
  1517. struct kvm_segment var;
  1518. u32 ar;
  1519. vmx_get_segment(vcpu, &var, seg);
  1520. ar = vmx_segment_access_rights(&var);
  1521. if (var.base != (var.selector << 4))
  1522. return false;
  1523. if (var.limit != 0xffff)
  1524. return false;
  1525. if (ar != 0xf3)
  1526. return false;
  1527. return true;
  1528. }
  1529. static bool code_segment_valid(struct kvm_vcpu *vcpu)
  1530. {
  1531. struct kvm_segment cs;
  1532. unsigned int cs_rpl;
  1533. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  1534. cs_rpl = cs.selector & SELECTOR_RPL_MASK;
  1535. if (cs.unusable)
  1536. return false;
  1537. if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
  1538. return false;
  1539. if (!cs.s)
  1540. return false;
  1541. if (cs.type & AR_TYPE_WRITEABLE_MASK) {
  1542. if (cs.dpl > cs_rpl)
  1543. return false;
  1544. } else {
  1545. if (cs.dpl != cs_rpl)
  1546. return false;
  1547. }
  1548. if (!cs.present)
  1549. return false;
  1550. /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
  1551. return true;
  1552. }
  1553. static bool stack_segment_valid(struct kvm_vcpu *vcpu)
  1554. {
  1555. struct kvm_segment ss;
  1556. unsigned int ss_rpl;
  1557. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  1558. ss_rpl = ss.selector & SELECTOR_RPL_MASK;
  1559. if (ss.unusable)
  1560. return true;
  1561. if (ss.type != 3 && ss.type != 7)
  1562. return false;
  1563. if (!ss.s)
  1564. return false;
  1565. if (ss.dpl != ss_rpl) /* DPL != RPL */
  1566. return false;
  1567. if (!ss.present)
  1568. return false;
  1569. return true;
  1570. }
  1571. static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
  1572. {
  1573. struct kvm_segment var;
  1574. unsigned int rpl;
  1575. vmx_get_segment(vcpu, &var, seg);
  1576. rpl = var.selector & SELECTOR_RPL_MASK;
  1577. if (var.unusable)
  1578. return true;
  1579. if (!var.s)
  1580. return false;
  1581. if (!var.present)
  1582. return false;
  1583. if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
  1584. if (var.dpl < rpl) /* DPL < RPL */
  1585. return false;
  1586. }
  1587. /* TODO: Add other members to kvm_segment_field to allow checking for other access
  1588. * rights flags
  1589. */
  1590. return true;
  1591. }
  1592. static bool tr_valid(struct kvm_vcpu *vcpu)
  1593. {
  1594. struct kvm_segment tr;
  1595. vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
  1596. if (tr.unusable)
  1597. return false;
  1598. if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  1599. return false;
  1600. if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
  1601. return false;
  1602. if (!tr.present)
  1603. return false;
  1604. return true;
  1605. }
  1606. static bool ldtr_valid(struct kvm_vcpu *vcpu)
  1607. {
  1608. struct kvm_segment ldtr;
  1609. vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
  1610. if (ldtr.unusable)
  1611. return true;
  1612. if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  1613. return false;
  1614. if (ldtr.type != 2)
  1615. return false;
  1616. if (!ldtr.present)
  1617. return false;
  1618. return true;
  1619. }
  1620. static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
  1621. {
  1622. struct kvm_segment cs, ss;
  1623. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  1624. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  1625. return ((cs.selector & SELECTOR_RPL_MASK) ==
  1626. (ss.selector & SELECTOR_RPL_MASK));
  1627. }
  1628. /*
  1629. * Check if guest state is valid. Returns true if valid, false if
  1630. * not.
  1631. * We assume that registers are always usable
  1632. */
  1633. static bool guest_state_valid(struct kvm_vcpu *vcpu)
  1634. {
  1635. /* real mode guest state checks */
  1636. if (!(vcpu->arch.cr0 & X86_CR0_PE)) {
  1637. if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
  1638. return false;
  1639. if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
  1640. return false;
  1641. if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
  1642. return false;
  1643. if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
  1644. return false;
  1645. if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
  1646. return false;
  1647. if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
  1648. return false;
  1649. } else {
  1650. /* protected mode guest state checks */
  1651. if (!cs_ss_rpl_check(vcpu))
  1652. return false;
  1653. if (!code_segment_valid(vcpu))
  1654. return false;
  1655. if (!stack_segment_valid(vcpu))
  1656. return false;
  1657. if (!data_segment_valid(vcpu, VCPU_SREG_DS))
  1658. return false;
  1659. if (!data_segment_valid(vcpu, VCPU_SREG_ES))
  1660. return false;
  1661. if (!data_segment_valid(vcpu, VCPU_SREG_FS))
  1662. return false;
  1663. if (!data_segment_valid(vcpu, VCPU_SREG_GS))
  1664. return false;
  1665. if (!tr_valid(vcpu))
  1666. return false;
  1667. if (!ldtr_valid(vcpu))
  1668. return false;
  1669. }
  1670. /* TODO:
  1671. * - Add checks on RIP
  1672. * - Add checks on RFLAGS
  1673. */
  1674. return true;
  1675. }
  1676. static int init_rmode_tss(struct kvm *kvm)
  1677. {
  1678. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  1679. u16 data = 0;
  1680. int ret = 0;
  1681. int r;
  1682. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1683. if (r < 0)
  1684. goto out;
  1685. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  1686. r = kvm_write_guest_page(kvm, fn++, &data,
  1687. TSS_IOPB_BASE_OFFSET, sizeof(u16));
  1688. if (r < 0)
  1689. goto out;
  1690. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  1691. if (r < 0)
  1692. goto out;
  1693. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1694. if (r < 0)
  1695. goto out;
  1696. data = ~0;
  1697. r = kvm_write_guest_page(kvm, fn, &data,
  1698. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  1699. sizeof(u8));
  1700. if (r < 0)
  1701. goto out;
  1702. ret = 1;
  1703. out:
  1704. return ret;
  1705. }
  1706. static int init_rmode_identity_map(struct kvm *kvm)
  1707. {
  1708. int i, r, ret;
  1709. pfn_t identity_map_pfn;
  1710. u32 tmp;
  1711. if (!enable_ept)
  1712. return 1;
  1713. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  1714. printk(KERN_ERR "EPT: identity-mapping pagetable "
  1715. "haven't been allocated!\n");
  1716. return 0;
  1717. }
  1718. if (likely(kvm->arch.ept_identity_pagetable_done))
  1719. return 1;
  1720. ret = 0;
  1721. identity_map_pfn = VMX_EPT_IDENTITY_PAGETABLE_ADDR >> PAGE_SHIFT;
  1722. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  1723. if (r < 0)
  1724. goto out;
  1725. /* Set up identity-mapping pagetable for EPT in real mode */
  1726. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  1727. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  1728. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  1729. r = kvm_write_guest_page(kvm, identity_map_pfn,
  1730. &tmp, i * sizeof(tmp), sizeof(tmp));
  1731. if (r < 0)
  1732. goto out;
  1733. }
  1734. kvm->arch.ept_identity_pagetable_done = true;
  1735. ret = 1;
  1736. out:
  1737. return ret;
  1738. }
  1739. static void seg_setup(int seg)
  1740. {
  1741. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1742. vmcs_write16(sf->selector, 0);
  1743. vmcs_writel(sf->base, 0);
  1744. vmcs_write32(sf->limit, 0xffff);
  1745. vmcs_write32(sf->ar_bytes, 0xf3);
  1746. }
  1747. static int alloc_apic_access_page(struct kvm *kvm)
  1748. {
  1749. struct kvm_userspace_memory_region kvm_userspace_mem;
  1750. int r = 0;
  1751. down_write(&kvm->slots_lock);
  1752. if (kvm->arch.apic_access_page)
  1753. goto out;
  1754. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  1755. kvm_userspace_mem.flags = 0;
  1756. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  1757. kvm_userspace_mem.memory_size = PAGE_SIZE;
  1758. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1759. if (r)
  1760. goto out;
  1761. kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
  1762. out:
  1763. up_write(&kvm->slots_lock);
  1764. return r;
  1765. }
  1766. static int alloc_identity_pagetable(struct kvm *kvm)
  1767. {
  1768. struct kvm_userspace_memory_region kvm_userspace_mem;
  1769. int r = 0;
  1770. down_write(&kvm->slots_lock);
  1771. if (kvm->arch.ept_identity_pagetable)
  1772. goto out;
  1773. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  1774. kvm_userspace_mem.flags = 0;
  1775. kvm_userspace_mem.guest_phys_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  1776. kvm_userspace_mem.memory_size = PAGE_SIZE;
  1777. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1778. if (r)
  1779. goto out;
  1780. kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
  1781. VMX_EPT_IDENTITY_PAGETABLE_ADDR >> PAGE_SHIFT);
  1782. out:
  1783. up_write(&kvm->slots_lock);
  1784. return r;
  1785. }
  1786. static void allocate_vpid(struct vcpu_vmx *vmx)
  1787. {
  1788. int vpid;
  1789. vmx->vpid = 0;
  1790. if (!enable_vpid)
  1791. return;
  1792. spin_lock(&vmx_vpid_lock);
  1793. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  1794. if (vpid < VMX_NR_VPIDS) {
  1795. vmx->vpid = vpid;
  1796. __set_bit(vpid, vmx_vpid_bitmap);
  1797. }
  1798. spin_unlock(&vmx_vpid_lock);
  1799. }
  1800. static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
  1801. {
  1802. int f = sizeof(unsigned long);
  1803. if (!cpu_has_vmx_msr_bitmap())
  1804. return;
  1805. /*
  1806. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  1807. * have the write-low and read-high bitmap offsets the wrong way round.
  1808. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  1809. */
  1810. if (msr <= 0x1fff) {
  1811. __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
  1812. __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
  1813. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  1814. msr &= 0x1fff;
  1815. __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
  1816. __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
  1817. }
  1818. }
  1819. static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
  1820. {
  1821. if (!longmode_only)
  1822. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
  1823. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
  1824. }
  1825. /*
  1826. * Sets up the vmcs for emulated real mode.
  1827. */
  1828. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  1829. {
  1830. u32 host_sysenter_cs, msr_low, msr_high;
  1831. u32 junk;
  1832. u64 host_pat, tsc_this, tsc_base;
  1833. unsigned long a;
  1834. struct descriptor_table dt;
  1835. int i;
  1836. unsigned long kvm_vmx_return;
  1837. u32 exec_control;
  1838. /* I/O */
  1839. vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
  1840. vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
  1841. if (cpu_has_vmx_msr_bitmap())
  1842. vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
  1843. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  1844. /* Control */
  1845. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  1846. vmcs_config.pin_based_exec_ctrl);
  1847. exec_control = vmcs_config.cpu_based_exec_ctrl;
  1848. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  1849. exec_control &= ~CPU_BASED_TPR_SHADOW;
  1850. #ifdef CONFIG_X86_64
  1851. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  1852. CPU_BASED_CR8_LOAD_EXITING;
  1853. #endif
  1854. }
  1855. if (!enable_ept)
  1856. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  1857. CPU_BASED_CR3_LOAD_EXITING |
  1858. CPU_BASED_INVLPG_EXITING;
  1859. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  1860. if (cpu_has_secondary_exec_ctrls()) {
  1861. exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  1862. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  1863. exec_control &=
  1864. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  1865. if (vmx->vpid == 0)
  1866. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  1867. if (!enable_ept)
  1868. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  1869. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  1870. }
  1871. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
  1872. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
  1873. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  1874. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  1875. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  1876. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  1877. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  1878. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1879. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1880. vmcs_write16(HOST_FS_SELECTOR, kvm_read_fs()); /* 22.2.4 */
  1881. vmcs_write16(HOST_GS_SELECTOR, kvm_read_gs()); /* 22.2.4 */
  1882. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1883. #ifdef CONFIG_X86_64
  1884. rdmsrl(MSR_FS_BASE, a);
  1885. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  1886. rdmsrl(MSR_GS_BASE, a);
  1887. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  1888. #else
  1889. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  1890. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  1891. #endif
  1892. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  1893. kvm_get_idt(&dt);
  1894. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  1895. asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
  1896. vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
  1897. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  1898. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  1899. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  1900. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  1901. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  1902. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  1903. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  1904. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  1905. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  1906. if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
  1907. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  1908. host_pat = msr_low | ((u64) msr_high << 32);
  1909. vmcs_write64(HOST_IA32_PAT, host_pat);
  1910. }
  1911. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  1912. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  1913. host_pat = msr_low | ((u64) msr_high << 32);
  1914. /* Write the default value follow host pat */
  1915. vmcs_write64(GUEST_IA32_PAT, host_pat);
  1916. /* Keep arch.pat sync with GUEST_IA32_PAT */
  1917. vmx->vcpu.arch.pat = host_pat;
  1918. }
  1919. for (i = 0; i < NR_VMX_MSR; ++i) {
  1920. u32 index = vmx_msr_index[i];
  1921. u32 data_low, data_high;
  1922. u64 data;
  1923. int j = vmx->nmsrs;
  1924. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  1925. continue;
  1926. if (wrmsr_safe(index, data_low, data_high) < 0)
  1927. continue;
  1928. data = data_low | ((u64)data_high << 32);
  1929. vmx->host_msrs[j].index = index;
  1930. vmx->host_msrs[j].reserved = 0;
  1931. vmx->host_msrs[j].data = data;
  1932. vmx->guest_msrs[j] = vmx->host_msrs[j];
  1933. ++vmx->nmsrs;
  1934. }
  1935. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  1936. /* 22.2.1, 20.8.1 */
  1937. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  1938. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  1939. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  1940. tsc_base = vmx->vcpu.kvm->arch.vm_init_tsc;
  1941. rdtscll(tsc_this);
  1942. if (tsc_this < vmx->vcpu.kvm->arch.vm_init_tsc)
  1943. tsc_base = tsc_this;
  1944. guest_write_tsc(0, tsc_base);
  1945. return 0;
  1946. }
  1947. static int init_rmode(struct kvm *kvm)
  1948. {
  1949. if (!init_rmode_tss(kvm))
  1950. return 0;
  1951. if (!init_rmode_identity_map(kvm))
  1952. return 0;
  1953. return 1;
  1954. }
  1955. static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  1956. {
  1957. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1958. u64 msr;
  1959. int ret;
  1960. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
  1961. down_read(&vcpu->kvm->slots_lock);
  1962. if (!init_rmode(vmx->vcpu.kvm)) {
  1963. ret = -ENOMEM;
  1964. goto out;
  1965. }
  1966. vmx->vcpu.arch.rmode.active = 0;
  1967. vmx->soft_vnmi_blocked = 0;
  1968. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  1969. kvm_set_cr8(&vmx->vcpu, 0);
  1970. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  1971. if (vmx->vcpu.vcpu_id == 0)
  1972. msr |= MSR_IA32_APICBASE_BSP;
  1973. kvm_set_apic_base(&vmx->vcpu, msr);
  1974. fx_init(&vmx->vcpu);
  1975. seg_setup(VCPU_SREG_CS);
  1976. /*
  1977. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  1978. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  1979. */
  1980. if (vmx->vcpu.vcpu_id == 0) {
  1981. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  1982. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  1983. } else {
  1984. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
  1985. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
  1986. }
  1987. seg_setup(VCPU_SREG_DS);
  1988. seg_setup(VCPU_SREG_ES);
  1989. seg_setup(VCPU_SREG_FS);
  1990. seg_setup(VCPU_SREG_GS);
  1991. seg_setup(VCPU_SREG_SS);
  1992. vmcs_write16(GUEST_TR_SELECTOR, 0);
  1993. vmcs_writel(GUEST_TR_BASE, 0);
  1994. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  1995. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1996. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  1997. vmcs_writel(GUEST_LDTR_BASE, 0);
  1998. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  1999. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  2000. vmcs_write32(GUEST_SYSENTER_CS, 0);
  2001. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  2002. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  2003. vmcs_writel(GUEST_RFLAGS, 0x02);
  2004. if (vmx->vcpu.vcpu_id == 0)
  2005. kvm_rip_write(vcpu, 0xfff0);
  2006. else
  2007. kvm_rip_write(vcpu, 0);
  2008. kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
  2009. vmcs_writel(GUEST_DR7, 0x400);
  2010. vmcs_writel(GUEST_GDTR_BASE, 0);
  2011. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  2012. vmcs_writel(GUEST_IDTR_BASE, 0);
  2013. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  2014. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  2015. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  2016. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  2017. /* Special registers */
  2018. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  2019. setup_msrs(vmx);
  2020. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  2021. if (cpu_has_vmx_tpr_shadow()) {
  2022. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  2023. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  2024. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  2025. page_to_phys(vmx->vcpu.arch.apic->regs_page));
  2026. vmcs_write32(TPR_THRESHOLD, 0);
  2027. }
  2028. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  2029. vmcs_write64(APIC_ACCESS_ADDR,
  2030. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  2031. if (vmx->vpid != 0)
  2032. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  2033. vmx->vcpu.arch.cr0 = 0x60000010;
  2034. vmx_set_cr0(&vmx->vcpu, vmx->vcpu.arch.cr0); /* enter rmode */
  2035. vmx_set_cr4(&vmx->vcpu, 0);
  2036. vmx_set_efer(&vmx->vcpu, 0);
  2037. vmx_fpu_activate(&vmx->vcpu);
  2038. update_exception_bitmap(&vmx->vcpu);
  2039. vpid_sync_vcpu_all(vmx);
  2040. ret = 0;
  2041. /* HACK: Don't enable emulation on guest boot/reset */
  2042. vmx->emulation_required = 0;
  2043. out:
  2044. up_read(&vcpu->kvm->slots_lock);
  2045. return ret;
  2046. }
  2047. static void enable_irq_window(struct kvm_vcpu *vcpu)
  2048. {
  2049. u32 cpu_based_vm_exec_control;
  2050. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2051. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  2052. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2053. }
  2054. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  2055. {
  2056. u32 cpu_based_vm_exec_control;
  2057. if (!cpu_has_virtual_nmis()) {
  2058. enable_irq_window(vcpu);
  2059. return;
  2060. }
  2061. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2062. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  2063. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2064. }
  2065. static void vmx_inject_irq(struct kvm_vcpu *vcpu, int irq)
  2066. {
  2067. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2068. KVMTRACE_1D(INJ_VIRQ, vcpu, (u32)irq, handler);
  2069. ++vcpu->stat.irq_injections;
  2070. if (vcpu->arch.rmode.active) {
  2071. vmx->rmode.irq.pending = true;
  2072. vmx->rmode.irq.vector = irq;
  2073. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  2074. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2075. irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK);
  2076. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  2077. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  2078. return;
  2079. }
  2080. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2081. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  2082. }
  2083. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  2084. {
  2085. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2086. if (!cpu_has_virtual_nmis()) {
  2087. /*
  2088. * Tracking the NMI-blocked state in software is built upon
  2089. * finding the next open IRQ window. This, in turn, depends on
  2090. * well-behaving guests: They have to keep IRQs disabled at
  2091. * least as long as the NMI handler runs. Otherwise we may
  2092. * cause NMI nesting, maybe breaking the guest. But as this is
  2093. * highly unlikely, we can live with the residual risk.
  2094. */
  2095. vmx->soft_vnmi_blocked = 1;
  2096. vmx->vnmi_blocked_time = 0;
  2097. }
  2098. ++vcpu->stat.nmi_injections;
  2099. if (vcpu->arch.rmode.active) {
  2100. vmx->rmode.irq.pending = true;
  2101. vmx->rmode.irq.vector = NMI_VECTOR;
  2102. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  2103. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2104. NMI_VECTOR | INTR_TYPE_SOFT_INTR |
  2105. INTR_INFO_VALID_MASK);
  2106. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  2107. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  2108. return;
  2109. }
  2110. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2111. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  2112. }
  2113. static void vmx_update_window_states(struct kvm_vcpu *vcpu)
  2114. {
  2115. u32 guest_intr = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  2116. vcpu->arch.nmi_window_open =
  2117. !(guest_intr & (GUEST_INTR_STATE_STI |
  2118. GUEST_INTR_STATE_MOV_SS |
  2119. GUEST_INTR_STATE_NMI));
  2120. if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
  2121. vcpu->arch.nmi_window_open = 0;
  2122. vcpu->arch.interrupt_window_open =
  2123. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  2124. !(guest_intr & (GUEST_INTR_STATE_STI |
  2125. GUEST_INTR_STATE_MOV_SS)));
  2126. }
  2127. static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
  2128. {
  2129. vmx_update_window_states(vcpu);
  2130. return vcpu->arch.interrupt_window_open;
  2131. }
  2132. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  2133. struct kvm_run *kvm_run)
  2134. {
  2135. vmx_update_window_states(vcpu);
  2136. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  2137. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  2138. GUEST_INTR_STATE_STI |
  2139. GUEST_INTR_STATE_MOV_SS);
  2140. if (vcpu->arch.nmi_pending && !vcpu->arch.nmi_injected) {
  2141. if (vcpu->arch.interrupt.pending) {
  2142. enable_nmi_window(vcpu);
  2143. } else if (vcpu->arch.nmi_window_open) {
  2144. vcpu->arch.nmi_pending = false;
  2145. vcpu->arch.nmi_injected = true;
  2146. } else {
  2147. enable_nmi_window(vcpu);
  2148. return;
  2149. }
  2150. }
  2151. if (vcpu->arch.nmi_injected) {
  2152. vmx_inject_nmi(vcpu);
  2153. if (vcpu->arch.nmi_pending)
  2154. enable_nmi_window(vcpu);
  2155. else if (vcpu->arch.irq_summary
  2156. || kvm_run->request_interrupt_window)
  2157. enable_irq_window(vcpu);
  2158. return;
  2159. }
  2160. if (vcpu->arch.interrupt_window_open) {
  2161. if (vcpu->arch.irq_summary && !vcpu->arch.interrupt.pending)
  2162. kvm_queue_interrupt(vcpu, kvm_pop_irq(vcpu));
  2163. if (vcpu->arch.interrupt.pending)
  2164. vmx_inject_irq(vcpu, vcpu->arch.interrupt.nr);
  2165. }
  2166. if (!vcpu->arch.interrupt_window_open &&
  2167. (vcpu->arch.irq_summary || kvm_run->request_interrupt_window))
  2168. enable_irq_window(vcpu);
  2169. }
  2170. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  2171. {
  2172. int ret;
  2173. struct kvm_userspace_memory_region tss_mem = {
  2174. .slot = TSS_PRIVATE_MEMSLOT,
  2175. .guest_phys_addr = addr,
  2176. .memory_size = PAGE_SIZE * 3,
  2177. .flags = 0,
  2178. };
  2179. ret = kvm_set_memory_region(kvm, &tss_mem, 0);
  2180. if (ret)
  2181. return ret;
  2182. kvm->arch.tss_addr = addr;
  2183. return 0;
  2184. }
  2185. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  2186. int vec, u32 err_code)
  2187. {
  2188. /*
  2189. * Instruction with address size override prefix opcode 0x67
  2190. * Cause the #SS fault with 0 error code in VM86 mode.
  2191. */
  2192. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  2193. if (emulate_instruction(vcpu, NULL, 0, 0, 0) == EMULATE_DONE)
  2194. return 1;
  2195. /*
  2196. * Forward all other exceptions that are valid in real mode.
  2197. * FIXME: Breaks guest debugging in real mode, needs to be fixed with
  2198. * the required debugging infrastructure rework.
  2199. */
  2200. switch (vec) {
  2201. case DB_VECTOR:
  2202. if (vcpu->guest_debug &
  2203. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  2204. return 0;
  2205. kvm_queue_exception(vcpu, vec);
  2206. return 1;
  2207. case BP_VECTOR:
  2208. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  2209. return 0;
  2210. /* fall through */
  2211. case DE_VECTOR:
  2212. case OF_VECTOR:
  2213. case BR_VECTOR:
  2214. case UD_VECTOR:
  2215. case DF_VECTOR:
  2216. case SS_VECTOR:
  2217. case GP_VECTOR:
  2218. case MF_VECTOR:
  2219. kvm_queue_exception(vcpu, vec);
  2220. return 1;
  2221. }
  2222. return 0;
  2223. }
  2224. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2225. {
  2226. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2227. u32 intr_info, ex_no, error_code;
  2228. unsigned long cr2, rip, dr6;
  2229. u32 vect_info;
  2230. enum emulation_result er;
  2231. vect_info = vmx->idt_vectoring_info;
  2232. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2233. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  2234. !is_page_fault(intr_info))
  2235. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  2236. "intr info 0x%x\n", __func__, vect_info, intr_info);
  2237. if (!irqchip_in_kernel(vcpu->kvm) && is_external_interrupt(vect_info)) {
  2238. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  2239. kvm_push_irq(vcpu, irq);
  2240. }
  2241. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
  2242. return 1; /* already handled by vmx_vcpu_run() */
  2243. if (is_no_device(intr_info)) {
  2244. vmx_fpu_activate(vcpu);
  2245. return 1;
  2246. }
  2247. if (is_invalid_opcode(intr_info)) {
  2248. er = emulate_instruction(vcpu, kvm_run, 0, 0, EMULTYPE_TRAP_UD);
  2249. if (er != EMULATE_DONE)
  2250. kvm_queue_exception(vcpu, UD_VECTOR);
  2251. return 1;
  2252. }
  2253. error_code = 0;
  2254. rip = kvm_rip_read(vcpu);
  2255. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  2256. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  2257. if (is_page_fault(intr_info)) {
  2258. /* EPT won't cause page fault directly */
  2259. if (enable_ept)
  2260. BUG();
  2261. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  2262. KVMTRACE_3D(PAGE_FAULT, vcpu, error_code, (u32)cr2,
  2263. (u32)((u64)cr2 >> 32), handler);
  2264. if (vcpu->arch.interrupt.pending || vcpu->arch.exception.pending)
  2265. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  2266. return kvm_mmu_page_fault(vcpu, cr2, error_code);
  2267. }
  2268. if (vcpu->arch.rmode.active &&
  2269. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  2270. error_code)) {
  2271. if (vcpu->arch.halt_request) {
  2272. vcpu->arch.halt_request = 0;
  2273. return kvm_emulate_halt(vcpu);
  2274. }
  2275. return 1;
  2276. }
  2277. ex_no = intr_info & INTR_INFO_VECTOR_MASK;
  2278. switch (ex_no) {
  2279. case DB_VECTOR:
  2280. dr6 = vmcs_readl(EXIT_QUALIFICATION);
  2281. if (!(vcpu->guest_debug &
  2282. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
  2283. vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
  2284. kvm_queue_exception(vcpu, DB_VECTOR);
  2285. return 1;
  2286. }
  2287. kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
  2288. kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
  2289. /* fall through */
  2290. case BP_VECTOR:
  2291. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  2292. kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
  2293. kvm_run->debug.arch.exception = ex_no;
  2294. break;
  2295. default:
  2296. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  2297. kvm_run->ex.exception = ex_no;
  2298. kvm_run->ex.error_code = error_code;
  2299. break;
  2300. }
  2301. return 0;
  2302. }
  2303. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  2304. struct kvm_run *kvm_run)
  2305. {
  2306. ++vcpu->stat.irq_exits;
  2307. KVMTRACE_1D(INTR, vcpu, vmcs_read32(VM_EXIT_INTR_INFO), handler);
  2308. return 1;
  2309. }
  2310. static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2311. {
  2312. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  2313. return 0;
  2314. }
  2315. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2316. {
  2317. unsigned long exit_qualification;
  2318. int size, in, string;
  2319. unsigned port;
  2320. ++vcpu->stat.io_exits;
  2321. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2322. string = (exit_qualification & 16) != 0;
  2323. if (string) {
  2324. if (emulate_instruction(vcpu,
  2325. kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
  2326. return 0;
  2327. return 1;
  2328. }
  2329. size = (exit_qualification & 7) + 1;
  2330. in = (exit_qualification & 8) != 0;
  2331. port = exit_qualification >> 16;
  2332. skip_emulated_instruction(vcpu);
  2333. return kvm_emulate_pio(vcpu, kvm_run, in, size, port);
  2334. }
  2335. static void
  2336. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  2337. {
  2338. /*
  2339. * Patch in the VMCALL instruction:
  2340. */
  2341. hypercall[0] = 0x0f;
  2342. hypercall[1] = 0x01;
  2343. hypercall[2] = 0xc1;
  2344. }
  2345. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2346. {
  2347. unsigned long exit_qualification;
  2348. int cr;
  2349. int reg;
  2350. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2351. cr = exit_qualification & 15;
  2352. reg = (exit_qualification >> 8) & 15;
  2353. switch ((exit_qualification >> 4) & 3) {
  2354. case 0: /* mov to cr */
  2355. KVMTRACE_3D(CR_WRITE, vcpu, (u32)cr,
  2356. (u32)kvm_register_read(vcpu, reg),
  2357. (u32)((u64)kvm_register_read(vcpu, reg) >> 32),
  2358. handler);
  2359. switch (cr) {
  2360. case 0:
  2361. kvm_set_cr0(vcpu, kvm_register_read(vcpu, reg));
  2362. skip_emulated_instruction(vcpu);
  2363. return 1;
  2364. case 3:
  2365. kvm_set_cr3(vcpu, kvm_register_read(vcpu, reg));
  2366. skip_emulated_instruction(vcpu);
  2367. return 1;
  2368. case 4:
  2369. kvm_set_cr4(vcpu, kvm_register_read(vcpu, reg));
  2370. skip_emulated_instruction(vcpu);
  2371. return 1;
  2372. case 8:
  2373. kvm_set_cr8(vcpu, kvm_register_read(vcpu, reg));
  2374. skip_emulated_instruction(vcpu);
  2375. if (irqchip_in_kernel(vcpu->kvm))
  2376. return 1;
  2377. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  2378. return 0;
  2379. };
  2380. break;
  2381. case 2: /* clts */
  2382. vmx_fpu_deactivate(vcpu);
  2383. vcpu->arch.cr0 &= ~X86_CR0_TS;
  2384. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  2385. vmx_fpu_activate(vcpu);
  2386. KVMTRACE_0D(CLTS, vcpu, handler);
  2387. skip_emulated_instruction(vcpu);
  2388. return 1;
  2389. case 1: /*mov from cr*/
  2390. switch (cr) {
  2391. case 3:
  2392. kvm_register_write(vcpu, reg, vcpu->arch.cr3);
  2393. KVMTRACE_3D(CR_READ, vcpu, (u32)cr,
  2394. (u32)kvm_register_read(vcpu, reg),
  2395. (u32)((u64)kvm_register_read(vcpu, reg) >> 32),
  2396. handler);
  2397. skip_emulated_instruction(vcpu);
  2398. return 1;
  2399. case 8:
  2400. kvm_register_write(vcpu, reg, kvm_get_cr8(vcpu));
  2401. KVMTRACE_2D(CR_READ, vcpu, (u32)cr,
  2402. (u32)kvm_register_read(vcpu, reg), handler);
  2403. skip_emulated_instruction(vcpu);
  2404. return 1;
  2405. }
  2406. break;
  2407. case 3: /* lmsw */
  2408. kvm_lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  2409. skip_emulated_instruction(vcpu);
  2410. return 1;
  2411. default:
  2412. break;
  2413. }
  2414. kvm_run->exit_reason = 0;
  2415. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  2416. (int)(exit_qualification >> 4) & 3, cr);
  2417. return 0;
  2418. }
  2419. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2420. {
  2421. unsigned long exit_qualification;
  2422. unsigned long val;
  2423. int dr, reg;
  2424. dr = vmcs_readl(GUEST_DR7);
  2425. if (dr & DR7_GD) {
  2426. /*
  2427. * As the vm-exit takes precedence over the debug trap, we
  2428. * need to emulate the latter, either for the host or the
  2429. * guest debugging itself.
  2430. */
  2431. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  2432. kvm_run->debug.arch.dr6 = vcpu->arch.dr6;
  2433. kvm_run->debug.arch.dr7 = dr;
  2434. kvm_run->debug.arch.pc =
  2435. vmcs_readl(GUEST_CS_BASE) +
  2436. vmcs_readl(GUEST_RIP);
  2437. kvm_run->debug.arch.exception = DB_VECTOR;
  2438. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  2439. return 0;
  2440. } else {
  2441. vcpu->arch.dr7 &= ~DR7_GD;
  2442. vcpu->arch.dr6 |= DR6_BD;
  2443. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  2444. kvm_queue_exception(vcpu, DB_VECTOR);
  2445. return 1;
  2446. }
  2447. }
  2448. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2449. dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
  2450. reg = DEBUG_REG_ACCESS_REG(exit_qualification);
  2451. if (exit_qualification & TYPE_MOV_FROM_DR) {
  2452. switch (dr) {
  2453. case 0 ... 3:
  2454. val = vcpu->arch.db[dr];
  2455. break;
  2456. case 6:
  2457. val = vcpu->arch.dr6;
  2458. break;
  2459. case 7:
  2460. val = vcpu->arch.dr7;
  2461. break;
  2462. default:
  2463. val = 0;
  2464. }
  2465. kvm_register_write(vcpu, reg, val);
  2466. KVMTRACE_2D(DR_READ, vcpu, (u32)dr, (u32)val, handler);
  2467. } else {
  2468. val = vcpu->arch.regs[reg];
  2469. switch (dr) {
  2470. case 0 ... 3:
  2471. vcpu->arch.db[dr] = val;
  2472. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
  2473. vcpu->arch.eff_db[dr] = val;
  2474. break;
  2475. case 4 ... 5:
  2476. if (vcpu->arch.cr4 & X86_CR4_DE)
  2477. kvm_queue_exception(vcpu, UD_VECTOR);
  2478. break;
  2479. case 6:
  2480. if (val & 0xffffffff00000000ULL) {
  2481. kvm_queue_exception(vcpu, GP_VECTOR);
  2482. break;
  2483. }
  2484. vcpu->arch.dr6 = (val & DR6_VOLATILE) | DR6_FIXED_1;
  2485. break;
  2486. case 7:
  2487. if (val & 0xffffffff00000000ULL) {
  2488. kvm_queue_exception(vcpu, GP_VECTOR);
  2489. break;
  2490. }
  2491. vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
  2492. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
  2493. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  2494. vcpu->arch.switch_db_regs =
  2495. (val & DR7_BP_EN_MASK);
  2496. }
  2497. break;
  2498. }
  2499. KVMTRACE_2D(DR_WRITE, vcpu, (u32)dr, (u32)val, handler);
  2500. }
  2501. skip_emulated_instruction(vcpu);
  2502. return 1;
  2503. }
  2504. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2505. {
  2506. kvm_emulate_cpuid(vcpu);
  2507. return 1;
  2508. }
  2509. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2510. {
  2511. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2512. u64 data;
  2513. if (vmx_get_msr(vcpu, ecx, &data)) {
  2514. kvm_inject_gp(vcpu, 0);
  2515. return 1;
  2516. }
  2517. KVMTRACE_3D(MSR_READ, vcpu, ecx, (u32)data, (u32)(data >> 32),
  2518. handler);
  2519. /* FIXME: handling of bits 32:63 of rax, rdx */
  2520. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  2521. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  2522. skip_emulated_instruction(vcpu);
  2523. return 1;
  2524. }
  2525. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2526. {
  2527. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2528. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  2529. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  2530. KVMTRACE_3D(MSR_WRITE, vcpu, ecx, (u32)data, (u32)(data >> 32),
  2531. handler);
  2532. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  2533. kvm_inject_gp(vcpu, 0);
  2534. return 1;
  2535. }
  2536. skip_emulated_instruction(vcpu);
  2537. return 1;
  2538. }
  2539. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu,
  2540. struct kvm_run *kvm_run)
  2541. {
  2542. return 1;
  2543. }
  2544. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  2545. struct kvm_run *kvm_run)
  2546. {
  2547. u32 cpu_based_vm_exec_control;
  2548. /* clear pending irq */
  2549. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2550. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  2551. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2552. KVMTRACE_0D(PEND_INTR, vcpu, handler);
  2553. ++vcpu->stat.irq_window_exits;
  2554. /*
  2555. * If the user space waits to inject interrupts, exit as soon as
  2556. * possible
  2557. */
  2558. if (kvm_run->request_interrupt_window &&
  2559. !vcpu->arch.irq_summary) {
  2560. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  2561. return 0;
  2562. }
  2563. return 1;
  2564. }
  2565. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2566. {
  2567. skip_emulated_instruction(vcpu);
  2568. return kvm_emulate_halt(vcpu);
  2569. }
  2570. static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2571. {
  2572. skip_emulated_instruction(vcpu);
  2573. kvm_emulate_hypercall(vcpu);
  2574. return 1;
  2575. }
  2576. static int handle_invlpg(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2577. {
  2578. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2579. kvm_mmu_invlpg(vcpu, exit_qualification);
  2580. skip_emulated_instruction(vcpu);
  2581. return 1;
  2582. }
  2583. static int handle_wbinvd(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2584. {
  2585. skip_emulated_instruction(vcpu);
  2586. /* TODO: Add support for VT-d/pass-through device */
  2587. return 1;
  2588. }
  2589. static int handle_apic_access(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2590. {
  2591. unsigned long exit_qualification;
  2592. enum emulation_result er;
  2593. unsigned long offset;
  2594. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2595. offset = exit_qualification & 0xffful;
  2596. er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  2597. if (er != EMULATE_DONE) {
  2598. printk(KERN_ERR
  2599. "Fail to handle apic access vmexit! Offset is 0x%lx\n",
  2600. offset);
  2601. return -ENOTSUPP;
  2602. }
  2603. return 1;
  2604. }
  2605. static int handle_task_switch(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2606. {
  2607. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2608. unsigned long exit_qualification;
  2609. u16 tss_selector;
  2610. int reason;
  2611. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2612. reason = (u32)exit_qualification >> 30;
  2613. if (reason == TASK_SWITCH_GATE && vmx->vcpu.arch.nmi_injected &&
  2614. (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
  2615. (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK)
  2616. == INTR_TYPE_NMI_INTR) {
  2617. vcpu->arch.nmi_injected = false;
  2618. if (cpu_has_virtual_nmis())
  2619. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  2620. GUEST_INTR_STATE_NMI);
  2621. }
  2622. tss_selector = exit_qualification;
  2623. if (!kvm_task_switch(vcpu, tss_selector, reason))
  2624. return 0;
  2625. /* clear all local breakpoint enable flags */
  2626. vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
  2627. /*
  2628. * TODO: What about debug traps on tss switch?
  2629. * Are we supposed to inject them and update dr6?
  2630. */
  2631. return 1;
  2632. }
  2633. static int handle_ept_violation(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2634. {
  2635. unsigned long exit_qualification;
  2636. gpa_t gpa;
  2637. int gla_validity;
  2638. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2639. if (exit_qualification & (1 << 6)) {
  2640. printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
  2641. return -ENOTSUPP;
  2642. }
  2643. gla_validity = (exit_qualification >> 7) & 0x3;
  2644. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  2645. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  2646. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  2647. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  2648. vmcs_readl(GUEST_LINEAR_ADDRESS));
  2649. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  2650. (long unsigned int)exit_qualification);
  2651. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2652. kvm_run->hw.hardware_exit_reason = 0;
  2653. return -ENOTSUPP;
  2654. }
  2655. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  2656. return kvm_mmu_page_fault(vcpu, gpa & PAGE_MASK, 0);
  2657. }
  2658. static int handle_nmi_window(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2659. {
  2660. u32 cpu_based_vm_exec_control;
  2661. /* clear pending NMI */
  2662. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2663. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  2664. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2665. ++vcpu->stat.nmi_window_exits;
  2666. return 1;
  2667. }
  2668. static void handle_invalid_guest_state(struct kvm_vcpu *vcpu,
  2669. struct kvm_run *kvm_run)
  2670. {
  2671. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2672. enum emulation_result err = EMULATE_DONE;
  2673. preempt_enable();
  2674. local_irq_enable();
  2675. while (!guest_state_valid(vcpu)) {
  2676. err = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  2677. if (err == EMULATE_DO_MMIO)
  2678. break;
  2679. if (err != EMULATE_DONE) {
  2680. kvm_report_emulation_failure(vcpu, "emulation failure");
  2681. return;
  2682. }
  2683. if (signal_pending(current))
  2684. break;
  2685. if (need_resched())
  2686. schedule();
  2687. }
  2688. local_irq_disable();
  2689. preempt_disable();
  2690. vmx->invalid_state_emulation_result = err;
  2691. }
  2692. /*
  2693. * The exit handlers return 1 if the exit was handled fully and guest execution
  2694. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  2695. * to be done to userspace and return 0.
  2696. */
  2697. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  2698. struct kvm_run *kvm_run) = {
  2699. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  2700. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  2701. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  2702. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  2703. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  2704. [EXIT_REASON_CR_ACCESS] = handle_cr,
  2705. [EXIT_REASON_DR_ACCESS] = handle_dr,
  2706. [EXIT_REASON_CPUID] = handle_cpuid,
  2707. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  2708. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  2709. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  2710. [EXIT_REASON_HLT] = handle_halt,
  2711. [EXIT_REASON_INVLPG] = handle_invlpg,
  2712. [EXIT_REASON_VMCALL] = handle_vmcall,
  2713. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  2714. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  2715. [EXIT_REASON_WBINVD] = handle_wbinvd,
  2716. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  2717. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  2718. };
  2719. static const int kvm_vmx_max_exit_handlers =
  2720. ARRAY_SIZE(kvm_vmx_exit_handlers);
  2721. /*
  2722. * The guest has exited. See if we can fix it or if we need userspace
  2723. * assistance.
  2724. */
  2725. static int vmx_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  2726. {
  2727. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  2728. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2729. u32 vectoring_info = vmx->idt_vectoring_info;
  2730. KVMTRACE_3D(VMEXIT, vcpu, exit_reason, (u32)kvm_rip_read(vcpu),
  2731. (u32)((u64)kvm_rip_read(vcpu) >> 32), entryexit);
  2732. /* If we need to emulate an MMIO from handle_invalid_guest_state
  2733. * we just return 0 */
  2734. if (vmx->emulation_required && emulate_invalid_guest_state) {
  2735. if (guest_state_valid(vcpu))
  2736. vmx->emulation_required = 0;
  2737. return vmx->invalid_state_emulation_result != EMULATE_DO_MMIO;
  2738. }
  2739. /* Access CR3 don't cause VMExit in paging mode, so we need
  2740. * to sync with guest real CR3. */
  2741. if (enable_ept && is_paging(vcpu)) {
  2742. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  2743. ept_load_pdptrs(vcpu);
  2744. }
  2745. if (unlikely(vmx->fail)) {
  2746. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  2747. kvm_run->fail_entry.hardware_entry_failure_reason
  2748. = vmcs_read32(VM_INSTRUCTION_ERROR);
  2749. return 0;
  2750. }
  2751. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  2752. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  2753. exit_reason != EXIT_REASON_EPT_VIOLATION &&
  2754. exit_reason != EXIT_REASON_TASK_SWITCH))
  2755. printk(KERN_WARNING "%s: unexpected, valid vectoring info "
  2756. "(0x%x) and exit reason is 0x%x\n",
  2757. __func__, vectoring_info, exit_reason);
  2758. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked)) {
  2759. if (vcpu->arch.interrupt_window_open) {
  2760. vmx->soft_vnmi_blocked = 0;
  2761. vcpu->arch.nmi_window_open = 1;
  2762. } else if (vmx->vnmi_blocked_time > 1000000000LL &&
  2763. vcpu->arch.nmi_pending) {
  2764. /*
  2765. * This CPU don't support us in finding the end of an
  2766. * NMI-blocked window if the guest runs with IRQs
  2767. * disabled. So we pull the trigger after 1 s of
  2768. * futile waiting, but inform the user about this.
  2769. */
  2770. printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
  2771. "state on VCPU %d after 1 s timeout\n",
  2772. __func__, vcpu->vcpu_id);
  2773. vmx->soft_vnmi_blocked = 0;
  2774. vmx->vcpu.arch.nmi_window_open = 1;
  2775. }
  2776. }
  2777. if (exit_reason < kvm_vmx_max_exit_handlers
  2778. && kvm_vmx_exit_handlers[exit_reason])
  2779. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  2780. else {
  2781. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2782. kvm_run->hw.hardware_exit_reason = exit_reason;
  2783. }
  2784. return 0;
  2785. }
  2786. static void update_tpr_threshold(struct kvm_vcpu *vcpu)
  2787. {
  2788. int max_irr, tpr;
  2789. if (!vm_need_tpr_shadow(vcpu->kvm))
  2790. return;
  2791. if (!kvm_lapic_enabled(vcpu) ||
  2792. ((max_irr = kvm_lapic_find_highest_irr(vcpu)) == -1)) {
  2793. vmcs_write32(TPR_THRESHOLD, 0);
  2794. return;
  2795. }
  2796. tpr = (kvm_lapic_get_cr8(vcpu) & 0x0f) << 4;
  2797. vmcs_write32(TPR_THRESHOLD, (max_irr > tpr) ? tpr >> 4 : max_irr >> 4);
  2798. }
  2799. static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
  2800. {
  2801. u32 exit_intr_info;
  2802. u32 idt_vectoring_info = vmx->idt_vectoring_info;
  2803. bool unblock_nmi;
  2804. u8 vector;
  2805. int type;
  2806. bool idtv_info_valid;
  2807. idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  2808. exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2809. if (cpu_has_virtual_nmis()) {
  2810. unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
  2811. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  2812. /*
  2813. * SDM 3: 27.7.1.2 (September 2008)
  2814. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  2815. * a guest IRET fault.
  2816. * SDM 3: 23.2.2 (September 2008)
  2817. * Bit 12 is undefined in any of the following cases:
  2818. * If the VM exit sets the valid bit in the IDT-vectoring
  2819. * information field.
  2820. * If the VM exit is due to a double fault.
  2821. */
  2822. if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
  2823. vector != DF_VECTOR && !idtv_info_valid)
  2824. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  2825. GUEST_INTR_STATE_NMI);
  2826. } else if (unlikely(vmx->soft_vnmi_blocked))
  2827. vmx->vnmi_blocked_time +=
  2828. ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
  2829. vmx->vcpu.arch.nmi_injected = false;
  2830. kvm_clear_exception_queue(&vmx->vcpu);
  2831. kvm_clear_interrupt_queue(&vmx->vcpu);
  2832. if (!idtv_info_valid)
  2833. return;
  2834. vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
  2835. type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
  2836. switch(type) {
  2837. case INTR_TYPE_NMI_INTR:
  2838. vmx->vcpu.arch.nmi_injected = true;
  2839. /*
  2840. * SDM 3: 27.7.1.2 (September 2008)
  2841. * Clear bit "block by NMI" before VM entry if a NMI
  2842. * delivery faulted.
  2843. */
  2844. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  2845. GUEST_INTR_STATE_NMI);
  2846. break;
  2847. case INTR_TYPE_HARD_EXCEPTION:
  2848. case INTR_TYPE_SOFT_EXCEPTION:
  2849. if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
  2850. u32 err = vmcs_read32(IDT_VECTORING_ERROR_CODE);
  2851. kvm_queue_exception_e(&vmx->vcpu, vector, err);
  2852. } else
  2853. kvm_queue_exception(&vmx->vcpu, vector);
  2854. vmx->idt_vectoring_info = 0;
  2855. break;
  2856. case INTR_TYPE_EXT_INTR:
  2857. kvm_queue_interrupt(&vmx->vcpu, vector);
  2858. vmx->idt_vectoring_info = 0;
  2859. break;
  2860. default:
  2861. break;
  2862. }
  2863. }
  2864. static void vmx_intr_assist(struct kvm_vcpu *vcpu)
  2865. {
  2866. update_tpr_threshold(vcpu);
  2867. vmx_update_window_states(vcpu);
  2868. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  2869. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  2870. GUEST_INTR_STATE_STI |
  2871. GUEST_INTR_STATE_MOV_SS);
  2872. if (vcpu->arch.nmi_pending && !vcpu->arch.nmi_injected) {
  2873. if (vcpu->arch.interrupt.pending) {
  2874. enable_nmi_window(vcpu);
  2875. } else if (vcpu->arch.nmi_window_open) {
  2876. vcpu->arch.nmi_pending = false;
  2877. vcpu->arch.nmi_injected = true;
  2878. } else {
  2879. enable_nmi_window(vcpu);
  2880. return;
  2881. }
  2882. }
  2883. if (vcpu->arch.nmi_injected) {
  2884. vmx_inject_nmi(vcpu);
  2885. if (vcpu->arch.nmi_pending)
  2886. enable_nmi_window(vcpu);
  2887. else if (kvm_cpu_has_interrupt(vcpu))
  2888. enable_irq_window(vcpu);
  2889. return;
  2890. }
  2891. if (!vcpu->arch.interrupt.pending && kvm_cpu_has_interrupt(vcpu)) {
  2892. if (vcpu->arch.interrupt_window_open)
  2893. kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu));
  2894. else
  2895. enable_irq_window(vcpu);
  2896. }
  2897. if (vcpu->arch.interrupt.pending) {
  2898. vmx_inject_irq(vcpu, vcpu->arch.interrupt.nr);
  2899. if (kvm_cpu_has_interrupt(vcpu))
  2900. enable_irq_window(vcpu);
  2901. }
  2902. }
  2903. /*
  2904. * Failure to inject an interrupt should give us the information
  2905. * in IDT_VECTORING_INFO_FIELD. However, if the failure occurs
  2906. * when fetching the interrupt redirection bitmap in the real-mode
  2907. * tss, this doesn't happen. So we do it ourselves.
  2908. */
  2909. static void fixup_rmode_irq(struct vcpu_vmx *vmx)
  2910. {
  2911. vmx->rmode.irq.pending = 0;
  2912. if (kvm_rip_read(&vmx->vcpu) + 1 != vmx->rmode.irq.rip)
  2913. return;
  2914. kvm_rip_write(&vmx->vcpu, vmx->rmode.irq.rip);
  2915. if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
  2916. vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK;
  2917. vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR;
  2918. return;
  2919. }
  2920. vmx->idt_vectoring_info =
  2921. VECTORING_INFO_VALID_MASK
  2922. | INTR_TYPE_EXT_INTR
  2923. | vmx->rmode.irq.vector;
  2924. }
  2925. #ifdef CONFIG_X86_64
  2926. #define R "r"
  2927. #define Q "q"
  2928. #else
  2929. #define R "e"
  2930. #define Q "l"
  2931. #endif
  2932. static void vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2933. {
  2934. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2935. u32 intr_info;
  2936. /* Record the guest's net vcpu time for enforced NMI injections. */
  2937. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
  2938. vmx->entry_time = ktime_get();
  2939. /* Handle invalid guest state instead of entering VMX */
  2940. if (vmx->emulation_required && emulate_invalid_guest_state) {
  2941. handle_invalid_guest_state(vcpu, kvm_run);
  2942. return;
  2943. }
  2944. if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
  2945. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  2946. if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
  2947. vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
  2948. /*
  2949. * Loading guest fpu may have cleared host cr0.ts
  2950. */
  2951. vmcs_writel(HOST_CR0, read_cr0());
  2952. set_debugreg(vcpu->arch.dr6, 6);
  2953. asm(
  2954. /* Store host registers */
  2955. "push %%"R"dx; push %%"R"bp;"
  2956. "push %%"R"cx \n\t"
  2957. "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
  2958. "je 1f \n\t"
  2959. "mov %%"R"sp, %c[host_rsp](%0) \n\t"
  2960. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  2961. "1: \n\t"
  2962. /* Check if vmlaunch of vmresume is needed */
  2963. "cmpl $0, %c[launched](%0) \n\t"
  2964. /* Load guest registers. Don't clobber flags. */
  2965. "mov %c[cr2](%0), %%"R"ax \n\t"
  2966. "mov %%"R"ax, %%cr2 \n\t"
  2967. "mov %c[rax](%0), %%"R"ax \n\t"
  2968. "mov %c[rbx](%0), %%"R"bx \n\t"
  2969. "mov %c[rdx](%0), %%"R"dx \n\t"
  2970. "mov %c[rsi](%0), %%"R"si \n\t"
  2971. "mov %c[rdi](%0), %%"R"di \n\t"
  2972. "mov %c[rbp](%0), %%"R"bp \n\t"
  2973. #ifdef CONFIG_X86_64
  2974. "mov %c[r8](%0), %%r8 \n\t"
  2975. "mov %c[r9](%0), %%r9 \n\t"
  2976. "mov %c[r10](%0), %%r10 \n\t"
  2977. "mov %c[r11](%0), %%r11 \n\t"
  2978. "mov %c[r12](%0), %%r12 \n\t"
  2979. "mov %c[r13](%0), %%r13 \n\t"
  2980. "mov %c[r14](%0), %%r14 \n\t"
  2981. "mov %c[r15](%0), %%r15 \n\t"
  2982. #endif
  2983. "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
  2984. /* Enter guest mode */
  2985. "jne .Llaunched \n\t"
  2986. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  2987. "jmp .Lkvm_vmx_return \n\t"
  2988. ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
  2989. ".Lkvm_vmx_return: "
  2990. /* Save guest registers, load host registers, keep flags */
  2991. "xchg %0, (%%"R"sp) \n\t"
  2992. "mov %%"R"ax, %c[rax](%0) \n\t"
  2993. "mov %%"R"bx, %c[rbx](%0) \n\t"
  2994. "push"Q" (%%"R"sp); pop"Q" %c[rcx](%0) \n\t"
  2995. "mov %%"R"dx, %c[rdx](%0) \n\t"
  2996. "mov %%"R"si, %c[rsi](%0) \n\t"
  2997. "mov %%"R"di, %c[rdi](%0) \n\t"
  2998. "mov %%"R"bp, %c[rbp](%0) \n\t"
  2999. #ifdef CONFIG_X86_64
  3000. "mov %%r8, %c[r8](%0) \n\t"
  3001. "mov %%r9, %c[r9](%0) \n\t"
  3002. "mov %%r10, %c[r10](%0) \n\t"
  3003. "mov %%r11, %c[r11](%0) \n\t"
  3004. "mov %%r12, %c[r12](%0) \n\t"
  3005. "mov %%r13, %c[r13](%0) \n\t"
  3006. "mov %%r14, %c[r14](%0) \n\t"
  3007. "mov %%r15, %c[r15](%0) \n\t"
  3008. #endif
  3009. "mov %%cr2, %%"R"ax \n\t"
  3010. "mov %%"R"ax, %c[cr2](%0) \n\t"
  3011. "pop %%"R"bp; pop %%"R"bp; pop %%"R"dx \n\t"
  3012. "setbe %c[fail](%0) \n\t"
  3013. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  3014. [launched]"i"(offsetof(struct vcpu_vmx, launched)),
  3015. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  3016. [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
  3017. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  3018. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  3019. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  3020. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  3021. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  3022. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  3023. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  3024. #ifdef CONFIG_X86_64
  3025. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  3026. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  3027. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  3028. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  3029. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  3030. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  3031. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  3032. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  3033. #endif
  3034. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2))
  3035. : "cc", "memory"
  3036. , R"bx", R"di", R"si"
  3037. #ifdef CONFIG_X86_64
  3038. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  3039. #endif
  3040. );
  3041. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
  3042. vcpu->arch.regs_dirty = 0;
  3043. get_debugreg(vcpu->arch.dr6, 6);
  3044. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  3045. if (vmx->rmode.irq.pending)
  3046. fixup_rmode_irq(vmx);
  3047. vmx_update_window_states(vcpu);
  3048. asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  3049. vmx->launched = 1;
  3050. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  3051. /* We need to handle NMIs before interrupts are enabled */
  3052. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
  3053. (intr_info & INTR_INFO_VALID_MASK)) {
  3054. KVMTRACE_0D(NMI, vcpu, handler);
  3055. asm("int $2");
  3056. }
  3057. vmx_complete_interrupts(vmx);
  3058. }
  3059. #undef R
  3060. #undef Q
  3061. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  3062. {
  3063. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3064. if (vmx->vmcs) {
  3065. vcpu_clear(vmx);
  3066. free_vmcs(vmx->vmcs);
  3067. vmx->vmcs = NULL;
  3068. }
  3069. }
  3070. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  3071. {
  3072. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3073. spin_lock(&vmx_vpid_lock);
  3074. if (vmx->vpid != 0)
  3075. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  3076. spin_unlock(&vmx_vpid_lock);
  3077. vmx_free_vmcs(vcpu);
  3078. kfree(vmx->host_msrs);
  3079. kfree(vmx->guest_msrs);
  3080. kvm_vcpu_uninit(vcpu);
  3081. kmem_cache_free(kvm_vcpu_cache, vmx);
  3082. }
  3083. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  3084. {
  3085. int err;
  3086. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  3087. int cpu;
  3088. if (!vmx)
  3089. return ERR_PTR(-ENOMEM);
  3090. allocate_vpid(vmx);
  3091. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  3092. if (err)
  3093. goto free_vcpu;
  3094. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  3095. if (!vmx->guest_msrs) {
  3096. err = -ENOMEM;
  3097. goto uninit_vcpu;
  3098. }
  3099. vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  3100. if (!vmx->host_msrs)
  3101. goto free_guest_msrs;
  3102. vmx->vmcs = alloc_vmcs();
  3103. if (!vmx->vmcs)
  3104. goto free_msrs;
  3105. vmcs_clear(vmx->vmcs);
  3106. cpu = get_cpu();
  3107. vmx_vcpu_load(&vmx->vcpu, cpu);
  3108. err = vmx_vcpu_setup(vmx);
  3109. vmx_vcpu_put(&vmx->vcpu);
  3110. put_cpu();
  3111. if (err)
  3112. goto free_vmcs;
  3113. if (vm_need_virtualize_apic_accesses(kvm))
  3114. if (alloc_apic_access_page(kvm) != 0)
  3115. goto free_vmcs;
  3116. if (enable_ept)
  3117. if (alloc_identity_pagetable(kvm) != 0)
  3118. goto free_vmcs;
  3119. return &vmx->vcpu;
  3120. free_vmcs:
  3121. free_vmcs(vmx->vmcs);
  3122. free_msrs:
  3123. kfree(vmx->host_msrs);
  3124. free_guest_msrs:
  3125. kfree(vmx->guest_msrs);
  3126. uninit_vcpu:
  3127. kvm_vcpu_uninit(&vmx->vcpu);
  3128. free_vcpu:
  3129. kmem_cache_free(kvm_vcpu_cache, vmx);
  3130. return ERR_PTR(err);
  3131. }
  3132. static void __init vmx_check_processor_compat(void *rtn)
  3133. {
  3134. struct vmcs_config vmcs_conf;
  3135. *(int *)rtn = 0;
  3136. if (setup_vmcs_config(&vmcs_conf) < 0)
  3137. *(int *)rtn = -EIO;
  3138. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  3139. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  3140. smp_processor_id());
  3141. *(int *)rtn = -EIO;
  3142. }
  3143. }
  3144. static int get_ept_level(void)
  3145. {
  3146. return VMX_EPT_DEFAULT_GAW + 1;
  3147. }
  3148. static int vmx_get_mt_mask_shift(void)
  3149. {
  3150. return VMX_EPT_MT_EPTE_SHIFT;
  3151. }
  3152. static struct kvm_x86_ops vmx_x86_ops = {
  3153. .cpu_has_kvm_support = cpu_has_kvm_support,
  3154. .disabled_by_bios = vmx_disabled_by_bios,
  3155. .hardware_setup = hardware_setup,
  3156. .hardware_unsetup = hardware_unsetup,
  3157. .check_processor_compatibility = vmx_check_processor_compat,
  3158. .hardware_enable = hardware_enable,
  3159. .hardware_disable = hardware_disable,
  3160. .cpu_has_accelerated_tpr = report_flexpriority,
  3161. .vcpu_create = vmx_create_vcpu,
  3162. .vcpu_free = vmx_free_vcpu,
  3163. .vcpu_reset = vmx_vcpu_reset,
  3164. .prepare_guest_switch = vmx_save_host_state,
  3165. .vcpu_load = vmx_vcpu_load,
  3166. .vcpu_put = vmx_vcpu_put,
  3167. .set_guest_debug = set_guest_debug,
  3168. .get_msr = vmx_get_msr,
  3169. .set_msr = vmx_set_msr,
  3170. .get_segment_base = vmx_get_segment_base,
  3171. .get_segment = vmx_get_segment,
  3172. .set_segment = vmx_set_segment,
  3173. .get_cpl = vmx_get_cpl,
  3174. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  3175. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  3176. .set_cr0 = vmx_set_cr0,
  3177. .set_cr3 = vmx_set_cr3,
  3178. .set_cr4 = vmx_set_cr4,
  3179. .set_efer = vmx_set_efer,
  3180. .get_idt = vmx_get_idt,
  3181. .set_idt = vmx_set_idt,
  3182. .get_gdt = vmx_get_gdt,
  3183. .set_gdt = vmx_set_gdt,
  3184. .cache_reg = vmx_cache_reg,
  3185. .get_rflags = vmx_get_rflags,
  3186. .set_rflags = vmx_set_rflags,
  3187. .tlb_flush = vmx_flush_tlb,
  3188. .run = vmx_vcpu_run,
  3189. .handle_exit = vmx_handle_exit,
  3190. .skip_emulated_instruction = skip_emulated_instruction,
  3191. .patch_hypercall = vmx_patch_hypercall,
  3192. .get_irq = vmx_get_irq,
  3193. .set_irq = vmx_inject_irq,
  3194. .queue_exception = vmx_queue_exception,
  3195. .exception_injected = vmx_exception_injected,
  3196. .inject_pending_irq = vmx_intr_assist,
  3197. .inject_pending_vectors = do_interrupt_requests,
  3198. .interrupt_allowed = vmx_interrupt_allowed,
  3199. .set_tss_addr = vmx_set_tss_addr,
  3200. .get_tdp_level = get_ept_level,
  3201. .get_mt_mask_shift = vmx_get_mt_mask_shift,
  3202. };
  3203. static int __init vmx_init(void)
  3204. {
  3205. int r;
  3206. vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
  3207. if (!vmx_io_bitmap_a)
  3208. return -ENOMEM;
  3209. vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
  3210. if (!vmx_io_bitmap_b) {
  3211. r = -ENOMEM;
  3212. goto out;
  3213. }
  3214. vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
  3215. if (!vmx_msr_bitmap_legacy) {
  3216. r = -ENOMEM;
  3217. goto out1;
  3218. }
  3219. vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
  3220. if (!vmx_msr_bitmap_longmode) {
  3221. r = -ENOMEM;
  3222. goto out2;
  3223. }
  3224. /*
  3225. * Allow direct access to the PC debug port (it is often used for I/O
  3226. * delays, but the vmexits simply slow things down).
  3227. */
  3228. memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
  3229. clear_bit(0x80, vmx_io_bitmap_a);
  3230. memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
  3231. memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
  3232. memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
  3233. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  3234. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
  3235. if (r)
  3236. goto out3;
  3237. vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
  3238. vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
  3239. vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
  3240. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
  3241. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
  3242. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
  3243. if (enable_ept) {
  3244. bypass_guest_pf = 0;
  3245. kvm_mmu_set_base_ptes(VMX_EPT_READABLE_MASK |
  3246. VMX_EPT_WRITABLE_MASK);
  3247. kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull,
  3248. VMX_EPT_EXECUTABLE_MASK,
  3249. VMX_EPT_DEFAULT_MT << VMX_EPT_MT_EPTE_SHIFT);
  3250. kvm_enable_tdp();
  3251. } else
  3252. kvm_disable_tdp();
  3253. if (bypass_guest_pf)
  3254. kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
  3255. ept_sync_global();
  3256. return 0;
  3257. out3:
  3258. free_page((unsigned long)vmx_msr_bitmap_longmode);
  3259. out2:
  3260. free_page((unsigned long)vmx_msr_bitmap_legacy);
  3261. out1:
  3262. free_page((unsigned long)vmx_io_bitmap_b);
  3263. out:
  3264. free_page((unsigned long)vmx_io_bitmap_a);
  3265. return r;
  3266. }
  3267. static void __exit vmx_exit(void)
  3268. {
  3269. free_page((unsigned long)vmx_msr_bitmap_legacy);
  3270. free_page((unsigned long)vmx_msr_bitmap_longmode);
  3271. free_page((unsigned long)vmx_io_bitmap_b);
  3272. free_page((unsigned long)vmx_io_bitmap_a);
  3273. kvm_exit();
  3274. }
  3275. module_init(vmx_init)
  3276. module_exit(vmx_exit)