tlv320aic3x.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420
  1. /*
  2. * ALSA SoC TLV320AIC3X codec driver
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * Notes:
  14. * The AIC3X is a driver for a low power stereo audio
  15. * codecs aic31, aic32, aic33.
  16. *
  17. * It supports full aic33 codec functionality.
  18. * The compatibility with aic32, aic31 is as follows:
  19. * aic32 | aic31
  20. * ---------------------------------------
  21. * MONO_LOUT -> N/A | MONO_LOUT -> N/A
  22. * | IN1L -> LINE1L
  23. * | IN1R -> LINE1R
  24. * | IN2L -> LINE2L
  25. * | IN2R -> LINE2R
  26. * | MIC3L/R -> N/A
  27. * truncated internal functionality in
  28. * accordance with documentation
  29. * ---------------------------------------
  30. *
  31. * Hence the machine layer should disable unsupported inputs/outputs by
  32. * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
  33. */
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/init.h>
  37. #include <linux/delay.h>
  38. #include <linux/pm.h>
  39. #include <linux/i2c.h>
  40. #include <linux/gpio.h>
  41. #include <linux/regulator/consumer.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/slab.h>
  44. #include <sound/core.h>
  45. #include <sound/pcm.h>
  46. #include <sound/pcm_params.h>
  47. #include <sound/soc.h>
  48. #include <sound/soc-dapm.h>
  49. #include <sound/initval.h>
  50. #include <sound/tlv.h>
  51. #include <sound/tlv320aic3x.h>
  52. #include "tlv320aic3x.h"
  53. #define AIC3X_NUM_SUPPLIES 4
  54. static const char *aic3x_supply_names[AIC3X_NUM_SUPPLIES] = {
  55. "IOVDD", /* I/O Voltage */
  56. "DVDD", /* Digital Core Voltage */
  57. "AVDD", /* Analog DAC Voltage */
  58. "DRVDD", /* ADC Analog and Output Driver Voltage */
  59. };
  60. /* codec private data */
  61. struct aic3x_priv {
  62. struct regulator_bulk_data supplies[AIC3X_NUM_SUPPLIES];
  63. enum snd_soc_control_type control_type;
  64. struct aic3x_setup_data *setup;
  65. void *control_data;
  66. unsigned int sysclk;
  67. int master;
  68. int gpio_reset;
  69. };
  70. /*
  71. * AIC3X register cache
  72. * We can't read the AIC3X register space when we are
  73. * using 2 wire for device control, so we cache them instead.
  74. * There is no point in caching the reset register
  75. */
  76. static const u8 aic3x_reg[AIC3X_CACHEREGNUM] = {
  77. 0x00, 0x00, 0x00, 0x10, /* 0 */
  78. 0x04, 0x00, 0x00, 0x00, /* 4 */
  79. 0x00, 0x00, 0x00, 0x01, /* 8 */
  80. 0x00, 0x00, 0x00, 0x80, /* 12 */
  81. 0x80, 0xff, 0xff, 0x78, /* 16 */
  82. 0x78, 0x78, 0x78, 0x78, /* 20 */
  83. 0x78, 0x00, 0x00, 0xfe, /* 24 */
  84. 0x00, 0x00, 0xfe, 0x00, /* 28 */
  85. 0x18, 0x18, 0x00, 0x00, /* 32 */
  86. 0x00, 0x00, 0x00, 0x00, /* 36 */
  87. 0x00, 0x00, 0x00, 0x80, /* 40 */
  88. 0x80, 0x00, 0x00, 0x00, /* 44 */
  89. 0x00, 0x00, 0x00, 0x04, /* 48 */
  90. 0x00, 0x00, 0x00, 0x00, /* 52 */
  91. 0x00, 0x00, 0x04, 0x00, /* 56 */
  92. 0x00, 0x00, 0x00, 0x00, /* 60 */
  93. 0x00, 0x04, 0x00, 0x00, /* 64 */
  94. 0x00, 0x00, 0x00, 0x00, /* 68 */
  95. 0x04, 0x00, 0x00, 0x00, /* 72 */
  96. 0x00, 0x00, 0x00, 0x00, /* 76 */
  97. 0x00, 0x00, 0x00, 0x00, /* 80 */
  98. 0x00, 0x00, 0x00, 0x00, /* 84 */
  99. 0x00, 0x00, 0x00, 0x00, /* 88 */
  100. 0x00, 0x00, 0x00, 0x00, /* 92 */
  101. 0x00, 0x00, 0x00, 0x00, /* 96 */
  102. 0x00, 0x00, 0x02, /* 100 */
  103. };
  104. /*
  105. * read aic3x register cache
  106. */
  107. static inline unsigned int aic3x_read_reg_cache(struct snd_soc_codec *codec,
  108. unsigned int reg)
  109. {
  110. u8 *cache = codec->reg_cache;
  111. if (reg >= AIC3X_CACHEREGNUM)
  112. return -1;
  113. return cache[reg];
  114. }
  115. /*
  116. * write aic3x register cache
  117. */
  118. static inline void aic3x_write_reg_cache(struct snd_soc_codec *codec,
  119. u8 reg, u8 value)
  120. {
  121. u8 *cache = codec->reg_cache;
  122. if (reg >= AIC3X_CACHEREGNUM)
  123. return;
  124. cache[reg] = value;
  125. }
  126. /*
  127. * write to the aic3x register space
  128. */
  129. static int aic3x_write(struct snd_soc_codec *codec, unsigned int reg,
  130. unsigned int value)
  131. {
  132. u8 data[2];
  133. /* data is
  134. * D15..D8 aic3x register offset
  135. * D7...D0 register data
  136. */
  137. data[0] = reg & 0xff;
  138. data[1] = value & 0xff;
  139. aic3x_write_reg_cache(codec, data[0], data[1]);
  140. if (codec->hw_write(codec->control_data, data, 2) == 2)
  141. return 0;
  142. else
  143. return -EIO;
  144. }
  145. /*
  146. * read from the aic3x register space
  147. */
  148. static int aic3x_read(struct snd_soc_codec *codec, unsigned int reg,
  149. u8 *value)
  150. {
  151. *value = reg & 0xff;
  152. value[0] = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  153. aic3x_write_reg_cache(codec, reg, *value);
  154. return 0;
  155. }
  156. #define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
  157. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  158. .info = snd_soc_info_volsw, \
  159. .get = snd_soc_dapm_get_volsw, .put = snd_soc_dapm_put_volsw_aic3x, \
  160. .private_value = SOC_SINGLE_VALUE(reg, shift, mask, invert) }
  161. /*
  162. * All input lines are connected when !0xf and disconnected with 0xf bit field,
  163. * so we have to use specific dapm_put call for input mixer
  164. */
  165. static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
  166. struct snd_ctl_elem_value *ucontrol)
  167. {
  168. struct snd_soc_dapm_widget *widget = snd_kcontrol_chip(kcontrol);
  169. struct soc_mixer_control *mc =
  170. (struct soc_mixer_control *)kcontrol->private_value;
  171. unsigned int reg = mc->reg;
  172. unsigned int shift = mc->shift;
  173. int max = mc->max;
  174. unsigned int mask = (1 << fls(max)) - 1;
  175. unsigned int invert = mc->invert;
  176. unsigned short val, val_mask;
  177. int ret;
  178. struct snd_soc_dapm_path *path;
  179. int found = 0;
  180. val = (ucontrol->value.integer.value[0] & mask);
  181. mask = 0xf;
  182. if (val)
  183. val = mask;
  184. if (invert)
  185. val = mask - val;
  186. val_mask = mask << shift;
  187. val = val << shift;
  188. mutex_lock(&widget->codec->mutex);
  189. if (snd_soc_test_bits(widget->codec, reg, val_mask, val)) {
  190. /* find dapm widget path assoc with kcontrol */
  191. list_for_each_entry(path, &widget->codec->dapm_paths, list) {
  192. if (path->kcontrol != kcontrol)
  193. continue;
  194. /* found, now check type */
  195. found = 1;
  196. if (val)
  197. /* new connection */
  198. path->connect = invert ? 0 : 1;
  199. else
  200. /* old connection must be powered down */
  201. path->connect = invert ? 1 : 0;
  202. break;
  203. }
  204. if (found)
  205. snd_soc_dapm_sync(widget->codec);
  206. }
  207. ret = snd_soc_update_bits(widget->codec, reg, val_mask, val);
  208. mutex_unlock(&widget->codec->mutex);
  209. return ret;
  210. }
  211. static const char *aic3x_left_dac_mux[] = { "DAC_L1", "DAC_L3", "DAC_L2" };
  212. static const char *aic3x_right_dac_mux[] = { "DAC_R1", "DAC_R3", "DAC_R2" };
  213. static const char *aic3x_left_hpcom_mux[] =
  214. { "differential of HPLOUT", "constant VCM", "single-ended" };
  215. static const char *aic3x_right_hpcom_mux[] =
  216. { "differential of HPROUT", "constant VCM", "single-ended",
  217. "differential of HPLCOM", "external feedback" };
  218. static const char *aic3x_linein_mode_mux[] = { "single-ended", "differential" };
  219. static const char *aic3x_adc_hpf[] =
  220. { "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
  221. #define LDAC_ENUM 0
  222. #define RDAC_ENUM 1
  223. #define LHPCOM_ENUM 2
  224. #define RHPCOM_ENUM 3
  225. #define LINE1L_ENUM 4
  226. #define LINE1R_ENUM 5
  227. #define LINE2L_ENUM 6
  228. #define LINE2R_ENUM 7
  229. #define ADC_HPF_ENUM 8
  230. static const struct soc_enum aic3x_enum[] = {
  231. SOC_ENUM_SINGLE(DAC_LINE_MUX, 6, 3, aic3x_left_dac_mux),
  232. SOC_ENUM_SINGLE(DAC_LINE_MUX, 4, 3, aic3x_right_dac_mux),
  233. SOC_ENUM_SINGLE(HPLCOM_CFG, 4, 3, aic3x_left_hpcom_mux),
  234. SOC_ENUM_SINGLE(HPRCOM_CFG, 3, 5, aic3x_right_hpcom_mux),
  235. SOC_ENUM_SINGLE(LINE1L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  236. SOC_ENUM_SINGLE(LINE1R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  237. SOC_ENUM_SINGLE(LINE2L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  238. SOC_ENUM_SINGLE(LINE2R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  239. SOC_ENUM_DOUBLE(AIC3X_CODEC_DFILT_CTRL, 6, 4, 4, aic3x_adc_hpf),
  240. };
  241. /*
  242. * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
  243. */
  244. static DECLARE_TLV_DB_SCALE(dac_tlv, -6350, 50, 0);
  245. /* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
  246. static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 50, 0);
  247. /*
  248. * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
  249. * Step size is approximately 0.5 dB over most of the scale but increasing
  250. * near the very low levels.
  251. * Define dB scale so that it is mostly correct for range about -55 to 0 dB
  252. * but having increasing dB difference below that (and where it doesn't count
  253. * so much). This setting shows -50 dB (actual is -50.3 dB) for register
  254. * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
  255. */
  256. static DECLARE_TLV_DB_SCALE(output_stage_tlv, -5900, 50, 1);
  257. static const struct snd_kcontrol_new aic3x_snd_controls[] = {
  258. /* Output */
  259. SOC_DOUBLE_R_TLV("PCM Playback Volume",
  260. LDAC_VOL, RDAC_VOL, 0, 0x7f, 1, dac_tlv),
  261. SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
  262. DACL1_2_LLOPM_VOL, DACR1_2_RLOPM_VOL,
  263. 0, 118, 1, output_stage_tlv),
  264. SOC_SINGLE("LineL Playback Switch", LLOPM_CTRL, 3, 0x01, 0),
  265. SOC_SINGLE("LineR Playback Switch", RLOPM_CTRL, 3, 0x01, 0),
  266. SOC_DOUBLE_R_TLV("LineL DAC Playback Volume",
  267. DACL1_2_LLOPM_VOL, DACR1_2_LLOPM_VOL,
  268. 0, 118, 1, output_stage_tlv),
  269. SOC_SINGLE_TLV("LineL Left PGA Bypass Playback Volume",
  270. PGAL_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
  271. SOC_SINGLE_TLV("LineR Right PGA Bypass Playback Volume",
  272. PGAR_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
  273. SOC_DOUBLE_R_TLV("LineL Line2 Bypass Playback Volume",
  274. LINE2L_2_LLOPM_VOL, LINE2R_2_LLOPM_VOL,
  275. 0, 118, 1, output_stage_tlv),
  276. SOC_DOUBLE_R_TLV("LineR Line2 Bypass Playback Volume",
  277. LINE2L_2_RLOPM_VOL, LINE2R_2_RLOPM_VOL,
  278. 0, 118, 1, output_stage_tlv),
  279. SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
  280. DACL1_2_MONOLOPM_VOL, DACR1_2_MONOLOPM_VOL,
  281. 0, 118, 1, output_stage_tlv),
  282. SOC_SINGLE("Mono DAC Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
  283. SOC_DOUBLE_R_TLV("Mono PGA Bypass Playback Volume",
  284. PGAL_2_MONOLOPM_VOL, PGAR_2_MONOLOPM_VOL,
  285. 0, 118, 1, output_stage_tlv),
  286. SOC_DOUBLE_R_TLV("Mono Line2 Bypass Playback Volume",
  287. LINE2L_2_MONOLOPM_VOL, LINE2R_2_MONOLOPM_VOL,
  288. 0, 118, 1, output_stage_tlv),
  289. SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
  290. DACL1_2_HPLOUT_VOL, DACR1_2_HPROUT_VOL,
  291. 0, 118, 1, output_stage_tlv),
  292. SOC_DOUBLE_R("HP DAC Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
  293. 0x01, 0),
  294. SOC_DOUBLE_R_TLV("HP Right PGA Bypass Playback Volume",
  295. PGAR_2_HPLOUT_VOL, PGAR_2_HPROUT_VOL,
  296. 0, 118, 1, output_stage_tlv),
  297. SOC_SINGLE_TLV("HPL PGA Bypass Playback Volume",
  298. PGAL_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
  299. SOC_SINGLE_TLV("HPR PGA Bypass Playback Volume",
  300. PGAL_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
  301. SOC_DOUBLE_R_TLV("HP Line2 Bypass Playback Volume",
  302. LINE2L_2_HPLOUT_VOL, LINE2R_2_HPROUT_VOL,
  303. 0, 118, 1, output_stage_tlv),
  304. SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
  305. DACL1_2_HPLCOM_VOL, DACR1_2_HPRCOM_VOL,
  306. 0, 118, 1, output_stage_tlv),
  307. SOC_DOUBLE_R("HPCOM DAC Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
  308. 0x01, 0),
  309. SOC_SINGLE_TLV("HPLCOM PGA Bypass Playback Volume",
  310. PGAL_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
  311. SOC_SINGLE_TLV("HPRCOM PGA Bypass Playback Volume",
  312. PGAL_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
  313. SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Playback Volume",
  314. LINE2L_2_HPLCOM_VOL, LINE2R_2_HPRCOM_VOL,
  315. 0, 118, 1, output_stage_tlv),
  316. /*
  317. * Note: enable Automatic input Gain Controller with care. It can
  318. * adjust PGA to max value when ADC is on and will never go back.
  319. */
  320. SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
  321. /* Input */
  322. SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL, RADC_VOL,
  323. 0, 119, 0, adc_tlv),
  324. SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
  325. SOC_ENUM("ADC HPF Cut-off", aic3x_enum[ADC_HPF_ENUM]),
  326. };
  327. /* Left DAC Mux */
  328. static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
  329. SOC_DAPM_ENUM("Route", aic3x_enum[LDAC_ENUM]);
  330. /* Right DAC Mux */
  331. static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
  332. SOC_DAPM_ENUM("Route", aic3x_enum[RDAC_ENUM]);
  333. /* Left HPCOM Mux */
  334. static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
  335. SOC_DAPM_ENUM("Route", aic3x_enum[LHPCOM_ENUM]);
  336. /* Right HPCOM Mux */
  337. static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
  338. SOC_DAPM_ENUM("Route", aic3x_enum[RHPCOM_ENUM]);
  339. /* Left DAC_L1 Mixer */
  340. static const struct snd_kcontrol_new aic3x_left_dac_mixer_controls[] = {
  341. SOC_DAPM_SINGLE("LineL Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
  342. SOC_DAPM_SINGLE("LineR Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
  343. SOC_DAPM_SINGLE("Mono Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
  344. SOC_DAPM_SINGLE("HP Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
  345. SOC_DAPM_SINGLE("HPCOM Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
  346. };
  347. /* Right DAC_R1 Mixer */
  348. static const struct snd_kcontrol_new aic3x_right_dac_mixer_controls[] = {
  349. SOC_DAPM_SINGLE("LineL Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
  350. SOC_DAPM_SINGLE("LineR Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
  351. SOC_DAPM_SINGLE("Mono Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
  352. SOC_DAPM_SINGLE("HP Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
  353. SOC_DAPM_SINGLE("HPCOM Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
  354. };
  355. /* Left PGA Mixer */
  356. static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
  357. SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
  358. SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
  359. SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
  360. SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
  361. SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
  362. };
  363. /* Right PGA Mixer */
  364. static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
  365. SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
  366. SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
  367. SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
  368. SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
  369. SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
  370. };
  371. /* Left Line1 Mux */
  372. static const struct snd_kcontrol_new aic3x_left_line1_mux_controls =
  373. SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_ENUM]);
  374. /* Right Line1 Mux */
  375. static const struct snd_kcontrol_new aic3x_right_line1_mux_controls =
  376. SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_ENUM]);
  377. /* Left Line2 Mux */
  378. static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
  379. SOC_DAPM_ENUM("Route", aic3x_enum[LINE2L_ENUM]);
  380. /* Right Line2 Mux */
  381. static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
  382. SOC_DAPM_ENUM("Route", aic3x_enum[LINE2R_ENUM]);
  383. /* Left PGA Bypass Mixer */
  384. static const struct snd_kcontrol_new aic3x_left_pga_bp_mixer_controls[] = {
  385. SOC_DAPM_SINGLE("LineL Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
  386. SOC_DAPM_SINGLE("LineR Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
  387. SOC_DAPM_SINGLE("Mono Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
  388. SOC_DAPM_SINGLE("HPL Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
  389. SOC_DAPM_SINGLE("HPR Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
  390. SOC_DAPM_SINGLE("HPLCOM Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
  391. SOC_DAPM_SINGLE("HPRCOM Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
  392. };
  393. /* Right PGA Bypass Mixer */
  394. static const struct snd_kcontrol_new aic3x_right_pga_bp_mixer_controls[] = {
  395. SOC_DAPM_SINGLE("LineL Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
  396. SOC_DAPM_SINGLE("LineR Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
  397. SOC_DAPM_SINGLE("Mono Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
  398. SOC_DAPM_SINGLE("HPL Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
  399. SOC_DAPM_SINGLE("HPR Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
  400. SOC_DAPM_SINGLE("HPLCOM Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
  401. SOC_DAPM_SINGLE("HPRCOM Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
  402. };
  403. /* Left Line2 Bypass Mixer */
  404. static const struct snd_kcontrol_new aic3x_left_line2_bp_mixer_controls[] = {
  405. SOC_DAPM_SINGLE("LineL Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
  406. SOC_DAPM_SINGLE("LineR Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
  407. SOC_DAPM_SINGLE("Mono Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
  408. SOC_DAPM_SINGLE("HP Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
  409. SOC_DAPM_SINGLE("HPLCOM Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
  410. };
  411. /* Right Line2 Bypass Mixer */
  412. static const struct snd_kcontrol_new aic3x_right_line2_bp_mixer_controls[] = {
  413. SOC_DAPM_SINGLE("LineL Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
  414. SOC_DAPM_SINGLE("LineR Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
  415. SOC_DAPM_SINGLE("Mono Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
  416. SOC_DAPM_SINGLE("HP Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
  417. SOC_DAPM_SINGLE("HPRCOM Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
  418. };
  419. static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
  420. /* Left DAC to Left Outputs */
  421. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
  422. SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
  423. &aic3x_left_dac_mux_controls),
  424. SND_SOC_DAPM_MIXER("Left DAC_L1 Mixer", SND_SOC_NOPM, 0, 0,
  425. &aic3x_left_dac_mixer_controls[0],
  426. ARRAY_SIZE(aic3x_left_dac_mixer_controls)),
  427. SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
  428. &aic3x_left_hpcom_mux_controls),
  429. SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
  430. SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
  431. SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
  432. /* Right DAC to Right Outputs */
  433. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
  434. SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
  435. &aic3x_right_dac_mux_controls),
  436. SND_SOC_DAPM_MIXER("Right DAC_R1 Mixer", SND_SOC_NOPM, 0, 0,
  437. &aic3x_right_dac_mixer_controls[0],
  438. ARRAY_SIZE(aic3x_right_dac_mixer_controls)),
  439. SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
  440. &aic3x_right_hpcom_mux_controls),
  441. SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
  442. SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
  443. SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
  444. /* Mono Output */
  445. SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
  446. /* Inputs to Left ADC */
  447. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
  448. SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
  449. &aic3x_left_pga_mixer_controls[0],
  450. ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
  451. SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
  452. &aic3x_left_line1_mux_controls),
  453. SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
  454. &aic3x_left_line1_mux_controls),
  455. SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
  456. &aic3x_left_line2_mux_controls),
  457. /* Inputs to Right ADC */
  458. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  459. LINE1R_2_RADC_CTRL, 2, 0),
  460. SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
  461. &aic3x_right_pga_mixer_controls[0],
  462. ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
  463. SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
  464. &aic3x_right_line1_mux_controls),
  465. SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
  466. &aic3x_right_line1_mux_controls),
  467. SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
  468. &aic3x_right_line2_mux_controls),
  469. /*
  470. * Not a real mic bias widget but similar function. This is for dynamic
  471. * control of GPIO1 digital mic modulator clock output function when
  472. * using digital mic.
  473. */
  474. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
  475. AIC3X_GPIO1_REG, 4, 0xf,
  476. AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
  477. AIC3X_GPIO1_FUNC_DISABLED),
  478. /*
  479. * Also similar function like mic bias. Selects digital mic with
  480. * configurable oversampling rate instead of ADC converter.
  481. */
  482. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
  483. AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
  484. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
  485. AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
  486. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
  487. AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
  488. /* Mic Bias */
  489. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2V",
  490. MICBIAS_CTRL, 6, 3, 1, 0),
  491. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2.5V",
  492. MICBIAS_CTRL, 6, 3, 2, 0),
  493. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias AVDD",
  494. MICBIAS_CTRL, 6, 3, 3, 0),
  495. /* Left PGA to Left Output bypass */
  496. SND_SOC_DAPM_MIXER("Left PGA Bypass Mixer", SND_SOC_NOPM, 0, 0,
  497. &aic3x_left_pga_bp_mixer_controls[0],
  498. ARRAY_SIZE(aic3x_left_pga_bp_mixer_controls)),
  499. /* Right PGA to Right Output bypass */
  500. SND_SOC_DAPM_MIXER("Right PGA Bypass Mixer", SND_SOC_NOPM, 0, 0,
  501. &aic3x_right_pga_bp_mixer_controls[0],
  502. ARRAY_SIZE(aic3x_right_pga_bp_mixer_controls)),
  503. /* Left Line2 to Left Output bypass */
  504. SND_SOC_DAPM_MIXER("Left Line2 Bypass Mixer", SND_SOC_NOPM, 0, 0,
  505. &aic3x_left_line2_bp_mixer_controls[0],
  506. ARRAY_SIZE(aic3x_left_line2_bp_mixer_controls)),
  507. /* Right Line2 to Right Output bypass */
  508. SND_SOC_DAPM_MIXER("Right Line2 Bypass Mixer", SND_SOC_NOPM, 0, 0,
  509. &aic3x_right_line2_bp_mixer_controls[0],
  510. ARRAY_SIZE(aic3x_right_line2_bp_mixer_controls)),
  511. SND_SOC_DAPM_OUTPUT("LLOUT"),
  512. SND_SOC_DAPM_OUTPUT("RLOUT"),
  513. SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
  514. SND_SOC_DAPM_OUTPUT("HPLOUT"),
  515. SND_SOC_DAPM_OUTPUT("HPROUT"),
  516. SND_SOC_DAPM_OUTPUT("HPLCOM"),
  517. SND_SOC_DAPM_OUTPUT("HPRCOM"),
  518. SND_SOC_DAPM_INPUT("MIC3L"),
  519. SND_SOC_DAPM_INPUT("MIC3R"),
  520. SND_SOC_DAPM_INPUT("LINE1L"),
  521. SND_SOC_DAPM_INPUT("LINE1R"),
  522. SND_SOC_DAPM_INPUT("LINE2L"),
  523. SND_SOC_DAPM_INPUT("LINE2R"),
  524. };
  525. static const struct snd_soc_dapm_route intercon[] = {
  526. /* Left Output */
  527. {"Left DAC Mux", "DAC_L1", "Left DAC"},
  528. {"Left DAC Mux", "DAC_L2", "Left DAC"},
  529. {"Left DAC Mux", "DAC_L3", "Left DAC"},
  530. {"Left DAC_L1 Mixer", "LineL Switch", "Left DAC Mux"},
  531. {"Left DAC_L1 Mixer", "LineR Switch", "Left DAC Mux"},
  532. {"Left DAC_L1 Mixer", "Mono Switch", "Left DAC Mux"},
  533. {"Left DAC_L1 Mixer", "HP Switch", "Left DAC Mux"},
  534. {"Left DAC_L1 Mixer", "HPCOM Switch", "Left DAC Mux"},
  535. {"Left Line Out", NULL, "Left DAC Mux"},
  536. {"Left HP Out", NULL, "Left DAC Mux"},
  537. {"Left HPCOM Mux", "differential of HPLOUT", "Left DAC_L1 Mixer"},
  538. {"Left HPCOM Mux", "constant VCM", "Left DAC_L1 Mixer"},
  539. {"Left HPCOM Mux", "single-ended", "Left DAC_L1 Mixer"},
  540. {"Left Line Out", NULL, "Left DAC_L1 Mixer"},
  541. {"Mono Out", NULL, "Left DAC_L1 Mixer"},
  542. {"Left HP Out", NULL, "Left DAC_L1 Mixer"},
  543. {"Left HP Com", NULL, "Left HPCOM Mux"},
  544. {"LLOUT", NULL, "Left Line Out"},
  545. {"LLOUT", NULL, "Left Line Out"},
  546. {"HPLOUT", NULL, "Left HP Out"},
  547. {"HPLCOM", NULL, "Left HP Com"},
  548. /* Right Output */
  549. {"Right DAC Mux", "DAC_R1", "Right DAC"},
  550. {"Right DAC Mux", "DAC_R2", "Right DAC"},
  551. {"Right DAC Mux", "DAC_R3", "Right DAC"},
  552. {"Right DAC_R1 Mixer", "LineL Switch", "Right DAC Mux"},
  553. {"Right DAC_R1 Mixer", "LineR Switch", "Right DAC Mux"},
  554. {"Right DAC_R1 Mixer", "Mono Switch", "Right DAC Mux"},
  555. {"Right DAC_R1 Mixer", "HP Switch", "Right DAC Mux"},
  556. {"Right DAC_R1 Mixer", "HPCOM Switch", "Right DAC Mux"},
  557. {"Right Line Out", NULL, "Right DAC Mux"},
  558. {"Right HP Out", NULL, "Right DAC Mux"},
  559. {"Right HPCOM Mux", "differential of HPROUT", "Right DAC_R1 Mixer"},
  560. {"Right HPCOM Mux", "constant VCM", "Right DAC_R1 Mixer"},
  561. {"Right HPCOM Mux", "single-ended", "Right DAC_R1 Mixer"},
  562. {"Right HPCOM Mux", "differential of HPLCOM", "Right DAC_R1 Mixer"},
  563. {"Right HPCOM Mux", "external feedback", "Right DAC_R1 Mixer"},
  564. {"Right Line Out", NULL, "Right DAC_R1 Mixer"},
  565. {"Mono Out", NULL, "Right DAC_R1 Mixer"},
  566. {"Right HP Out", NULL, "Right DAC_R1 Mixer"},
  567. {"Right HP Com", NULL, "Right HPCOM Mux"},
  568. {"RLOUT", NULL, "Right Line Out"},
  569. {"RLOUT", NULL, "Right Line Out"},
  570. {"HPROUT", NULL, "Right HP Out"},
  571. {"HPRCOM", NULL, "Right HP Com"},
  572. /* Mono Output */
  573. {"MONO_LOUT", NULL, "Mono Out"},
  574. {"MONO_LOUT", NULL, "Mono Out"},
  575. /* Left Input */
  576. {"Left Line1L Mux", "single-ended", "LINE1L"},
  577. {"Left Line1L Mux", "differential", "LINE1L"},
  578. {"Left Line2L Mux", "single-ended", "LINE2L"},
  579. {"Left Line2L Mux", "differential", "LINE2L"},
  580. {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
  581. {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
  582. {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
  583. {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
  584. {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
  585. {"Left ADC", NULL, "Left PGA Mixer"},
  586. {"Left ADC", NULL, "GPIO1 dmic modclk"},
  587. /* Right Input */
  588. {"Right Line1R Mux", "single-ended", "LINE1R"},
  589. {"Right Line1R Mux", "differential", "LINE1R"},
  590. {"Right Line2R Mux", "single-ended", "LINE2R"},
  591. {"Right Line2R Mux", "differential", "LINE2R"},
  592. {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
  593. {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
  594. {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
  595. {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
  596. {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
  597. {"Right ADC", NULL, "Right PGA Mixer"},
  598. {"Right ADC", NULL, "GPIO1 dmic modclk"},
  599. /* Left PGA Bypass */
  600. {"Left PGA Bypass Mixer", "LineL Switch", "Left PGA Mixer"},
  601. {"Left PGA Bypass Mixer", "LineR Switch", "Left PGA Mixer"},
  602. {"Left PGA Bypass Mixer", "Mono Switch", "Left PGA Mixer"},
  603. {"Left PGA Bypass Mixer", "HPL Switch", "Left PGA Mixer"},
  604. {"Left PGA Bypass Mixer", "HPR Switch", "Left PGA Mixer"},
  605. {"Left PGA Bypass Mixer", "HPLCOM Switch", "Left PGA Mixer"},
  606. {"Left PGA Bypass Mixer", "HPRCOM Switch", "Left PGA Mixer"},
  607. {"Left HPCOM Mux", "differential of HPLOUT", "Left PGA Bypass Mixer"},
  608. {"Left HPCOM Mux", "constant VCM", "Left PGA Bypass Mixer"},
  609. {"Left HPCOM Mux", "single-ended", "Left PGA Bypass Mixer"},
  610. {"Left Line Out", NULL, "Left PGA Bypass Mixer"},
  611. {"Mono Out", NULL, "Left PGA Bypass Mixer"},
  612. {"Left HP Out", NULL, "Left PGA Bypass Mixer"},
  613. /* Right PGA Bypass */
  614. {"Right PGA Bypass Mixer", "LineL Switch", "Right PGA Mixer"},
  615. {"Right PGA Bypass Mixer", "LineR Switch", "Right PGA Mixer"},
  616. {"Right PGA Bypass Mixer", "Mono Switch", "Right PGA Mixer"},
  617. {"Right PGA Bypass Mixer", "HPL Switch", "Right PGA Mixer"},
  618. {"Right PGA Bypass Mixer", "HPR Switch", "Right PGA Mixer"},
  619. {"Right PGA Bypass Mixer", "HPLCOM Switch", "Right PGA Mixer"},
  620. {"Right PGA Bypass Mixer", "HPRCOM Switch", "Right PGA Mixer"},
  621. {"Right HPCOM Mux", "differential of HPROUT", "Right PGA Bypass Mixer"},
  622. {"Right HPCOM Mux", "constant VCM", "Right PGA Bypass Mixer"},
  623. {"Right HPCOM Mux", "single-ended", "Right PGA Bypass Mixer"},
  624. {"Right HPCOM Mux", "differential of HPLCOM", "Right PGA Bypass Mixer"},
  625. {"Right HPCOM Mux", "external feedback", "Right PGA Bypass Mixer"},
  626. {"Right Line Out", NULL, "Right PGA Bypass Mixer"},
  627. {"Mono Out", NULL, "Right PGA Bypass Mixer"},
  628. {"Right HP Out", NULL, "Right PGA Bypass Mixer"},
  629. /* Left Line2 Bypass */
  630. {"Left Line2 Bypass Mixer", "LineL Switch", "Left Line2L Mux"},
  631. {"Left Line2 Bypass Mixer", "LineR Switch", "Left Line2L Mux"},
  632. {"Left Line2 Bypass Mixer", "Mono Switch", "Left Line2L Mux"},
  633. {"Left Line2 Bypass Mixer", "HP Switch", "Left Line2L Mux"},
  634. {"Left Line2 Bypass Mixer", "HPLCOM Switch", "Left Line2L Mux"},
  635. {"Left HPCOM Mux", "differential of HPLOUT", "Left Line2 Bypass Mixer"},
  636. {"Left HPCOM Mux", "constant VCM", "Left Line2 Bypass Mixer"},
  637. {"Left HPCOM Mux", "single-ended", "Left Line2 Bypass Mixer"},
  638. {"Left Line Out", NULL, "Left Line2 Bypass Mixer"},
  639. {"Mono Out", NULL, "Left Line2 Bypass Mixer"},
  640. {"Left HP Out", NULL, "Left Line2 Bypass Mixer"},
  641. /* Right Line2 Bypass */
  642. {"Right Line2 Bypass Mixer", "LineL Switch", "Right Line2R Mux"},
  643. {"Right Line2 Bypass Mixer", "LineR Switch", "Right Line2R Mux"},
  644. {"Right Line2 Bypass Mixer", "Mono Switch", "Right Line2R Mux"},
  645. {"Right Line2 Bypass Mixer", "HP Switch", "Right Line2R Mux"},
  646. {"Right Line2 Bypass Mixer", "HPRCOM Switch", "Right Line2R Mux"},
  647. {"Right HPCOM Mux", "differential of HPROUT", "Right Line2 Bypass Mixer"},
  648. {"Right HPCOM Mux", "constant VCM", "Right Line2 Bypass Mixer"},
  649. {"Right HPCOM Mux", "single-ended", "Right Line2 Bypass Mixer"},
  650. {"Right HPCOM Mux", "differential of HPLCOM", "Right Line2 Bypass Mixer"},
  651. {"Right HPCOM Mux", "external feedback", "Right Line2 Bypass Mixer"},
  652. {"Right Line Out", NULL, "Right Line2 Bypass Mixer"},
  653. {"Mono Out", NULL, "Right Line2 Bypass Mixer"},
  654. {"Right HP Out", NULL, "Right Line2 Bypass Mixer"},
  655. /*
  656. * Logical path between digital mic enable and GPIO1 modulator clock
  657. * output function
  658. */
  659. {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
  660. {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
  661. {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
  662. };
  663. static int aic3x_add_widgets(struct snd_soc_codec *codec)
  664. {
  665. snd_soc_dapm_new_controls(codec, aic3x_dapm_widgets,
  666. ARRAY_SIZE(aic3x_dapm_widgets));
  667. /* set up audio path interconnects */
  668. snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
  669. return 0;
  670. }
  671. static int aic3x_hw_params(struct snd_pcm_substream *substream,
  672. struct snd_pcm_hw_params *params,
  673. struct snd_soc_dai *dai)
  674. {
  675. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  676. struct snd_soc_codec *codec =rtd->codec;
  677. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  678. int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
  679. u8 data, j, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
  680. u16 d, pll_d = 1;
  681. u8 reg;
  682. int clk;
  683. /* select data word length */
  684. data =
  685. aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
  686. switch (params_format(params)) {
  687. case SNDRV_PCM_FORMAT_S16_LE:
  688. break;
  689. case SNDRV_PCM_FORMAT_S20_3LE:
  690. data |= (0x01 << 4);
  691. break;
  692. case SNDRV_PCM_FORMAT_S24_LE:
  693. data |= (0x02 << 4);
  694. break;
  695. case SNDRV_PCM_FORMAT_S32_LE:
  696. data |= (0x03 << 4);
  697. break;
  698. }
  699. aic3x_write(codec, AIC3X_ASD_INTF_CTRLB, data);
  700. /* Fsref can be 44100 or 48000 */
  701. fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
  702. /* Try to find a value for Q which allows us to bypass the PLL and
  703. * generate CODEC_CLK directly. */
  704. for (pll_q = 2; pll_q < 18; pll_q++)
  705. if (aic3x->sysclk / (128 * pll_q) == fsref) {
  706. bypass_pll = 1;
  707. break;
  708. }
  709. if (bypass_pll) {
  710. pll_q &= 0xf;
  711. aic3x_write(codec, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
  712. aic3x_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
  713. /* disable PLL if it is bypassed */
  714. reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  715. aic3x_write(codec, AIC3X_PLL_PROGA_REG, reg & ~PLL_ENABLE);
  716. } else {
  717. aic3x_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
  718. /* enable PLL when it is used */
  719. reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  720. aic3x_write(codec, AIC3X_PLL_PROGA_REG, reg | PLL_ENABLE);
  721. }
  722. /* Route Left DAC to left channel input and
  723. * right DAC to right channel input */
  724. data = (LDAC2LCH | RDAC2RCH);
  725. data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
  726. if (params_rate(params) >= 64000)
  727. data |= DUAL_RATE_MODE;
  728. aic3x_write(codec, AIC3X_CODEC_DATAPATH_REG, data);
  729. /* codec sample rate select */
  730. data = (fsref * 20) / params_rate(params);
  731. if (params_rate(params) < 64000)
  732. data /= 2;
  733. data /= 5;
  734. data -= 2;
  735. data |= (data << 4);
  736. aic3x_write(codec, AIC3X_SAMPLE_RATE_SEL_REG, data);
  737. if (bypass_pll)
  738. return 0;
  739. /* Use PLL, compute apropriate setup for j, d, r and p, the closest
  740. * one wins the game. Try with d==0 first, next with d!=0.
  741. * Constraints for j are according to the datasheet.
  742. * The sysclk is divided by 1000 to prevent integer overflows.
  743. */
  744. codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
  745. for (r = 1; r <= 16; r++)
  746. for (p = 1; p <= 8; p++) {
  747. for (j = 4; j <= 55; j++) {
  748. /* This is actually 1000*((j+(d/10000))*r)/p
  749. * The term had to be converted to get
  750. * rid of the division by 10000; d = 0 here
  751. */
  752. int tmp_clk = (1000 * j * r) / p;
  753. /* Check whether this values get closer than
  754. * the best ones we had before
  755. */
  756. if (abs(codec_clk - tmp_clk) <
  757. abs(codec_clk - last_clk)) {
  758. pll_j = j; pll_d = 0;
  759. pll_r = r; pll_p = p;
  760. last_clk = tmp_clk;
  761. }
  762. /* Early exit for exact matches */
  763. if (tmp_clk == codec_clk)
  764. goto found;
  765. }
  766. }
  767. /* try with d != 0 */
  768. for (p = 1; p <= 8; p++) {
  769. j = codec_clk * p / 1000;
  770. if (j < 4 || j > 11)
  771. continue;
  772. /* do not use codec_clk here since we'd loose precision */
  773. d = ((2048 * p * fsref) - j * aic3x->sysclk)
  774. * 100 / (aic3x->sysclk/100);
  775. clk = (10000 * j + d) / (10 * p);
  776. /* check whether this values get closer than the best
  777. * ones we had before */
  778. if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
  779. pll_j = j; pll_d = d; pll_r = 1; pll_p = p;
  780. last_clk = clk;
  781. }
  782. /* Early exit for exact matches */
  783. if (clk == codec_clk)
  784. goto found;
  785. }
  786. if (last_clk == 0) {
  787. printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
  788. return -EINVAL;
  789. }
  790. found:
  791. data = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  792. aic3x_write(codec, AIC3X_PLL_PROGA_REG, data | (pll_p << PLLP_SHIFT));
  793. aic3x_write(codec, AIC3X_OVRF_STATUS_AND_PLLR_REG, pll_r << PLLR_SHIFT);
  794. aic3x_write(codec, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
  795. aic3x_write(codec, AIC3X_PLL_PROGC_REG, (pll_d >> 6) << PLLD_MSB_SHIFT);
  796. aic3x_write(codec, AIC3X_PLL_PROGD_REG,
  797. (pll_d & 0x3F) << PLLD_LSB_SHIFT);
  798. return 0;
  799. }
  800. static int aic3x_mute(struct snd_soc_dai *dai, int mute)
  801. {
  802. struct snd_soc_codec *codec = dai->codec;
  803. u8 ldac_reg = aic3x_read_reg_cache(codec, LDAC_VOL) & ~MUTE_ON;
  804. u8 rdac_reg = aic3x_read_reg_cache(codec, RDAC_VOL) & ~MUTE_ON;
  805. if (mute) {
  806. aic3x_write(codec, LDAC_VOL, ldac_reg | MUTE_ON);
  807. aic3x_write(codec, RDAC_VOL, rdac_reg | MUTE_ON);
  808. } else {
  809. aic3x_write(codec, LDAC_VOL, ldac_reg);
  810. aic3x_write(codec, RDAC_VOL, rdac_reg);
  811. }
  812. return 0;
  813. }
  814. static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  815. int clk_id, unsigned int freq, int dir)
  816. {
  817. struct snd_soc_codec *codec = codec_dai->codec;
  818. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  819. aic3x->sysclk = freq;
  820. return 0;
  821. }
  822. static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
  823. unsigned int fmt)
  824. {
  825. struct snd_soc_codec *codec = codec_dai->codec;
  826. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  827. u8 iface_areg, iface_breg;
  828. int delay = 0;
  829. iface_areg = aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLA) & 0x3f;
  830. iface_breg = aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLB) & 0x3f;
  831. /* set master/slave audio interface */
  832. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  833. case SND_SOC_DAIFMT_CBM_CFM:
  834. aic3x->master = 1;
  835. iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
  836. break;
  837. case SND_SOC_DAIFMT_CBS_CFS:
  838. aic3x->master = 0;
  839. break;
  840. default:
  841. return -EINVAL;
  842. }
  843. /*
  844. * match both interface format and signal polarities since they
  845. * are fixed
  846. */
  847. switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
  848. SND_SOC_DAIFMT_INV_MASK)) {
  849. case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
  850. break;
  851. case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
  852. delay = 1;
  853. case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
  854. iface_breg |= (0x01 << 6);
  855. break;
  856. case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
  857. iface_breg |= (0x02 << 6);
  858. break;
  859. case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
  860. iface_breg |= (0x03 << 6);
  861. break;
  862. default:
  863. return -EINVAL;
  864. }
  865. /* set iface */
  866. aic3x_write(codec, AIC3X_ASD_INTF_CTRLA, iface_areg);
  867. aic3x_write(codec, AIC3X_ASD_INTF_CTRLB, iface_breg);
  868. aic3x_write(codec, AIC3X_ASD_INTF_CTRLC, delay);
  869. return 0;
  870. }
  871. static int aic3x_set_bias_level(struct snd_soc_codec *codec,
  872. enum snd_soc_bias_level level)
  873. {
  874. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  875. u8 reg;
  876. switch (level) {
  877. case SND_SOC_BIAS_ON:
  878. break;
  879. case SND_SOC_BIAS_PREPARE:
  880. if (aic3x->master) {
  881. /* enable pll */
  882. reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  883. aic3x_write(codec, AIC3X_PLL_PROGA_REG,
  884. reg | PLL_ENABLE);
  885. }
  886. break;
  887. case SND_SOC_BIAS_STANDBY:
  888. /* fall through and disable pll */
  889. case SND_SOC_BIAS_OFF:
  890. if (aic3x->master) {
  891. /* disable pll */
  892. reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  893. aic3x_write(codec, AIC3X_PLL_PROGA_REG,
  894. reg & ~PLL_ENABLE);
  895. }
  896. break;
  897. }
  898. codec->bias_level = level;
  899. return 0;
  900. }
  901. void aic3x_set_gpio(struct snd_soc_codec *codec, int gpio, int state)
  902. {
  903. u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
  904. u8 bit = gpio ? 3: 0;
  905. u8 val = aic3x_read_reg_cache(codec, reg) & ~(1 << bit);
  906. aic3x_write(codec, reg, val | (!!state << bit));
  907. }
  908. EXPORT_SYMBOL_GPL(aic3x_set_gpio);
  909. int aic3x_get_gpio(struct snd_soc_codec *codec, int gpio)
  910. {
  911. u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
  912. u8 val, bit = gpio ? 2: 1;
  913. aic3x_read(codec, reg, &val);
  914. return (val >> bit) & 1;
  915. }
  916. EXPORT_SYMBOL_GPL(aic3x_get_gpio);
  917. void aic3x_set_headset_detection(struct snd_soc_codec *codec, int detect,
  918. int headset_debounce, int button_debounce)
  919. {
  920. u8 val;
  921. val = ((detect & AIC3X_HEADSET_DETECT_MASK)
  922. << AIC3X_HEADSET_DETECT_SHIFT) |
  923. ((headset_debounce & AIC3X_HEADSET_DEBOUNCE_MASK)
  924. << AIC3X_HEADSET_DEBOUNCE_SHIFT) |
  925. ((button_debounce & AIC3X_BUTTON_DEBOUNCE_MASK)
  926. << AIC3X_BUTTON_DEBOUNCE_SHIFT);
  927. if (detect & AIC3X_HEADSET_DETECT_MASK)
  928. val |= AIC3X_HEADSET_DETECT_ENABLED;
  929. aic3x_write(codec, AIC3X_HEADSET_DETECT_CTRL_A, val);
  930. }
  931. EXPORT_SYMBOL_GPL(aic3x_set_headset_detection);
  932. int aic3x_headset_detected(struct snd_soc_codec *codec)
  933. {
  934. u8 val;
  935. aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
  936. return (val >> 4) & 1;
  937. }
  938. EXPORT_SYMBOL_GPL(aic3x_headset_detected);
  939. int aic3x_button_pressed(struct snd_soc_codec *codec)
  940. {
  941. u8 val;
  942. aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
  943. return (val >> 5) & 1;
  944. }
  945. EXPORT_SYMBOL_GPL(aic3x_button_pressed);
  946. #define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
  947. #define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  948. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  949. static struct snd_soc_dai_ops aic3x_dai_ops = {
  950. .hw_params = aic3x_hw_params,
  951. .digital_mute = aic3x_mute,
  952. .set_sysclk = aic3x_set_dai_sysclk,
  953. .set_fmt = aic3x_set_dai_fmt,
  954. };
  955. static struct snd_soc_dai_driver aic3x_dai = {
  956. .name = "tlv320aic3x-hifi",
  957. .playback = {
  958. .stream_name = "Playback",
  959. .channels_min = 1,
  960. .channels_max = 2,
  961. .rates = AIC3X_RATES,
  962. .formats = AIC3X_FORMATS,},
  963. .capture = {
  964. .stream_name = "Capture",
  965. .channels_min = 1,
  966. .channels_max = 2,
  967. .rates = AIC3X_RATES,
  968. .formats = AIC3X_FORMATS,},
  969. .ops = &aic3x_dai_ops,
  970. };
  971. static int aic3x_suspend(struct snd_soc_codec *codec, pm_message_t state)
  972. {
  973. aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
  974. return 0;
  975. }
  976. static int aic3x_resume(struct snd_soc_codec *codec)
  977. {
  978. int i;
  979. u8 data[2];
  980. u8 *cache = codec->reg_cache;
  981. /* Sync reg_cache with the hardware */
  982. for (i = 0; i < ARRAY_SIZE(aic3x_reg); i++) {
  983. data[0] = i;
  984. data[1] = cache[i];
  985. codec->hw_write(codec->control_data, data, 2);
  986. }
  987. aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  988. return 0;
  989. }
  990. /*
  991. * initialise the AIC3X driver
  992. * register the mixer and dsp interfaces with the kernel
  993. */
  994. static int aic3x_init(struct snd_soc_codec *codec)
  995. {
  996. int reg;
  997. aic3x_write(codec, AIC3X_PAGE_SELECT, PAGE0_SELECT);
  998. aic3x_write(codec, AIC3X_RESET, SOFT_RESET);
  999. /* DAC default volume and mute */
  1000. aic3x_write(codec, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
  1001. aic3x_write(codec, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
  1002. /* DAC to HP default volume and route to Output mixer */
  1003. aic3x_write(codec, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
  1004. aic3x_write(codec, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
  1005. aic3x_write(codec, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
  1006. aic3x_write(codec, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
  1007. /* DAC to Line Out default volume and route to Output mixer */
  1008. aic3x_write(codec, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  1009. aic3x_write(codec, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  1010. /* DAC to Mono Line Out default volume and route to Output mixer */
  1011. aic3x_write(codec, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  1012. aic3x_write(codec, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  1013. /* unmute all outputs */
  1014. reg = aic3x_read_reg_cache(codec, LLOPM_CTRL);
  1015. aic3x_write(codec, LLOPM_CTRL, reg | UNMUTE);
  1016. reg = aic3x_read_reg_cache(codec, RLOPM_CTRL);
  1017. aic3x_write(codec, RLOPM_CTRL, reg | UNMUTE);
  1018. reg = aic3x_read_reg_cache(codec, MONOLOPM_CTRL);
  1019. aic3x_write(codec, MONOLOPM_CTRL, reg | UNMUTE);
  1020. reg = aic3x_read_reg_cache(codec, HPLOUT_CTRL);
  1021. aic3x_write(codec, HPLOUT_CTRL, reg | UNMUTE);
  1022. reg = aic3x_read_reg_cache(codec, HPROUT_CTRL);
  1023. aic3x_write(codec, HPROUT_CTRL, reg | UNMUTE);
  1024. reg = aic3x_read_reg_cache(codec, HPLCOM_CTRL);
  1025. aic3x_write(codec, HPLCOM_CTRL, reg | UNMUTE);
  1026. reg = aic3x_read_reg_cache(codec, HPRCOM_CTRL);
  1027. aic3x_write(codec, HPRCOM_CTRL, reg | UNMUTE);
  1028. /* ADC default volume and unmute */
  1029. aic3x_write(codec, LADC_VOL, DEFAULT_GAIN);
  1030. aic3x_write(codec, RADC_VOL, DEFAULT_GAIN);
  1031. /* By default route Line1 to ADC PGA mixer */
  1032. aic3x_write(codec, LINE1L_2_LADC_CTRL, 0x0);
  1033. aic3x_write(codec, LINE1R_2_RADC_CTRL, 0x0);
  1034. /* PGA to HP Bypass default volume, disconnect from Output Mixer */
  1035. aic3x_write(codec, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
  1036. aic3x_write(codec, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
  1037. aic3x_write(codec, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
  1038. aic3x_write(codec, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
  1039. /* PGA to Line Out default volume, disconnect from Output Mixer */
  1040. aic3x_write(codec, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
  1041. aic3x_write(codec, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
  1042. /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
  1043. aic3x_write(codec, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
  1044. aic3x_write(codec, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
  1045. /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
  1046. aic3x_write(codec, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
  1047. aic3x_write(codec, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
  1048. aic3x_write(codec, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
  1049. aic3x_write(codec, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
  1050. /* Line2 Line Out default volume, disconnect from Output Mixer */
  1051. aic3x_write(codec, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
  1052. aic3x_write(codec, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
  1053. /* Line2 to Mono Out default volume, disconnect from Output Mixer */
  1054. aic3x_write(codec, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
  1055. aic3x_write(codec, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
  1056. /* off, with power on */
  1057. aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1058. return 0;
  1059. }
  1060. static int aic3x_probe(struct snd_soc_codec *codec)
  1061. {
  1062. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  1063. codec->hw_write = (hw_write_t) i2c_master_send;
  1064. codec->control_data = aic3x->control_data;
  1065. aic3x_init(codec);
  1066. if (aic3x->setup) {
  1067. /* setup GPIO functions */
  1068. aic3x_write(codec, AIC3X_GPIO1_REG,
  1069. (aic3x->setup->gpio_func[0] & 0xf) << 4);
  1070. aic3x_write(codec, AIC3X_GPIO2_REG,
  1071. (aic3x->setup->gpio_func[1] & 0xf) << 4);
  1072. }
  1073. snd_soc_add_controls(codec, aic3x_snd_controls,
  1074. ARRAY_SIZE(aic3x_snd_controls));
  1075. aic3x_add_widgets(codec);
  1076. return 0;
  1077. }
  1078. static int aic3x_remove(struct snd_soc_codec *codec)
  1079. {
  1080. aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1081. return 0;
  1082. }
  1083. static struct snd_soc_codec_driver soc_codec_dev_aic3x = {
  1084. .read = aic3x_read_reg_cache,
  1085. .write = aic3x_write,
  1086. .set_bias_level = aic3x_set_bias_level,
  1087. .reg_cache_size = ARRAY_SIZE(aic3x_reg),
  1088. .reg_word_size = sizeof(u8),
  1089. .reg_cache_default = aic3x_reg,
  1090. .probe = aic3x_probe,
  1091. .remove = aic3x_remove,
  1092. .suspend = aic3x_suspend,
  1093. .resume = aic3x_resume,
  1094. };
  1095. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1096. /*
  1097. * AIC3X 2 wire address can be up to 4 devices with device addresses
  1098. * 0x18, 0x19, 0x1A, 0x1B
  1099. */
  1100. /*
  1101. * If the i2c layer weren't so broken, we could pass this kind of data
  1102. * around
  1103. */
  1104. static int aic3x_i2c_probe(struct i2c_client *i2c,
  1105. const struct i2c_device_id *id)
  1106. {
  1107. struct aic3x_pdata *pdata = i2c->dev.platform_data;
  1108. struct aic3x_setup_data *setup = pdata->setup;
  1109. struct aic3x_priv *aic3x;
  1110. int ret, i;
  1111. aic3x = kzalloc(sizeof(struct aic3x_priv), GFP_KERNEL);
  1112. if (aic3x == NULL) {
  1113. dev_err(&i2c->dev, "failed to create private data\n");
  1114. return -ENOMEM;
  1115. }
  1116. aic3x->control_data = i2c;
  1117. aic3x->setup = setup;
  1118. i2c_set_clientdata(i2c, aic3x);
  1119. aic3x->gpio_reset = -1;
  1120. if (pdata && pdata->gpio_reset >= 0) {
  1121. ret = gpio_request(pdata->gpio_reset, "tlv320aic3x reset");
  1122. if (ret != 0)
  1123. goto err_gpio;
  1124. aic3x->gpio_reset = pdata->gpio_reset;
  1125. gpio_direction_output(aic3x->gpio_reset, 0);
  1126. }
  1127. for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
  1128. aic3x->supplies[i].supply = aic3x_supply_names[i];
  1129. ret = regulator_bulk_get(&i2c->dev, ARRAY_SIZE(aic3x->supplies),
  1130. aic3x->supplies);
  1131. if (ret != 0) {
  1132. dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
  1133. goto err_get;
  1134. }
  1135. ret = regulator_bulk_enable(ARRAY_SIZE(aic3x->supplies),
  1136. aic3x->supplies);
  1137. if (ret != 0) {
  1138. dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
  1139. goto err_enable;
  1140. }
  1141. if (aic3x->gpio_reset >= 0) {
  1142. udelay(1);
  1143. gpio_set_value(aic3x->gpio_reset, 1);
  1144. }
  1145. ret = snd_soc_register_codec(&i2c->dev,
  1146. &soc_codec_dev_aic3x, &aic3x_dai, 1);
  1147. if (ret < 0)
  1148. goto err_enable;
  1149. return ret;
  1150. err_enable:
  1151. regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
  1152. err_get:
  1153. if (aic3x->gpio_reset >= 0)
  1154. gpio_free(aic3x->gpio_reset);
  1155. err_gpio:
  1156. kfree(aic3x);
  1157. return ret;
  1158. }
  1159. static int aic3x_i2c_remove(struct i2c_client *client)
  1160. {
  1161. struct aic3x_priv *aic3x = i2c_get_clientdata(client);
  1162. if (aic3x->gpio_reset >= 0) {
  1163. gpio_set_value(aic3x->gpio_reset, 0);
  1164. gpio_free(aic3x->gpio_reset);
  1165. }
  1166. regulator_bulk_disable(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
  1167. regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
  1168. snd_soc_unregister_codec(&client->dev);
  1169. kfree(i2c_get_clientdata(client));
  1170. return 0;
  1171. }
  1172. static const struct i2c_device_id aic3x_i2c_id[] = {
  1173. { "tlv320aic3x", 0 },
  1174. { "tlv320aic33", 0 },
  1175. { }
  1176. };
  1177. MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
  1178. /* machine i2c codec control layer */
  1179. static struct i2c_driver aic3x_i2c_driver = {
  1180. .driver = {
  1181. .name = "tlv320aic3x-codec",
  1182. .owner = THIS_MODULE,
  1183. },
  1184. .probe = aic3x_i2c_probe,
  1185. .remove = aic3x_i2c_remove,
  1186. .id_table = aic3x_i2c_id,
  1187. };
  1188. static inline void aic3x_i2c_init(void)
  1189. {
  1190. int ret;
  1191. ret = i2c_add_driver(&aic3x_i2c_driver);
  1192. if (ret)
  1193. printk(KERN_ERR "%s: error regsitering i2c driver, %d\n",
  1194. __func__, ret);
  1195. }
  1196. static inline void aic3x_i2c_exit(void)
  1197. {
  1198. i2c_del_driver(&aic3x_i2c_driver);
  1199. }
  1200. #endif
  1201. static int __init aic3x_modinit(void)
  1202. {
  1203. int ret = 0;
  1204. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1205. ret = i2c_add_driver(&aic3x_i2c_driver);
  1206. if (ret != 0) {
  1207. printk(KERN_ERR "Failed to register TLV320AIC3x I2C driver: %d\n",
  1208. ret);
  1209. }
  1210. #endif
  1211. return ret;
  1212. }
  1213. module_init(aic3x_modinit);
  1214. static void __exit aic3x_exit(void)
  1215. {
  1216. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1217. i2c_del_driver(&aic3x_i2c_driver);
  1218. #endif
  1219. }
  1220. module_exit(aic3x_exit);
  1221. MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
  1222. MODULE_AUTHOR("Vladimir Barinov");
  1223. MODULE_LICENSE("GPL");