ll_temac_main.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178
  1. /*
  2. * Driver for Xilinx TEMAC Ethernet device
  3. *
  4. * Copyright (c) 2008 Nissin Systems Co., Ltd., Yoshio Kashiwagi
  5. * Copyright (c) 2005-2008 DLA Systems, David H. Lynch Jr. <dhlii@dlasys.net>
  6. * Copyright (c) 2008-2009 Secret Lab Technologies Ltd.
  7. *
  8. * This is a driver for the Xilinx ll_temac ipcore which is often used
  9. * in the Virtex and Spartan series of chips.
  10. *
  11. * Notes:
  12. * - The ll_temac hardware uses indirect access for many of the TEMAC
  13. * registers, include the MDIO bus. However, indirect access to MDIO
  14. * registers take considerably more clock cycles than to TEMAC registers.
  15. * MDIO accesses are long, so threads doing them should probably sleep
  16. * rather than busywait. However, since only one indirect access can be
  17. * in progress at any given time, that means that *all* indirect accesses
  18. * could end up sleeping (to wait for an MDIO access to complete).
  19. * Fortunately none of the indirect accesses are on the 'hot' path for tx
  20. * or rx, so this should be okay.
  21. *
  22. * TODO:
  23. * - Factor out locallink DMA code into separate driver
  24. * - Fix multicast assignment.
  25. * - Fix support for hardware checksumming.
  26. * - Testing. Lots and lots of testing.
  27. *
  28. */
  29. #include <linux/delay.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/init.h>
  32. #include <linux/mii.h>
  33. #include <linux/module.h>
  34. #include <linux/mutex.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/of.h>
  37. #include <linux/of_device.h>
  38. #include <linux/of_mdio.h>
  39. #include <linux/of_platform.h>
  40. #include <linux/of_address.h>
  41. #include <linux/skbuff.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/tcp.h> /* needed for sizeof(tcphdr) */
  44. #include <linux/udp.h> /* needed for sizeof(udphdr) */
  45. #include <linux/phy.h>
  46. #include <linux/in.h>
  47. #include <linux/io.h>
  48. #include <linux/ip.h>
  49. #include <linux/slab.h>
  50. #include <linux/interrupt.h>
  51. #include <linux/dma-mapping.h>
  52. #include "ll_temac.h"
  53. #define TX_BD_NUM 64
  54. #define RX_BD_NUM 128
  55. /* ---------------------------------------------------------------------
  56. * Low level register access functions
  57. */
  58. u32 temac_ior(struct temac_local *lp, int offset)
  59. {
  60. return in_be32((u32 *)(lp->regs + offset));
  61. }
  62. void temac_iow(struct temac_local *lp, int offset, u32 value)
  63. {
  64. out_be32((u32 *) (lp->regs + offset), value);
  65. }
  66. int temac_indirect_busywait(struct temac_local *lp)
  67. {
  68. long end = jiffies + 2;
  69. while (!(temac_ior(lp, XTE_RDY0_OFFSET) & XTE_RDY0_HARD_ACS_RDY_MASK)) {
  70. if (end - jiffies <= 0) {
  71. WARN_ON(1);
  72. return -ETIMEDOUT;
  73. }
  74. msleep(1);
  75. }
  76. return 0;
  77. }
  78. /**
  79. * temac_indirect_in32
  80. *
  81. * lp->indirect_mutex must be held when calling this function
  82. */
  83. u32 temac_indirect_in32(struct temac_local *lp, int reg)
  84. {
  85. u32 val;
  86. if (temac_indirect_busywait(lp))
  87. return -ETIMEDOUT;
  88. temac_iow(lp, XTE_CTL0_OFFSET, reg);
  89. if (temac_indirect_busywait(lp))
  90. return -ETIMEDOUT;
  91. val = temac_ior(lp, XTE_LSW0_OFFSET);
  92. return val;
  93. }
  94. /**
  95. * temac_indirect_out32
  96. *
  97. * lp->indirect_mutex must be held when calling this function
  98. */
  99. void temac_indirect_out32(struct temac_local *lp, int reg, u32 value)
  100. {
  101. if (temac_indirect_busywait(lp))
  102. return;
  103. temac_iow(lp, XTE_LSW0_OFFSET, value);
  104. temac_iow(lp, XTE_CTL0_OFFSET, CNTLREG_WRITE_ENABLE_MASK | reg);
  105. temac_indirect_busywait(lp);
  106. }
  107. /**
  108. * temac_dma_in32 - Memory mapped DMA read, this function expects a
  109. * register input that is based on DCR word addresses which
  110. * are then converted to memory mapped byte addresses
  111. */
  112. static u32 temac_dma_in32(struct temac_local *lp, int reg)
  113. {
  114. return in_be32((u32 *)(lp->sdma_regs + (reg << 2)));
  115. }
  116. /**
  117. * temac_dma_out32 - Memory mapped DMA read, this function expects a
  118. * register input that is based on DCR word addresses which
  119. * are then converted to memory mapped byte addresses
  120. */
  121. static void temac_dma_out32(struct temac_local *lp, int reg, u32 value)
  122. {
  123. out_be32((u32 *)(lp->sdma_regs + (reg << 2)), value);
  124. }
  125. /* DMA register access functions can be DCR based or memory mapped.
  126. * The PowerPC 440 is DCR based, the PowerPC 405 and MicroBlaze are both
  127. * memory mapped.
  128. */
  129. #ifdef CONFIG_PPC_DCR
  130. /**
  131. * temac_dma_dcr_in32 - DCR based DMA read
  132. */
  133. static u32 temac_dma_dcr_in(struct temac_local *lp, int reg)
  134. {
  135. return dcr_read(lp->sdma_dcrs, reg);
  136. }
  137. /**
  138. * temac_dma_dcr_out32 - DCR based DMA write
  139. */
  140. static void temac_dma_dcr_out(struct temac_local *lp, int reg, u32 value)
  141. {
  142. dcr_write(lp->sdma_dcrs, reg, value);
  143. }
  144. /**
  145. * temac_dcr_setup - If the DMA is DCR based, then setup the address and
  146. * I/O functions
  147. */
  148. static int temac_dcr_setup(struct temac_local *lp, struct platform_device *op,
  149. struct device_node *np)
  150. {
  151. unsigned int dcrs;
  152. /* setup the dcr address mapping if it's in the device tree */
  153. dcrs = dcr_resource_start(np, 0);
  154. if (dcrs != 0) {
  155. lp->sdma_dcrs = dcr_map(np, dcrs, dcr_resource_len(np, 0));
  156. lp->dma_in = temac_dma_dcr_in;
  157. lp->dma_out = temac_dma_dcr_out;
  158. dev_dbg(&op->dev, "DCR base: %x\n", dcrs);
  159. return 0;
  160. }
  161. /* no DCR in the device tree, indicate a failure */
  162. return -1;
  163. }
  164. #else
  165. /*
  166. * temac_dcr_setup - This is a stub for when DCR is not supported,
  167. * such as with MicroBlaze
  168. */
  169. static int temac_dcr_setup(struct temac_local *lp, struct platform_device *op,
  170. struct device_node *np)
  171. {
  172. return -1;
  173. }
  174. #endif
  175. /**
  176. * temac_dma_bd_release - Release buffer descriptor rings
  177. */
  178. static void temac_dma_bd_release(struct net_device *ndev)
  179. {
  180. struct temac_local *lp = netdev_priv(ndev);
  181. int i;
  182. /* Reset Local Link (DMA) */
  183. lp->dma_out(lp, DMA_CONTROL_REG, DMA_CONTROL_RST);
  184. for (i = 0; i < RX_BD_NUM; i++) {
  185. if (!lp->rx_skb[i])
  186. break;
  187. else {
  188. dma_unmap_single(ndev->dev.parent, lp->rx_bd_v[i].phys,
  189. XTE_MAX_JUMBO_FRAME_SIZE, DMA_FROM_DEVICE);
  190. dev_kfree_skb(lp->rx_skb[i]);
  191. }
  192. }
  193. if (lp->rx_bd_v)
  194. dma_free_coherent(ndev->dev.parent,
  195. sizeof(*lp->rx_bd_v) * RX_BD_NUM,
  196. lp->rx_bd_v, lp->rx_bd_p);
  197. if (lp->tx_bd_v)
  198. dma_free_coherent(ndev->dev.parent,
  199. sizeof(*lp->tx_bd_v) * TX_BD_NUM,
  200. lp->tx_bd_v, lp->tx_bd_p);
  201. if (lp->rx_skb)
  202. kfree(lp->rx_skb);
  203. }
  204. /**
  205. * temac_dma_bd_init - Setup buffer descriptor rings
  206. */
  207. static int temac_dma_bd_init(struct net_device *ndev)
  208. {
  209. struct temac_local *lp = netdev_priv(ndev);
  210. struct sk_buff *skb;
  211. int i;
  212. lp->rx_skb = kcalloc(RX_BD_NUM, sizeof(*lp->rx_skb), GFP_KERNEL);
  213. if (!lp->rx_skb)
  214. goto out;
  215. /* allocate the tx and rx ring buffer descriptors. */
  216. /* returns a virtual address and a physical address. */
  217. lp->tx_bd_v = dma_alloc_coherent(ndev->dev.parent,
  218. sizeof(*lp->tx_bd_v) * TX_BD_NUM,
  219. &lp->tx_bd_p, GFP_KERNEL | __GFP_ZERO);
  220. if (!lp->tx_bd_v)
  221. goto out;
  222. lp->rx_bd_v = dma_alloc_coherent(ndev->dev.parent,
  223. sizeof(*lp->rx_bd_v) * RX_BD_NUM,
  224. &lp->rx_bd_p, GFP_KERNEL | __GFP_ZERO);
  225. if (!lp->rx_bd_v)
  226. goto out;
  227. for (i = 0; i < TX_BD_NUM; i++) {
  228. lp->tx_bd_v[i].next = lp->tx_bd_p +
  229. sizeof(*lp->tx_bd_v) * ((i + 1) % TX_BD_NUM);
  230. }
  231. for (i = 0; i < RX_BD_NUM; i++) {
  232. lp->rx_bd_v[i].next = lp->rx_bd_p +
  233. sizeof(*lp->rx_bd_v) * ((i + 1) % RX_BD_NUM);
  234. skb = netdev_alloc_skb_ip_align(ndev,
  235. XTE_MAX_JUMBO_FRAME_SIZE);
  236. if (!skb)
  237. goto out;
  238. lp->rx_skb[i] = skb;
  239. /* returns physical address of skb->data */
  240. lp->rx_bd_v[i].phys = dma_map_single(ndev->dev.parent,
  241. skb->data,
  242. XTE_MAX_JUMBO_FRAME_SIZE,
  243. DMA_FROM_DEVICE);
  244. lp->rx_bd_v[i].len = XTE_MAX_JUMBO_FRAME_SIZE;
  245. lp->rx_bd_v[i].app0 = STS_CTRL_APP0_IRQONEND;
  246. }
  247. lp->dma_out(lp, TX_CHNL_CTRL, 0x10220400 |
  248. CHNL_CTRL_IRQ_EN |
  249. CHNL_CTRL_IRQ_DLY_EN |
  250. CHNL_CTRL_IRQ_COAL_EN);
  251. /* 0x10220483 */
  252. /* 0x00100483 */
  253. lp->dma_out(lp, RX_CHNL_CTRL, 0xff070000 |
  254. CHNL_CTRL_IRQ_EN |
  255. CHNL_CTRL_IRQ_DLY_EN |
  256. CHNL_CTRL_IRQ_COAL_EN |
  257. CHNL_CTRL_IRQ_IOE);
  258. /* 0xff010283 */
  259. lp->dma_out(lp, RX_CURDESC_PTR, lp->rx_bd_p);
  260. lp->dma_out(lp, RX_TAILDESC_PTR,
  261. lp->rx_bd_p + (sizeof(*lp->rx_bd_v) * (RX_BD_NUM - 1)));
  262. lp->dma_out(lp, TX_CURDESC_PTR, lp->tx_bd_p);
  263. return 0;
  264. out:
  265. temac_dma_bd_release(ndev);
  266. return -ENOMEM;
  267. }
  268. /* ---------------------------------------------------------------------
  269. * net_device_ops
  270. */
  271. static void temac_do_set_mac_address(struct net_device *ndev)
  272. {
  273. struct temac_local *lp = netdev_priv(ndev);
  274. /* set up unicast MAC address filter set its mac address */
  275. mutex_lock(&lp->indirect_mutex);
  276. temac_indirect_out32(lp, XTE_UAW0_OFFSET,
  277. (ndev->dev_addr[0]) |
  278. (ndev->dev_addr[1] << 8) |
  279. (ndev->dev_addr[2] << 16) |
  280. (ndev->dev_addr[3] << 24));
  281. /* There are reserved bits in EUAW1
  282. * so don't affect them Set MAC bits [47:32] in EUAW1 */
  283. temac_indirect_out32(lp, XTE_UAW1_OFFSET,
  284. (ndev->dev_addr[4] & 0x000000ff) |
  285. (ndev->dev_addr[5] << 8));
  286. mutex_unlock(&lp->indirect_mutex);
  287. }
  288. static int temac_init_mac_address(struct net_device *ndev, void *address)
  289. {
  290. memcpy(ndev->dev_addr, address, ETH_ALEN);
  291. if (!is_valid_ether_addr(ndev->dev_addr))
  292. eth_hw_addr_random(ndev);
  293. temac_do_set_mac_address(ndev);
  294. return 0;
  295. }
  296. static int temac_set_mac_address(struct net_device *ndev, void *p)
  297. {
  298. struct sockaddr *addr = p;
  299. if (!is_valid_ether_addr(addr->sa_data))
  300. return -EADDRNOTAVAIL;
  301. memcpy(ndev->dev_addr, addr->sa_data, ETH_ALEN);
  302. temac_do_set_mac_address(ndev);
  303. return 0;
  304. }
  305. static void temac_set_multicast_list(struct net_device *ndev)
  306. {
  307. struct temac_local *lp = netdev_priv(ndev);
  308. u32 multi_addr_msw, multi_addr_lsw, val;
  309. int i;
  310. mutex_lock(&lp->indirect_mutex);
  311. if (ndev->flags & (IFF_ALLMULTI | IFF_PROMISC) ||
  312. netdev_mc_count(ndev) > MULTICAST_CAM_TABLE_NUM) {
  313. /*
  314. * We must make the kernel realise we had to move
  315. * into promisc mode or we start all out war on
  316. * the cable. If it was a promisc request the
  317. * flag is already set. If not we assert it.
  318. */
  319. ndev->flags |= IFF_PROMISC;
  320. temac_indirect_out32(lp, XTE_AFM_OFFSET, XTE_AFM_EPPRM_MASK);
  321. dev_info(&ndev->dev, "Promiscuous mode enabled.\n");
  322. } else if (!netdev_mc_empty(ndev)) {
  323. struct netdev_hw_addr *ha;
  324. i = 0;
  325. netdev_for_each_mc_addr(ha, ndev) {
  326. if (i >= MULTICAST_CAM_TABLE_NUM)
  327. break;
  328. multi_addr_msw = ((ha->addr[3] << 24) |
  329. (ha->addr[2] << 16) |
  330. (ha->addr[1] << 8) |
  331. (ha->addr[0]));
  332. temac_indirect_out32(lp, XTE_MAW0_OFFSET,
  333. multi_addr_msw);
  334. multi_addr_lsw = ((ha->addr[5] << 8) |
  335. (ha->addr[4]) | (i << 16));
  336. temac_indirect_out32(lp, XTE_MAW1_OFFSET,
  337. multi_addr_lsw);
  338. i++;
  339. }
  340. } else {
  341. val = temac_indirect_in32(lp, XTE_AFM_OFFSET);
  342. temac_indirect_out32(lp, XTE_AFM_OFFSET,
  343. val & ~XTE_AFM_EPPRM_MASK);
  344. temac_indirect_out32(lp, XTE_MAW0_OFFSET, 0);
  345. temac_indirect_out32(lp, XTE_MAW1_OFFSET, 0);
  346. dev_info(&ndev->dev, "Promiscuous mode disabled.\n");
  347. }
  348. mutex_unlock(&lp->indirect_mutex);
  349. }
  350. struct temac_option {
  351. int flg;
  352. u32 opt;
  353. u32 reg;
  354. u32 m_or;
  355. u32 m_and;
  356. } temac_options[] = {
  357. /* Turn on jumbo packet support for both Rx and Tx */
  358. {
  359. .opt = XTE_OPTION_JUMBO,
  360. .reg = XTE_TXC_OFFSET,
  361. .m_or = XTE_TXC_TXJMBO_MASK,
  362. },
  363. {
  364. .opt = XTE_OPTION_JUMBO,
  365. .reg = XTE_RXC1_OFFSET,
  366. .m_or =XTE_RXC1_RXJMBO_MASK,
  367. },
  368. /* Turn on VLAN packet support for both Rx and Tx */
  369. {
  370. .opt = XTE_OPTION_VLAN,
  371. .reg = XTE_TXC_OFFSET,
  372. .m_or =XTE_TXC_TXVLAN_MASK,
  373. },
  374. {
  375. .opt = XTE_OPTION_VLAN,
  376. .reg = XTE_RXC1_OFFSET,
  377. .m_or =XTE_RXC1_RXVLAN_MASK,
  378. },
  379. /* Turn on FCS stripping on receive packets */
  380. {
  381. .opt = XTE_OPTION_FCS_STRIP,
  382. .reg = XTE_RXC1_OFFSET,
  383. .m_or =XTE_RXC1_RXFCS_MASK,
  384. },
  385. /* Turn on FCS insertion on transmit packets */
  386. {
  387. .opt = XTE_OPTION_FCS_INSERT,
  388. .reg = XTE_TXC_OFFSET,
  389. .m_or =XTE_TXC_TXFCS_MASK,
  390. },
  391. /* Turn on length/type field checking on receive packets */
  392. {
  393. .opt = XTE_OPTION_LENTYPE_ERR,
  394. .reg = XTE_RXC1_OFFSET,
  395. .m_or =XTE_RXC1_RXLT_MASK,
  396. },
  397. /* Turn on flow control */
  398. {
  399. .opt = XTE_OPTION_FLOW_CONTROL,
  400. .reg = XTE_FCC_OFFSET,
  401. .m_or =XTE_FCC_RXFLO_MASK,
  402. },
  403. /* Turn on flow control */
  404. {
  405. .opt = XTE_OPTION_FLOW_CONTROL,
  406. .reg = XTE_FCC_OFFSET,
  407. .m_or =XTE_FCC_TXFLO_MASK,
  408. },
  409. /* Turn on promiscuous frame filtering (all frames are received ) */
  410. {
  411. .opt = XTE_OPTION_PROMISC,
  412. .reg = XTE_AFM_OFFSET,
  413. .m_or =XTE_AFM_EPPRM_MASK,
  414. },
  415. /* Enable transmitter if not already enabled */
  416. {
  417. .opt = XTE_OPTION_TXEN,
  418. .reg = XTE_TXC_OFFSET,
  419. .m_or =XTE_TXC_TXEN_MASK,
  420. },
  421. /* Enable receiver? */
  422. {
  423. .opt = XTE_OPTION_RXEN,
  424. .reg = XTE_RXC1_OFFSET,
  425. .m_or =XTE_RXC1_RXEN_MASK,
  426. },
  427. {}
  428. };
  429. /**
  430. * temac_setoptions
  431. */
  432. static u32 temac_setoptions(struct net_device *ndev, u32 options)
  433. {
  434. struct temac_local *lp = netdev_priv(ndev);
  435. struct temac_option *tp = &temac_options[0];
  436. int reg;
  437. mutex_lock(&lp->indirect_mutex);
  438. while (tp->opt) {
  439. reg = temac_indirect_in32(lp, tp->reg) & ~tp->m_or;
  440. if (options & tp->opt)
  441. reg |= tp->m_or;
  442. temac_indirect_out32(lp, tp->reg, reg);
  443. tp++;
  444. }
  445. lp->options |= options;
  446. mutex_unlock(&lp->indirect_mutex);
  447. return 0;
  448. }
  449. /* Initialize temac */
  450. static void temac_device_reset(struct net_device *ndev)
  451. {
  452. struct temac_local *lp = netdev_priv(ndev);
  453. u32 timeout;
  454. u32 val;
  455. /* Perform a software reset */
  456. /* 0x300 host enable bit ? */
  457. /* reset PHY through control register ?:1 */
  458. dev_dbg(&ndev->dev, "%s()\n", __func__);
  459. mutex_lock(&lp->indirect_mutex);
  460. /* Reset the receiver and wait for it to finish reset */
  461. temac_indirect_out32(lp, XTE_RXC1_OFFSET, XTE_RXC1_RXRST_MASK);
  462. timeout = 1000;
  463. while (temac_indirect_in32(lp, XTE_RXC1_OFFSET) & XTE_RXC1_RXRST_MASK) {
  464. udelay(1);
  465. if (--timeout == 0) {
  466. dev_err(&ndev->dev,
  467. "temac_device_reset RX reset timeout!!\n");
  468. break;
  469. }
  470. }
  471. /* Reset the transmitter and wait for it to finish reset */
  472. temac_indirect_out32(lp, XTE_TXC_OFFSET, XTE_TXC_TXRST_MASK);
  473. timeout = 1000;
  474. while (temac_indirect_in32(lp, XTE_TXC_OFFSET) & XTE_TXC_TXRST_MASK) {
  475. udelay(1);
  476. if (--timeout == 0) {
  477. dev_err(&ndev->dev,
  478. "temac_device_reset TX reset timeout!!\n");
  479. break;
  480. }
  481. }
  482. /* Disable the receiver */
  483. val = temac_indirect_in32(lp, XTE_RXC1_OFFSET);
  484. temac_indirect_out32(lp, XTE_RXC1_OFFSET, val & ~XTE_RXC1_RXEN_MASK);
  485. /* Reset Local Link (DMA) */
  486. lp->dma_out(lp, DMA_CONTROL_REG, DMA_CONTROL_RST);
  487. timeout = 1000;
  488. while (lp->dma_in(lp, DMA_CONTROL_REG) & DMA_CONTROL_RST) {
  489. udelay(1);
  490. if (--timeout == 0) {
  491. dev_err(&ndev->dev,
  492. "temac_device_reset DMA reset timeout!!\n");
  493. break;
  494. }
  495. }
  496. lp->dma_out(lp, DMA_CONTROL_REG, DMA_TAIL_ENABLE);
  497. if (temac_dma_bd_init(ndev)) {
  498. dev_err(&ndev->dev,
  499. "temac_device_reset descriptor allocation failed\n");
  500. }
  501. temac_indirect_out32(lp, XTE_RXC0_OFFSET, 0);
  502. temac_indirect_out32(lp, XTE_RXC1_OFFSET, 0);
  503. temac_indirect_out32(lp, XTE_TXC_OFFSET, 0);
  504. temac_indirect_out32(lp, XTE_FCC_OFFSET, XTE_FCC_RXFLO_MASK);
  505. mutex_unlock(&lp->indirect_mutex);
  506. /* Sync default options with HW
  507. * but leave receiver and transmitter disabled. */
  508. temac_setoptions(ndev,
  509. lp->options & ~(XTE_OPTION_TXEN | XTE_OPTION_RXEN));
  510. temac_do_set_mac_address(ndev);
  511. /* Set address filter table */
  512. temac_set_multicast_list(ndev);
  513. if (temac_setoptions(ndev, lp->options))
  514. dev_err(&ndev->dev, "Error setting TEMAC options\n");
  515. /* Init Driver variable */
  516. ndev->trans_start = jiffies; /* prevent tx timeout */
  517. }
  518. void temac_adjust_link(struct net_device *ndev)
  519. {
  520. struct temac_local *lp = netdev_priv(ndev);
  521. struct phy_device *phy = lp->phy_dev;
  522. u32 mii_speed;
  523. int link_state;
  524. /* hash together the state values to decide if something has changed */
  525. link_state = phy->speed | (phy->duplex << 1) | phy->link;
  526. mutex_lock(&lp->indirect_mutex);
  527. if (lp->last_link != link_state) {
  528. mii_speed = temac_indirect_in32(lp, XTE_EMCFG_OFFSET);
  529. mii_speed &= ~XTE_EMCFG_LINKSPD_MASK;
  530. switch (phy->speed) {
  531. case SPEED_1000: mii_speed |= XTE_EMCFG_LINKSPD_1000; break;
  532. case SPEED_100: mii_speed |= XTE_EMCFG_LINKSPD_100; break;
  533. case SPEED_10: mii_speed |= XTE_EMCFG_LINKSPD_10; break;
  534. }
  535. /* Write new speed setting out to TEMAC */
  536. temac_indirect_out32(lp, XTE_EMCFG_OFFSET, mii_speed);
  537. lp->last_link = link_state;
  538. phy_print_status(phy);
  539. }
  540. mutex_unlock(&lp->indirect_mutex);
  541. }
  542. static void temac_start_xmit_done(struct net_device *ndev)
  543. {
  544. struct temac_local *lp = netdev_priv(ndev);
  545. struct cdmac_bd *cur_p;
  546. unsigned int stat = 0;
  547. cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
  548. stat = cur_p->app0;
  549. while (stat & STS_CTRL_APP0_CMPLT) {
  550. dma_unmap_single(ndev->dev.parent, cur_p->phys, cur_p->len,
  551. DMA_TO_DEVICE);
  552. if (cur_p->app4)
  553. dev_kfree_skb_irq((struct sk_buff *)cur_p->app4);
  554. cur_p->app0 = 0;
  555. cur_p->app1 = 0;
  556. cur_p->app2 = 0;
  557. cur_p->app3 = 0;
  558. cur_p->app4 = 0;
  559. ndev->stats.tx_packets++;
  560. ndev->stats.tx_bytes += cur_p->len;
  561. lp->tx_bd_ci++;
  562. if (lp->tx_bd_ci >= TX_BD_NUM)
  563. lp->tx_bd_ci = 0;
  564. cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
  565. stat = cur_p->app0;
  566. }
  567. netif_wake_queue(ndev);
  568. }
  569. static inline int temac_check_tx_bd_space(struct temac_local *lp, int num_frag)
  570. {
  571. struct cdmac_bd *cur_p;
  572. int tail;
  573. tail = lp->tx_bd_tail;
  574. cur_p = &lp->tx_bd_v[tail];
  575. do {
  576. if (cur_p->app0)
  577. return NETDEV_TX_BUSY;
  578. tail++;
  579. if (tail >= TX_BD_NUM)
  580. tail = 0;
  581. cur_p = &lp->tx_bd_v[tail];
  582. num_frag--;
  583. } while (num_frag >= 0);
  584. return 0;
  585. }
  586. static int temac_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  587. {
  588. struct temac_local *lp = netdev_priv(ndev);
  589. struct cdmac_bd *cur_p;
  590. dma_addr_t start_p, tail_p;
  591. int ii;
  592. unsigned long num_frag;
  593. skb_frag_t *frag;
  594. num_frag = skb_shinfo(skb)->nr_frags;
  595. frag = &skb_shinfo(skb)->frags[0];
  596. start_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
  597. cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
  598. if (temac_check_tx_bd_space(lp, num_frag)) {
  599. if (!netif_queue_stopped(ndev)) {
  600. netif_stop_queue(ndev);
  601. return NETDEV_TX_BUSY;
  602. }
  603. return NETDEV_TX_BUSY;
  604. }
  605. cur_p->app0 = 0;
  606. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  607. unsigned int csum_start_off = skb_checksum_start_offset(skb);
  608. unsigned int csum_index_off = csum_start_off + skb->csum_offset;
  609. cur_p->app0 |= 1; /* TX Checksum Enabled */
  610. cur_p->app1 = (csum_start_off << 16) | csum_index_off;
  611. cur_p->app2 = 0; /* initial checksum seed */
  612. }
  613. cur_p->app0 |= STS_CTRL_APP0_SOP;
  614. cur_p->len = skb_headlen(skb);
  615. cur_p->phys = dma_map_single(ndev->dev.parent, skb->data, skb->len,
  616. DMA_TO_DEVICE);
  617. cur_p->app4 = (unsigned long)skb;
  618. for (ii = 0; ii < num_frag; ii++) {
  619. lp->tx_bd_tail++;
  620. if (lp->tx_bd_tail >= TX_BD_NUM)
  621. lp->tx_bd_tail = 0;
  622. cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
  623. cur_p->phys = dma_map_single(ndev->dev.parent,
  624. skb_frag_address(frag),
  625. skb_frag_size(frag), DMA_TO_DEVICE);
  626. cur_p->len = skb_frag_size(frag);
  627. cur_p->app0 = 0;
  628. frag++;
  629. }
  630. cur_p->app0 |= STS_CTRL_APP0_EOP;
  631. tail_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
  632. lp->tx_bd_tail++;
  633. if (lp->tx_bd_tail >= TX_BD_NUM)
  634. lp->tx_bd_tail = 0;
  635. skb_tx_timestamp(skb);
  636. /* Kick off the transfer */
  637. lp->dma_out(lp, TX_TAILDESC_PTR, tail_p); /* DMA start */
  638. return NETDEV_TX_OK;
  639. }
  640. static void ll_temac_recv(struct net_device *ndev)
  641. {
  642. struct temac_local *lp = netdev_priv(ndev);
  643. struct sk_buff *skb, *new_skb;
  644. unsigned int bdstat;
  645. struct cdmac_bd *cur_p;
  646. dma_addr_t tail_p;
  647. int length;
  648. unsigned long flags;
  649. spin_lock_irqsave(&lp->rx_lock, flags);
  650. tail_p = lp->rx_bd_p + sizeof(*lp->rx_bd_v) * lp->rx_bd_ci;
  651. cur_p = &lp->rx_bd_v[lp->rx_bd_ci];
  652. bdstat = cur_p->app0;
  653. while ((bdstat & STS_CTRL_APP0_CMPLT)) {
  654. skb = lp->rx_skb[lp->rx_bd_ci];
  655. length = cur_p->app4 & 0x3FFF;
  656. dma_unmap_single(ndev->dev.parent, cur_p->phys, length,
  657. DMA_FROM_DEVICE);
  658. skb_put(skb, length);
  659. skb->protocol = eth_type_trans(skb, ndev);
  660. skb_checksum_none_assert(skb);
  661. /* if we're doing rx csum offload, set it up */
  662. if (((lp->temac_features & TEMAC_FEATURE_RX_CSUM) != 0) &&
  663. (skb->protocol == __constant_htons(ETH_P_IP)) &&
  664. (skb->len > 64)) {
  665. skb->csum = cur_p->app3 & 0xFFFF;
  666. skb->ip_summed = CHECKSUM_COMPLETE;
  667. }
  668. if (!skb_defer_rx_timestamp(skb))
  669. netif_rx(skb);
  670. ndev->stats.rx_packets++;
  671. ndev->stats.rx_bytes += length;
  672. new_skb = netdev_alloc_skb_ip_align(ndev,
  673. XTE_MAX_JUMBO_FRAME_SIZE);
  674. if (!new_skb) {
  675. spin_unlock_irqrestore(&lp->rx_lock, flags);
  676. return;
  677. }
  678. cur_p->app0 = STS_CTRL_APP0_IRQONEND;
  679. cur_p->phys = dma_map_single(ndev->dev.parent, new_skb->data,
  680. XTE_MAX_JUMBO_FRAME_SIZE,
  681. DMA_FROM_DEVICE);
  682. cur_p->len = XTE_MAX_JUMBO_FRAME_SIZE;
  683. lp->rx_skb[lp->rx_bd_ci] = new_skb;
  684. lp->rx_bd_ci++;
  685. if (lp->rx_bd_ci >= RX_BD_NUM)
  686. lp->rx_bd_ci = 0;
  687. cur_p = &lp->rx_bd_v[lp->rx_bd_ci];
  688. bdstat = cur_p->app0;
  689. }
  690. lp->dma_out(lp, RX_TAILDESC_PTR, tail_p);
  691. spin_unlock_irqrestore(&lp->rx_lock, flags);
  692. }
  693. static irqreturn_t ll_temac_tx_irq(int irq, void *_ndev)
  694. {
  695. struct net_device *ndev = _ndev;
  696. struct temac_local *lp = netdev_priv(ndev);
  697. unsigned int status;
  698. status = lp->dma_in(lp, TX_IRQ_REG);
  699. lp->dma_out(lp, TX_IRQ_REG, status);
  700. if (status & (IRQ_COAL | IRQ_DLY))
  701. temac_start_xmit_done(lp->ndev);
  702. if (status & 0x080)
  703. dev_err(&ndev->dev, "DMA error 0x%x\n", status);
  704. return IRQ_HANDLED;
  705. }
  706. static irqreturn_t ll_temac_rx_irq(int irq, void *_ndev)
  707. {
  708. struct net_device *ndev = _ndev;
  709. struct temac_local *lp = netdev_priv(ndev);
  710. unsigned int status;
  711. /* Read and clear the status registers */
  712. status = lp->dma_in(lp, RX_IRQ_REG);
  713. lp->dma_out(lp, RX_IRQ_REG, status);
  714. if (status & (IRQ_COAL | IRQ_DLY))
  715. ll_temac_recv(lp->ndev);
  716. return IRQ_HANDLED;
  717. }
  718. static int temac_open(struct net_device *ndev)
  719. {
  720. struct temac_local *lp = netdev_priv(ndev);
  721. int rc;
  722. dev_dbg(&ndev->dev, "temac_open()\n");
  723. if (lp->phy_node) {
  724. lp->phy_dev = of_phy_connect(lp->ndev, lp->phy_node,
  725. temac_adjust_link, 0, 0);
  726. if (!lp->phy_dev) {
  727. dev_err(lp->dev, "of_phy_connect() failed\n");
  728. return -ENODEV;
  729. }
  730. phy_start(lp->phy_dev);
  731. }
  732. temac_device_reset(ndev);
  733. rc = request_irq(lp->tx_irq, ll_temac_tx_irq, 0, ndev->name, ndev);
  734. if (rc)
  735. goto err_tx_irq;
  736. rc = request_irq(lp->rx_irq, ll_temac_rx_irq, 0, ndev->name, ndev);
  737. if (rc)
  738. goto err_rx_irq;
  739. return 0;
  740. err_rx_irq:
  741. free_irq(lp->tx_irq, ndev);
  742. err_tx_irq:
  743. if (lp->phy_dev)
  744. phy_disconnect(lp->phy_dev);
  745. lp->phy_dev = NULL;
  746. dev_err(lp->dev, "request_irq() failed\n");
  747. return rc;
  748. }
  749. static int temac_stop(struct net_device *ndev)
  750. {
  751. struct temac_local *lp = netdev_priv(ndev);
  752. dev_dbg(&ndev->dev, "temac_close()\n");
  753. free_irq(lp->tx_irq, ndev);
  754. free_irq(lp->rx_irq, ndev);
  755. if (lp->phy_dev)
  756. phy_disconnect(lp->phy_dev);
  757. lp->phy_dev = NULL;
  758. temac_dma_bd_release(ndev);
  759. return 0;
  760. }
  761. #ifdef CONFIG_NET_POLL_CONTROLLER
  762. static void
  763. temac_poll_controller(struct net_device *ndev)
  764. {
  765. struct temac_local *lp = netdev_priv(ndev);
  766. disable_irq(lp->tx_irq);
  767. disable_irq(lp->rx_irq);
  768. ll_temac_rx_irq(lp->tx_irq, ndev);
  769. ll_temac_tx_irq(lp->rx_irq, ndev);
  770. enable_irq(lp->tx_irq);
  771. enable_irq(lp->rx_irq);
  772. }
  773. #endif
  774. static int temac_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  775. {
  776. struct temac_local *lp = netdev_priv(ndev);
  777. if (!netif_running(ndev))
  778. return -EINVAL;
  779. if (!lp->phy_dev)
  780. return -EINVAL;
  781. return phy_mii_ioctl(lp->phy_dev, rq, cmd);
  782. }
  783. static const struct net_device_ops temac_netdev_ops = {
  784. .ndo_open = temac_open,
  785. .ndo_stop = temac_stop,
  786. .ndo_start_xmit = temac_start_xmit,
  787. .ndo_set_mac_address = temac_set_mac_address,
  788. .ndo_validate_addr = eth_validate_addr,
  789. .ndo_do_ioctl = temac_ioctl,
  790. #ifdef CONFIG_NET_POLL_CONTROLLER
  791. .ndo_poll_controller = temac_poll_controller,
  792. #endif
  793. };
  794. /* ---------------------------------------------------------------------
  795. * SYSFS device attributes
  796. */
  797. static ssize_t temac_show_llink_regs(struct device *dev,
  798. struct device_attribute *attr, char *buf)
  799. {
  800. struct net_device *ndev = dev_get_drvdata(dev);
  801. struct temac_local *lp = netdev_priv(ndev);
  802. int i, len = 0;
  803. for (i = 0; i < 0x11; i++)
  804. len += sprintf(buf + len, "%.8x%s", lp->dma_in(lp, i),
  805. (i % 8) == 7 ? "\n" : " ");
  806. len += sprintf(buf + len, "\n");
  807. return len;
  808. }
  809. static DEVICE_ATTR(llink_regs, 0440, temac_show_llink_regs, NULL);
  810. static struct attribute *temac_device_attrs[] = {
  811. &dev_attr_llink_regs.attr,
  812. NULL,
  813. };
  814. static const struct attribute_group temac_attr_group = {
  815. .attrs = temac_device_attrs,
  816. };
  817. /* ethtool support */
  818. static int temac_get_settings(struct net_device *ndev, struct ethtool_cmd *cmd)
  819. {
  820. struct temac_local *lp = netdev_priv(ndev);
  821. return phy_ethtool_gset(lp->phy_dev, cmd);
  822. }
  823. static int temac_set_settings(struct net_device *ndev, struct ethtool_cmd *cmd)
  824. {
  825. struct temac_local *lp = netdev_priv(ndev);
  826. return phy_ethtool_sset(lp->phy_dev, cmd);
  827. }
  828. static int temac_nway_reset(struct net_device *ndev)
  829. {
  830. struct temac_local *lp = netdev_priv(ndev);
  831. return phy_start_aneg(lp->phy_dev);
  832. }
  833. static const struct ethtool_ops temac_ethtool_ops = {
  834. .get_settings = temac_get_settings,
  835. .set_settings = temac_set_settings,
  836. .nway_reset = temac_nway_reset,
  837. .get_link = ethtool_op_get_link,
  838. .get_ts_info = ethtool_op_get_ts_info,
  839. };
  840. static int temac_of_probe(struct platform_device *op)
  841. {
  842. struct device_node *np;
  843. struct temac_local *lp;
  844. struct net_device *ndev;
  845. const void *addr;
  846. __be32 *p;
  847. int size, rc = 0;
  848. /* Init network device structure */
  849. ndev = alloc_etherdev(sizeof(*lp));
  850. if (!ndev)
  851. return -ENOMEM;
  852. ether_setup(ndev);
  853. platform_set_drvdata(op, ndev);
  854. SET_NETDEV_DEV(ndev, &op->dev);
  855. ndev->flags &= ~IFF_MULTICAST; /* clear multicast */
  856. ndev->features = NETIF_F_SG | NETIF_F_FRAGLIST;
  857. ndev->netdev_ops = &temac_netdev_ops;
  858. ndev->ethtool_ops = &temac_ethtool_ops;
  859. #if 0
  860. ndev->features |= NETIF_F_IP_CSUM; /* Can checksum TCP/UDP over IPv4. */
  861. ndev->features |= NETIF_F_HW_CSUM; /* Can checksum all the packets. */
  862. ndev->features |= NETIF_F_IPV6_CSUM; /* Can checksum IPV6 TCP/UDP */
  863. ndev->features |= NETIF_F_HIGHDMA; /* Can DMA to high memory. */
  864. ndev->features |= NETIF_F_HW_VLAN_CTAG_TX; /* Transmit VLAN hw accel */
  865. ndev->features |= NETIF_F_HW_VLAN_CTAG_RX; /* Receive VLAN hw acceleration */
  866. ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER; /* Receive VLAN filtering */
  867. ndev->features |= NETIF_F_VLAN_CHALLENGED; /* cannot handle VLAN pkts */
  868. ndev->features |= NETIF_F_GSO; /* Enable software GSO. */
  869. ndev->features |= NETIF_F_MULTI_QUEUE; /* Has multiple TX/RX queues */
  870. ndev->features |= NETIF_F_LRO; /* large receive offload */
  871. #endif
  872. /* setup temac private info structure */
  873. lp = netdev_priv(ndev);
  874. lp->ndev = ndev;
  875. lp->dev = &op->dev;
  876. lp->options = XTE_OPTION_DEFAULTS;
  877. spin_lock_init(&lp->rx_lock);
  878. mutex_init(&lp->indirect_mutex);
  879. /* map device registers */
  880. lp->regs = of_iomap(op->dev.of_node, 0);
  881. if (!lp->regs) {
  882. dev_err(&op->dev, "could not map temac regs.\n");
  883. goto nodev;
  884. }
  885. /* Setup checksum offload, but default to off if not specified */
  886. lp->temac_features = 0;
  887. p = (__be32 *)of_get_property(op->dev.of_node, "xlnx,txcsum", NULL);
  888. if (p && be32_to_cpu(*p)) {
  889. lp->temac_features |= TEMAC_FEATURE_TX_CSUM;
  890. /* Can checksum TCP/UDP over IPv4. */
  891. ndev->features |= NETIF_F_IP_CSUM;
  892. }
  893. p = (__be32 *)of_get_property(op->dev.of_node, "xlnx,rxcsum", NULL);
  894. if (p && be32_to_cpu(*p))
  895. lp->temac_features |= TEMAC_FEATURE_RX_CSUM;
  896. /* Find the DMA node, map the DMA registers, and decode the DMA IRQs */
  897. np = of_parse_phandle(op->dev.of_node, "llink-connected", 0);
  898. if (!np) {
  899. dev_err(&op->dev, "could not find DMA node\n");
  900. goto err_iounmap;
  901. }
  902. /* Setup the DMA register accesses, could be DCR or memory mapped */
  903. if (temac_dcr_setup(lp, op, np)) {
  904. /* no DCR in the device tree, try non-DCR */
  905. lp->sdma_regs = of_iomap(np, 0);
  906. if (lp->sdma_regs) {
  907. lp->dma_in = temac_dma_in32;
  908. lp->dma_out = temac_dma_out32;
  909. dev_dbg(&op->dev, "MEM base: %p\n", lp->sdma_regs);
  910. } else {
  911. dev_err(&op->dev, "unable to map DMA registers\n");
  912. of_node_put(np);
  913. goto err_iounmap;
  914. }
  915. }
  916. lp->rx_irq = irq_of_parse_and_map(np, 0);
  917. lp->tx_irq = irq_of_parse_and_map(np, 1);
  918. of_node_put(np); /* Finished with the DMA node; drop the reference */
  919. if (!lp->rx_irq || !lp->tx_irq) {
  920. dev_err(&op->dev, "could not determine irqs\n");
  921. rc = -ENOMEM;
  922. goto err_iounmap_2;
  923. }
  924. /* Retrieve the MAC address */
  925. addr = of_get_property(op->dev.of_node, "local-mac-address", &size);
  926. if ((!addr) || (size != 6)) {
  927. dev_err(&op->dev, "could not find MAC address\n");
  928. rc = -ENODEV;
  929. goto err_iounmap_2;
  930. }
  931. temac_init_mac_address(ndev, (void *)addr);
  932. rc = temac_mdio_setup(lp, op->dev.of_node);
  933. if (rc)
  934. dev_warn(&op->dev, "error registering MDIO bus\n");
  935. lp->phy_node = of_parse_phandle(op->dev.of_node, "phy-handle", 0);
  936. if (lp->phy_node)
  937. dev_dbg(lp->dev, "using PHY node %s (%p)\n", np->full_name, np);
  938. /* Add the device attributes */
  939. rc = sysfs_create_group(&lp->dev->kobj, &temac_attr_group);
  940. if (rc) {
  941. dev_err(lp->dev, "Error creating sysfs files\n");
  942. goto err_iounmap_2;
  943. }
  944. rc = register_netdev(lp->ndev);
  945. if (rc) {
  946. dev_err(lp->dev, "register_netdev() error (%i)\n", rc);
  947. goto err_register_ndev;
  948. }
  949. return 0;
  950. err_register_ndev:
  951. sysfs_remove_group(&lp->dev->kobj, &temac_attr_group);
  952. err_iounmap_2:
  953. if (lp->sdma_regs)
  954. iounmap(lp->sdma_regs);
  955. err_iounmap:
  956. iounmap(lp->regs);
  957. nodev:
  958. free_netdev(ndev);
  959. ndev = NULL;
  960. return rc;
  961. }
  962. static int temac_of_remove(struct platform_device *op)
  963. {
  964. struct net_device *ndev = platform_get_drvdata(op);
  965. struct temac_local *lp = netdev_priv(ndev);
  966. temac_mdio_teardown(lp);
  967. unregister_netdev(ndev);
  968. sysfs_remove_group(&lp->dev->kobj, &temac_attr_group);
  969. if (lp->phy_node)
  970. of_node_put(lp->phy_node);
  971. lp->phy_node = NULL;
  972. iounmap(lp->regs);
  973. if (lp->sdma_regs)
  974. iounmap(lp->sdma_regs);
  975. free_netdev(ndev);
  976. return 0;
  977. }
  978. static struct of_device_id temac_of_match[] = {
  979. { .compatible = "xlnx,xps-ll-temac-1.01.b", },
  980. { .compatible = "xlnx,xps-ll-temac-2.00.a", },
  981. { .compatible = "xlnx,xps-ll-temac-2.02.a", },
  982. { .compatible = "xlnx,xps-ll-temac-2.03.a", },
  983. {},
  984. };
  985. MODULE_DEVICE_TABLE(of, temac_of_match);
  986. static struct platform_driver temac_of_driver = {
  987. .probe = temac_of_probe,
  988. .remove = temac_of_remove,
  989. .driver = {
  990. .owner = THIS_MODULE,
  991. .name = "xilinx_temac",
  992. .of_match_table = temac_of_match,
  993. },
  994. };
  995. module_platform_driver(temac_of_driver);
  996. MODULE_DESCRIPTION("Xilinx LL_TEMAC Ethernet driver");
  997. MODULE_AUTHOR("Yoshio Kashiwagi");
  998. MODULE_LICENSE("GPL");