pgtable.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465
  1. /*
  2. * S390 version
  3. * Copyright IBM Corp. 1999, 2000
  4. * Author(s): Hartmut Penner (hp@de.ibm.com)
  5. * Ulrich Weigand (weigand@de.ibm.com)
  6. * Martin Schwidefsky (schwidefsky@de.ibm.com)
  7. *
  8. * Derived from "include/asm-i386/pgtable.h"
  9. */
  10. #ifndef _ASM_S390_PGTABLE_H
  11. #define _ASM_S390_PGTABLE_H
  12. /*
  13. * The Linux memory management assumes a three-level page table setup. For
  14. * s390 31 bit we "fold" the mid level into the top-level page table, so
  15. * that we physically have the same two-level page table as the s390 mmu
  16. * expects in 31 bit mode. For s390 64 bit we use three of the five levels
  17. * the hardware provides (region first and region second tables are not
  18. * used).
  19. *
  20. * The "pgd_xxx()" functions are trivial for a folded two-level
  21. * setup: the pgd is never bad, and a pmd always exists (as it's folded
  22. * into the pgd entry)
  23. *
  24. * This file contains the functions and defines necessary to modify and use
  25. * the S390 page table tree.
  26. */
  27. #ifndef __ASSEMBLY__
  28. #include <linux/sched.h>
  29. #include <linux/mm_types.h>
  30. #include <asm/bug.h>
  31. #include <asm/page.h>
  32. extern pgd_t swapper_pg_dir[] __attribute__ ((aligned (4096)));
  33. extern void paging_init(void);
  34. extern void vmem_map_init(void);
  35. extern void fault_init(void);
  36. /*
  37. * The S390 doesn't have any external MMU info: the kernel page
  38. * tables contain all the necessary information.
  39. */
  40. #define update_mmu_cache(vma, address, ptep) do { } while (0)
  41. #define update_mmu_cache_pmd(vma, address, ptep) do { } while (0)
  42. /*
  43. * ZERO_PAGE is a global shared page that is always zero; used
  44. * for zero-mapped memory areas etc..
  45. */
  46. extern unsigned long empty_zero_page;
  47. extern unsigned long zero_page_mask;
  48. #define ZERO_PAGE(vaddr) \
  49. (virt_to_page((void *)(empty_zero_page + \
  50. (((unsigned long)(vaddr)) &zero_page_mask))))
  51. #define is_zero_pfn is_zero_pfn
  52. static inline int is_zero_pfn(unsigned long pfn)
  53. {
  54. extern unsigned long zero_pfn;
  55. unsigned long offset_from_zero_pfn = pfn - zero_pfn;
  56. return offset_from_zero_pfn <= (zero_page_mask >> PAGE_SHIFT);
  57. }
  58. #define my_zero_pfn(addr) page_to_pfn(ZERO_PAGE(addr))
  59. #endif /* !__ASSEMBLY__ */
  60. /*
  61. * PMD_SHIFT determines the size of the area a second-level page
  62. * table can map
  63. * PGDIR_SHIFT determines what a third-level page table entry can map
  64. */
  65. #ifndef CONFIG_64BIT
  66. # define PMD_SHIFT 20
  67. # define PUD_SHIFT 20
  68. # define PGDIR_SHIFT 20
  69. #else /* CONFIG_64BIT */
  70. # define PMD_SHIFT 20
  71. # define PUD_SHIFT 31
  72. # define PGDIR_SHIFT 42
  73. #endif /* CONFIG_64BIT */
  74. #define PMD_SIZE (1UL << PMD_SHIFT)
  75. #define PMD_MASK (~(PMD_SIZE-1))
  76. #define PUD_SIZE (1UL << PUD_SHIFT)
  77. #define PUD_MASK (~(PUD_SIZE-1))
  78. #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
  79. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  80. /*
  81. * entries per page directory level: the S390 is two-level, so
  82. * we don't really have any PMD directory physically.
  83. * for S390 segment-table entries are combined to one PGD
  84. * that leads to 1024 pte per pgd
  85. */
  86. #define PTRS_PER_PTE 256
  87. #ifndef CONFIG_64BIT
  88. #define PTRS_PER_PMD 1
  89. #define PTRS_PER_PUD 1
  90. #else /* CONFIG_64BIT */
  91. #define PTRS_PER_PMD 2048
  92. #define PTRS_PER_PUD 2048
  93. #endif /* CONFIG_64BIT */
  94. #define PTRS_PER_PGD 2048
  95. #define FIRST_USER_ADDRESS 0
  96. #define pte_ERROR(e) \
  97. printk("%s:%d: bad pte %p.\n", __FILE__, __LINE__, (void *) pte_val(e))
  98. #define pmd_ERROR(e) \
  99. printk("%s:%d: bad pmd %p.\n", __FILE__, __LINE__, (void *) pmd_val(e))
  100. #define pud_ERROR(e) \
  101. printk("%s:%d: bad pud %p.\n", __FILE__, __LINE__, (void *) pud_val(e))
  102. #define pgd_ERROR(e) \
  103. printk("%s:%d: bad pgd %p.\n", __FILE__, __LINE__, (void *) pgd_val(e))
  104. #ifndef __ASSEMBLY__
  105. /*
  106. * The vmalloc area will always be on the topmost area of the kernel
  107. * mapping. We reserve 96MB (31bit) / 128GB (64bit) for vmalloc,
  108. * which should be enough for any sane case.
  109. * By putting vmalloc at the top, we maximise the gap between physical
  110. * memory and vmalloc to catch misplaced memory accesses. As a side
  111. * effect, this also makes sure that 64 bit module code cannot be used
  112. * as system call address.
  113. */
  114. extern unsigned long VMALLOC_START;
  115. extern unsigned long VMALLOC_END;
  116. extern struct page *vmemmap;
  117. #define VMEM_MAX_PHYS ((unsigned long) vmemmap)
  118. /*
  119. * A 31 bit pagetable entry of S390 has following format:
  120. * | PFRA | | OS |
  121. * 0 0IP0
  122. * 00000000001111111111222222222233
  123. * 01234567890123456789012345678901
  124. *
  125. * I Page-Invalid Bit: Page is not available for address-translation
  126. * P Page-Protection Bit: Store access not possible for page
  127. *
  128. * A 31 bit segmenttable entry of S390 has following format:
  129. * | P-table origin | |PTL
  130. * 0 IC
  131. * 00000000001111111111222222222233
  132. * 01234567890123456789012345678901
  133. *
  134. * I Segment-Invalid Bit: Segment is not available for address-translation
  135. * C Common-Segment Bit: Segment is not private (PoP 3-30)
  136. * PTL Page-Table-Length: Page-table length (PTL+1*16 entries -> up to 256)
  137. *
  138. * The 31 bit segmenttable origin of S390 has following format:
  139. *
  140. * |S-table origin | | STL |
  141. * X **GPS
  142. * 00000000001111111111222222222233
  143. * 01234567890123456789012345678901
  144. *
  145. * X Space-Switch event:
  146. * G Segment-Invalid Bit: *
  147. * P Private-Space Bit: Segment is not private (PoP 3-30)
  148. * S Storage-Alteration:
  149. * STL Segment-Table-Length: Segment-table length (STL+1*16 entries -> up to 2048)
  150. *
  151. * A 64 bit pagetable entry of S390 has following format:
  152. * | PFRA |0IPC| OS |
  153. * 0000000000111111111122222222223333333333444444444455555555556666
  154. * 0123456789012345678901234567890123456789012345678901234567890123
  155. *
  156. * I Page-Invalid Bit: Page is not available for address-translation
  157. * P Page-Protection Bit: Store access not possible for page
  158. * C Change-bit override: HW is not required to set change bit
  159. *
  160. * A 64 bit segmenttable entry of S390 has following format:
  161. * | P-table origin | TT
  162. * 0000000000111111111122222222223333333333444444444455555555556666
  163. * 0123456789012345678901234567890123456789012345678901234567890123
  164. *
  165. * I Segment-Invalid Bit: Segment is not available for address-translation
  166. * C Common-Segment Bit: Segment is not private (PoP 3-30)
  167. * P Page-Protection Bit: Store access not possible for page
  168. * TT Type 00
  169. *
  170. * A 64 bit region table entry of S390 has following format:
  171. * | S-table origin | TF TTTL
  172. * 0000000000111111111122222222223333333333444444444455555555556666
  173. * 0123456789012345678901234567890123456789012345678901234567890123
  174. *
  175. * I Segment-Invalid Bit: Segment is not available for address-translation
  176. * TT Type 01
  177. * TF
  178. * TL Table length
  179. *
  180. * The 64 bit regiontable origin of S390 has following format:
  181. * | region table origon | DTTL
  182. * 0000000000111111111122222222223333333333444444444455555555556666
  183. * 0123456789012345678901234567890123456789012345678901234567890123
  184. *
  185. * X Space-Switch event:
  186. * G Segment-Invalid Bit:
  187. * P Private-Space Bit:
  188. * S Storage-Alteration:
  189. * R Real space
  190. * TL Table-Length:
  191. *
  192. * A storage key has the following format:
  193. * | ACC |F|R|C|0|
  194. * 0 3 4 5 6 7
  195. * ACC: access key
  196. * F : fetch protection bit
  197. * R : referenced bit
  198. * C : changed bit
  199. */
  200. /* Hardware bits in the page table entry */
  201. #define _PAGE_CO 0x100 /* HW Change-bit override */
  202. #define _PAGE_RO 0x200 /* HW read-only bit */
  203. #define _PAGE_INVALID 0x400 /* HW invalid bit */
  204. /* Software bits in the page table entry */
  205. #define _PAGE_SWT 0x001 /* SW pte type bit t */
  206. #define _PAGE_SWX 0x002 /* SW pte type bit x */
  207. #define _PAGE_SWC 0x004 /* SW pte changed bit (for KVM) */
  208. #define _PAGE_SWR 0x008 /* SW pte referenced bit (for KVM) */
  209. #define _PAGE_SPECIAL 0x010 /* SW associated with special page */
  210. #define __HAVE_ARCH_PTE_SPECIAL
  211. /* Set of bits not changed in pte_modify */
  212. #define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_SPECIAL | _PAGE_SWC | _PAGE_SWR)
  213. /* Six different types of pages. */
  214. #define _PAGE_TYPE_EMPTY 0x400
  215. #define _PAGE_TYPE_NONE 0x401
  216. #define _PAGE_TYPE_SWAP 0x403
  217. #define _PAGE_TYPE_FILE 0x601 /* bit 0x002 is used for offset !! */
  218. #define _PAGE_TYPE_RO 0x200
  219. #define _PAGE_TYPE_RW 0x000
  220. /*
  221. * Only four types for huge pages, using the invalid bit and protection bit
  222. * of a segment table entry.
  223. */
  224. #define _HPAGE_TYPE_EMPTY 0x020 /* _SEGMENT_ENTRY_INV */
  225. #define _HPAGE_TYPE_NONE 0x220
  226. #define _HPAGE_TYPE_RO 0x200 /* _SEGMENT_ENTRY_RO */
  227. #define _HPAGE_TYPE_RW 0x000
  228. /*
  229. * PTE type bits are rather complicated. handle_pte_fault uses pte_present,
  230. * pte_none and pte_file to find out the pte type WITHOUT holding the page
  231. * table lock. ptep_clear_flush on the other hand uses ptep_clear_flush to
  232. * invalidate a given pte. ipte sets the hw invalid bit and clears all tlbs
  233. * for the page. The page table entry is set to _PAGE_TYPE_EMPTY afterwards.
  234. * This change is done while holding the lock, but the intermediate step
  235. * of a previously valid pte with the hw invalid bit set can be observed by
  236. * handle_pte_fault. That makes it necessary that all valid pte types with
  237. * the hw invalid bit set must be distinguishable from the four pte types
  238. * empty, none, swap and file.
  239. *
  240. * irxt ipte irxt
  241. * _PAGE_TYPE_EMPTY 1000 -> 1000
  242. * _PAGE_TYPE_NONE 1001 -> 1001
  243. * _PAGE_TYPE_SWAP 1011 -> 1011
  244. * _PAGE_TYPE_FILE 11?1 -> 11?1
  245. * _PAGE_TYPE_RO 0100 -> 1100
  246. * _PAGE_TYPE_RW 0000 -> 1000
  247. *
  248. * pte_none is true for bits combinations 1000, 1010, 1100, 1110
  249. * pte_present is true for bits combinations 0000, 0010, 0100, 0110, 1001
  250. * pte_file is true for bits combinations 1101, 1111
  251. * swap pte is 1011 and 0001, 0011, 0101, 0111 are invalid.
  252. */
  253. #ifndef CONFIG_64BIT
  254. /* Bits in the segment table address-space-control-element */
  255. #define _ASCE_SPACE_SWITCH 0x80000000UL /* space switch event */
  256. #define _ASCE_ORIGIN_MASK 0x7ffff000UL /* segment table origin */
  257. #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
  258. #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
  259. #define _ASCE_TABLE_LENGTH 0x7f /* 128 x 64 entries = 8k */
  260. /* Bits in the segment table entry */
  261. #define _SEGMENT_ENTRY_ORIGIN 0x7fffffc0UL /* page table origin */
  262. #define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
  263. #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
  264. #define _SEGMENT_ENTRY_COMMON 0x10 /* common segment bit */
  265. #define _SEGMENT_ENTRY_PTL 0x0f /* page table length */
  266. #define _SEGMENT_ENTRY (_SEGMENT_ENTRY_PTL)
  267. #define _SEGMENT_ENTRY_EMPTY (_SEGMENT_ENTRY_INV)
  268. /* Page status table bits for virtualization */
  269. #define RCP_ACC_BITS 0xf0000000UL
  270. #define RCP_FP_BIT 0x08000000UL
  271. #define RCP_PCL_BIT 0x00800000UL
  272. #define RCP_HR_BIT 0x00400000UL
  273. #define RCP_HC_BIT 0x00200000UL
  274. #define RCP_GR_BIT 0x00040000UL
  275. #define RCP_GC_BIT 0x00020000UL
  276. /* User dirty / referenced bit for KVM's migration feature */
  277. #define KVM_UR_BIT 0x00008000UL
  278. #define KVM_UC_BIT 0x00004000UL
  279. #else /* CONFIG_64BIT */
  280. /* Bits in the segment/region table address-space-control-element */
  281. #define _ASCE_ORIGIN ~0xfffUL/* segment table origin */
  282. #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
  283. #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
  284. #define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
  285. #define _ASCE_REAL_SPACE 0x20 /* real space control */
  286. #define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
  287. #define _ASCE_TYPE_REGION1 0x0c /* region first table type */
  288. #define _ASCE_TYPE_REGION2 0x08 /* region second table type */
  289. #define _ASCE_TYPE_REGION3 0x04 /* region third table type */
  290. #define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
  291. #define _ASCE_TABLE_LENGTH 0x03 /* region table length */
  292. /* Bits in the region table entry */
  293. #define _REGION_ENTRY_ORIGIN ~0xfffUL/* region/segment table origin */
  294. #define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
  295. #define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
  296. #define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
  297. #define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
  298. #define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
  299. #define _REGION_ENTRY_LENGTH 0x03 /* region third length */
  300. #define _REGION1_ENTRY (_REGION_ENTRY_TYPE_R1 | _REGION_ENTRY_LENGTH)
  301. #define _REGION1_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R1 | _REGION_ENTRY_INV)
  302. #define _REGION2_ENTRY (_REGION_ENTRY_TYPE_R2 | _REGION_ENTRY_LENGTH)
  303. #define _REGION2_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R2 | _REGION_ENTRY_INV)
  304. #define _REGION3_ENTRY (_REGION_ENTRY_TYPE_R3 | _REGION_ENTRY_LENGTH)
  305. #define _REGION3_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R3 | _REGION_ENTRY_INV)
  306. /* Bits in the segment table entry */
  307. #define _SEGMENT_ENTRY_ORIGIN ~0x7ffUL/* segment table origin */
  308. #define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
  309. #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
  310. #define _SEGMENT_ENTRY (0)
  311. #define _SEGMENT_ENTRY_EMPTY (_SEGMENT_ENTRY_INV)
  312. #define _SEGMENT_ENTRY_LARGE 0x400 /* STE-format control, large page */
  313. #define _SEGMENT_ENTRY_CO 0x100 /* change-recording override */
  314. #define _SEGMENT_ENTRY_SPLIT_BIT 0 /* THP splitting bit number */
  315. #define _SEGMENT_ENTRY_SPLIT (1UL << _SEGMENT_ENTRY_SPLIT_BIT)
  316. /* Set of bits not changed in pmd_modify */
  317. #define _SEGMENT_CHG_MASK (_SEGMENT_ENTRY_ORIGIN | _SEGMENT_ENTRY_LARGE \
  318. | _SEGMENT_ENTRY_SPLIT | _SEGMENT_ENTRY_CO)
  319. /* Page status table bits for virtualization */
  320. #define RCP_ACC_BITS 0xf000000000000000UL
  321. #define RCP_FP_BIT 0x0800000000000000UL
  322. #define RCP_PCL_BIT 0x0080000000000000UL
  323. #define RCP_HR_BIT 0x0040000000000000UL
  324. #define RCP_HC_BIT 0x0020000000000000UL
  325. #define RCP_GR_BIT 0x0004000000000000UL
  326. #define RCP_GC_BIT 0x0002000000000000UL
  327. /* User dirty / referenced bit for KVM's migration feature */
  328. #define KVM_UR_BIT 0x0000800000000000UL
  329. #define KVM_UC_BIT 0x0000400000000000UL
  330. #endif /* CONFIG_64BIT */
  331. /*
  332. * A user page table pointer has the space-switch-event bit, the
  333. * private-space-control bit and the storage-alteration-event-control
  334. * bit set. A kernel page table pointer doesn't need them.
  335. */
  336. #define _ASCE_USER_BITS (_ASCE_SPACE_SWITCH | _ASCE_PRIVATE_SPACE | \
  337. _ASCE_ALT_EVENT)
  338. /*
  339. * Page protection definitions.
  340. */
  341. #define PAGE_NONE __pgprot(_PAGE_TYPE_NONE)
  342. #define PAGE_RO __pgprot(_PAGE_TYPE_RO)
  343. #define PAGE_RW __pgprot(_PAGE_TYPE_RW)
  344. #define PAGE_KERNEL PAGE_RW
  345. #define PAGE_COPY PAGE_RO
  346. /*
  347. * On s390 the page table entry has an invalid bit and a read-only bit.
  348. * Read permission implies execute permission and write permission
  349. * implies read permission.
  350. */
  351. /*xwr*/
  352. #define __P000 PAGE_NONE
  353. #define __P001 PAGE_RO
  354. #define __P010 PAGE_RO
  355. #define __P011 PAGE_RO
  356. #define __P100 PAGE_RO
  357. #define __P101 PAGE_RO
  358. #define __P110 PAGE_RO
  359. #define __P111 PAGE_RO
  360. #define __S000 PAGE_NONE
  361. #define __S001 PAGE_RO
  362. #define __S010 PAGE_RW
  363. #define __S011 PAGE_RW
  364. #define __S100 PAGE_RO
  365. #define __S101 PAGE_RO
  366. #define __S110 PAGE_RW
  367. #define __S111 PAGE_RW
  368. static inline int mm_exclusive(struct mm_struct *mm)
  369. {
  370. return likely(mm == current->active_mm &&
  371. atomic_read(&mm->context.attach_count) <= 1);
  372. }
  373. static inline int mm_has_pgste(struct mm_struct *mm)
  374. {
  375. #ifdef CONFIG_PGSTE
  376. if (unlikely(mm->context.has_pgste))
  377. return 1;
  378. #endif
  379. return 0;
  380. }
  381. /*
  382. * pgd/pmd/pte query functions
  383. */
  384. #ifndef CONFIG_64BIT
  385. static inline int pgd_present(pgd_t pgd) { return 1; }
  386. static inline int pgd_none(pgd_t pgd) { return 0; }
  387. static inline int pgd_bad(pgd_t pgd) { return 0; }
  388. static inline int pud_present(pud_t pud) { return 1; }
  389. static inline int pud_none(pud_t pud) { return 0; }
  390. static inline int pud_bad(pud_t pud) { return 0; }
  391. #else /* CONFIG_64BIT */
  392. static inline int pgd_present(pgd_t pgd)
  393. {
  394. if ((pgd_val(pgd) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R2)
  395. return 1;
  396. return (pgd_val(pgd) & _REGION_ENTRY_ORIGIN) != 0UL;
  397. }
  398. static inline int pgd_none(pgd_t pgd)
  399. {
  400. if ((pgd_val(pgd) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R2)
  401. return 0;
  402. return (pgd_val(pgd) & _REGION_ENTRY_INV) != 0UL;
  403. }
  404. static inline int pgd_bad(pgd_t pgd)
  405. {
  406. /*
  407. * With dynamic page table levels the pgd can be a region table
  408. * entry or a segment table entry. Check for the bit that are
  409. * invalid for either table entry.
  410. */
  411. unsigned long mask =
  412. ~_SEGMENT_ENTRY_ORIGIN & ~_REGION_ENTRY_INV &
  413. ~_REGION_ENTRY_TYPE_MASK & ~_REGION_ENTRY_LENGTH;
  414. return (pgd_val(pgd) & mask) != 0;
  415. }
  416. static inline int pud_present(pud_t pud)
  417. {
  418. if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R3)
  419. return 1;
  420. return (pud_val(pud) & _REGION_ENTRY_ORIGIN) != 0UL;
  421. }
  422. static inline int pud_none(pud_t pud)
  423. {
  424. if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R3)
  425. return 0;
  426. return (pud_val(pud) & _REGION_ENTRY_INV) != 0UL;
  427. }
  428. static inline int pud_bad(pud_t pud)
  429. {
  430. /*
  431. * With dynamic page table levels the pud can be a region table
  432. * entry or a segment table entry. Check for the bit that are
  433. * invalid for either table entry.
  434. */
  435. unsigned long mask =
  436. ~_SEGMENT_ENTRY_ORIGIN & ~_REGION_ENTRY_INV &
  437. ~_REGION_ENTRY_TYPE_MASK & ~_REGION_ENTRY_LENGTH;
  438. return (pud_val(pud) & mask) != 0;
  439. }
  440. #endif /* CONFIG_64BIT */
  441. static inline int pmd_present(pmd_t pmd)
  442. {
  443. return (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN) != 0UL;
  444. }
  445. static inline int pmd_none(pmd_t pmd)
  446. {
  447. return (pmd_val(pmd) & _SEGMENT_ENTRY_INV) != 0UL;
  448. }
  449. static inline int pmd_large(pmd_t pmd)
  450. {
  451. #ifdef CONFIG_64BIT
  452. return !!(pmd_val(pmd) & _SEGMENT_ENTRY_LARGE);
  453. #else
  454. return 0;
  455. #endif
  456. }
  457. static inline int pmd_bad(pmd_t pmd)
  458. {
  459. unsigned long mask = ~_SEGMENT_ENTRY_ORIGIN & ~_SEGMENT_ENTRY_INV;
  460. return (pmd_val(pmd) & mask) != _SEGMENT_ENTRY;
  461. }
  462. #define __HAVE_ARCH_PMDP_SPLITTING_FLUSH
  463. extern void pmdp_splitting_flush(struct vm_area_struct *vma,
  464. unsigned long addr, pmd_t *pmdp);
  465. #define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
  466. extern int pmdp_set_access_flags(struct vm_area_struct *vma,
  467. unsigned long address, pmd_t *pmdp,
  468. pmd_t entry, int dirty);
  469. #define __HAVE_ARCH_PMDP_CLEAR_YOUNG_FLUSH
  470. extern int pmdp_clear_flush_young(struct vm_area_struct *vma,
  471. unsigned long address, pmd_t *pmdp);
  472. #define __HAVE_ARCH_PMD_WRITE
  473. static inline int pmd_write(pmd_t pmd)
  474. {
  475. return (pmd_val(pmd) & _SEGMENT_ENTRY_RO) == 0;
  476. }
  477. static inline int pmd_young(pmd_t pmd)
  478. {
  479. return 0;
  480. }
  481. static inline int pte_none(pte_t pte)
  482. {
  483. return (pte_val(pte) & _PAGE_INVALID) && !(pte_val(pte) & _PAGE_SWT);
  484. }
  485. static inline int pte_present(pte_t pte)
  486. {
  487. unsigned long mask = _PAGE_RO | _PAGE_INVALID | _PAGE_SWT | _PAGE_SWX;
  488. return (pte_val(pte) & mask) == _PAGE_TYPE_NONE ||
  489. (!(pte_val(pte) & _PAGE_INVALID) &&
  490. !(pte_val(pte) & _PAGE_SWT));
  491. }
  492. static inline int pte_file(pte_t pte)
  493. {
  494. unsigned long mask = _PAGE_RO | _PAGE_INVALID | _PAGE_SWT;
  495. return (pte_val(pte) & mask) == _PAGE_TYPE_FILE;
  496. }
  497. static inline int pte_special(pte_t pte)
  498. {
  499. return (pte_val(pte) & _PAGE_SPECIAL);
  500. }
  501. #define __HAVE_ARCH_PTE_SAME
  502. static inline int pte_same(pte_t a, pte_t b)
  503. {
  504. return pte_val(a) == pte_val(b);
  505. }
  506. static inline pgste_t pgste_get_lock(pte_t *ptep)
  507. {
  508. unsigned long new = 0;
  509. #ifdef CONFIG_PGSTE
  510. unsigned long old;
  511. preempt_disable();
  512. asm(
  513. " lg %0,%2\n"
  514. "0: lgr %1,%0\n"
  515. " nihh %0,0xff7f\n" /* clear RCP_PCL_BIT in old */
  516. " oihh %1,0x0080\n" /* set RCP_PCL_BIT in new */
  517. " csg %0,%1,%2\n"
  518. " jl 0b\n"
  519. : "=&d" (old), "=&d" (new), "=Q" (ptep[PTRS_PER_PTE])
  520. : "Q" (ptep[PTRS_PER_PTE]) : "cc");
  521. #endif
  522. return __pgste(new);
  523. }
  524. static inline void pgste_set_unlock(pte_t *ptep, pgste_t pgste)
  525. {
  526. #ifdef CONFIG_PGSTE
  527. asm(
  528. " nihh %1,0xff7f\n" /* clear RCP_PCL_BIT */
  529. " stg %1,%0\n"
  530. : "=Q" (ptep[PTRS_PER_PTE])
  531. : "d" (pgste_val(pgste)), "Q" (ptep[PTRS_PER_PTE]) : "cc");
  532. preempt_enable();
  533. #endif
  534. }
  535. static inline pgste_t pgste_update_all(pte_t *ptep, pgste_t pgste)
  536. {
  537. #ifdef CONFIG_PGSTE
  538. unsigned long address, bits;
  539. unsigned char skey;
  540. if (!pte_present(*ptep))
  541. return pgste;
  542. address = pte_val(*ptep) & PAGE_MASK;
  543. skey = page_get_storage_key(address);
  544. bits = skey & (_PAGE_CHANGED | _PAGE_REFERENCED);
  545. /* Clear page changed & referenced bit in the storage key */
  546. if (bits & _PAGE_CHANGED)
  547. page_set_storage_key(address, skey ^ bits, 1);
  548. else if (bits)
  549. page_reset_referenced(address);
  550. /* Transfer page changed & referenced bit to guest bits in pgste */
  551. pgste_val(pgste) |= bits << 48; /* RCP_GR_BIT & RCP_GC_BIT */
  552. /* Get host changed & referenced bits from pgste */
  553. bits |= (pgste_val(pgste) & (RCP_HR_BIT | RCP_HC_BIT)) >> 52;
  554. /* Clear host bits in pgste. */
  555. pgste_val(pgste) &= ~(RCP_HR_BIT | RCP_HC_BIT);
  556. pgste_val(pgste) &= ~(RCP_ACC_BITS | RCP_FP_BIT);
  557. /* Copy page access key and fetch protection bit to pgste */
  558. pgste_val(pgste) |=
  559. (unsigned long) (skey & (_PAGE_ACC_BITS | _PAGE_FP_BIT)) << 56;
  560. /* Transfer changed and referenced to kvm user bits */
  561. pgste_val(pgste) |= bits << 45; /* KVM_UR_BIT & KVM_UC_BIT */
  562. /* Transfer changed & referenced to pte sofware bits */
  563. pte_val(*ptep) |= bits << 1; /* _PAGE_SWR & _PAGE_SWC */
  564. #endif
  565. return pgste;
  566. }
  567. static inline pgste_t pgste_update_young(pte_t *ptep, pgste_t pgste)
  568. {
  569. #ifdef CONFIG_PGSTE
  570. int young;
  571. if (!pte_present(*ptep))
  572. return pgste;
  573. young = page_reset_referenced(pte_val(*ptep) & PAGE_MASK);
  574. /* Transfer page referenced bit to pte software bit (host view) */
  575. if (young || (pgste_val(pgste) & RCP_HR_BIT))
  576. pte_val(*ptep) |= _PAGE_SWR;
  577. /* Clear host referenced bit in pgste. */
  578. pgste_val(pgste) &= ~RCP_HR_BIT;
  579. /* Transfer page referenced bit to guest bit in pgste */
  580. pgste_val(pgste) |= (unsigned long) young << 50; /* set RCP_GR_BIT */
  581. #endif
  582. return pgste;
  583. }
  584. static inline void pgste_set_pte(pte_t *ptep, pgste_t pgste, pte_t entry)
  585. {
  586. #ifdef CONFIG_PGSTE
  587. unsigned long address;
  588. unsigned long okey, nkey;
  589. if (!pte_present(entry))
  590. return;
  591. address = pte_val(entry) & PAGE_MASK;
  592. okey = nkey = page_get_storage_key(address);
  593. nkey &= ~(_PAGE_ACC_BITS | _PAGE_FP_BIT);
  594. /* Set page access key and fetch protection bit from pgste */
  595. nkey |= (pgste_val(pgste) & (RCP_ACC_BITS | RCP_FP_BIT)) >> 56;
  596. if (okey != nkey)
  597. page_set_storage_key(address, nkey, 1);
  598. #endif
  599. }
  600. /**
  601. * struct gmap_struct - guest address space
  602. * @mm: pointer to the parent mm_struct
  603. * @table: pointer to the page directory
  604. * @asce: address space control element for gmap page table
  605. * @crst_list: list of all crst tables used in the guest address space
  606. */
  607. struct gmap {
  608. struct list_head list;
  609. struct mm_struct *mm;
  610. unsigned long *table;
  611. unsigned long asce;
  612. struct list_head crst_list;
  613. };
  614. /**
  615. * struct gmap_rmap - reverse mapping for segment table entries
  616. * @next: pointer to the next gmap_rmap structure in the list
  617. * @entry: pointer to a segment table entry
  618. */
  619. struct gmap_rmap {
  620. struct list_head list;
  621. unsigned long *entry;
  622. };
  623. /**
  624. * struct gmap_pgtable - gmap information attached to a page table
  625. * @vmaddr: address of the 1MB segment in the process virtual memory
  626. * @mapper: list of segment table entries maping a page table
  627. */
  628. struct gmap_pgtable {
  629. unsigned long vmaddr;
  630. struct list_head mapper;
  631. };
  632. struct gmap *gmap_alloc(struct mm_struct *mm);
  633. void gmap_free(struct gmap *gmap);
  634. void gmap_enable(struct gmap *gmap);
  635. void gmap_disable(struct gmap *gmap);
  636. int gmap_map_segment(struct gmap *gmap, unsigned long from,
  637. unsigned long to, unsigned long length);
  638. int gmap_unmap_segment(struct gmap *gmap, unsigned long to, unsigned long len);
  639. unsigned long __gmap_fault(unsigned long address, struct gmap *);
  640. unsigned long gmap_fault(unsigned long address, struct gmap *);
  641. void gmap_discard(unsigned long from, unsigned long to, struct gmap *);
  642. /*
  643. * Certain architectures need to do special things when PTEs
  644. * within a page table are directly modified. Thus, the following
  645. * hook is made available.
  646. */
  647. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  648. pte_t *ptep, pte_t entry)
  649. {
  650. pgste_t pgste;
  651. if (mm_has_pgste(mm)) {
  652. pgste = pgste_get_lock(ptep);
  653. pgste_set_pte(ptep, pgste, entry);
  654. *ptep = entry;
  655. pgste_set_unlock(ptep, pgste);
  656. } else
  657. *ptep = entry;
  658. }
  659. /*
  660. * query functions pte_write/pte_dirty/pte_young only work if
  661. * pte_present() is true. Undefined behaviour if not..
  662. */
  663. static inline int pte_write(pte_t pte)
  664. {
  665. return (pte_val(pte) & _PAGE_RO) == 0;
  666. }
  667. static inline int pte_dirty(pte_t pte)
  668. {
  669. #ifdef CONFIG_PGSTE
  670. if (pte_val(pte) & _PAGE_SWC)
  671. return 1;
  672. #endif
  673. return 0;
  674. }
  675. static inline int pte_young(pte_t pte)
  676. {
  677. #ifdef CONFIG_PGSTE
  678. if (pte_val(pte) & _PAGE_SWR)
  679. return 1;
  680. #endif
  681. return 0;
  682. }
  683. /*
  684. * pgd/pmd/pte modification functions
  685. */
  686. static inline void pgd_clear(pgd_t *pgd)
  687. {
  688. #ifdef CONFIG_64BIT
  689. if ((pgd_val(*pgd) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R2)
  690. pgd_val(*pgd) = _REGION2_ENTRY_EMPTY;
  691. #endif
  692. }
  693. static inline void pud_clear(pud_t *pud)
  694. {
  695. #ifdef CONFIG_64BIT
  696. if ((pud_val(*pud) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R3)
  697. pud_val(*pud) = _REGION3_ENTRY_EMPTY;
  698. #endif
  699. }
  700. static inline void pmd_clear(pmd_t *pmdp)
  701. {
  702. pmd_val(*pmdp) = _SEGMENT_ENTRY_EMPTY;
  703. }
  704. static inline void pte_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
  705. {
  706. pte_val(*ptep) = _PAGE_TYPE_EMPTY;
  707. }
  708. /*
  709. * The following pte modification functions only work if
  710. * pte_present() is true. Undefined behaviour if not..
  711. */
  712. static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
  713. {
  714. pte_val(pte) &= _PAGE_CHG_MASK;
  715. pte_val(pte) |= pgprot_val(newprot);
  716. return pte;
  717. }
  718. static inline pte_t pte_wrprotect(pte_t pte)
  719. {
  720. /* Do not clobber _PAGE_TYPE_NONE pages! */
  721. if (!(pte_val(pte) & _PAGE_INVALID))
  722. pte_val(pte) |= _PAGE_RO;
  723. return pte;
  724. }
  725. static inline pte_t pte_mkwrite(pte_t pte)
  726. {
  727. pte_val(pte) &= ~_PAGE_RO;
  728. return pte;
  729. }
  730. static inline pte_t pte_mkclean(pte_t pte)
  731. {
  732. #ifdef CONFIG_PGSTE
  733. pte_val(pte) &= ~_PAGE_SWC;
  734. #endif
  735. return pte;
  736. }
  737. static inline pte_t pte_mkdirty(pte_t pte)
  738. {
  739. return pte;
  740. }
  741. static inline pte_t pte_mkold(pte_t pte)
  742. {
  743. #ifdef CONFIG_PGSTE
  744. pte_val(pte) &= ~_PAGE_SWR;
  745. #endif
  746. return pte;
  747. }
  748. static inline pte_t pte_mkyoung(pte_t pte)
  749. {
  750. return pte;
  751. }
  752. static inline pte_t pte_mkspecial(pte_t pte)
  753. {
  754. pte_val(pte) |= _PAGE_SPECIAL;
  755. return pte;
  756. }
  757. #ifdef CONFIG_HUGETLB_PAGE
  758. static inline pte_t pte_mkhuge(pte_t pte)
  759. {
  760. /*
  761. * PROT_NONE needs to be remapped from the pte type to the ste type.
  762. * The HW invalid bit is also different for pte and ste. The pte
  763. * invalid bit happens to be the same as the ste _SEGMENT_ENTRY_LARGE
  764. * bit, so we don't have to clear it.
  765. */
  766. if (pte_val(pte) & _PAGE_INVALID) {
  767. if (pte_val(pte) & _PAGE_SWT)
  768. pte_val(pte) |= _HPAGE_TYPE_NONE;
  769. pte_val(pte) |= _SEGMENT_ENTRY_INV;
  770. }
  771. /*
  772. * Clear SW pte bits SWT and SWX, there are no SW bits in a segment
  773. * table entry.
  774. */
  775. pte_val(pte) &= ~(_PAGE_SWT | _PAGE_SWX);
  776. /*
  777. * Also set the change-override bit because we don't need dirty bit
  778. * tracking for hugetlbfs pages.
  779. */
  780. pte_val(pte) |= (_SEGMENT_ENTRY_LARGE | _SEGMENT_ENTRY_CO);
  781. return pte;
  782. }
  783. #endif
  784. /*
  785. * Get (and clear) the user dirty bit for a pte.
  786. */
  787. static inline int ptep_test_and_clear_user_dirty(struct mm_struct *mm,
  788. pte_t *ptep)
  789. {
  790. pgste_t pgste;
  791. int dirty = 0;
  792. if (mm_has_pgste(mm)) {
  793. pgste = pgste_get_lock(ptep);
  794. pgste = pgste_update_all(ptep, pgste);
  795. dirty = !!(pgste_val(pgste) & KVM_UC_BIT);
  796. pgste_val(pgste) &= ~KVM_UC_BIT;
  797. pgste_set_unlock(ptep, pgste);
  798. return dirty;
  799. }
  800. return dirty;
  801. }
  802. /*
  803. * Get (and clear) the user referenced bit for a pte.
  804. */
  805. static inline int ptep_test_and_clear_user_young(struct mm_struct *mm,
  806. pte_t *ptep)
  807. {
  808. pgste_t pgste;
  809. int young = 0;
  810. if (mm_has_pgste(mm)) {
  811. pgste = pgste_get_lock(ptep);
  812. pgste = pgste_update_young(ptep, pgste);
  813. young = !!(pgste_val(pgste) & KVM_UR_BIT);
  814. pgste_val(pgste) &= ~KVM_UR_BIT;
  815. pgste_set_unlock(ptep, pgste);
  816. }
  817. return young;
  818. }
  819. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
  820. static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
  821. unsigned long addr, pte_t *ptep)
  822. {
  823. pgste_t pgste;
  824. pte_t pte;
  825. if (mm_has_pgste(vma->vm_mm)) {
  826. pgste = pgste_get_lock(ptep);
  827. pgste = pgste_update_young(ptep, pgste);
  828. pte = *ptep;
  829. *ptep = pte_mkold(pte);
  830. pgste_set_unlock(ptep, pgste);
  831. return pte_young(pte);
  832. }
  833. return 0;
  834. }
  835. #define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
  836. static inline int ptep_clear_flush_young(struct vm_area_struct *vma,
  837. unsigned long address, pte_t *ptep)
  838. {
  839. /* No need to flush TLB
  840. * On s390 reference bits are in storage key and never in TLB
  841. * With virtualization we handle the reference bit, without we
  842. * we can simply return */
  843. return ptep_test_and_clear_young(vma, address, ptep);
  844. }
  845. static inline void __ptep_ipte(unsigned long address, pte_t *ptep)
  846. {
  847. if (!(pte_val(*ptep) & _PAGE_INVALID)) {
  848. #ifndef CONFIG_64BIT
  849. /* pto must point to the start of the segment table */
  850. pte_t *pto = (pte_t *) (((unsigned long) ptep) & 0x7ffffc00);
  851. #else
  852. /* ipte in zarch mode can do the math */
  853. pte_t *pto = ptep;
  854. #endif
  855. asm volatile(
  856. " ipte %2,%3"
  857. : "=m" (*ptep) : "m" (*ptep),
  858. "a" (pto), "a" (address));
  859. }
  860. }
  861. /*
  862. * This is hard to understand. ptep_get_and_clear and ptep_clear_flush
  863. * both clear the TLB for the unmapped pte. The reason is that
  864. * ptep_get_and_clear is used in common code (e.g. change_pte_range)
  865. * to modify an active pte. The sequence is
  866. * 1) ptep_get_and_clear
  867. * 2) set_pte_at
  868. * 3) flush_tlb_range
  869. * On s390 the tlb needs to get flushed with the modification of the pte
  870. * if the pte is active. The only way how this can be implemented is to
  871. * have ptep_get_and_clear do the tlb flush. In exchange flush_tlb_range
  872. * is a nop.
  873. */
  874. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
  875. static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
  876. unsigned long address, pte_t *ptep)
  877. {
  878. pgste_t pgste;
  879. pte_t pte;
  880. mm->context.flush_mm = 1;
  881. if (mm_has_pgste(mm))
  882. pgste = pgste_get_lock(ptep);
  883. pte = *ptep;
  884. if (!mm_exclusive(mm))
  885. __ptep_ipte(address, ptep);
  886. pte_val(*ptep) = _PAGE_TYPE_EMPTY;
  887. if (mm_has_pgste(mm)) {
  888. pgste = pgste_update_all(&pte, pgste);
  889. pgste_set_unlock(ptep, pgste);
  890. }
  891. return pte;
  892. }
  893. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  894. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm,
  895. unsigned long address,
  896. pte_t *ptep)
  897. {
  898. pte_t pte;
  899. mm->context.flush_mm = 1;
  900. if (mm_has_pgste(mm))
  901. pgste_get_lock(ptep);
  902. pte = *ptep;
  903. if (!mm_exclusive(mm))
  904. __ptep_ipte(address, ptep);
  905. return pte;
  906. }
  907. static inline void ptep_modify_prot_commit(struct mm_struct *mm,
  908. unsigned long address,
  909. pte_t *ptep, pte_t pte)
  910. {
  911. *ptep = pte;
  912. if (mm_has_pgste(mm))
  913. pgste_set_unlock(ptep, *(pgste_t *)(ptep + PTRS_PER_PTE));
  914. }
  915. #define __HAVE_ARCH_PTEP_CLEAR_FLUSH
  916. static inline pte_t ptep_clear_flush(struct vm_area_struct *vma,
  917. unsigned long address, pte_t *ptep)
  918. {
  919. pgste_t pgste;
  920. pte_t pte;
  921. if (mm_has_pgste(vma->vm_mm))
  922. pgste = pgste_get_lock(ptep);
  923. pte = *ptep;
  924. __ptep_ipte(address, ptep);
  925. pte_val(*ptep) = _PAGE_TYPE_EMPTY;
  926. if (mm_has_pgste(vma->vm_mm)) {
  927. pgste = pgste_update_all(&pte, pgste);
  928. pgste_set_unlock(ptep, pgste);
  929. }
  930. return pte;
  931. }
  932. /*
  933. * The batched pte unmap code uses ptep_get_and_clear_full to clear the
  934. * ptes. Here an optimization is possible. tlb_gather_mmu flushes all
  935. * tlbs of an mm if it can guarantee that the ptes of the mm_struct
  936. * cannot be accessed while the batched unmap is running. In this case
  937. * full==1 and a simple pte_clear is enough. See tlb.h.
  938. */
  939. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR_FULL
  940. static inline pte_t ptep_get_and_clear_full(struct mm_struct *mm,
  941. unsigned long address,
  942. pte_t *ptep, int full)
  943. {
  944. pgste_t pgste;
  945. pte_t pte;
  946. if (mm_has_pgste(mm))
  947. pgste = pgste_get_lock(ptep);
  948. pte = *ptep;
  949. if (!full)
  950. __ptep_ipte(address, ptep);
  951. pte_val(*ptep) = _PAGE_TYPE_EMPTY;
  952. if (mm_has_pgste(mm)) {
  953. pgste = pgste_update_all(&pte, pgste);
  954. pgste_set_unlock(ptep, pgste);
  955. }
  956. return pte;
  957. }
  958. #define __HAVE_ARCH_PTEP_SET_WRPROTECT
  959. static inline pte_t ptep_set_wrprotect(struct mm_struct *mm,
  960. unsigned long address, pte_t *ptep)
  961. {
  962. pgste_t pgste;
  963. pte_t pte = *ptep;
  964. if (pte_write(pte)) {
  965. mm->context.flush_mm = 1;
  966. if (mm_has_pgste(mm))
  967. pgste = pgste_get_lock(ptep);
  968. if (!mm_exclusive(mm))
  969. __ptep_ipte(address, ptep);
  970. *ptep = pte_wrprotect(pte);
  971. if (mm_has_pgste(mm))
  972. pgste_set_unlock(ptep, pgste);
  973. }
  974. return pte;
  975. }
  976. #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
  977. static inline int ptep_set_access_flags(struct vm_area_struct *vma,
  978. unsigned long address, pte_t *ptep,
  979. pte_t entry, int dirty)
  980. {
  981. pgste_t pgste;
  982. if (pte_same(*ptep, entry))
  983. return 0;
  984. if (mm_has_pgste(vma->vm_mm))
  985. pgste = pgste_get_lock(ptep);
  986. __ptep_ipte(address, ptep);
  987. *ptep = entry;
  988. if (mm_has_pgste(vma->vm_mm))
  989. pgste_set_unlock(ptep, pgste);
  990. return 1;
  991. }
  992. /*
  993. * Conversion functions: convert a page and protection to a page entry,
  994. * and a page entry and page directory to the page they refer to.
  995. */
  996. static inline pte_t mk_pte_phys(unsigned long physpage, pgprot_t pgprot)
  997. {
  998. pte_t __pte;
  999. pte_val(__pte) = physpage + pgprot_val(pgprot);
  1000. return __pte;
  1001. }
  1002. static inline pte_t mk_pte(struct page *page, pgprot_t pgprot)
  1003. {
  1004. unsigned long physpage = page_to_phys(page);
  1005. return mk_pte_phys(physpage, pgprot);
  1006. }
  1007. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
  1008. #define pud_index(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
  1009. #define pmd_index(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
  1010. #define pte_index(address) (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE-1))
  1011. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  1012. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  1013. #ifndef CONFIG_64BIT
  1014. #define pmd_deref(pmd) (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN)
  1015. #define pud_deref(pmd) ({ BUG(); 0UL; })
  1016. #define pgd_deref(pmd) ({ BUG(); 0UL; })
  1017. #define pud_offset(pgd, address) ((pud_t *) pgd)
  1018. #define pmd_offset(pud, address) ((pmd_t *) pud + pmd_index(address))
  1019. #else /* CONFIG_64BIT */
  1020. #define pmd_deref(pmd) (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN)
  1021. #define pud_deref(pud) (pud_val(pud) & _REGION_ENTRY_ORIGIN)
  1022. #define pgd_deref(pgd) (pgd_val(pgd) & _REGION_ENTRY_ORIGIN)
  1023. static inline pud_t *pud_offset(pgd_t *pgd, unsigned long address)
  1024. {
  1025. pud_t *pud = (pud_t *) pgd;
  1026. if ((pgd_val(*pgd) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R2)
  1027. pud = (pud_t *) pgd_deref(*pgd);
  1028. return pud + pud_index(address);
  1029. }
  1030. static inline pmd_t *pmd_offset(pud_t *pud, unsigned long address)
  1031. {
  1032. pmd_t *pmd = (pmd_t *) pud;
  1033. if ((pud_val(*pud) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R3)
  1034. pmd = (pmd_t *) pud_deref(*pud);
  1035. return pmd + pmd_index(address);
  1036. }
  1037. #endif /* CONFIG_64BIT */
  1038. #define pfn_pte(pfn,pgprot) mk_pte_phys(__pa((pfn) << PAGE_SHIFT),(pgprot))
  1039. #define pte_pfn(x) (pte_val(x) >> PAGE_SHIFT)
  1040. #define pte_page(x) pfn_to_page(pte_pfn(x))
  1041. #define pmd_page(pmd) pfn_to_page(pmd_val(pmd) >> PAGE_SHIFT)
  1042. /* Find an entry in the lowest level page table.. */
  1043. #define pte_offset(pmd, addr) ((pte_t *) pmd_deref(*(pmd)) + pte_index(addr))
  1044. #define pte_offset_kernel(pmd, address) pte_offset(pmd,address)
  1045. #define pte_offset_map(pmd, address) pte_offset_kernel(pmd, address)
  1046. #define pte_unmap(pte) do { } while (0)
  1047. static inline void __pmd_idte(unsigned long address, pmd_t *pmdp)
  1048. {
  1049. unsigned long sto = (unsigned long) pmdp -
  1050. pmd_index(address) * sizeof(pmd_t);
  1051. if (!(pmd_val(*pmdp) & _SEGMENT_ENTRY_INV)) {
  1052. asm volatile(
  1053. " .insn rrf,0xb98e0000,%2,%3,0,0"
  1054. : "=m" (*pmdp)
  1055. : "m" (*pmdp), "a" (sto),
  1056. "a" ((address & HPAGE_MASK))
  1057. : "cc"
  1058. );
  1059. }
  1060. }
  1061. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  1062. #define __HAVE_ARCH_PGTABLE_DEPOSIT
  1063. extern void pgtable_trans_huge_deposit(struct mm_struct *mm, pgtable_t pgtable);
  1064. #define __HAVE_ARCH_PGTABLE_WITHDRAW
  1065. extern pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm);
  1066. static inline int pmd_trans_splitting(pmd_t pmd)
  1067. {
  1068. return pmd_val(pmd) & _SEGMENT_ENTRY_SPLIT;
  1069. }
  1070. static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  1071. pmd_t *pmdp, pmd_t entry)
  1072. {
  1073. *pmdp = entry;
  1074. }
  1075. static inline unsigned long massage_pgprot_pmd(pgprot_t pgprot)
  1076. {
  1077. unsigned long pgprot_pmd = 0;
  1078. if (pgprot_val(pgprot) & _PAGE_INVALID) {
  1079. if (pgprot_val(pgprot) & _PAGE_SWT)
  1080. pgprot_pmd |= _HPAGE_TYPE_NONE;
  1081. pgprot_pmd |= _SEGMENT_ENTRY_INV;
  1082. }
  1083. if (pgprot_val(pgprot) & _PAGE_RO)
  1084. pgprot_pmd |= _SEGMENT_ENTRY_RO;
  1085. return pgprot_pmd;
  1086. }
  1087. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  1088. {
  1089. pmd_val(pmd) &= _SEGMENT_CHG_MASK;
  1090. pmd_val(pmd) |= massage_pgprot_pmd(newprot);
  1091. return pmd;
  1092. }
  1093. static inline pmd_t pmd_mkhuge(pmd_t pmd)
  1094. {
  1095. pmd_val(pmd) |= _SEGMENT_ENTRY_LARGE;
  1096. return pmd;
  1097. }
  1098. static inline pmd_t pmd_mkwrite(pmd_t pmd)
  1099. {
  1100. pmd_val(pmd) &= ~_SEGMENT_ENTRY_RO;
  1101. return pmd;
  1102. }
  1103. static inline pmd_t pmd_wrprotect(pmd_t pmd)
  1104. {
  1105. pmd_val(pmd) |= _SEGMENT_ENTRY_RO;
  1106. return pmd;
  1107. }
  1108. static inline pmd_t pmd_mkdirty(pmd_t pmd)
  1109. {
  1110. /* No dirty bit in the segment table entry. */
  1111. return pmd;
  1112. }
  1113. static inline pmd_t pmd_mkold(pmd_t pmd)
  1114. {
  1115. /* No referenced bit in the segment table entry. */
  1116. return pmd;
  1117. }
  1118. static inline pmd_t pmd_mkyoung(pmd_t pmd)
  1119. {
  1120. /* No referenced bit in the segment table entry. */
  1121. return pmd;
  1122. }
  1123. #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
  1124. static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
  1125. unsigned long address, pmd_t *pmdp)
  1126. {
  1127. unsigned long pmd_addr = pmd_val(*pmdp) & HPAGE_MASK;
  1128. long tmp, rc;
  1129. int counter;
  1130. rc = 0;
  1131. if (MACHINE_HAS_RRBM) {
  1132. counter = PTRS_PER_PTE >> 6;
  1133. asm volatile(
  1134. "0: .insn rre,0xb9ae0000,%0,%3\n" /* rrbm */
  1135. " ogr %1,%0\n"
  1136. " la %3,0(%4,%3)\n"
  1137. " brct %2,0b\n"
  1138. : "=&d" (tmp), "+&d" (rc), "+d" (counter),
  1139. "+a" (pmd_addr)
  1140. : "a" (64 * 4096UL) : "cc");
  1141. rc = !!rc;
  1142. } else {
  1143. counter = PTRS_PER_PTE;
  1144. asm volatile(
  1145. "0: rrbe 0,%2\n"
  1146. " la %2,0(%3,%2)\n"
  1147. " brc 12,1f\n"
  1148. " lhi %0,1\n"
  1149. "1: brct %1,0b\n"
  1150. : "+d" (rc), "+d" (counter), "+a" (pmd_addr)
  1151. : "a" (4096UL) : "cc");
  1152. }
  1153. return rc;
  1154. }
  1155. #define __HAVE_ARCH_PMDP_GET_AND_CLEAR
  1156. static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
  1157. unsigned long address, pmd_t *pmdp)
  1158. {
  1159. pmd_t pmd = *pmdp;
  1160. __pmd_idte(address, pmdp);
  1161. pmd_clear(pmdp);
  1162. return pmd;
  1163. }
  1164. #define __HAVE_ARCH_PMDP_CLEAR_FLUSH
  1165. static inline pmd_t pmdp_clear_flush(struct vm_area_struct *vma,
  1166. unsigned long address, pmd_t *pmdp)
  1167. {
  1168. return pmdp_get_and_clear(vma->vm_mm, address, pmdp);
  1169. }
  1170. #define __HAVE_ARCH_PMDP_INVALIDATE
  1171. static inline void pmdp_invalidate(struct vm_area_struct *vma,
  1172. unsigned long address, pmd_t *pmdp)
  1173. {
  1174. __pmd_idte(address, pmdp);
  1175. }
  1176. static inline pmd_t mk_pmd_phys(unsigned long physpage, pgprot_t pgprot)
  1177. {
  1178. pmd_t __pmd;
  1179. pmd_val(__pmd) = physpage + massage_pgprot_pmd(pgprot);
  1180. return __pmd;
  1181. }
  1182. #define pfn_pmd(pfn, pgprot) mk_pmd_phys(__pa((pfn) << PAGE_SHIFT), (pgprot))
  1183. #define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
  1184. static inline int pmd_trans_huge(pmd_t pmd)
  1185. {
  1186. return pmd_val(pmd) & _SEGMENT_ENTRY_LARGE;
  1187. }
  1188. static inline int has_transparent_hugepage(void)
  1189. {
  1190. return MACHINE_HAS_HPAGE ? 1 : 0;
  1191. }
  1192. static inline unsigned long pmd_pfn(pmd_t pmd)
  1193. {
  1194. if (pmd_trans_huge(pmd))
  1195. return pmd_val(pmd) >> HPAGE_SHIFT;
  1196. else
  1197. return pmd_val(pmd) >> PAGE_SHIFT;
  1198. }
  1199. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  1200. /*
  1201. * 31 bit swap entry format:
  1202. * A page-table entry has some bits we have to treat in a special way.
  1203. * Bits 0, 20 and bit 23 have to be zero, otherwise an specification
  1204. * exception will occur instead of a page translation exception. The
  1205. * specifiation exception has the bad habit not to store necessary
  1206. * information in the lowcore.
  1207. * Bit 21 and bit 22 are the page invalid bit and the page protection
  1208. * bit. We set both to indicate a swapped page.
  1209. * Bit 30 and 31 are used to distinguish the different page types. For
  1210. * a swapped page these bits need to be zero.
  1211. * This leaves the bits 1-19 and bits 24-29 to store type and offset.
  1212. * We use the 5 bits from 25-29 for the type and the 20 bits from 1-19
  1213. * plus 24 for the offset.
  1214. * 0| offset |0110|o|type |00|
  1215. * 0 0000000001111111111 2222 2 22222 33
  1216. * 0 1234567890123456789 0123 4 56789 01
  1217. *
  1218. * 64 bit swap entry format:
  1219. * A page-table entry has some bits we have to treat in a special way.
  1220. * Bits 52 and bit 55 have to be zero, otherwise an specification
  1221. * exception will occur instead of a page translation exception. The
  1222. * specifiation exception has the bad habit not to store necessary
  1223. * information in the lowcore.
  1224. * Bit 53 and bit 54 are the page invalid bit and the page protection
  1225. * bit. We set both to indicate a swapped page.
  1226. * Bit 62 and 63 are used to distinguish the different page types. For
  1227. * a swapped page these bits need to be zero.
  1228. * This leaves the bits 0-51 and bits 56-61 to store type and offset.
  1229. * We use the 5 bits from 57-61 for the type and the 53 bits from 0-51
  1230. * plus 56 for the offset.
  1231. * | offset |0110|o|type |00|
  1232. * 0000000000111111111122222222223333333333444444444455 5555 5 55566 66
  1233. * 0123456789012345678901234567890123456789012345678901 2345 6 78901 23
  1234. */
  1235. #ifndef CONFIG_64BIT
  1236. #define __SWP_OFFSET_MASK (~0UL >> 12)
  1237. #else
  1238. #define __SWP_OFFSET_MASK (~0UL >> 11)
  1239. #endif
  1240. static inline pte_t mk_swap_pte(unsigned long type, unsigned long offset)
  1241. {
  1242. pte_t pte;
  1243. offset &= __SWP_OFFSET_MASK;
  1244. pte_val(pte) = _PAGE_TYPE_SWAP | ((type & 0x1f) << 2) |
  1245. ((offset & 1UL) << 7) | ((offset & ~1UL) << 11);
  1246. return pte;
  1247. }
  1248. #define __swp_type(entry) (((entry).val >> 2) & 0x1f)
  1249. #define __swp_offset(entry) (((entry).val >> 11) | (((entry).val >> 7) & 1))
  1250. #define __swp_entry(type,offset) ((swp_entry_t) { pte_val(mk_swap_pte((type),(offset))) })
  1251. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  1252. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  1253. #ifndef CONFIG_64BIT
  1254. # define PTE_FILE_MAX_BITS 26
  1255. #else /* CONFIG_64BIT */
  1256. # define PTE_FILE_MAX_BITS 59
  1257. #endif /* CONFIG_64BIT */
  1258. #define pte_to_pgoff(__pte) \
  1259. ((((__pte).pte >> 12) << 7) + (((__pte).pte >> 1) & 0x7f))
  1260. #define pgoff_to_pte(__off) \
  1261. ((pte_t) { ((((__off) & 0x7f) << 1) + (((__off) >> 7) << 12)) \
  1262. | _PAGE_TYPE_FILE })
  1263. #endif /* !__ASSEMBLY__ */
  1264. #define kern_addr_valid(addr) (1)
  1265. extern int vmem_add_mapping(unsigned long start, unsigned long size);
  1266. extern int vmem_remove_mapping(unsigned long start, unsigned long size);
  1267. extern int s390_enable_sie(void);
  1268. /*
  1269. * No page table caches to initialise
  1270. */
  1271. #define pgtable_cache_init() do { } while (0)
  1272. #include <asm-generic/pgtable.h>
  1273. #endif /* _S390_PAGE_H */