hda_intel.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/moduleparam.h>
  43. #include <linux/init.h>
  44. #include <linux/slab.h>
  45. #include <linux/pci.h>
  46. #include <linux/mutex.h>
  47. #include <sound/core.h>
  48. #include <sound/initval.h>
  49. #include "hda_codec.h"
  50. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
  51. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
  52. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
  53. static char *model[SNDRV_CARDS];
  54. static int position_fix[SNDRV_CARDS];
  55. static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  56. static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  57. static int single_cmd;
  58. static int enable_msi;
  59. module_param_array(index, int, NULL, 0444);
  60. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  61. module_param_array(id, charp, NULL, 0444);
  62. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  63. module_param_array(enable, bool, NULL, 0444);
  64. MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
  65. module_param_array(model, charp, NULL, 0444);
  66. MODULE_PARM_DESC(model, "Use the given board model.");
  67. module_param_array(position_fix, int, NULL, 0444);
  68. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  69. "(0 = auto, 1 = none, 2 = POSBUF).");
  70. module_param_array(bdl_pos_adj, int, NULL, 0644);
  71. MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
  72. module_param_array(probe_mask, int, NULL, 0444);
  73. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  74. module_param(single_cmd, bool, 0444);
  75. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  76. "(for debugging only).");
  77. module_param(enable_msi, int, 0444);
  78. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  79. #ifdef CONFIG_SND_HDA_POWER_SAVE
  80. /* power_save option is defined in hda_codec.c */
  81. /* reset the HD-audio controller in power save mode.
  82. * this may give more power-saving, but will take longer time to
  83. * wake up.
  84. */
  85. static int power_save_controller = 1;
  86. module_param(power_save_controller, bool, 0644);
  87. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  88. #endif
  89. MODULE_LICENSE("GPL");
  90. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  91. "{Intel, ICH6M},"
  92. "{Intel, ICH7},"
  93. "{Intel, ESB2},"
  94. "{Intel, ICH8},"
  95. "{Intel, ICH9},"
  96. "{Intel, ICH10},"
  97. "{Intel, SCH},"
  98. "{ATI, SB450},"
  99. "{ATI, SB600},"
  100. "{ATI, RS600},"
  101. "{ATI, RS690},"
  102. "{ATI, RS780},"
  103. "{ATI, R600},"
  104. "{ATI, RV630},"
  105. "{ATI, RV610},"
  106. "{ATI, RV670},"
  107. "{ATI, RV635},"
  108. "{ATI, RV620},"
  109. "{ATI, RV770},"
  110. "{VIA, VT8251},"
  111. "{VIA, VT8237A},"
  112. "{SiS, SIS966},"
  113. "{ULI, M5461}}");
  114. MODULE_DESCRIPTION("Intel HDA driver");
  115. #define SFX "hda-intel: "
  116. /*
  117. * registers
  118. */
  119. #define ICH6_REG_GCAP 0x00
  120. #define ICH6_REG_VMIN 0x02
  121. #define ICH6_REG_VMAJ 0x03
  122. #define ICH6_REG_OUTPAY 0x04
  123. #define ICH6_REG_INPAY 0x06
  124. #define ICH6_REG_GCTL 0x08
  125. #define ICH6_REG_WAKEEN 0x0c
  126. #define ICH6_REG_STATESTS 0x0e
  127. #define ICH6_REG_GSTS 0x10
  128. #define ICH6_REG_INTCTL 0x20
  129. #define ICH6_REG_INTSTS 0x24
  130. #define ICH6_REG_WALCLK 0x30
  131. #define ICH6_REG_SYNC 0x34
  132. #define ICH6_REG_CORBLBASE 0x40
  133. #define ICH6_REG_CORBUBASE 0x44
  134. #define ICH6_REG_CORBWP 0x48
  135. #define ICH6_REG_CORBRP 0x4A
  136. #define ICH6_REG_CORBCTL 0x4c
  137. #define ICH6_REG_CORBSTS 0x4d
  138. #define ICH6_REG_CORBSIZE 0x4e
  139. #define ICH6_REG_RIRBLBASE 0x50
  140. #define ICH6_REG_RIRBUBASE 0x54
  141. #define ICH6_REG_RIRBWP 0x58
  142. #define ICH6_REG_RINTCNT 0x5a
  143. #define ICH6_REG_RIRBCTL 0x5c
  144. #define ICH6_REG_RIRBSTS 0x5d
  145. #define ICH6_REG_RIRBSIZE 0x5e
  146. #define ICH6_REG_IC 0x60
  147. #define ICH6_REG_IR 0x64
  148. #define ICH6_REG_IRS 0x68
  149. #define ICH6_IRS_VALID (1<<1)
  150. #define ICH6_IRS_BUSY (1<<0)
  151. #define ICH6_REG_DPLBASE 0x70
  152. #define ICH6_REG_DPUBASE 0x74
  153. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  154. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  155. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  156. /* stream register offsets from stream base */
  157. #define ICH6_REG_SD_CTL 0x00
  158. #define ICH6_REG_SD_STS 0x03
  159. #define ICH6_REG_SD_LPIB 0x04
  160. #define ICH6_REG_SD_CBL 0x08
  161. #define ICH6_REG_SD_LVI 0x0c
  162. #define ICH6_REG_SD_FIFOW 0x0e
  163. #define ICH6_REG_SD_FIFOSIZE 0x10
  164. #define ICH6_REG_SD_FORMAT 0x12
  165. #define ICH6_REG_SD_BDLPL 0x18
  166. #define ICH6_REG_SD_BDLPU 0x1c
  167. /* PCI space */
  168. #define ICH6_PCIREG_TCSEL 0x44
  169. /*
  170. * other constants
  171. */
  172. /* max number of SDs */
  173. /* ICH, ATI and VIA have 4 playback and 4 capture */
  174. #define ICH6_NUM_CAPTURE 4
  175. #define ICH6_NUM_PLAYBACK 4
  176. /* ULI has 6 playback and 5 capture */
  177. #define ULI_NUM_CAPTURE 5
  178. #define ULI_NUM_PLAYBACK 6
  179. /* ATI HDMI has 1 playback and 0 capture */
  180. #define ATIHDMI_NUM_CAPTURE 0
  181. #define ATIHDMI_NUM_PLAYBACK 1
  182. /* TERA has 4 playback and 3 capture */
  183. #define TERA_NUM_CAPTURE 3
  184. #define TERA_NUM_PLAYBACK 4
  185. /* this number is statically defined for simplicity */
  186. #define MAX_AZX_DEV 16
  187. /* max number of fragments - we may use more if allocating more pages for BDL */
  188. #define BDL_SIZE 4096
  189. #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
  190. #define AZX_MAX_FRAG 32
  191. /* max buffer size - no h/w limit, you can increase as you like */
  192. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  193. /* max number of PCM devics per card */
  194. #define AZX_MAX_PCMS 8
  195. /* RIRB int mask: overrun[2], response[0] */
  196. #define RIRB_INT_RESPONSE 0x01
  197. #define RIRB_INT_OVERRUN 0x04
  198. #define RIRB_INT_MASK 0x05
  199. /* STATESTS int mask: SD2,SD1,SD0 */
  200. #define AZX_MAX_CODECS 3
  201. #define STATESTS_INT_MASK 0x07
  202. /* SD_CTL bits */
  203. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  204. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  205. #define SD_CTL_STRIPE (3 << 16) /* stripe control */
  206. #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
  207. #define SD_CTL_DIR (1 << 19) /* bi-directional stream */
  208. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  209. #define SD_CTL_STREAM_TAG_SHIFT 20
  210. /* SD_CTL and SD_STS */
  211. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  212. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  213. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  214. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  215. SD_INT_COMPLETE)
  216. /* SD_STS */
  217. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  218. /* INTCTL and INTSTS */
  219. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  220. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  221. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  222. /* GCTL unsolicited response enable bit */
  223. #define ICH6_GCTL_UREN (1<<8)
  224. /* GCTL reset bit */
  225. #define ICH6_GCTL_RESET (1<<0)
  226. /* CORB/RIRB control, read/write pointer */
  227. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  228. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  229. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  230. /* below are so far hardcoded - should read registers in future */
  231. #define ICH6_MAX_CORB_ENTRIES 256
  232. #define ICH6_MAX_RIRB_ENTRIES 256
  233. /* position fix mode */
  234. enum {
  235. POS_FIX_AUTO,
  236. POS_FIX_LPIB,
  237. POS_FIX_POSBUF,
  238. };
  239. /* Defines for ATI HD Audio support in SB450 south bridge */
  240. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  241. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  242. /* Defines for Nvidia HDA support */
  243. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  244. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  245. /* Defines for Intel SCH HDA snoop control */
  246. #define INTEL_SCH_HDA_DEVC 0x78
  247. #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
  248. /*
  249. */
  250. struct azx_dev {
  251. struct snd_dma_buffer bdl; /* BDL buffer */
  252. u32 *posbuf; /* position buffer pointer */
  253. unsigned int bufsize; /* size of the play buffer in bytes */
  254. unsigned int period_bytes; /* size of the period in bytes */
  255. unsigned int frags; /* number for period in the play buffer */
  256. unsigned int fifo_size; /* FIFO size */
  257. void __iomem *sd_addr; /* stream descriptor pointer */
  258. u32 sd_int_sta_mask; /* stream int status mask */
  259. /* pcm support */
  260. struct snd_pcm_substream *substream; /* assigned substream,
  261. * set in PCM open
  262. */
  263. unsigned int format_val; /* format value to be set in the
  264. * controller and the codec
  265. */
  266. unsigned char stream_tag; /* assigned stream */
  267. unsigned char index; /* stream index */
  268. unsigned int opened :1;
  269. unsigned int running :1;
  270. unsigned int irq_pending :1;
  271. unsigned int irq_ignore :1;
  272. };
  273. /* CORB/RIRB */
  274. struct azx_rb {
  275. u32 *buf; /* CORB/RIRB buffer
  276. * Each CORB entry is 4byte, RIRB is 8byte
  277. */
  278. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  279. /* for RIRB */
  280. unsigned short rp, wp; /* read/write pointers */
  281. int cmds; /* number of pending requests */
  282. u32 res; /* last read value */
  283. };
  284. struct azx {
  285. struct snd_card *card;
  286. struct pci_dev *pci;
  287. int dev_index;
  288. /* chip type specific */
  289. int driver_type;
  290. int playback_streams;
  291. int playback_index_offset;
  292. int capture_streams;
  293. int capture_index_offset;
  294. int num_streams;
  295. /* pci resources */
  296. unsigned long addr;
  297. void __iomem *remap_addr;
  298. int irq;
  299. /* locks */
  300. spinlock_t reg_lock;
  301. struct mutex open_mutex;
  302. /* streams (x num_streams) */
  303. struct azx_dev *azx_dev;
  304. /* PCM */
  305. struct snd_pcm *pcm[AZX_MAX_PCMS];
  306. /* HD codec */
  307. unsigned short codec_mask;
  308. struct hda_bus *bus;
  309. /* CORB/RIRB */
  310. struct azx_rb corb;
  311. struct azx_rb rirb;
  312. /* CORB/RIRB and position buffers */
  313. struct snd_dma_buffer rb;
  314. struct snd_dma_buffer posbuf;
  315. /* flags */
  316. int position_fix;
  317. unsigned int running :1;
  318. unsigned int initialized :1;
  319. unsigned int single_cmd :1;
  320. unsigned int polling_mode :1;
  321. unsigned int msi :1;
  322. unsigned int irq_pending_warned :1;
  323. /* for debugging */
  324. unsigned int last_cmd; /* last issued command (to sync) */
  325. /* for pending irqs */
  326. struct work_struct irq_pending_work;
  327. };
  328. /* driver types */
  329. enum {
  330. AZX_DRIVER_ICH,
  331. AZX_DRIVER_SCH,
  332. AZX_DRIVER_ATI,
  333. AZX_DRIVER_ATIHDMI,
  334. AZX_DRIVER_VIA,
  335. AZX_DRIVER_SIS,
  336. AZX_DRIVER_ULI,
  337. AZX_DRIVER_NVIDIA,
  338. AZX_DRIVER_TERA,
  339. };
  340. static char *driver_short_names[] __devinitdata = {
  341. [AZX_DRIVER_ICH] = "HDA Intel",
  342. [AZX_DRIVER_SCH] = "HDA Intel MID",
  343. [AZX_DRIVER_ATI] = "HDA ATI SB",
  344. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  345. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  346. [AZX_DRIVER_SIS] = "HDA SIS966",
  347. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  348. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  349. [AZX_DRIVER_TERA] = "HDA Teradici",
  350. };
  351. /*
  352. * macros for easy use
  353. */
  354. #define azx_writel(chip,reg,value) \
  355. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  356. #define azx_readl(chip,reg) \
  357. readl((chip)->remap_addr + ICH6_REG_##reg)
  358. #define azx_writew(chip,reg,value) \
  359. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  360. #define azx_readw(chip,reg) \
  361. readw((chip)->remap_addr + ICH6_REG_##reg)
  362. #define azx_writeb(chip,reg,value) \
  363. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  364. #define azx_readb(chip,reg) \
  365. readb((chip)->remap_addr + ICH6_REG_##reg)
  366. #define azx_sd_writel(dev,reg,value) \
  367. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  368. #define azx_sd_readl(dev,reg) \
  369. readl((dev)->sd_addr + ICH6_REG_##reg)
  370. #define azx_sd_writew(dev,reg,value) \
  371. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  372. #define azx_sd_readw(dev,reg) \
  373. readw((dev)->sd_addr + ICH6_REG_##reg)
  374. #define azx_sd_writeb(dev,reg,value) \
  375. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  376. #define azx_sd_readb(dev,reg) \
  377. readb((dev)->sd_addr + ICH6_REG_##reg)
  378. /* for pcm support */
  379. #define get_azx_dev(substream) (substream->runtime->private_data)
  380. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  381. /*
  382. * Interface for HD codec
  383. */
  384. /*
  385. * CORB / RIRB interface
  386. */
  387. static int azx_alloc_cmd_io(struct azx *chip)
  388. {
  389. int err;
  390. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  391. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  392. snd_dma_pci_data(chip->pci),
  393. PAGE_SIZE, &chip->rb);
  394. if (err < 0) {
  395. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  396. return err;
  397. }
  398. return 0;
  399. }
  400. static void azx_init_cmd_io(struct azx *chip)
  401. {
  402. /* CORB set up */
  403. chip->corb.addr = chip->rb.addr;
  404. chip->corb.buf = (u32 *)chip->rb.area;
  405. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  406. azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
  407. /* set the corb size to 256 entries (ULI requires explicitly) */
  408. azx_writeb(chip, CORBSIZE, 0x02);
  409. /* set the corb write pointer to 0 */
  410. azx_writew(chip, CORBWP, 0);
  411. /* reset the corb hw read pointer */
  412. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  413. /* enable corb dma */
  414. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  415. /* RIRB set up */
  416. chip->rirb.addr = chip->rb.addr + 2048;
  417. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  418. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  419. azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
  420. /* set the rirb size to 256 entries (ULI requires explicitly) */
  421. azx_writeb(chip, RIRBSIZE, 0x02);
  422. /* reset the rirb hw write pointer */
  423. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  424. /* set N=1, get RIRB response interrupt for new entry */
  425. azx_writew(chip, RINTCNT, 1);
  426. /* enable rirb dma and response irq */
  427. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  428. chip->rirb.rp = chip->rirb.cmds = 0;
  429. }
  430. static void azx_free_cmd_io(struct azx *chip)
  431. {
  432. /* disable ringbuffer DMAs */
  433. azx_writeb(chip, RIRBCTL, 0);
  434. azx_writeb(chip, CORBCTL, 0);
  435. }
  436. /* send a command */
  437. static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
  438. {
  439. struct azx *chip = codec->bus->private_data;
  440. unsigned int wp;
  441. /* add command to corb */
  442. wp = azx_readb(chip, CORBWP);
  443. wp++;
  444. wp %= ICH6_MAX_CORB_ENTRIES;
  445. spin_lock_irq(&chip->reg_lock);
  446. chip->rirb.cmds++;
  447. chip->corb.buf[wp] = cpu_to_le32(val);
  448. azx_writel(chip, CORBWP, wp);
  449. spin_unlock_irq(&chip->reg_lock);
  450. return 0;
  451. }
  452. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  453. /* retrieve RIRB entry - called from interrupt handler */
  454. static void azx_update_rirb(struct azx *chip)
  455. {
  456. unsigned int rp, wp;
  457. u32 res, res_ex;
  458. wp = azx_readb(chip, RIRBWP);
  459. if (wp == chip->rirb.wp)
  460. return;
  461. chip->rirb.wp = wp;
  462. while (chip->rirb.rp != wp) {
  463. chip->rirb.rp++;
  464. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  465. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  466. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  467. res = le32_to_cpu(chip->rirb.buf[rp]);
  468. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  469. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  470. else if (chip->rirb.cmds) {
  471. chip->rirb.res = res;
  472. smp_wmb();
  473. chip->rirb.cmds--;
  474. }
  475. }
  476. }
  477. /* receive a response */
  478. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  479. {
  480. struct azx *chip = codec->bus->private_data;
  481. unsigned long timeout;
  482. again:
  483. timeout = jiffies + msecs_to_jiffies(1000);
  484. for (;;) {
  485. if (chip->polling_mode) {
  486. spin_lock_irq(&chip->reg_lock);
  487. azx_update_rirb(chip);
  488. spin_unlock_irq(&chip->reg_lock);
  489. }
  490. if (!chip->rirb.cmds) {
  491. smp_rmb();
  492. return chip->rirb.res; /* the last value */
  493. }
  494. if (time_after(jiffies, timeout))
  495. break;
  496. if (codec->bus->needs_damn_long_delay)
  497. msleep(2); /* temporary workaround */
  498. else {
  499. udelay(10);
  500. cond_resched();
  501. }
  502. }
  503. if (chip->msi) {
  504. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  505. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  506. free_irq(chip->irq, chip);
  507. chip->irq = -1;
  508. pci_disable_msi(chip->pci);
  509. chip->msi = 0;
  510. if (azx_acquire_irq(chip, 1) < 0)
  511. return -1;
  512. goto again;
  513. }
  514. if (!chip->polling_mode) {
  515. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  516. "switching to polling mode: last cmd=0x%08x\n",
  517. chip->last_cmd);
  518. chip->polling_mode = 1;
  519. goto again;
  520. }
  521. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  522. "switching to single_cmd mode: last cmd=0x%08x\n",
  523. chip->last_cmd);
  524. chip->rirb.rp = azx_readb(chip, RIRBWP);
  525. chip->rirb.cmds = 0;
  526. /* switch to single_cmd mode */
  527. chip->single_cmd = 1;
  528. azx_free_cmd_io(chip);
  529. return -1;
  530. }
  531. /*
  532. * Use the single immediate command instead of CORB/RIRB for simplicity
  533. *
  534. * Note: according to Intel, this is not preferred use. The command was
  535. * intended for the BIOS only, and may get confused with unsolicited
  536. * responses. So, we shouldn't use it for normal operation from the
  537. * driver.
  538. * I left the codes, however, for debugging/testing purposes.
  539. */
  540. /* send a command */
  541. static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
  542. {
  543. struct azx *chip = codec->bus->private_data;
  544. int timeout = 50;
  545. while (timeout--) {
  546. /* check ICB busy bit */
  547. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  548. /* Clear IRV valid bit */
  549. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  550. ICH6_IRS_VALID);
  551. azx_writel(chip, IC, val);
  552. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  553. ICH6_IRS_BUSY);
  554. return 0;
  555. }
  556. udelay(1);
  557. }
  558. if (printk_ratelimit())
  559. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  560. azx_readw(chip, IRS), val);
  561. return -EIO;
  562. }
  563. /* receive a response */
  564. static unsigned int azx_single_get_response(struct hda_codec *codec)
  565. {
  566. struct azx *chip = codec->bus->private_data;
  567. int timeout = 50;
  568. while (timeout--) {
  569. /* check IRV busy bit */
  570. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  571. return azx_readl(chip, IR);
  572. udelay(1);
  573. }
  574. if (printk_ratelimit())
  575. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  576. azx_readw(chip, IRS));
  577. return (unsigned int)-1;
  578. }
  579. /*
  580. * The below are the main callbacks from hda_codec.
  581. *
  582. * They are just the skeleton to call sub-callbacks according to the
  583. * current setting of chip->single_cmd.
  584. */
  585. /* send a command */
  586. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  587. int direct, unsigned int verb,
  588. unsigned int para)
  589. {
  590. struct azx *chip = codec->bus->private_data;
  591. u32 val;
  592. val = (u32)(codec->addr & 0x0f) << 28;
  593. val |= (u32)direct << 27;
  594. val |= (u32)nid << 20;
  595. val |= verb << 8;
  596. val |= para;
  597. chip->last_cmd = val;
  598. if (chip->single_cmd)
  599. return azx_single_send_cmd(codec, val);
  600. else
  601. return azx_corb_send_cmd(codec, val);
  602. }
  603. /* get a response */
  604. static unsigned int azx_get_response(struct hda_codec *codec)
  605. {
  606. struct azx *chip = codec->bus->private_data;
  607. if (chip->single_cmd)
  608. return azx_single_get_response(codec);
  609. else
  610. return azx_rirb_get_response(codec);
  611. }
  612. #ifdef CONFIG_SND_HDA_POWER_SAVE
  613. static void azx_power_notify(struct hda_codec *codec);
  614. #endif
  615. /* reset codec link */
  616. static int azx_reset(struct azx *chip)
  617. {
  618. int count;
  619. /* clear STATESTS */
  620. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  621. /* reset controller */
  622. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  623. count = 50;
  624. while (azx_readb(chip, GCTL) && --count)
  625. msleep(1);
  626. /* delay for >= 100us for codec PLL to settle per spec
  627. * Rev 0.9 section 5.5.1
  628. */
  629. msleep(1);
  630. /* Bring controller out of reset */
  631. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  632. count = 50;
  633. while (!azx_readb(chip, GCTL) && --count)
  634. msleep(1);
  635. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  636. msleep(1);
  637. /* check to see if controller is ready */
  638. if (!azx_readb(chip, GCTL)) {
  639. snd_printd("azx_reset: controller not ready!\n");
  640. return -EBUSY;
  641. }
  642. /* Accept unsolicited responses */
  643. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  644. /* detect codecs */
  645. if (!chip->codec_mask) {
  646. chip->codec_mask = azx_readw(chip, STATESTS);
  647. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  648. }
  649. return 0;
  650. }
  651. /*
  652. * Lowlevel interface
  653. */
  654. /* enable interrupts */
  655. static void azx_int_enable(struct azx *chip)
  656. {
  657. /* enable controller CIE and GIE */
  658. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  659. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  660. }
  661. /* disable interrupts */
  662. static void azx_int_disable(struct azx *chip)
  663. {
  664. int i;
  665. /* disable interrupts in stream descriptor */
  666. for (i = 0; i < chip->num_streams; i++) {
  667. struct azx_dev *azx_dev = &chip->azx_dev[i];
  668. azx_sd_writeb(azx_dev, SD_CTL,
  669. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  670. }
  671. /* disable SIE for all streams */
  672. azx_writeb(chip, INTCTL, 0);
  673. /* disable controller CIE and GIE */
  674. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  675. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  676. }
  677. /* clear interrupts */
  678. static void azx_int_clear(struct azx *chip)
  679. {
  680. int i;
  681. /* clear stream status */
  682. for (i = 0; i < chip->num_streams; i++) {
  683. struct azx_dev *azx_dev = &chip->azx_dev[i];
  684. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  685. }
  686. /* clear STATESTS */
  687. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  688. /* clear rirb status */
  689. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  690. /* clear int status */
  691. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  692. }
  693. /* start a stream */
  694. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  695. {
  696. /* enable SIE */
  697. azx_writeb(chip, INTCTL,
  698. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  699. /* set DMA start and interrupt mask */
  700. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  701. SD_CTL_DMA_START | SD_INT_MASK);
  702. }
  703. /* stop a stream */
  704. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  705. {
  706. /* stop DMA */
  707. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  708. ~(SD_CTL_DMA_START | SD_INT_MASK));
  709. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  710. /* disable SIE */
  711. azx_writeb(chip, INTCTL,
  712. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  713. }
  714. /*
  715. * reset and start the controller registers
  716. */
  717. static void azx_init_chip(struct azx *chip)
  718. {
  719. if (chip->initialized)
  720. return;
  721. /* reset controller */
  722. azx_reset(chip);
  723. /* initialize interrupts */
  724. azx_int_clear(chip);
  725. azx_int_enable(chip);
  726. /* initialize the codec command I/O */
  727. if (!chip->single_cmd)
  728. azx_init_cmd_io(chip);
  729. /* program the position buffer */
  730. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  731. azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
  732. chip->initialized = 1;
  733. }
  734. /*
  735. * initialize the PCI registers
  736. */
  737. /* update bits in a PCI register byte */
  738. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  739. unsigned char mask, unsigned char val)
  740. {
  741. unsigned char data;
  742. pci_read_config_byte(pci, reg, &data);
  743. data &= ~mask;
  744. data |= (val & mask);
  745. pci_write_config_byte(pci, reg, data);
  746. }
  747. static void azx_init_pci(struct azx *chip)
  748. {
  749. unsigned short snoop;
  750. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  751. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  752. * Ensuring these bits are 0 clears playback static on some HD Audio
  753. * codecs
  754. */
  755. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  756. switch (chip->driver_type) {
  757. case AZX_DRIVER_ATI:
  758. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  759. update_pci_byte(chip->pci,
  760. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  761. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  762. break;
  763. case AZX_DRIVER_NVIDIA:
  764. /* For NVIDIA HDA, enable snoop */
  765. update_pci_byte(chip->pci,
  766. NVIDIA_HDA_TRANSREG_ADDR,
  767. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  768. break;
  769. case AZX_DRIVER_SCH:
  770. pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
  771. if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
  772. pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
  773. snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
  774. pci_read_config_word(chip->pci,
  775. INTEL_SCH_HDA_DEVC, &snoop);
  776. snd_printdd("HDA snoop disabled, enabling ... %s\n",\
  777. (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
  778. ? "Failed" : "OK");
  779. }
  780. break;
  781. }
  782. }
  783. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
  784. /*
  785. * interrupt handler
  786. */
  787. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  788. {
  789. struct azx *chip = dev_id;
  790. struct azx_dev *azx_dev;
  791. u32 status;
  792. int i;
  793. spin_lock(&chip->reg_lock);
  794. status = azx_readl(chip, INTSTS);
  795. if (status == 0) {
  796. spin_unlock(&chip->reg_lock);
  797. return IRQ_NONE;
  798. }
  799. for (i = 0; i < chip->num_streams; i++) {
  800. azx_dev = &chip->azx_dev[i];
  801. if (status & azx_dev->sd_int_sta_mask) {
  802. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  803. if (!azx_dev->substream || !azx_dev->running)
  804. continue;
  805. /* ignore the first dummy IRQ (due to pos_adj) */
  806. if (azx_dev->irq_ignore) {
  807. azx_dev->irq_ignore = 0;
  808. continue;
  809. }
  810. /* check whether this IRQ is really acceptable */
  811. if (azx_position_ok(chip, azx_dev)) {
  812. azx_dev->irq_pending = 0;
  813. spin_unlock(&chip->reg_lock);
  814. snd_pcm_period_elapsed(azx_dev->substream);
  815. spin_lock(&chip->reg_lock);
  816. } else {
  817. /* bogus IRQ, process it later */
  818. azx_dev->irq_pending = 1;
  819. schedule_work(&chip->irq_pending_work);
  820. }
  821. }
  822. }
  823. /* clear rirb int */
  824. status = azx_readb(chip, RIRBSTS);
  825. if (status & RIRB_INT_MASK) {
  826. if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
  827. azx_update_rirb(chip);
  828. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  829. }
  830. #if 0
  831. /* clear state status int */
  832. if (azx_readb(chip, STATESTS) & 0x04)
  833. azx_writeb(chip, STATESTS, 0x04);
  834. #endif
  835. spin_unlock(&chip->reg_lock);
  836. return IRQ_HANDLED;
  837. }
  838. /*
  839. * set up a BDL entry
  840. */
  841. static int setup_bdle(struct snd_pcm_substream *substream,
  842. struct azx_dev *azx_dev, u32 **bdlp,
  843. int ofs, int size, int with_ioc)
  844. {
  845. struct snd_sg_buf *sgbuf = snd_pcm_substream_sgbuf(substream);
  846. u32 *bdl = *bdlp;
  847. while (size > 0) {
  848. dma_addr_t addr;
  849. int chunk;
  850. if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
  851. return -EINVAL;
  852. addr = snd_pcm_sgbuf_get_addr(sgbuf, ofs);
  853. /* program the address field of the BDL entry */
  854. bdl[0] = cpu_to_le32((u32)addr);
  855. bdl[1] = cpu_to_le32(upper_32_bits(addr));
  856. /* program the size field of the BDL entry */
  857. chunk = PAGE_SIZE - (ofs % PAGE_SIZE);
  858. if (size < chunk)
  859. chunk = size;
  860. bdl[2] = cpu_to_le32(chunk);
  861. /* program the IOC to enable interrupt
  862. * only when the whole fragment is processed
  863. */
  864. size -= chunk;
  865. bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
  866. bdl += 4;
  867. azx_dev->frags++;
  868. ofs += chunk;
  869. }
  870. *bdlp = bdl;
  871. return ofs;
  872. }
  873. /*
  874. * set up BDL entries
  875. */
  876. static int azx_setup_periods(struct azx *chip,
  877. struct snd_pcm_substream *substream,
  878. struct azx_dev *azx_dev)
  879. {
  880. u32 *bdl;
  881. int i, ofs, periods, period_bytes;
  882. int pos_adj;
  883. /* reset BDL address */
  884. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  885. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  886. period_bytes = snd_pcm_lib_period_bytes(substream);
  887. azx_dev->period_bytes = period_bytes;
  888. periods = azx_dev->bufsize / period_bytes;
  889. /* program the initial BDL entries */
  890. bdl = (u32 *)azx_dev->bdl.area;
  891. ofs = 0;
  892. azx_dev->frags = 0;
  893. azx_dev->irq_ignore = 0;
  894. pos_adj = bdl_pos_adj[chip->dev_index];
  895. if (pos_adj > 0) {
  896. struct snd_pcm_runtime *runtime = substream->runtime;
  897. int pos_align = pos_adj;
  898. pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
  899. if (!pos_adj)
  900. pos_adj = pos_align;
  901. else
  902. pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
  903. pos_align;
  904. pos_adj = frames_to_bytes(runtime, pos_adj);
  905. if (pos_adj >= period_bytes) {
  906. snd_printk(KERN_WARNING "Too big adjustment %d\n",
  907. bdl_pos_adj[chip->dev_index]);
  908. pos_adj = 0;
  909. } else {
  910. ofs = setup_bdle(substream, azx_dev,
  911. &bdl, ofs, pos_adj, 1);
  912. if (ofs < 0)
  913. goto error;
  914. azx_dev->irq_ignore = 1;
  915. }
  916. } else
  917. pos_adj = 0;
  918. for (i = 0; i < periods; i++) {
  919. if (i == periods - 1 && pos_adj)
  920. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  921. period_bytes - pos_adj, 0);
  922. else
  923. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  924. period_bytes, 1);
  925. if (ofs < 0)
  926. goto error;
  927. }
  928. return 0;
  929. error:
  930. snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
  931. azx_dev->bufsize, period_bytes);
  932. /* reset */
  933. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  934. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  935. return -EINVAL;
  936. }
  937. /*
  938. * set up the SD for streaming
  939. */
  940. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  941. {
  942. unsigned char val;
  943. int timeout;
  944. /* make sure the run bit is zero for SD */
  945. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  946. ~SD_CTL_DMA_START);
  947. /* reset stream */
  948. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  949. SD_CTL_STREAM_RESET);
  950. udelay(3);
  951. timeout = 300;
  952. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  953. --timeout)
  954. ;
  955. val &= ~SD_CTL_STREAM_RESET;
  956. azx_sd_writeb(azx_dev, SD_CTL, val);
  957. udelay(3);
  958. timeout = 300;
  959. /* waiting for hardware to report that the stream is out of reset */
  960. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  961. --timeout)
  962. ;
  963. /* program the stream_tag */
  964. azx_sd_writel(azx_dev, SD_CTL,
  965. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  966. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  967. /* program the length of samples in cyclic buffer */
  968. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  969. /* program the stream format */
  970. /* this value needs to be the same as the one programmed */
  971. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  972. /* program the stream LVI (last valid index) of the BDL */
  973. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  974. /* program the BDL address */
  975. /* lower BDL address */
  976. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
  977. /* upper BDL address */
  978. azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
  979. /* enable the position buffer */
  980. if (chip->position_fix == POS_FIX_POSBUF ||
  981. chip->position_fix == POS_FIX_AUTO) {
  982. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  983. azx_writel(chip, DPLBASE,
  984. (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  985. }
  986. /* set the interrupt enable bits in the descriptor control register */
  987. azx_sd_writel(azx_dev, SD_CTL,
  988. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  989. return 0;
  990. }
  991. /*
  992. * Codec initialization
  993. */
  994. static unsigned int azx_max_codecs[] __devinitdata = {
  995. [AZX_DRIVER_ICH] = 4, /* Some ICH9 boards use SD3 */
  996. [AZX_DRIVER_SCH] = 3,
  997. [AZX_DRIVER_ATI] = 4,
  998. [AZX_DRIVER_ATIHDMI] = 4,
  999. [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
  1000. [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
  1001. [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
  1002. [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
  1003. [AZX_DRIVER_TERA] = 1,
  1004. };
  1005. static int __devinit azx_codec_create(struct azx *chip, const char *model,
  1006. unsigned int codec_probe_mask)
  1007. {
  1008. struct hda_bus_template bus_temp;
  1009. int c, codecs, audio_codecs, err;
  1010. memset(&bus_temp, 0, sizeof(bus_temp));
  1011. bus_temp.private_data = chip;
  1012. bus_temp.modelname = model;
  1013. bus_temp.pci = chip->pci;
  1014. bus_temp.ops.command = azx_send_cmd;
  1015. bus_temp.ops.get_response = azx_get_response;
  1016. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1017. bus_temp.ops.pm_notify = azx_power_notify;
  1018. #endif
  1019. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  1020. if (err < 0)
  1021. return err;
  1022. codecs = audio_codecs = 0;
  1023. for (c = 0; c < AZX_MAX_CODECS; c++) {
  1024. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  1025. struct hda_codec *codec;
  1026. err = snd_hda_codec_new(chip->bus, c, &codec);
  1027. if (err < 0)
  1028. continue;
  1029. codecs++;
  1030. if (codec->afg)
  1031. audio_codecs++;
  1032. }
  1033. }
  1034. if (!audio_codecs) {
  1035. /* probe additional slots if no codec is found */
  1036. for (; c < azx_max_codecs[chip->driver_type]; c++) {
  1037. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  1038. err = snd_hda_codec_new(chip->bus, c, NULL);
  1039. if (err < 0)
  1040. continue;
  1041. codecs++;
  1042. }
  1043. }
  1044. }
  1045. if (!codecs) {
  1046. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  1047. return -ENXIO;
  1048. }
  1049. return 0;
  1050. }
  1051. /*
  1052. * PCM support
  1053. */
  1054. /* assign a stream for the PCM */
  1055. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  1056. {
  1057. int dev, i, nums;
  1058. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1059. dev = chip->playback_index_offset;
  1060. nums = chip->playback_streams;
  1061. } else {
  1062. dev = chip->capture_index_offset;
  1063. nums = chip->capture_streams;
  1064. }
  1065. for (i = 0; i < nums; i++, dev++)
  1066. if (!chip->azx_dev[dev].opened) {
  1067. chip->azx_dev[dev].opened = 1;
  1068. return &chip->azx_dev[dev];
  1069. }
  1070. return NULL;
  1071. }
  1072. /* release the assigned stream */
  1073. static inline void azx_release_device(struct azx_dev *azx_dev)
  1074. {
  1075. azx_dev->opened = 0;
  1076. }
  1077. static struct snd_pcm_hardware azx_pcm_hw = {
  1078. .info = (SNDRV_PCM_INFO_MMAP |
  1079. SNDRV_PCM_INFO_INTERLEAVED |
  1080. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1081. SNDRV_PCM_INFO_MMAP_VALID |
  1082. /* No full-resume yet implemented */
  1083. /* SNDRV_PCM_INFO_RESUME |*/
  1084. SNDRV_PCM_INFO_PAUSE |
  1085. SNDRV_PCM_INFO_SYNC_START),
  1086. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1087. .rates = SNDRV_PCM_RATE_48000,
  1088. .rate_min = 48000,
  1089. .rate_max = 48000,
  1090. .channels_min = 2,
  1091. .channels_max = 2,
  1092. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  1093. .period_bytes_min = 128,
  1094. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  1095. .periods_min = 2,
  1096. .periods_max = AZX_MAX_FRAG,
  1097. .fifo_size = 0,
  1098. };
  1099. struct azx_pcm {
  1100. struct azx *chip;
  1101. struct hda_codec *codec;
  1102. struct hda_pcm_stream *hinfo[2];
  1103. };
  1104. static int azx_pcm_open(struct snd_pcm_substream *substream)
  1105. {
  1106. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1107. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1108. struct azx *chip = apcm->chip;
  1109. struct azx_dev *azx_dev;
  1110. struct snd_pcm_runtime *runtime = substream->runtime;
  1111. unsigned long flags;
  1112. int err;
  1113. mutex_lock(&chip->open_mutex);
  1114. azx_dev = azx_assign_device(chip, substream->stream);
  1115. if (azx_dev == NULL) {
  1116. mutex_unlock(&chip->open_mutex);
  1117. return -EBUSY;
  1118. }
  1119. runtime->hw = azx_pcm_hw;
  1120. runtime->hw.channels_min = hinfo->channels_min;
  1121. runtime->hw.channels_max = hinfo->channels_max;
  1122. runtime->hw.formats = hinfo->formats;
  1123. runtime->hw.rates = hinfo->rates;
  1124. snd_pcm_limit_hw_rates(runtime);
  1125. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  1126. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1127. 128);
  1128. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1129. 128);
  1130. snd_hda_power_up(apcm->codec);
  1131. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1132. if (err < 0) {
  1133. azx_release_device(azx_dev);
  1134. snd_hda_power_down(apcm->codec);
  1135. mutex_unlock(&chip->open_mutex);
  1136. return err;
  1137. }
  1138. spin_lock_irqsave(&chip->reg_lock, flags);
  1139. azx_dev->substream = substream;
  1140. azx_dev->running = 0;
  1141. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1142. runtime->private_data = azx_dev;
  1143. snd_pcm_set_sync(substream);
  1144. mutex_unlock(&chip->open_mutex);
  1145. return 0;
  1146. }
  1147. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1148. {
  1149. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1150. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1151. struct azx *chip = apcm->chip;
  1152. struct azx_dev *azx_dev = get_azx_dev(substream);
  1153. unsigned long flags;
  1154. mutex_lock(&chip->open_mutex);
  1155. spin_lock_irqsave(&chip->reg_lock, flags);
  1156. azx_dev->substream = NULL;
  1157. azx_dev->running = 0;
  1158. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1159. azx_release_device(azx_dev);
  1160. hinfo->ops.close(hinfo, apcm->codec, substream);
  1161. snd_hda_power_down(apcm->codec);
  1162. mutex_unlock(&chip->open_mutex);
  1163. return 0;
  1164. }
  1165. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1166. struct snd_pcm_hw_params *hw_params)
  1167. {
  1168. return snd_pcm_lib_malloc_pages(substream,
  1169. params_buffer_bytes(hw_params));
  1170. }
  1171. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1172. {
  1173. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1174. struct azx_dev *azx_dev = get_azx_dev(substream);
  1175. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1176. /* reset BDL address */
  1177. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1178. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1179. azx_sd_writel(azx_dev, SD_CTL, 0);
  1180. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1181. return snd_pcm_lib_free_pages(substream);
  1182. }
  1183. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1184. {
  1185. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1186. struct azx *chip = apcm->chip;
  1187. struct azx_dev *azx_dev = get_azx_dev(substream);
  1188. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1189. struct snd_pcm_runtime *runtime = substream->runtime;
  1190. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  1191. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  1192. runtime->channels,
  1193. runtime->format,
  1194. hinfo->maxbps);
  1195. if (!azx_dev->format_val) {
  1196. snd_printk(KERN_ERR SFX
  1197. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1198. runtime->rate, runtime->channels, runtime->format);
  1199. return -EINVAL;
  1200. }
  1201. snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
  1202. azx_dev->bufsize, azx_dev->format_val);
  1203. if (azx_setup_periods(chip, substream, azx_dev) < 0)
  1204. return -EINVAL;
  1205. azx_setup_controller(chip, azx_dev);
  1206. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1207. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1208. else
  1209. azx_dev->fifo_size = 0;
  1210. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1211. azx_dev->format_val, substream);
  1212. }
  1213. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1214. {
  1215. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1216. struct azx *chip = apcm->chip;
  1217. struct azx_dev *azx_dev;
  1218. struct snd_pcm_substream *s;
  1219. int start, nsync = 0, sbits = 0;
  1220. int nwait, timeout;
  1221. switch (cmd) {
  1222. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1223. case SNDRV_PCM_TRIGGER_RESUME:
  1224. case SNDRV_PCM_TRIGGER_START:
  1225. start = 1;
  1226. break;
  1227. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1228. case SNDRV_PCM_TRIGGER_SUSPEND:
  1229. case SNDRV_PCM_TRIGGER_STOP:
  1230. start = 0;
  1231. break;
  1232. default:
  1233. return -EINVAL;
  1234. }
  1235. snd_pcm_group_for_each_entry(s, substream) {
  1236. if (s->pcm->card != substream->pcm->card)
  1237. continue;
  1238. azx_dev = get_azx_dev(s);
  1239. sbits |= 1 << azx_dev->index;
  1240. nsync++;
  1241. snd_pcm_trigger_done(s, substream);
  1242. }
  1243. spin_lock(&chip->reg_lock);
  1244. if (nsync > 1) {
  1245. /* first, set SYNC bits of corresponding streams */
  1246. azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
  1247. }
  1248. snd_pcm_group_for_each_entry(s, substream) {
  1249. if (s->pcm->card != substream->pcm->card)
  1250. continue;
  1251. azx_dev = get_azx_dev(s);
  1252. if (start)
  1253. azx_stream_start(chip, azx_dev);
  1254. else
  1255. azx_stream_stop(chip, azx_dev);
  1256. azx_dev->running = start;
  1257. }
  1258. spin_unlock(&chip->reg_lock);
  1259. if (start) {
  1260. if (nsync == 1)
  1261. return 0;
  1262. /* wait until all FIFOs get ready */
  1263. for (timeout = 5000; timeout; timeout--) {
  1264. nwait = 0;
  1265. snd_pcm_group_for_each_entry(s, substream) {
  1266. if (s->pcm->card != substream->pcm->card)
  1267. continue;
  1268. azx_dev = get_azx_dev(s);
  1269. if (!(azx_sd_readb(azx_dev, SD_STS) &
  1270. SD_STS_FIFO_READY))
  1271. nwait++;
  1272. }
  1273. if (!nwait)
  1274. break;
  1275. cpu_relax();
  1276. }
  1277. } else {
  1278. /* wait until all RUN bits are cleared */
  1279. for (timeout = 5000; timeout; timeout--) {
  1280. nwait = 0;
  1281. snd_pcm_group_for_each_entry(s, substream) {
  1282. if (s->pcm->card != substream->pcm->card)
  1283. continue;
  1284. azx_dev = get_azx_dev(s);
  1285. if (azx_sd_readb(azx_dev, SD_CTL) &
  1286. SD_CTL_DMA_START)
  1287. nwait++;
  1288. }
  1289. if (!nwait)
  1290. break;
  1291. cpu_relax();
  1292. }
  1293. }
  1294. if (nsync > 1) {
  1295. spin_lock(&chip->reg_lock);
  1296. /* reset SYNC bits */
  1297. azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
  1298. spin_unlock(&chip->reg_lock);
  1299. }
  1300. return 0;
  1301. }
  1302. static unsigned int azx_get_position(struct azx *chip,
  1303. struct azx_dev *azx_dev)
  1304. {
  1305. unsigned int pos;
  1306. if (chip->position_fix == POS_FIX_POSBUF ||
  1307. chip->position_fix == POS_FIX_AUTO) {
  1308. /* use the position buffer */
  1309. pos = le32_to_cpu(*azx_dev->posbuf);
  1310. } else {
  1311. /* read LPIB */
  1312. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1313. }
  1314. if (pos >= azx_dev->bufsize)
  1315. pos = 0;
  1316. return pos;
  1317. }
  1318. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1319. {
  1320. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1321. struct azx *chip = apcm->chip;
  1322. struct azx_dev *azx_dev = get_azx_dev(substream);
  1323. return bytes_to_frames(substream->runtime,
  1324. azx_get_position(chip, azx_dev));
  1325. }
  1326. /*
  1327. * Check whether the current DMA position is acceptable for updating
  1328. * periods. Returns non-zero if it's OK.
  1329. *
  1330. * Many HD-audio controllers appear pretty inaccurate about
  1331. * the update-IRQ timing. The IRQ is issued before actually the
  1332. * data is processed. So, we need to process it afterwords in a
  1333. * workqueue.
  1334. */
  1335. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
  1336. {
  1337. unsigned int pos;
  1338. pos = azx_get_position(chip, azx_dev);
  1339. if (chip->position_fix == POS_FIX_AUTO) {
  1340. if (!pos) {
  1341. printk(KERN_WARNING
  1342. "hda-intel: Invalid position buffer, "
  1343. "using LPIB read method instead.\n");
  1344. chip->position_fix = POS_FIX_LPIB;
  1345. pos = azx_get_position(chip, azx_dev);
  1346. } else
  1347. chip->position_fix = POS_FIX_POSBUF;
  1348. }
  1349. if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
  1350. return 0; /* NG - it's below the period boundary */
  1351. return 1; /* OK, it's fine */
  1352. }
  1353. /*
  1354. * The work for pending PCM period updates.
  1355. */
  1356. static void azx_irq_pending_work(struct work_struct *work)
  1357. {
  1358. struct azx *chip = container_of(work, struct azx, irq_pending_work);
  1359. int i, pending;
  1360. if (!chip->irq_pending_warned) {
  1361. printk(KERN_WARNING
  1362. "hda-intel: IRQ timing workaround is activated "
  1363. "for card #%d. Suggest a bigger bdl_pos_adj.\n",
  1364. chip->card->number);
  1365. chip->irq_pending_warned = 1;
  1366. }
  1367. for (;;) {
  1368. pending = 0;
  1369. spin_lock_irq(&chip->reg_lock);
  1370. for (i = 0; i < chip->num_streams; i++) {
  1371. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1372. if (!azx_dev->irq_pending ||
  1373. !azx_dev->substream ||
  1374. !azx_dev->running)
  1375. continue;
  1376. if (azx_position_ok(chip, azx_dev)) {
  1377. azx_dev->irq_pending = 0;
  1378. spin_unlock(&chip->reg_lock);
  1379. snd_pcm_period_elapsed(azx_dev->substream);
  1380. spin_lock(&chip->reg_lock);
  1381. } else
  1382. pending++;
  1383. }
  1384. spin_unlock_irq(&chip->reg_lock);
  1385. if (!pending)
  1386. return;
  1387. cond_resched();
  1388. }
  1389. }
  1390. /* clear irq_pending flags and assure no on-going workq */
  1391. static void azx_clear_irq_pending(struct azx *chip)
  1392. {
  1393. int i;
  1394. spin_lock_irq(&chip->reg_lock);
  1395. for (i = 0; i < chip->num_streams; i++)
  1396. chip->azx_dev[i].irq_pending = 0;
  1397. spin_unlock_irq(&chip->reg_lock);
  1398. flush_scheduled_work();
  1399. }
  1400. static struct snd_pcm_ops azx_pcm_ops = {
  1401. .open = azx_pcm_open,
  1402. .close = azx_pcm_close,
  1403. .ioctl = snd_pcm_lib_ioctl,
  1404. .hw_params = azx_pcm_hw_params,
  1405. .hw_free = azx_pcm_hw_free,
  1406. .prepare = azx_pcm_prepare,
  1407. .trigger = azx_pcm_trigger,
  1408. .pointer = azx_pcm_pointer,
  1409. .page = snd_pcm_sgbuf_ops_page,
  1410. };
  1411. static void azx_pcm_free(struct snd_pcm *pcm)
  1412. {
  1413. kfree(pcm->private_data);
  1414. }
  1415. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1416. struct hda_pcm *cpcm)
  1417. {
  1418. int err;
  1419. struct snd_pcm *pcm;
  1420. struct azx_pcm *apcm;
  1421. /* if no substreams are defined for both playback and capture,
  1422. * it's just a placeholder. ignore it.
  1423. */
  1424. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1425. return 0;
  1426. snd_assert(cpcm->name, return -EINVAL);
  1427. err = snd_pcm_new(chip->card, cpcm->name, cpcm->device,
  1428. cpcm->stream[0].substreams,
  1429. cpcm->stream[1].substreams,
  1430. &pcm);
  1431. if (err < 0)
  1432. return err;
  1433. strcpy(pcm->name, cpcm->name);
  1434. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1435. if (apcm == NULL)
  1436. return -ENOMEM;
  1437. apcm->chip = chip;
  1438. apcm->codec = codec;
  1439. apcm->hinfo[0] = &cpcm->stream[0];
  1440. apcm->hinfo[1] = &cpcm->stream[1];
  1441. pcm->private_data = apcm;
  1442. pcm->private_free = azx_pcm_free;
  1443. if (cpcm->stream[0].substreams)
  1444. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1445. if (cpcm->stream[1].substreams)
  1446. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1447. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
  1448. snd_dma_pci_data(chip->pci),
  1449. 1024 * 64, 1024 * 1024);
  1450. chip->pcm[cpcm->device] = pcm;
  1451. return 0;
  1452. }
  1453. static int __devinit azx_pcm_create(struct azx *chip)
  1454. {
  1455. static const char *dev_name[HDA_PCM_NTYPES] = {
  1456. "Audio", "SPDIF", "HDMI", "Modem"
  1457. };
  1458. /* starting device index for each PCM type */
  1459. static int dev_idx[HDA_PCM_NTYPES] = {
  1460. [HDA_PCM_TYPE_AUDIO] = 0,
  1461. [HDA_PCM_TYPE_SPDIF] = 1,
  1462. [HDA_PCM_TYPE_HDMI] = 3,
  1463. [HDA_PCM_TYPE_MODEM] = 6
  1464. };
  1465. /* normal audio device indices; not linear to keep compatibility */
  1466. static int audio_idx[4] = { 0, 2, 4, 5 };
  1467. struct hda_codec *codec;
  1468. int c, err;
  1469. int num_devs[HDA_PCM_NTYPES];
  1470. err = snd_hda_build_pcms(chip->bus);
  1471. if (err < 0)
  1472. return err;
  1473. /* create audio PCMs */
  1474. memset(num_devs, 0, sizeof(num_devs));
  1475. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1476. for (c = 0; c < codec->num_pcms; c++) {
  1477. struct hda_pcm *cpcm = &codec->pcm_info[c];
  1478. int type = cpcm->pcm_type;
  1479. switch (type) {
  1480. case HDA_PCM_TYPE_AUDIO:
  1481. if (num_devs[type] >= ARRAY_SIZE(audio_idx)) {
  1482. snd_printk(KERN_WARNING
  1483. "Too many audio devices\n");
  1484. continue;
  1485. }
  1486. cpcm->device = audio_idx[num_devs[type]];
  1487. break;
  1488. case HDA_PCM_TYPE_SPDIF:
  1489. case HDA_PCM_TYPE_HDMI:
  1490. case HDA_PCM_TYPE_MODEM:
  1491. if (num_devs[type]) {
  1492. snd_printk(KERN_WARNING
  1493. "%s already defined\n",
  1494. dev_name[type]);
  1495. continue;
  1496. }
  1497. cpcm->device = dev_idx[type];
  1498. break;
  1499. default:
  1500. snd_printk(KERN_WARNING
  1501. "Invalid PCM type %d\n", type);
  1502. continue;
  1503. }
  1504. num_devs[type]++;
  1505. err = create_codec_pcm(chip, codec, cpcm);
  1506. if (err < 0)
  1507. return err;
  1508. }
  1509. }
  1510. return 0;
  1511. }
  1512. /*
  1513. * mixer creation - all stuff is implemented in hda module
  1514. */
  1515. static int __devinit azx_mixer_create(struct azx *chip)
  1516. {
  1517. return snd_hda_build_controls(chip->bus);
  1518. }
  1519. /*
  1520. * initialize SD streams
  1521. */
  1522. static int __devinit azx_init_stream(struct azx *chip)
  1523. {
  1524. int i;
  1525. /* initialize each stream (aka device)
  1526. * assign the starting bdl address to each stream (device)
  1527. * and initialize
  1528. */
  1529. for (i = 0; i < chip->num_streams; i++) {
  1530. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1531. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1532. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1533. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1534. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1535. azx_dev->sd_int_sta_mask = 1 << i;
  1536. /* stream tag: must be non-zero and unique */
  1537. azx_dev->index = i;
  1538. azx_dev->stream_tag = i + 1;
  1539. }
  1540. return 0;
  1541. }
  1542. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1543. {
  1544. if (request_irq(chip->pci->irq, azx_interrupt,
  1545. chip->msi ? 0 : IRQF_SHARED,
  1546. "HDA Intel", chip)) {
  1547. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1548. "disabling device\n", chip->pci->irq);
  1549. if (do_disconnect)
  1550. snd_card_disconnect(chip->card);
  1551. return -1;
  1552. }
  1553. chip->irq = chip->pci->irq;
  1554. pci_intx(chip->pci, !chip->msi);
  1555. return 0;
  1556. }
  1557. static void azx_stop_chip(struct azx *chip)
  1558. {
  1559. if (!chip->initialized)
  1560. return;
  1561. /* disable interrupts */
  1562. azx_int_disable(chip);
  1563. azx_int_clear(chip);
  1564. /* disable CORB/RIRB */
  1565. azx_free_cmd_io(chip);
  1566. /* disable position buffer */
  1567. azx_writel(chip, DPLBASE, 0);
  1568. azx_writel(chip, DPUBASE, 0);
  1569. chip->initialized = 0;
  1570. }
  1571. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1572. /* power-up/down the controller */
  1573. static void azx_power_notify(struct hda_codec *codec)
  1574. {
  1575. struct azx *chip = codec->bus->private_data;
  1576. struct hda_codec *c;
  1577. int power_on = 0;
  1578. list_for_each_entry(c, &codec->bus->codec_list, list) {
  1579. if (c->power_on) {
  1580. power_on = 1;
  1581. break;
  1582. }
  1583. }
  1584. if (power_on)
  1585. azx_init_chip(chip);
  1586. else if (chip->running && power_save_controller)
  1587. azx_stop_chip(chip);
  1588. }
  1589. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1590. #ifdef CONFIG_PM
  1591. /*
  1592. * power management
  1593. */
  1594. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1595. {
  1596. struct snd_card *card = pci_get_drvdata(pci);
  1597. struct azx *chip = card->private_data;
  1598. int i;
  1599. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1600. azx_clear_irq_pending(chip);
  1601. for (i = 0; i < AZX_MAX_PCMS; i++)
  1602. snd_pcm_suspend_all(chip->pcm[i]);
  1603. if (chip->initialized)
  1604. snd_hda_suspend(chip->bus, state);
  1605. azx_stop_chip(chip);
  1606. if (chip->irq >= 0) {
  1607. free_irq(chip->irq, chip);
  1608. chip->irq = -1;
  1609. }
  1610. if (chip->msi)
  1611. pci_disable_msi(chip->pci);
  1612. pci_disable_device(pci);
  1613. pci_save_state(pci);
  1614. pci_set_power_state(pci, pci_choose_state(pci, state));
  1615. return 0;
  1616. }
  1617. static int azx_resume(struct pci_dev *pci)
  1618. {
  1619. struct snd_card *card = pci_get_drvdata(pci);
  1620. struct azx *chip = card->private_data;
  1621. pci_set_power_state(pci, PCI_D0);
  1622. pci_restore_state(pci);
  1623. if (pci_enable_device(pci) < 0) {
  1624. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1625. "disabling device\n");
  1626. snd_card_disconnect(card);
  1627. return -EIO;
  1628. }
  1629. pci_set_master(pci);
  1630. if (chip->msi)
  1631. if (pci_enable_msi(pci) < 0)
  1632. chip->msi = 0;
  1633. if (azx_acquire_irq(chip, 1) < 0)
  1634. return -EIO;
  1635. azx_init_pci(chip);
  1636. if (snd_hda_codecs_inuse(chip->bus))
  1637. azx_init_chip(chip);
  1638. snd_hda_resume(chip->bus);
  1639. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1640. return 0;
  1641. }
  1642. #endif /* CONFIG_PM */
  1643. /*
  1644. * destructor
  1645. */
  1646. static int azx_free(struct azx *chip)
  1647. {
  1648. int i;
  1649. if (chip->initialized) {
  1650. azx_clear_irq_pending(chip);
  1651. for (i = 0; i < chip->num_streams; i++)
  1652. azx_stream_stop(chip, &chip->azx_dev[i]);
  1653. azx_stop_chip(chip);
  1654. }
  1655. if (chip->irq >= 0)
  1656. free_irq(chip->irq, (void*)chip);
  1657. if (chip->msi)
  1658. pci_disable_msi(chip->pci);
  1659. if (chip->remap_addr)
  1660. iounmap(chip->remap_addr);
  1661. if (chip->azx_dev) {
  1662. for (i = 0; i < chip->num_streams; i++)
  1663. if (chip->azx_dev[i].bdl.area)
  1664. snd_dma_free_pages(&chip->azx_dev[i].bdl);
  1665. }
  1666. if (chip->rb.area)
  1667. snd_dma_free_pages(&chip->rb);
  1668. if (chip->posbuf.area)
  1669. snd_dma_free_pages(&chip->posbuf);
  1670. pci_release_regions(chip->pci);
  1671. pci_disable_device(chip->pci);
  1672. kfree(chip->azx_dev);
  1673. kfree(chip);
  1674. return 0;
  1675. }
  1676. static int azx_dev_free(struct snd_device *device)
  1677. {
  1678. return azx_free(device->device_data);
  1679. }
  1680. /*
  1681. * white/black-listing for position_fix
  1682. */
  1683. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1684. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
  1685. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
  1686. SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
  1687. {}
  1688. };
  1689. static int __devinit check_position_fix(struct azx *chip, int fix)
  1690. {
  1691. const struct snd_pci_quirk *q;
  1692. if (fix == POS_FIX_AUTO) {
  1693. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1694. if (q) {
  1695. printk(KERN_INFO
  1696. "hda_intel: position_fix set to %d "
  1697. "for device %04x:%04x\n",
  1698. q->value, q->subvendor, q->subdevice);
  1699. return q->value;
  1700. }
  1701. }
  1702. return fix;
  1703. }
  1704. /*
  1705. * black-lists for probe_mask
  1706. */
  1707. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1708. /* Thinkpad often breaks the controller communication when accessing
  1709. * to the non-working (or non-existing) modem codec slot.
  1710. */
  1711. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  1712. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  1713. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  1714. {}
  1715. };
  1716. static void __devinit check_probe_mask(struct azx *chip, int dev)
  1717. {
  1718. const struct snd_pci_quirk *q;
  1719. if (probe_mask[dev] == -1) {
  1720. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  1721. if (q) {
  1722. printk(KERN_INFO
  1723. "hda_intel: probe_mask set to 0x%x "
  1724. "for device %04x:%04x\n",
  1725. q->value, q->subvendor, q->subdevice);
  1726. probe_mask[dev] = q->value;
  1727. }
  1728. }
  1729. }
  1730. /*
  1731. * constructor
  1732. */
  1733. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1734. int dev, int driver_type,
  1735. struct azx **rchip)
  1736. {
  1737. struct azx *chip;
  1738. int i, err;
  1739. unsigned short gcap;
  1740. static struct snd_device_ops ops = {
  1741. .dev_free = azx_dev_free,
  1742. };
  1743. *rchip = NULL;
  1744. err = pci_enable_device(pci);
  1745. if (err < 0)
  1746. return err;
  1747. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1748. if (!chip) {
  1749. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1750. pci_disable_device(pci);
  1751. return -ENOMEM;
  1752. }
  1753. spin_lock_init(&chip->reg_lock);
  1754. mutex_init(&chip->open_mutex);
  1755. chip->card = card;
  1756. chip->pci = pci;
  1757. chip->irq = -1;
  1758. chip->driver_type = driver_type;
  1759. chip->msi = enable_msi;
  1760. chip->dev_index = dev;
  1761. INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
  1762. chip->position_fix = check_position_fix(chip, position_fix[dev]);
  1763. check_probe_mask(chip, dev);
  1764. chip->single_cmd = single_cmd;
  1765. if (bdl_pos_adj[dev] < 0) {
  1766. switch (chip->driver_type) {
  1767. case AZX_DRIVER_ICH:
  1768. bdl_pos_adj[dev] = 1;
  1769. break;
  1770. default:
  1771. bdl_pos_adj[dev] = 32;
  1772. break;
  1773. }
  1774. }
  1775. #if BITS_PER_LONG != 64
  1776. /* Fix up base address on ULI M5461 */
  1777. if (chip->driver_type == AZX_DRIVER_ULI) {
  1778. u16 tmp3;
  1779. pci_read_config_word(pci, 0x40, &tmp3);
  1780. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1781. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1782. }
  1783. #endif
  1784. err = pci_request_regions(pci, "ICH HD audio");
  1785. if (err < 0) {
  1786. kfree(chip);
  1787. pci_disable_device(pci);
  1788. return err;
  1789. }
  1790. chip->addr = pci_resource_start(pci, 0);
  1791. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1792. if (chip->remap_addr == NULL) {
  1793. snd_printk(KERN_ERR SFX "ioremap error\n");
  1794. err = -ENXIO;
  1795. goto errout;
  1796. }
  1797. if (chip->msi)
  1798. if (pci_enable_msi(pci) < 0)
  1799. chip->msi = 0;
  1800. if (azx_acquire_irq(chip, 0) < 0) {
  1801. err = -EBUSY;
  1802. goto errout;
  1803. }
  1804. pci_set_master(pci);
  1805. synchronize_irq(chip->irq);
  1806. gcap = azx_readw(chip, GCAP);
  1807. snd_printdd("chipset global capabilities = 0x%x\n", gcap);
  1808. /* allow 64bit DMA address if supported by H/W */
  1809. if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
  1810. pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
  1811. /* read number of streams from GCAP register instead of using
  1812. * hardcoded value
  1813. */
  1814. chip->capture_streams = (gcap >> 8) & 0x0f;
  1815. chip->playback_streams = (gcap >> 12) & 0x0f;
  1816. if (!chip->playback_streams && !chip->capture_streams) {
  1817. /* gcap didn't give any info, switching to old method */
  1818. switch (chip->driver_type) {
  1819. case AZX_DRIVER_ULI:
  1820. chip->playback_streams = ULI_NUM_PLAYBACK;
  1821. chip->capture_streams = ULI_NUM_CAPTURE;
  1822. break;
  1823. case AZX_DRIVER_ATIHDMI:
  1824. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1825. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1826. break;
  1827. default:
  1828. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1829. chip->capture_streams = ICH6_NUM_CAPTURE;
  1830. break;
  1831. }
  1832. }
  1833. chip->capture_index_offset = 0;
  1834. chip->playback_index_offset = chip->capture_streams;
  1835. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1836. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  1837. GFP_KERNEL);
  1838. if (!chip->azx_dev) {
  1839. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1840. goto errout;
  1841. }
  1842. for (i = 0; i < chip->num_streams; i++) {
  1843. /* allocate memory for the BDL for each stream */
  1844. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1845. snd_dma_pci_data(chip->pci),
  1846. BDL_SIZE, &chip->azx_dev[i].bdl);
  1847. if (err < 0) {
  1848. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1849. goto errout;
  1850. }
  1851. }
  1852. /* allocate memory for the position buffer */
  1853. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1854. snd_dma_pci_data(chip->pci),
  1855. chip->num_streams * 8, &chip->posbuf);
  1856. if (err < 0) {
  1857. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1858. goto errout;
  1859. }
  1860. /* allocate CORB/RIRB */
  1861. if (!chip->single_cmd) {
  1862. err = azx_alloc_cmd_io(chip);
  1863. if (err < 0)
  1864. goto errout;
  1865. }
  1866. /* initialize streams */
  1867. azx_init_stream(chip);
  1868. /* initialize chip */
  1869. azx_init_pci(chip);
  1870. azx_init_chip(chip);
  1871. /* codec detection */
  1872. if (!chip->codec_mask) {
  1873. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1874. err = -ENODEV;
  1875. goto errout;
  1876. }
  1877. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  1878. if (err <0) {
  1879. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1880. goto errout;
  1881. }
  1882. strcpy(card->driver, "HDA-Intel");
  1883. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1884. sprintf(card->longname, "%s at 0x%lx irq %i",
  1885. card->shortname, chip->addr, chip->irq);
  1886. *rchip = chip;
  1887. return 0;
  1888. errout:
  1889. azx_free(chip);
  1890. return err;
  1891. }
  1892. static void power_down_all_codecs(struct azx *chip)
  1893. {
  1894. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1895. /* The codecs were powered up in snd_hda_codec_new().
  1896. * Now all initialization done, so turn them down if possible
  1897. */
  1898. struct hda_codec *codec;
  1899. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1900. snd_hda_power_down(codec);
  1901. }
  1902. #endif
  1903. }
  1904. static int __devinit azx_probe(struct pci_dev *pci,
  1905. const struct pci_device_id *pci_id)
  1906. {
  1907. static int dev;
  1908. struct snd_card *card;
  1909. struct azx *chip;
  1910. int err;
  1911. if (dev >= SNDRV_CARDS)
  1912. return -ENODEV;
  1913. if (!enable[dev]) {
  1914. dev++;
  1915. return -ENOENT;
  1916. }
  1917. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  1918. if (!card) {
  1919. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1920. return -ENOMEM;
  1921. }
  1922. err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
  1923. if (err < 0) {
  1924. snd_card_free(card);
  1925. return err;
  1926. }
  1927. card->private_data = chip;
  1928. /* create codec instances */
  1929. err = azx_codec_create(chip, model[dev], probe_mask[dev]);
  1930. if (err < 0) {
  1931. snd_card_free(card);
  1932. return err;
  1933. }
  1934. /* create PCM streams */
  1935. err = azx_pcm_create(chip);
  1936. if (err < 0) {
  1937. snd_card_free(card);
  1938. return err;
  1939. }
  1940. /* create mixer controls */
  1941. err = azx_mixer_create(chip);
  1942. if (err < 0) {
  1943. snd_card_free(card);
  1944. return err;
  1945. }
  1946. snd_card_set_dev(card, &pci->dev);
  1947. err = snd_card_register(card);
  1948. if (err < 0) {
  1949. snd_card_free(card);
  1950. return err;
  1951. }
  1952. pci_set_drvdata(pci, card);
  1953. chip->running = 1;
  1954. power_down_all_codecs(chip);
  1955. dev++;
  1956. return err;
  1957. }
  1958. static void __devexit azx_remove(struct pci_dev *pci)
  1959. {
  1960. snd_card_free(pci_get_drvdata(pci));
  1961. pci_set_drvdata(pci, NULL);
  1962. }
  1963. /* PCI IDs */
  1964. static struct pci_device_id azx_ids[] = {
  1965. /* ICH 6..10 */
  1966. { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
  1967. { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
  1968. { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
  1969. { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
  1970. { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
  1971. { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
  1972. { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
  1973. { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
  1974. { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
  1975. /* SCH */
  1976. { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
  1977. /* ATI SB 450/600 */
  1978. { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
  1979. { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
  1980. /* ATI HDMI */
  1981. { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
  1982. { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
  1983. { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
  1984. { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
  1985. { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
  1986. { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
  1987. { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
  1988. { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
  1989. { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
  1990. { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
  1991. { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
  1992. { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
  1993. { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
  1994. /* VIA VT8251/VT8237A */
  1995. { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
  1996. /* SIS966 */
  1997. { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
  1998. /* ULI M5461 */
  1999. { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
  2000. /* NVIDIA MCP */
  2001. { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
  2002. { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
  2003. { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
  2004. { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
  2005. { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
  2006. { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
  2007. { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
  2008. { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
  2009. { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
  2010. { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
  2011. { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
  2012. { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
  2013. { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
  2014. { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
  2015. { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
  2016. { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
  2017. { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
  2018. { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
  2019. { PCI_DEVICE(0x10de, 0x0bd4), .driver_data = AZX_DRIVER_NVIDIA },
  2020. { PCI_DEVICE(0x10de, 0x0bd5), .driver_data = AZX_DRIVER_NVIDIA },
  2021. { PCI_DEVICE(0x10de, 0x0bd6), .driver_data = AZX_DRIVER_NVIDIA },
  2022. { PCI_DEVICE(0x10de, 0x0bd7), .driver_data = AZX_DRIVER_NVIDIA },
  2023. /* Teradici */
  2024. { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
  2025. { 0, }
  2026. };
  2027. MODULE_DEVICE_TABLE(pci, azx_ids);
  2028. /* pci_driver definition */
  2029. static struct pci_driver driver = {
  2030. .name = "HDA Intel",
  2031. .id_table = azx_ids,
  2032. .probe = azx_probe,
  2033. .remove = __devexit_p(azx_remove),
  2034. #ifdef CONFIG_PM
  2035. .suspend = azx_suspend,
  2036. .resume = azx_resume,
  2037. #endif
  2038. };
  2039. static int __init alsa_card_azx_init(void)
  2040. {
  2041. return pci_register_driver(&driver);
  2042. }
  2043. static void __exit alsa_card_azx_exit(void)
  2044. {
  2045. pci_unregister_driver(&driver);
  2046. }
  2047. module_init(alsa_card_azx_init)
  2048. module_exit(alsa_card_azx_exit)