sh7760fb.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658
  1. /*
  2. * SH7760/SH7763 LCDC Framebuffer driver.
  3. *
  4. * (c) 2006-2008 MSC Vertriebsges.m.b.H.,
  5. * Manuel Lauss <mano@roarinelk.homelinux.net>
  6. * (c) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
  7. *
  8. * This file is subject to the terms and conditions of the GNU General
  9. * Public License. See the file COPYING in the main directory of this
  10. * archive for more details.
  11. *
  12. * PLEASE HAVE A LOOK AT Documentation/fb/sh7760fb.txt!
  13. *
  14. * Thanks to Siegfried Schaefer <s.schaefer at schaefer-edv.de>
  15. * for his original source and testing!
  16. */
  17. #include <linux/completion.h>
  18. #include <linux/delay.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/fb.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/io.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/platform_device.h>
  26. #include <asm/sh7760fb.h>
  27. struct sh7760fb_par {
  28. void __iomem *base;
  29. int irq;
  30. struct sh7760fb_platdata *pd; /* display information */
  31. dma_addr_t fbdma; /* physical address */
  32. int rot; /* rotation enabled? */
  33. u32 pseudo_palette[16];
  34. struct platform_device *dev;
  35. struct resource *ioarea;
  36. struct completion vsync; /* vsync irq event */
  37. };
  38. static irqreturn_t sh7760fb_irq(int irq, void *data)
  39. {
  40. struct completion *c = data;
  41. complete(c);
  42. return IRQ_HANDLED;
  43. }
  44. static void sh7760fb_wait_vsync(struct fb_info *info)
  45. {
  46. struct sh7760fb_par *par = info->par;
  47. if (par->pd->novsync)
  48. return;
  49. iowrite16(ioread16(par->base + LDINTR) & ~VINT_CHECK,
  50. par->base + LDINTR);
  51. if (par->irq < 0) {
  52. /* poll for vert. retrace: status bit is sticky */
  53. while (!(ioread16(par->base + LDINTR) & VINT_CHECK))
  54. cpu_relax();
  55. } else {
  56. /* a "wait_for_irq_event(par->irq)" would be extremely nice */
  57. init_completion(&par->vsync);
  58. enable_irq(par->irq);
  59. wait_for_completion(&par->vsync);
  60. disable_irq_nosync(par->irq);
  61. }
  62. }
  63. /* wait_for_lps - wait until power supply has reached a certain state. */
  64. static int wait_for_lps(struct sh7760fb_par *par, int val)
  65. {
  66. int i = 100;
  67. while (--i && ((ioread16(par->base + LDPMMR) & 3) != val))
  68. msleep(1);
  69. if (i <= 0)
  70. return -ETIMEDOUT;
  71. return 0;
  72. }
  73. /* en/disable the LCDC */
  74. static int sh7760fb_blank(int blank, struct fb_info *info)
  75. {
  76. struct sh7760fb_par *par = info->par;
  77. struct sh7760fb_platdata *pd = par->pd;
  78. unsigned short cntr = ioread16(par->base + LDCNTR);
  79. unsigned short intr = ioread16(par->base + LDINTR);
  80. int lps;
  81. if (blank == FB_BLANK_UNBLANK) {
  82. intr |= VINT_START;
  83. cntr = LDCNTR_DON2 | LDCNTR_DON;
  84. lps = 3;
  85. } else {
  86. intr &= ~VINT_START;
  87. cntr = LDCNTR_DON2;
  88. lps = 0;
  89. }
  90. if (pd->blank)
  91. pd->blank(blank);
  92. iowrite16(intr, par->base + LDINTR);
  93. iowrite16(cntr, par->base + LDCNTR);
  94. return wait_for_lps(par, lps);
  95. }
  96. /* set color registers */
  97. static int sh7760fb_setcmap(struct fb_cmap *cmap, struct fb_info *info)
  98. {
  99. struct sh7760fb_par *par = info->par;
  100. u32 s = cmap->start;
  101. u32 l = cmap->len;
  102. u16 *r = cmap->red;
  103. u16 *g = cmap->green;
  104. u16 *b = cmap->blue;
  105. u32 col, tmo;
  106. int ret;
  107. ret = 0;
  108. sh7760fb_wait_vsync(info);
  109. /* request palette access */
  110. iowrite16(LDPALCR_PALEN, par->base + LDPALCR);
  111. /* poll for access grant */
  112. tmo = 100;
  113. while (!(ioread16(par->base + LDPALCR) & LDPALCR_PALS) && (--tmo))
  114. cpu_relax();
  115. if (!tmo) {
  116. ret = 1;
  117. dev_dbg(info->dev, "no palette access!\n");
  118. goto out;
  119. }
  120. while (l && (s < 256)) {
  121. col = ((*r) & 0xff) << 16;
  122. col |= ((*g) & 0xff) << 8;
  123. col |= ((*b) & 0xff);
  124. col &= SH7760FB_PALETTE_MASK;
  125. if (s < 16)
  126. ((u32 *) (info->pseudo_palette))[s] = s;
  127. s++;
  128. l--;
  129. r++;
  130. g++;
  131. b++;
  132. }
  133. out:
  134. iowrite16(0, par->base + LDPALCR);
  135. return ret;
  136. }
  137. static void encode_fix(struct fb_fix_screeninfo *fix, struct fb_info *info,
  138. unsigned long stride)
  139. {
  140. memset(fix, 0, sizeof(struct fb_fix_screeninfo));
  141. strcpy(fix->id, "sh7760-lcdc");
  142. fix->smem_start = (unsigned long)info->screen_base;
  143. fix->smem_len = info->screen_size;
  144. fix->line_length = stride;
  145. }
  146. static int sh7760fb_get_color_info(struct device *dev,
  147. u16 lddfr, int *bpp, int *gray)
  148. {
  149. int lbpp, lgray;
  150. lgray = lbpp = 0;
  151. switch (lddfr & LDDFR_COLOR_MASK) {
  152. case LDDFR_1BPP_MONO:
  153. lgray = 1;
  154. lbpp = 1;
  155. break;
  156. case LDDFR_2BPP_MONO:
  157. lgray = 1;
  158. lbpp = 2;
  159. break;
  160. case LDDFR_4BPP_MONO:
  161. lgray = 1;
  162. case LDDFR_4BPP:
  163. lbpp = 4;
  164. break;
  165. case LDDFR_6BPP_MONO:
  166. lgray = 1;
  167. case LDDFR_8BPP:
  168. lbpp = 8;
  169. break;
  170. case LDDFR_16BPP_RGB555:
  171. case LDDFR_16BPP_RGB565:
  172. lbpp = 16;
  173. lgray = 0;
  174. break;
  175. default:
  176. dev_dbg(dev, "unsupported LDDFR bit depth.\n");
  177. return -EINVAL;
  178. }
  179. if (bpp)
  180. *bpp = lbpp;
  181. if (gray)
  182. *gray = lgray;
  183. return 0;
  184. }
  185. static int sh7760fb_check_var(struct fb_var_screeninfo *var,
  186. struct fb_info *info)
  187. {
  188. struct fb_fix_screeninfo *fix = &info->fix;
  189. struct sh7760fb_par *par = info->par;
  190. int ret, bpp;
  191. /* get color info from register value */
  192. ret = sh7760fb_get_color_info(info->dev, par->pd->lddfr, &bpp, NULL);
  193. if (ret)
  194. return ret;
  195. var->bits_per_pixel = bpp;
  196. if ((var->grayscale) && (var->bits_per_pixel == 1))
  197. fix->visual = FB_VISUAL_MONO10;
  198. else if (var->bits_per_pixel >= 15)
  199. fix->visual = FB_VISUAL_TRUECOLOR;
  200. else
  201. fix->visual = FB_VISUAL_PSEUDOCOLOR;
  202. /* TODO: add some more validation here */
  203. return 0;
  204. }
  205. /*
  206. * sh7760fb_set_par - set videomode.
  207. *
  208. * NOTE: The rotation, grayscale and DSTN codepaths are
  209. * totally untested!
  210. */
  211. static int sh7760fb_set_par(struct fb_info *info)
  212. {
  213. struct sh7760fb_par *par = info->par;
  214. struct fb_videomode *vm = par->pd->def_mode;
  215. unsigned long sbase, dstn_off, ldsarl, stride;
  216. unsigned short hsynp, hsynw, htcn, hdcn;
  217. unsigned short vsynp, vsynw, vtln, vdln;
  218. unsigned short lddfr, ldmtr;
  219. int ret, bpp, gray;
  220. par->rot = par->pd->rotate;
  221. /* rotate only works with xres <= 320 */
  222. if (par->rot && (vm->xres > 320)) {
  223. dev_dbg(info->dev, "rotation disabled due to display size\n");
  224. par->rot = 0;
  225. }
  226. /* calculate LCDC reg vals from display parameters */
  227. hsynp = vm->right_margin + vm->xres;
  228. hsynw = vm->hsync_len;
  229. htcn = vm->left_margin + hsynp + hsynw;
  230. hdcn = vm->xres;
  231. vsynp = vm->lower_margin + vm->yres;
  232. vsynw = vm->vsync_len;
  233. vtln = vm->upper_margin + vsynp + vsynw;
  234. vdln = vm->yres;
  235. /* get color info from register value */
  236. ret = sh7760fb_get_color_info(info->dev, par->pd->lddfr, &bpp, &gray);
  237. if (ret)
  238. return ret;
  239. dev_dbg(info->dev, "%dx%d %dbpp %s (orientation %s)\n", hdcn,
  240. vdln, bpp, gray ? "grayscale" : "color",
  241. par->rot ? "rotated" : "normal");
  242. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  243. lddfr = par->pd->lddfr | (1 << 8);
  244. #else
  245. lddfr = par->pd->lddfr & ~(1 << 8);
  246. #endif
  247. ldmtr = par->pd->ldmtr;
  248. if (!(vm->sync & FB_SYNC_HOR_HIGH_ACT))
  249. ldmtr |= LDMTR_CL1POL;
  250. if (!(vm->sync & FB_SYNC_VERT_HIGH_ACT))
  251. ldmtr |= LDMTR_FLMPOL;
  252. /* shut down LCDC before changing display parameters */
  253. sh7760fb_blank(FB_BLANK_POWERDOWN, info);
  254. iowrite16(par->pd->ldickr, par->base + LDICKR); /* pixclock */
  255. iowrite16(ldmtr, par->base + LDMTR); /* polarities */
  256. iowrite16(lddfr, par->base + LDDFR); /* color/depth */
  257. iowrite16((par->rot ? 1 << 13 : 0), par->base + LDSMR); /* rotate */
  258. iowrite16(par->pd->ldpmmr, par->base + LDPMMR); /* Power Management */
  259. iowrite16(par->pd->ldpspr, par->base + LDPSPR); /* Power Supply Ctrl */
  260. /* display resolution */
  261. iowrite16(((htcn >> 3) - 1) | (((hdcn >> 3) - 1) << 8),
  262. par->base + LDHCNR);
  263. iowrite16(vdln - 1, par->base + LDVDLNR);
  264. iowrite16(vtln - 1, par->base + LDVTLNR);
  265. /* h/v sync signals */
  266. iowrite16((vsynp - 1) | ((vsynw - 1) << 12), par->base + LDVSYNR);
  267. iowrite16(((hsynp >> 3) - 1) | (((hsynw >> 3) - 1) << 12),
  268. par->base + LDHSYNR);
  269. /* AC modulation sig */
  270. iowrite16(par->pd->ldaclnr, par->base + LDACLNR);
  271. stride = (par->rot) ? vtln : hdcn;
  272. if (!gray)
  273. stride *= (bpp + 7) >> 3;
  274. else {
  275. if (bpp == 1)
  276. stride >>= 3;
  277. else if (bpp == 2)
  278. stride >>= 2;
  279. else if (bpp == 4)
  280. stride >>= 1;
  281. /* 6 bpp == 8 bpp */
  282. }
  283. /* if rotated, stride must be power of 2 */
  284. if (par->rot) {
  285. unsigned long bit = 1 << 31;
  286. while (bit) {
  287. if (stride & bit)
  288. break;
  289. bit >>= 1;
  290. }
  291. if (stride & ~bit)
  292. stride = bit << 1; /* not P-o-2, round up */
  293. }
  294. iowrite16(stride, par->base + LDLAOR);
  295. /* set display mem start address */
  296. sbase = (unsigned long)par->fbdma;
  297. if (par->rot)
  298. sbase += (hdcn - 1) * stride;
  299. iowrite32(sbase, par->base + LDSARU);
  300. /*
  301. * for DSTN need to set address for lower half.
  302. * I (mlau) don't know which address to set it to,
  303. * so I guessed at (stride * yres/2).
  304. */
  305. if (((ldmtr & 0x003f) >= LDMTR_DSTN_MONO_8) &&
  306. ((ldmtr & 0x003f) <= LDMTR_DSTN_COLOR_16)) {
  307. dev_dbg(info->dev, " ***** DSTN untested! *****\n");
  308. dstn_off = stride;
  309. if (par->rot)
  310. dstn_off *= hdcn >> 1;
  311. else
  312. dstn_off *= vdln >> 1;
  313. ldsarl = sbase + dstn_off;
  314. } else
  315. ldsarl = 0;
  316. iowrite32(ldsarl, par->base + LDSARL); /* mem for lower half of DSTN */
  317. encode_fix(&info->fix, info, stride);
  318. sh7760fb_check_var(&info->var, info);
  319. sh7760fb_blank(FB_BLANK_UNBLANK, info); /* panel on! */
  320. dev_dbg(info->dev, "hdcn : %6d htcn : %6d\n", hdcn, htcn);
  321. dev_dbg(info->dev, "hsynw : %6d hsynp : %6d\n", hsynw, hsynp);
  322. dev_dbg(info->dev, "vdln : %6d vtln : %6d\n", vdln, vtln);
  323. dev_dbg(info->dev, "vsynw : %6d vsynp : %6d\n", vsynw, vsynp);
  324. dev_dbg(info->dev, "clksrc: %6d clkdiv: %6d\n",
  325. (par->pd->ldickr >> 12) & 3, par->pd->ldickr & 0x1f);
  326. dev_dbg(info->dev, "ldpmmr: 0x%04x ldpspr: 0x%04x\n", par->pd->ldpmmr,
  327. par->pd->ldpspr);
  328. dev_dbg(info->dev, "ldmtr : 0x%04x lddfr : 0x%04x\n", ldmtr, lddfr);
  329. dev_dbg(info->dev, "ldlaor: %ld\n", stride);
  330. dev_dbg(info->dev, "ldsaru: 0x%08lx ldsarl: 0x%08lx\n", sbase, ldsarl);
  331. return 0;
  332. }
  333. static struct fb_ops sh7760fb_ops = {
  334. .owner = THIS_MODULE,
  335. .fb_blank = sh7760fb_blank,
  336. .fb_check_var = sh7760fb_check_var,
  337. .fb_setcmap = sh7760fb_setcmap,
  338. .fb_set_par = sh7760fb_set_par,
  339. .fb_fillrect = cfb_fillrect,
  340. .fb_copyarea = cfb_copyarea,
  341. .fb_imageblit = cfb_imageblit,
  342. };
  343. static void sh7760fb_free_mem(struct fb_info *info)
  344. {
  345. struct sh7760fb_par *par = info->par;
  346. if (!info->screen_base)
  347. return;
  348. dma_free_coherent(info->dev, info->screen_size,
  349. info->screen_base, par->fbdma);
  350. par->fbdma = 0;
  351. info->screen_base = NULL;
  352. info->screen_size = 0;
  353. }
  354. /* allocate the framebuffer memory. This memory must be in Area3,
  355. * (dictated by the DMA engine) and contiguous, at a 512 byte boundary.
  356. */
  357. static int sh7760fb_alloc_mem(struct fb_info *info)
  358. {
  359. struct sh7760fb_par *par = info->par;
  360. void *fbmem;
  361. unsigned long vram;
  362. int ret, bpp;
  363. if (info->screen_base)
  364. return 0;
  365. /* get color info from register value */
  366. ret = sh7760fb_get_color_info(info->dev, par->pd->lddfr, &bpp, NULL);
  367. if (ret) {
  368. printk(KERN_ERR "colinfo\n");
  369. return ret;
  370. }
  371. /* min VRAM: xres_min = 16, yres_min = 1, bpp = 1: 2byte -> 1 page
  372. max VRAM: xres_max = 1024, yres_max = 1024, bpp = 16: 2MB */
  373. vram = info->var.xres * info->var.yres;
  374. if (info->var.grayscale) {
  375. if (bpp == 1)
  376. vram >>= 3;
  377. else if (bpp == 2)
  378. vram >>= 2;
  379. else if (bpp == 4)
  380. vram >>= 1;
  381. } else if (bpp > 8)
  382. vram *= 2;
  383. if ((vram < 1) || (vram > 1024 * 2048)) {
  384. dev_dbg(info->dev, "too much VRAM required. Check settings\n");
  385. return -ENODEV;
  386. }
  387. if (vram < PAGE_SIZE)
  388. vram = PAGE_SIZE;
  389. fbmem = dma_alloc_coherent(info->dev, vram, &par->fbdma, GFP_KERNEL);
  390. if (!fbmem)
  391. return -ENOMEM;
  392. if ((par->fbdma & SH7760FB_DMA_MASK) != SH7760FB_DMA_MASK) {
  393. sh7760fb_free_mem(info);
  394. dev_err(info->dev, "kernel gave me memory at 0x%08lx, which is"
  395. "unusable for the LCDC\n", (unsigned long)par->fbdma);
  396. return -ENOMEM;
  397. }
  398. info->screen_base = fbmem;
  399. info->screen_size = vram;
  400. return 0;
  401. }
  402. static int __devinit sh7760fb_probe(struct platform_device *pdev)
  403. {
  404. struct fb_info *info;
  405. struct resource *res;
  406. struct sh7760fb_par *par;
  407. int ret;
  408. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  409. if (unlikely(res == NULL)) {
  410. dev_err(&pdev->dev, "invalid resource\n");
  411. return -EINVAL;
  412. }
  413. info = framebuffer_alloc(sizeof(struct sh7760fb_par), &pdev->dev);
  414. if (!info)
  415. return -ENOMEM;
  416. par = info->par;
  417. par->dev = pdev;
  418. par->pd = pdev->dev.platform_data;
  419. if (!par->pd) {
  420. dev_dbg(info->dev, "no display setup data!\n");
  421. ret = -ENODEV;
  422. goto out_fb;
  423. }
  424. par->ioarea = request_mem_region(res->start,
  425. (res->end - res->start), pdev->name);
  426. if (!par->ioarea) {
  427. dev_err(&pdev->dev, "mmio area busy\n");
  428. ret = -EBUSY;
  429. goto out_fb;
  430. }
  431. par->base = ioremap_nocache(res->start, res->end - res->start + 1);
  432. if (!par->base) {
  433. dev_err(&pdev->dev, "cannot remap\n");
  434. ret = -ENODEV;
  435. goto out_res;
  436. }
  437. iowrite16(0, par->base + LDINTR); /* disable vsync irq */
  438. par->irq = platform_get_irq(pdev, 0);
  439. if (par->irq >= 0) {
  440. ret = request_irq(par->irq, sh7760fb_irq, 0,
  441. "sh7760-lcdc", &par->vsync);
  442. if (ret) {
  443. dev_err(&pdev->dev, "cannot grab IRQ\n");
  444. par->irq = -ENXIO;
  445. } else
  446. disable_irq_nosync(par->irq);
  447. }
  448. fb_videomode_to_var(&info->var, par->pd->def_mode);
  449. ret = sh7760fb_alloc_mem(info);
  450. if (ret) {
  451. dev_dbg(info->dev, "framebuffer memory allocation failed!\n");
  452. goto out_unmap;
  453. }
  454. info->pseudo_palette = par->pseudo_palette;
  455. /* fixup color register bitpositions. These are fixed by hardware */
  456. info->var.red.offset = 11;
  457. info->var.red.length = 5;
  458. info->var.red.msb_right = 0;
  459. info->var.green.offset = 5;
  460. info->var.green.length = 6;
  461. info->var.green.msb_right = 0;
  462. info->var.blue.offset = 0;
  463. info->var.blue.length = 5;
  464. info->var.blue.msb_right = 0;
  465. info->var.transp.offset = 0;
  466. info->var.transp.length = 0;
  467. info->var.transp.msb_right = 0;
  468. /* set the DON2 bit now, before cmap allocation, as it will randomize
  469. * palette memory.
  470. */
  471. iowrite16(LDCNTR_DON2, par->base + LDCNTR);
  472. info->fbops = &sh7760fb_ops;
  473. ret = fb_alloc_cmap(&info->cmap, 256, 0);
  474. if (ret) {
  475. dev_dbg(info->dev, "Unable to allocate cmap memory\n");
  476. goto out_mem;
  477. }
  478. ret = register_framebuffer(info);
  479. if (ret < 0) {
  480. dev_dbg(info->dev, "cannot register fb!\n");
  481. goto out_cmap;
  482. }
  483. platform_set_drvdata(pdev, info);
  484. printk(KERN_INFO "%s: memory at phys 0x%08lx-0x%08lx, size %ld KiB\n",
  485. pdev->name,
  486. (unsigned long)par->fbdma,
  487. (unsigned long)(par->fbdma + info->screen_size - 1),
  488. info->screen_size >> 10);
  489. return 0;
  490. out_cmap:
  491. sh7760fb_blank(FB_BLANK_POWERDOWN, info);
  492. fb_dealloc_cmap(&info->cmap);
  493. out_mem:
  494. sh7760fb_free_mem(info);
  495. out_unmap:
  496. if (par->irq >= 0)
  497. free_irq(par->irq, &par->vsync);
  498. iounmap(par->base);
  499. out_res:
  500. release_resource(par->ioarea);
  501. kfree(par->ioarea);
  502. out_fb:
  503. framebuffer_release(info);
  504. return ret;
  505. }
  506. static int __devexit sh7760fb_remove(struct platform_device *dev)
  507. {
  508. struct fb_info *info = platform_get_drvdata(dev);
  509. struct sh7760fb_par *par = info->par;
  510. sh7760fb_blank(FB_BLANK_POWERDOWN, info);
  511. unregister_framebuffer(info);
  512. fb_dealloc_cmap(&info->cmap);
  513. sh7760fb_free_mem(info);
  514. if (par->irq >= 0)
  515. free_irq(par->irq, par);
  516. iounmap(par->base);
  517. release_resource(par->ioarea);
  518. kfree(par->ioarea);
  519. framebuffer_release(info);
  520. platform_set_drvdata(dev, NULL);
  521. return 0;
  522. }
  523. static struct platform_driver sh7760_lcdc_driver = {
  524. .driver = {
  525. .name = "sh7760-lcdc",
  526. .owner = THIS_MODULE,
  527. },
  528. .probe = sh7760fb_probe,
  529. .remove = __devexit_p(sh7760fb_remove),
  530. };
  531. static int __init sh7760fb_init(void)
  532. {
  533. return platform_driver_register(&sh7760_lcdc_driver);
  534. }
  535. static void __exit sh7760fb_exit(void)
  536. {
  537. platform_driver_unregister(&sh7760_lcdc_driver);
  538. }
  539. module_init(sh7760fb_init);
  540. module_exit(sh7760fb_exit);
  541. MODULE_AUTHOR("Nobuhiro Iwamatsu, Manuel Lauss");
  542. MODULE_DESCRIPTION("FBdev for SH7760/63 integrated LCD Controller");
  543. MODULE_LICENSE("GPL");