asic3.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648
  1. /*
  2. * driver/mfd/asic3.c
  3. *
  4. * Compaq ASIC3 support.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Copyright 2001 Compaq Computer Corporation.
  11. * Copyright 2004-2005 Phil Blundell
  12. * Copyright 2007-2008 OpenedHand Ltd.
  13. *
  14. * Authors: Phil Blundell <pb@handhelds.org>,
  15. * Samuel Ortiz <sameo@openedhand.com>
  16. *
  17. */
  18. #include <linux/version.h>
  19. #include <linux/kernel.h>
  20. #include <linux/irq.h>
  21. #include <linux/gpio.h>
  22. #include <linux/io.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/mfd/asic3.h>
  26. struct asic3 {
  27. void __iomem *mapping;
  28. unsigned int bus_shift;
  29. unsigned int irq_nr;
  30. unsigned int irq_base;
  31. spinlock_t lock;
  32. u16 irq_bothedge[4];
  33. struct gpio_chip gpio;
  34. struct device *dev;
  35. };
  36. static int asic3_gpio_get(struct gpio_chip *chip, unsigned offset);
  37. static inline void asic3_write_register(struct asic3 *asic,
  38. unsigned int reg, u32 value)
  39. {
  40. iowrite16(value, asic->mapping +
  41. (reg >> asic->bus_shift));
  42. }
  43. static inline u32 asic3_read_register(struct asic3 *asic,
  44. unsigned int reg)
  45. {
  46. return ioread16(asic->mapping +
  47. (reg >> asic->bus_shift));
  48. }
  49. /* IRQs */
  50. #define MAX_ASIC_ISR_LOOPS 20
  51. #define ASIC3_GPIO_BASE_INCR \
  52. (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE)
  53. static void asic3_irq_flip_edge(struct asic3 *asic,
  54. u32 base, int bit)
  55. {
  56. u16 edge;
  57. unsigned long flags;
  58. spin_lock_irqsave(&asic->lock, flags);
  59. edge = asic3_read_register(asic,
  60. base + ASIC3_GPIO_EDGE_TRIGGER);
  61. edge ^= bit;
  62. asic3_write_register(asic,
  63. base + ASIC3_GPIO_EDGE_TRIGGER, edge);
  64. spin_unlock_irqrestore(&asic->lock, flags);
  65. }
  66. static void asic3_irq_demux(unsigned int irq, struct irq_desc *desc)
  67. {
  68. int iter, i;
  69. unsigned long flags;
  70. struct asic3 *asic;
  71. desc->chip->ack(irq);
  72. asic = desc->handler_data;
  73. for (iter = 0 ; iter < MAX_ASIC_ISR_LOOPS; iter++) {
  74. u32 status;
  75. int bank;
  76. spin_lock_irqsave(&asic->lock, flags);
  77. status = asic3_read_register(asic,
  78. ASIC3_OFFSET(INTR, P_INT_STAT));
  79. spin_unlock_irqrestore(&asic->lock, flags);
  80. /* Check all ten register bits */
  81. if ((status & 0x3ff) == 0)
  82. break;
  83. /* Handle GPIO IRQs */
  84. for (bank = 0; bank < ASIC3_NUM_GPIO_BANKS; bank++) {
  85. if (status & (1 << bank)) {
  86. unsigned long base, istat;
  87. base = ASIC3_GPIO_A_BASE
  88. + bank * ASIC3_GPIO_BASE_INCR;
  89. spin_lock_irqsave(&asic->lock, flags);
  90. istat = asic3_read_register(asic,
  91. base +
  92. ASIC3_GPIO_INT_STATUS);
  93. /* Clearing IntStatus */
  94. asic3_write_register(asic,
  95. base +
  96. ASIC3_GPIO_INT_STATUS, 0);
  97. spin_unlock_irqrestore(&asic->lock, flags);
  98. for (i = 0; i < ASIC3_GPIOS_PER_BANK; i++) {
  99. int bit = (1 << i);
  100. unsigned int irqnr;
  101. if (!(istat & bit))
  102. continue;
  103. irqnr = asic->irq_base +
  104. (ASIC3_GPIOS_PER_BANK * bank)
  105. + i;
  106. desc = irq_desc + irqnr;
  107. desc->handle_irq(irqnr, desc);
  108. if (asic->irq_bothedge[bank] & bit)
  109. asic3_irq_flip_edge(asic, base,
  110. bit);
  111. }
  112. }
  113. }
  114. /* Handle remaining IRQs in the status register */
  115. for (i = ASIC3_NUM_GPIOS; i < ASIC3_NR_IRQS; i++) {
  116. /* They start at bit 4 and go up */
  117. if (status & (1 << (i - ASIC3_NUM_GPIOS + 4))) {
  118. desc = irq_desc + asic->irq_base + i;
  119. desc->handle_irq(asic->irq_base + i,
  120. desc);
  121. }
  122. }
  123. }
  124. if (iter >= MAX_ASIC_ISR_LOOPS)
  125. dev_err(asic->dev, "interrupt processing overrun\n");
  126. }
  127. static inline int asic3_irq_to_bank(struct asic3 *asic, int irq)
  128. {
  129. int n;
  130. n = (irq - asic->irq_base) >> 4;
  131. return (n * (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE));
  132. }
  133. static inline int asic3_irq_to_index(struct asic3 *asic, int irq)
  134. {
  135. return (irq - asic->irq_base) & 0xf;
  136. }
  137. static void asic3_mask_gpio_irq(unsigned int irq)
  138. {
  139. struct asic3 *asic = get_irq_chip_data(irq);
  140. u32 val, bank, index;
  141. unsigned long flags;
  142. bank = asic3_irq_to_bank(asic, irq);
  143. index = asic3_irq_to_index(asic, irq);
  144. spin_lock_irqsave(&asic->lock, flags);
  145. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  146. val |= 1 << index;
  147. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  148. spin_unlock_irqrestore(&asic->lock, flags);
  149. }
  150. static void asic3_mask_irq(unsigned int irq)
  151. {
  152. struct asic3 *asic = get_irq_chip_data(irq);
  153. int regval;
  154. unsigned long flags;
  155. spin_lock_irqsave(&asic->lock, flags);
  156. regval = asic3_read_register(asic,
  157. ASIC3_INTR_BASE +
  158. ASIC3_INTR_INT_MASK);
  159. regval &= ~(ASIC3_INTMASK_MASK0 <<
  160. (irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  161. asic3_write_register(asic,
  162. ASIC3_INTR_BASE +
  163. ASIC3_INTR_INT_MASK,
  164. regval);
  165. spin_unlock_irqrestore(&asic->lock, flags);
  166. }
  167. static void asic3_unmask_gpio_irq(unsigned int irq)
  168. {
  169. struct asic3 *asic = get_irq_chip_data(irq);
  170. u32 val, bank, index;
  171. unsigned long flags;
  172. bank = asic3_irq_to_bank(asic, irq);
  173. index = asic3_irq_to_index(asic, irq);
  174. spin_lock_irqsave(&asic->lock, flags);
  175. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  176. val &= ~(1 << index);
  177. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  178. spin_unlock_irqrestore(&asic->lock, flags);
  179. }
  180. static void asic3_unmask_irq(unsigned int irq)
  181. {
  182. struct asic3 *asic = get_irq_chip_data(irq);
  183. int regval;
  184. unsigned long flags;
  185. spin_lock_irqsave(&asic->lock, flags);
  186. regval = asic3_read_register(asic,
  187. ASIC3_INTR_BASE +
  188. ASIC3_INTR_INT_MASK);
  189. regval |= (ASIC3_INTMASK_MASK0 <<
  190. (irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  191. asic3_write_register(asic,
  192. ASIC3_INTR_BASE +
  193. ASIC3_INTR_INT_MASK,
  194. regval);
  195. spin_unlock_irqrestore(&asic->lock, flags);
  196. }
  197. static int asic3_gpio_irq_type(unsigned int irq, unsigned int type)
  198. {
  199. struct asic3 *asic = get_irq_chip_data(irq);
  200. u32 bank, index;
  201. u16 trigger, level, edge, bit;
  202. unsigned long flags;
  203. bank = asic3_irq_to_bank(asic, irq);
  204. index = asic3_irq_to_index(asic, irq);
  205. bit = 1<<index;
  206. spin_lock_irqsave(&asic->lock, flags);
  207. level = asic3_read_register(asic,
  208. bank + ASIC3_GPIO_LEVEL_TRIGGER);
  209. edge = asic3_read_register(asic,
  210. bank + ASIC3_GPIO_EDGE_TRIGGER);
  211. trigger = asic3_read_register(asic,
  212. bank + ASIC3_GPIO_TRIGGER_TYPE);
  213. asic->irq_bothedge[(irq - asic->irq_base) >> 4] &= ~bit;
  214. if (type == IRQ_TYPE_EDGE_RISING) {
  215. trigger |= bit;
  216. edge |= bit;
  217. } else if (type == IRQ_TYPE_EDGE_FALLING) {
  218. trigger |= bit;
  219. edge &= ~bit;
  220. } else if (type == IRQ_TYPE_EDGE_BOTH) {
  221. trigger |= bit;
  222. if (asic3_gpio_get(&asic->gpio, irq - asic->irq_base))
  223. edge &= ~bit;
  224. else
  225. edge |= bit;
  226. asic->irq_bothedge[(irq - asic->irq_base) >> 4] |= bit;
  227. } else if (type == IRQ_TYPE_LEVEL_LOW) {
  228. trigger &= ~bit;
  229. level &= ~bit;
  230. } else if (type == IRQ_TYPE_LEVEL_HIGH) {
  231. trigger &= ~bit;
  232. level |= bit;
  233. } else {
  234. /*
  235. * if type == IRQ_TYPE_NONE, we should mask interrupts, but
  236. * be careful to not unmask them if mask was also called.
  237. * Probably need internal state for mask.
  238. */
  239. dev_notice(asic->dev, "irq type not changed\n");
  240. }
  241. asic3_write_register(asic, bank + ASIC3_GPIO_LEVEL_TRIGGER,
  242. level);
  243. asic3_write_register(asic, bank + ASIC3_GPIO_EDGE_TRIGGER,
  244. edge);
  245. asic3_write_register(asic, bank + ASIC3_GPIO_TRIGGER_TYPE,
  246. trigger);
  247. spin_unlock_irqrestore(&asic->lock, flags);
  248. return 0;
  249. }
  250. static struct irq_chip asic3_gpio_irq_chip = {
  251. .name = "ASIC3-GPIO",
  252. .ack = asic3_mask_gpio_irq,
  253. .mask = asic3_mask_gpio_irq,
  254. .unmask = asic3_unmask_gpio_irq,
  255. .set_type = asic3_gpio_irq_type,
  256. };
  257. static struct irq_chip asic3_irq_chip = {
  258. .name = "ASIC3",
  259. .ack = asic3_mask_irq,
  260. .mask = asic3_mask_irq,
  261. .unmask = asic3_unmask_irq,
  262. };
  263. static int __init asic3_irq_probe(struct platform_device *pdev)
  264. {
  265. struct asic3 *asic = platform_get_drvdata(pdev);
  266. unsigned long clksel = 0;
  267. unsigned int irq, irq_base;
  268. int map_size;
  269. int ret;
  270. ret = platform_get_irq(pdev, 0);
  271. if (ret < 0)
  272. return ret;
  273. asic->irq_nr = ret;
  274. /* turn on clock to IRQ controller */
  275. clksel |= CLOCK_SEL_CX;
  276. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
  277. clksel);
  278. irq_base = asic->irq_base;
  279. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  280. if (irq < asic->irq_base + ASIC3_NUM_GPIOS)
  281. set_irq_chip(irq, &asic3_gpio_irq_chip);
  282. else
  283. set_irq_chip(irq, &asic3_irq_chip);
  284. set_irq_chip_data(irq, asic);
  285. set_irq_handler(irq, handle_level_irq);
  286. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  287. }
  288. asic3_write_register(asic, ASIC3_OFFSET(INTR, INT_MASK),
  289. ASIC3_INTMASK_GINTMASK);
  290. set_irq_chained_handler(asic->irq_nr, asic3_irq_demux);
  291. set_irq_type(asic->irq_nr, IRQ_TYPE_EDGE_RISING);
  292. set_irq_data(asic->irq_nr, asic);
  293. return 0;
  294. }
  295. static void asic3_irq_remove(struct platform_device *pdev)
  296. {
  297. struct asic3 *asic = platform_get_drvdata(pdev);
  298. unsigned int irq, irq_base;
  299. irq_base = asic->irq_base;
  300. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  301. set_irq_flags(irq, 0);
  302. set_irq_handler(irq, NULL);
  303. set_irq_chip(irq, NULL);
  304. set_irq_chip_data(irq, NULL);
  305. }
  306. set_irq_chained_handler(asic->irq_nr, NULL);
  307. }
  308. /* GPIOs */
  309. static int asic3_gpio_direction(struct gpio_chip *chip,
  310. unsigned offset, int out)
  311. {
  312. u32 mask = ASIC3_GPIO_TO_MASK(offset), out_reg;
  313. unsigned int gpio_base;
  314. unsigned long flags;
  315. struct asic3 *asic;
  316. asic = container_of(chip, struct asic3, gpio);
  317. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  318. if (gpio_base > ASIC3_GPIO_D_BASE) {
  319. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  320. gpio_base, offset);
  321. return -EINVAL;
  322. }
  323. spin_lock_irqsave(&asic->lock, flags);
  324. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_DIRECTION);
  325. /* Input is 0, Output is 1 */
  326. if (out)
  327. out_reg |= mask;
  328. else
  329. out_reg &= ~mask;
  330. asic3_write_register(asic, gpio_base + ASIC3_GPIO_DIRECTION, out_reg);
  331. spin_unlock_irqrestore(&asic->lock, flags);
  332. return 0;
  333. }
  334. static int asic3_gpio_direction_input(struct gpio_chip *chip,
  335. unsigned offset)
  336. {
  337. return asic3_gpio_direction(chip, offset, 0);
  338. }
  339. static int asic3_gpio_direction_output(struct gpio_chip *chip,
  340. unsigned offset, int value)
  341. {
  342. return asic3_gpio_direction(chip, offset, 1);
  343. }
  344. static int asic3_gpio_get(struct gpio_chip *chip,
  345. unsigned offset)
  346. {
  347. unsigned int gpio_base;
  348. u32 mask = ASIC3_GPIO_TO_MASK(offset);
  349. struct asic3 *asic;
  350. asic = container_of(chip, struct asic3, gpio);
  351. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  352. if (gpio_base > ASIC3_GPIO_D_BASE) {
  353. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  354. gpio_base, offset);
  355. return -EINVAL;
  356. }
  357. return asic3_read_register(asic, gpio_base + ASIC3_GPIO_STATUS) & mask;
  358. }
  359. static void asic3_gpio_set(struct gpio_chip *chip,
  360. unsigned offset, int value)
  361. {
  362. u32 mask, out_reg;
  363. unsigned int gpio_base;
  364. unsigned long flags;
  365. struct asic3 *asic;
  366. asic = container_of(chip, struct asic3, gpio);
  367. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  368. if (gpio_base > ASIC3_GPIO_D_BASE) {
  369. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  370. gpio_base, offset);
  371. return;
  372. }
  373. mask = ASIC3_GPIO_TO_MASK(offset);
  374. spin_lock_irqsave(&asic->lock, flags);
  375. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_OUT);
  376. if (value)
  377. out_reg |= mask;
  378. else
  379. out_reg &= ~mask;
  380. asic3_write_register(asic, gpio_base + ASIC3_GPIO_OUT, out_reg);
  381. spin_unlock_irqrestore(&asic->lock, flags);
  382. return;
  383. }
  384. static __init int asic3_gpio_probe(struct platform_device *pdev,
  385. u16 *gpio_config, int num)
  386. {
  387. struct asic3 *asic = platform_get_drvdata(pdev);
  388. u16 alt_reg[ASIC3_NUM_GPIO_BANKS];
  389. u16 out_reg[ASIC3_NUM_GPIO_BANKS];
  390. u16 dir_reg[ASIC3_NUM_GPIO_BANKS];
  391. int i;
  392. memzero(alt_reg, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  393. memzero(out_reg, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  394. memzero(dir_reg, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  395. /* Enable all GPIOs */
  396. asic3_write_register(asic, ASIC3_GPIO_OFFSET(A, MASK), 0xffff);
  397. asic3_write_register(asic, ASIC3_GPIO_OFFSET(B, MASK), 0xffff);
  398. asic3_write_register(asic, ASIC3_GPIO_OFFSET(C, MASK), 0xffff);
  399. asic3_write_register(asic, ASIC3_GPIO_OFFSET(D, MASK), 0xffff);
  400. for (i = 0; i < num; i++) {
  401. u8 alt, pin, dir, init, bank_num, bit_num;
  402. u16 config = gpio_config[i];
  403. pin = ASIC3_CONFIG_GPIO_PIN(config);
  404. alt = ASIC3_CONFIG_GPIO_ALT(config);
  405. dir = ASIC3_CONFIG_GPIO_DIR(config);
  406. init = ASIC3_CONFIG_GPIO_INIT(config);
  407. bank_num = ASIC3_GPIO_TO_BANK(pin);
  408. bit_num = ASIC3_GPIO_TO_BIT(pin);
  409. alt_reg[bank_num] |= (alt << bit_num);
  410. out_reg[bank_num] |= (init << bit_num);
  411. dir_reg[bank_num] |= (dir << bit_num);
  412. }
  413. for (i = 0; i < ASIC3_NUM_GPIO_BANKS; i++) {
  414. asic3_write_register(asic,
  415. ASIC3_BANK_TO_BASE(i) +
  416. ASIC3_GPIO_DIRECTION,
  417. dir_reg[i]);
  418. asic3_write_register(asic,
  419. ASIC3_BANK_TO_BASE(i) + ASIC3_GPIO_OUT,
  420. out_reg[i]);
  421. asic3_write_register(asic,
  422. ASIC3_BANK_TO_BASE(i) +
  423. ASIC3_GPIO_ALT_FUNCTION,
  424. alt_reg[i]);
  425. }
  426. return gpiochip_add(&asic->gpio);
  427. }
  428. static int asic3_gpio_remove(struct platform_device *pdev)
  429. {
  430. struct asic3 *asic = platform_get_drvdata(pdev);
  431. return gpiochip_remove(&asic->gpio);
  432. }
  433. /* Core */
  434. static int __init asic3_probe(struct platform_device *pdev)
  435. {
  436. struct asic3_platform_data *pdata = pdev->dev.platform_data;
  437. struct asic3 *asic;
  438. struct resource *mem;
  439. unsigned long clksel;
  440. int ret = 0;
  441. asic = kzalloc(sizeof(struct asic3), GFP_KERNEL);
  442. if (asic == NULL) {
  443. printk(KERN_ERR "kzalloc failed\n");
  444. return -ENOMEM;
  445. }
  446. spin_lock_init(&asic->lock);
  447. platform_set_drvdata(pdev, asic);
  448. asic->dev = &pdev->dev;
  449. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  450. if (!mem) {
  451. ret = -ENOMEM;
  452. dev_err(asic->dev, "no MEM resource\n");
  453. goto out_free;
  454. }
  455. map_size = mem->end - mem->start + 1;
  456. asic->mapping = ioremap(mem->start, map_size);
  457. if (!asic->mapping) {
  458. ret = -ENOMEM;
  459. dev_err(asic->dev, "Couldn't ioremap\n");
  460. goto out_free;
  461. }
  462. asic->irq_base = pdata->irq_base;
  463. /* calculate bus shift from mem resource */
  464. asic->bus_shift = 2 - (map_size >> 12);
  465. clksel = 0;
  466. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), clksel);
  467. ret = asic3_irq_probe(pdev);
  468. if (ret < 0) {
  469. dev_err(asic->dev, "Couldn't probe IRQs\n");
  470. goto out_unmap;
  471. }
  472. asic->gpio.base = pdata->gpio_base;
  473. asic->gpio.ngpio = ASIC3_NUM_GPIOS;
  474. asic->gpio.get = asic3_gpio_get;
  475. asic->gpio.set = asic3_gpio_set;
  476. asic->gpio.direction_input = asic3_gpio_direction_input;
  477. asic->gpio.direction_output = asic3_gpio_direction_output;
  478. ret = asic3_gpio_probe(pdev,
  479. pdata->gpio_config,
  480. pdata->gpio_config_num);
  481. if (ret < 0) {
  482. dev_err(asic->dev, "GPIO probe failed\n");
  483. goto out_irq;
  484. }
  485. dev_info(asic->dev, "ASIC3 Core driver\n");
  486. return 0;
  487. out_irq:
  488. asic3_irq_remove(pdev);
  489. out_unmap:
  490. iounmap(asic->mapping);
  491. out_free:
  492. kfree(asic);
  493. return ret;
  494. }
  495. static int asic3_remove(struct platform_device *pdev)
  496. {
  497. int ret;
  498. struct asic3 *asic = platform_get_drvdata(pdev);
  499. ret = asic3_gpio_remove(pdev);
  500. if (ret < 0)
  501. return ret;
  502. asic3_irq_remove(pdev);
  503. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), 0);
  504. iounmap(asic->mapping);
  505. kfree(asic);
  506. return 0;
  507. }
  508. static void asic3_shutdown(struct platform_device *pdev)
  509. {
  510. }
  511. static struct platform_driver asic3_device_driver = {
  512. .driver = {
  513. .name = "asic3",
  514. },
  515. .remove = __devexit_p(asic3_remove),
  516. .shutdown = asic3_shutdown,
  517. };
  518. static int __init asic3_init(void)
  519. {
  520. int retval = 0;
  521. retval = platform_driver_probe(&asic3_device_driver, asic3_probe);
  522. return retval;
  523. }
  524. subsys_initcall(asic3_init);