head.S 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287
  1. /*
  2. * Here is where the ball gets rolling as far as the kernel is concerned.
  3. * When control is transferred to _start, the bootload has already
  4. * loaded us to the correct address. All that's left to do here is
  5. * to set up the kernel's global pointer and jump to the kernel
  6. * entry point.
  7. *
  8. * Copyright (C) 1998-2001, 2003, 2005 Hewlett-Packard Co
  9. * David Mosberger-Tang <davidm@hpl.hp.com>
  10. * Stephane Eranian <eranian@hpl.hp.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. * Copyright (C) 1999 Intel Corp.
  14. * Copyright (C) 1999 Asit Mallick <Asit.K.Mallick@intel.com>
  15. * Copyright (C) 1999 Don Dugger <Don.Dugger@intel.com>
  16. * Copyright (C) 2002 Fenghua Yu <fenghua.yu@intel.com>
  17. * -Optimize __ia64_save_fpu() and __ia64_load_fpu() for Itanium 2.
  18. * Copyright (C) 2004 Ashok Raj <ashok.raj@intel.com>
  19. * Support for CPU Hotplug
  20. */
  21. #include <asm/asmmacro.h>
  22. #include <asm/fpu.h>
  23. #include <asm/kregs.h>
  24. #include <asm/mmu_context.h>
  25. #include <asm/asm-offsets.h>
  26. #include <asm/pal.h>
  27. #include <asm/paravirt.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/processor.h>
  30. #include <asm/ptrace.h>
  31. #include <asm/system.h>
  32. #include <asm/mca_asm.h>
  33. #include <linux/init.h>
  34. #include <linux/linkage.h>
  35. #ifdef CONFIG_HOTPLUG_CPU
  36. #define SAL_PSR_BITS_TO_SET \
  37. (IA64_PSR_AC | IA64_PSR_BN | IA64_PSR_MFH | IA64_PSR_MFL)
  38. #define SAVE_FROM_REG(src, ptr, dest) \
  39. mov dest=src;; \
  40. st8 [ptr]=dest,0x08
  41. #define RESTORE_REG(reg, ptr, _tmp) \
  42. ld8 _tmp=[ptr],0x08;; \
  43. mov reg=_tmp
  44. #define SAVE_BREAK_REGS(ptr, _idx, _breg, _dest)\
  45. mov ar.lc=IA64_NUM_DBG_REGS-1;; \
  46. mov _idx=0;; \
  47. 1: \
  48. SAVE_FROM_REG(_breg[_idx], ptr, _dest);; \
  49. add _idx=1,_idx;; \
  50. br.cloop.sptk.many 1b
  51. #define RESTORE_BREAK_REGS(ptr, _idx, _breg, _tmp, _lbl)\
  52. mov ar.lc=IA64_NUM_DBG_REGS-1;; \
  53. mov _idx=0;; \
  54. _lbl: RESTORE_REG(_breg[_idx], ptr, _tmp);; \
  55. add _idx=1, _idx;; \
  56. br.cloop.sptk.many _lbl
  57. #define SAVE_ONE_RR(num, _reg, _tmp) \
  58. movl _tmp=(num<<61);; \
  59. mov _reg=rr[_tmp]
  60. #define SAVE_REGION_REGS(_tmp, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) \
  61. SAVE_ONE_RR(0,_r0, _tmp);; \
  62. SAVE_ONE_RR(1,_r1, _tmp);; \
  63. SAVE_ONE_RR(2,_r2, _tmp);; \
  64. SAVE_ONE_RR(3,_r3, _tmp);; \
  65. SAVE_ONE_RR(4,_r4, _tmp);; \
  66. SAVE_ONE_RR(5,_r5, _tmp);; \
  67. SAVE_ONE_RR(6,_r6, _tmp);; \
  68. SAVE_ONE_RR(7,_r7, _tmp);;
  69. #define STORE_REGION_REGS(ptr, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) \
  70. st8 [ptr]=_r0, 8;; \
  71. st8 [ptr]=_r1, 8;; \
  72. st8 [ptr]=_r2, 8;; \
  73. st8 [ptr]=_r3, 8;; \
  74. st8 [ptr]=_r4, 8;; \
  75. st8 [ptr]=_r5, 8;; \
  76. st8 [ptr]=_r6, 8;; \
  77. st8 [ptr]=_r7, 8;;
  78. #define RESTORE_REGION_REGS(ptr, _idx1, _idx2, _tmp) \
  79. mov ar.lc=0x08-1;; \
  80. movl _idx1=0x00;; \
  81. RestRR: \
  82. dep.z _idx2=_idx1,61,3;; \
  83. ld8 _tmp=[ptr],8;; \
  84. mov rr[_idx2]=_tmp;; \
  85. srlz.d;; \
  86. add _idx1=1,_idx1;; \
  87. br.cloop.sptk.few RestRR
  88. #define SET_AREA_FOR_BOOTING_CPU(reg1, reg2) \
  89. movl reg1=sal_state_for_booting_cpu;; \
  90. ld8 reg2=[reg1];;
  91. /*
  92. * Adjust region registers saved before starting to save
  93. * break regs and rest of the states that need to be preserved.
  94. */
  95. #define SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(_reg1,_reg2,_pred) \
  96. SAVE_FROM_REG(b0,_reg1,_reg2);; \
  97. SAVE_FROM_REG(b1,_reg1,_reg2);; \
  98. SAVE_FROM_REG(b2,_reg1,_reg2);; \
  99. SAVE_FROM_REG(b3,_reg1,_reg2);; \
  100. SAVE_FROM_REG(b4,_reg1,_reg2);; \
  101. SAVE_FROM_REG(b5,_reg1,_reg2);; \
  102. st8 [_reg1]=r1,0x08;; \
  103. st8 [_reg1]=r12,0x08;; \
  104. st8 [_reg1]=r13,0x08;; \
  105. SAVE_FROM_REG(ar.fpsr,_reg1,_reg2);; \
  106. SAVE_FROM_REG(ar.pfs,_reg1,_reg2);; \
  107. SAVE_FROM_REG(ar.rnat,_reg1,_reg2);; \
  108. SAVE_FROM_REG(ar.unat,_reg1,_reg2);; \
  109. SAVE_FROM_REG(ar.bspstore,_reg1,_reg2);; \
  110. SAVE_FROM_REG(cr.dcr,_reg1,_reg2);; \
  111. SAVE_FROM_REG(cr.iva,_reg1,_reg2);; \
  112. SAVE_FROM_REG(cr.pta,_reg1,_reg2);; \
  113. SAVE_FROM_REG(cr.itv,_reg1,_reg2);; \
  114. SAVE_FROM_REG(cr.pmv,_reg1,_reg2);; \
  115. SAVE_FROM_REG(cr.cmcv,_reg1,_reg2);; \
  116. SAVE_FROM_REG(cr.lrr0,_reg1,_reg2);; \
  117. SAVE_FROM_REG(cr.lrr1,_reg1,_reg2);; \
  118. st8 [_reg1]=r4,0x08;; \
  119. st8 [_reg1]=r5,0x08;; \
  120. st8 [_reg1]=r6,0x08;; \
  121. st8 [_reg1]=r7,0x08;; \
  122. st8 [_reg1]=_pred,0x08;; \
  123. SAVE_FROM_REG(ar.lc, _reg1, _reg2);; \
  124. stf.spill.nta [_reg1]=f2,16;; \
  125. stf.spill.nta [_reg1]=f3,16;; \
  126. stf.spill.nta [_reg1]=f4,16;; \
  127. stf.spill.nta [_reg1]=f5,16;; \
  128. stf.spill.nta [_reg1]=f16,16;; \
  129. stf.spill.nta [_reg1]=f17,16;; \
  130. stf.spill.nta [_reg1]=f18,16;; \
  131. stf.spill.nta [_reg1]=f19,16;; \
  132. stf.spill.nta [_reg1]=f20,16;; \
  133. stf.spill.nta [_reg1]=f21,16;; \
  134. stf.spill.nta [_reg1]=f22,16;; \
  135. stf.spill.nta [_reg1]=f23,16;; \
  136. stf.spill.nta [_reg1]=f24,16;; \
  137. stf.spill.nta [_reg1]=f25,16;; \
  138. stf.spill.nta [_reg1]=f26,16;; \
  139. stf.spill.nta [_reg1]=f27,16;; \
  140. stf.spill.nta [_reg1]=f28,16;; \
  141. stf.spill.nta [_reg1]=f29,16;; \
  142. stf.spill.nta [_reg1]=f30,16;; \
  143. stf.spill.nta [_reg1]=f31,16;;
  144. #else
  145. #define SET_AREA_FOR_BOOTING_CPU(a1, a2)
  146. #define SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(a1,a2, a3)
  147. #define SAVE_REGION_REGS(_tmp, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7)
  148. #define STORE_REGION_REGS(ptr, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7)
  149. #endif
  150. #define SET_ONE_RR(num, pgsize, _tmp1, _tmp2, vhpt) \
  151. movl _tmp1=(num << 61);; \
  152. mov _tmp2=((ia64_rid(IA64_REGION_ID_KERNEL, (num<<61)) << 8) | (pgsize << 2) | vhpt);; \
  153. mov rr[_tmp1]=_tmp2
  154. .section __special_page_section,"ax"
  155. .global empty_zero_page
  156. empty_zero_page:
  157. .skip PAGE_SIZE
  158. .global swapper_pg_dir
  159. swapper_pg_dir:
  160. .skip PAGE_SIZE
  161. .rodata
  162. halt_msg:
  163. stringz "Halting kernel\n"
  164. .section .text.head,"ax"
  165. .global start_ap
  166. /*
  167. * Start the kernel. When the bootloader passes control to _start(), r28
  168. * points to the address of the boot parameter area. Execution reaches
  169. * here in physical mode.
  170. */
  171. GLOBAL_ENTRY(_start)
  172. start_ap:
  173. .prologue
  174. .save rp, r0 // terminate unwind chain with a NULL rp
  175. .body
  176. rsm psr.i | psr.ic
  177. ;;
  178. srlz.i
  179. ;;
  180. {
  181. flushrs // must be first insn in group
  182. srlz.i
  183. }
  184. ;;
  185. /*
  186. * Save the region registers, predicate before they get clobbered
  187. */
  188. SAVE_REGION_REGS(r2, r8,r9,r10,r11,r12,r13,r14,r15);
  189. mov r25=pr;;
  190. /*
  191. * Initialize kernel region registers:
  192. * rr[0]: VHPT enabled, page size = PAGE_SHIFT
  193. * rr[1]: VHPT enabled, page size = PAGE_SHIFT
  194. * rr[2]: VHPT enabled, page size = PAGE_SHIFT
  195. * rr[3]: VHPT enabled, page size = PAGE_SHIFT
  196. * rr[4]: VHPT enabled, page size = PAGE_SHIFT
  197. * rr[5]: VHPT enabled, page size = PAGE_SHIFT
  198. * rr[6]: VHPT disabled, page size = IA64_GRANULE_SHIFT
  199. * rr[7]: VHPT disabled, page size = IA64_GRANULE_SHIFT
  200. * We initialize all of them to prevent inadvertently assuming
  201. * something about the state of address translation early in boot.
  202. */
  203. SET_ONE_RR(0, PAGE_SHIFT, r2, r16, 1);;
  204. SET_ONE_RR(1, PAGE_SHIFT, r2, r16, 1);;
  205. SET_ONE_RR(2, PAGE_SHIFT, r2, r16, 1);;
  206. SET_ONE_RR(3, PAGE_SHIFT, r2, r16, 1);;
  207. SET_ONE_RR(4, PAGE_SHIFT, r2, r16, 1);;
  208. SET_ONE_RR(5, PAGE_SHIFT, r2, r16, 1);;
  209. SET_ONE_RR(6, IA64_GRANULE_SHIFT, r2, r16, 0);;
  210. SET_ONE_RR(7, IA64_GRANULE_SHIFT, r2, r16, 0);;
  211. /*
  212. * Now pin mappings into the TLB for kernel text and data
  213. */
  214. mov r18=KERNEL_TR_PAGE_SHIFT<<2
  215. movl r17=KERNEL_START
  216. ;;
  217. mov cr.itir=r18
  218. mov cr.ifa=r17
  219. mov r16=IA64_TR_KERNEL
  220. mov r3=ip
  221. movl r18=PAGE_KERNEL
  222. ;;
  223. dep r2=0,r3,0,KERNEL_TR_PAGE_SHIFT
  224. ;;
  225. or r18=r2,r18
  226. ;;
  227. srlz.i
  228. ;;
  229. itr.i itr[r16]=r18
  230. ;;
  231. itr.d dtr[r16]=r18
  232. ;;
  233. srlz.i
  234. /*
  235. * Switch into virtual mode:
  236. */
  237. movl r16=(IA64_PSR_IT|IA64_PSR_IC|IA64_PSR_DT|IA64_PSR_RT|IA64_PSR_DFH|IA64_PSR_BN \
  238. |IA64_PSR_DI)
  239. ;;
  240. mov cr.ipsr=r16
  241. movl r17=1f
  242. ;;
  243. mov cr.iip=r17
  244. mov cr.ifs=r0
  245. ;;
  246. rfi
  247. ;;
  248. 1: // now we are in virtual mode
  249. SET_AREA_FOR_BOOTING_CPU(r2, r16);
  250. STORE_REGION_REGS(r16, r8,r9,r10,r11,r12,r13,r14,r15);
  251. SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(r16,r17,r25)
  252. ;;
  253. // set IVT entry point---can't access I/O ports without it
  254. movl r3=ia64_ivt
  255. ;;
  256. mov cr.iva=r3
  257. movl r2=FPSR_DEFAULT
  258. ;;
  259. srlz.i
  260. movl gp=__gp
  261. mov ar.fpsr=r2
  262. ;;
  263. #define isAP p2 // are we an Application Processor?
  264. #define isBP p3 // are we the Bootstrap Processor?
  265. #ifdef CONFIG_SMP
  266. /*
  267. * Find the init_task for the currently booting CPU. At poweron, and in
  268. * UP mode, task_for_booting_cpu is NULL.
  269. */
  270. movl r3=task_for_booting_cpu
  271. ;;
  272. ld8 r3=[r3]
  273. movl r2=init_task
  274. ;;
  275. cmp.eq isBP,isAP=r3,r0
  276. ;;
  277. (isAP) mov r2=r3
  278. #else
  279. movl r2=init_task
  280. cmp.eq isBP,isAP=r0,r0
  281. #endif
  282. ;;
  283. tpa r3=r2 // r3 == phys addr of task struct
  284. mov r16=-1
  285. (isBP) br.cond.dpnt .load_current // BP stack is on region 5 --- no need to map it
  286. // load mapping for stack (virtaddr in r2, physaddr in r3)
  287. rsm psr.ic
  288. movl r17=PAGE_KERNEL
  289. ;;
  290. srlz.d
  291. dep r18=0,r3,0,12
  292. ;;
  293. or r18=r17,r18
  294. dep r2=-1,r3,61,3 // IMVA of task
  295. ;;
  296. mov r17=rr[r2]
  297. shr.u r16=r3,IA64_GRANULE_SHIFT
  298. ;;
  299. dep r17=0,r17,8,24
  300. ;;
  301. mov cr.itir=r17
  302. mov cr.ifa=r2
  303. mov r19=IA64_TR_CURRENT_STACK
  304. ;;
  305. itr.d dtr[r19]=r18
  306. ;;
  307. ssm psr.ic
  308. srlz.d
  309. ;;
  310. .load_current:
  311. // load the "current" pointer (r13) and ar.k6 with the current task
  312. mov IA64_KR(CURRENT)=r2 // virtual address
  313. mov IA64_KR(CURRENT_STACK)=r16
  314. mov r13=r2
  315. /*
  316. * Reserve space at the top of the stack for "struct pt_regs". Kernel
  317. * threads don't store interesting values in that structure, but the space
  318. * still needs to be there because time-critical stuff such as the context
  319. * switching can be implemented more efficiently (for example, __switch_to()
  320. * always sets the psr.dfh bit of the task it is switching to).
  321. */
  322. addl r12=IA64_STK_OFFSET-IA64_PT_REGS_SIZE-16,r2
  323. addl r2=IA64_RBS_OFFSET,r2 // initialize the RSE
  324. mov ar.rsc=0 // place RSE in enforced lazy mode
  325. ;;
  326. loadrs // clear the dirty partition
  327. mov IA64_KR(PER_CPU_DATA)=r0 // clear physical per-CPU base
  328. ;;
  329. mov ar.bspstore=r2 // establish the new RSE stack
  330. ;;
  331. mov ar.rsc=0x3 // place RSE in eager mode
  332. (isBP) dep r28=-1,r28,61,3 // make address virtual
  333. (isBP) movl r2=ia64_boot_param
  334. ;;
  335. (isBP) st8 [r2]=r28 // save the address of the boot param area passed by the bootloader
  336. #ifdef CONFIG_PARAVIRT
  337. movl r14=hypervisor_setup_hooks
  338. movl r15=hypervisor_type
  339. mov r16=num_hypervisor_hooks
  340. ;;
  341. ld8 r2=[r15]
  342. ;;
  343. cmp.ltu p7,p0=r2,r16 // array size check
  344. shladd r8=r2,3,r14
  345. ;;
  346. (p7) ld8 r9=[r8]
  347. ;;
  348. (p7) mov b1=r9
  349. (p7) cmp.ne.unc p7,p0=r9,r0 // no actual branch to NULL
  350. ;;
  351. (p7) br.call.sptk.many rp=b1
  352. __INITDATA
  353. default_setup_hook = 0 // Currently nothing needs to be done.
  354. .weak xen_setup_hook
  355. .global hypervisor_type
  356. hypervisor_type:
  357. data8 PARAVIRT_HYPERVISOR_TYPE_DEFAULT
  358. // must have the same order with PARAVIRT_HYPERVISOR_TYPE_xxx
  359. hypervisor_setup_hooks:
  360. data8 default_setup_hook
  361. data8 xen_setup_hook
  362. num_hypervisor_hooks = (. - hypervisor_setup_hooks) / 8
  363. .previous
  364. #endif
  365. #ifdef CONFIG_SMP
  366. (isAP) br.call.sptk.many rp=start_secondary
  367. .ret0:
  368. (isAP) br.cond.sptk self
  369. #endif
  370. // This is executed by the bootstrap processor (bsp) only:
  371. #ifdef CONFIG_IA64_FW_EMU
  372. // initialize PAL & SAL emulator:
  373. br.call.sptk.many rp=sys_fw_init
  374. .ret1:
  375. #endif
  376. br.call.sptk.many rp=start_kernel
  377. .ret2: addl r3=@ltoff(halt_msg),gp
  378. ;;
  379. alloc r2=ar.pfs,8,0,2,0
  380. ;;
  381. ld8 out0=[r3]
  382. br.call.sptk.many b0=console_print
  383. self: hint @pause
  384. br.sptk.many self // endless loop
  385. END(_start)
  386. .text
  387. GLOBAL_ENTRY(ia64_save_debug_regs)
  388. alloc r16=ar.pfs,1,0,0,0
  389. mov r20=ar.lc // preserve ar.lc
  390. mov ar.lc=IA64_NUM_DBG_REGS-1
  391. mov r18=0
  392. add r19=IA64_NUM_DBG_REGS*8,in0
  393. ;;
  394. 1: mov r16=dbr[r18]
  395. #ifdef CONFIG_ITANIUM
  396. ;;
  397. srlz.d
  398. #endif
  399. mov r17=ibr[r18]
  400. add r18=1,r18
  401. ;;
  402. st8.nta [in0]=r16,8
  403. st8.nta [r19]=r17,8
  404. br.cloop.sptk.many 1b
  405. ;;
  406. mov ar.lc=r20 // restore ar.lc
  407. br.ret.sptk.many rp
  408. END(ia64_save_debug_regs)
  409. GLOBAL_ENTRY(ia64_load_debug_regs)
  410. alloc r16=ar.pfs,1,0,0,0
  411. lfetch.nta [in0]
  412. mov r20=ar.lc // preserve ar.lc
  413. add r19=IA64_NUM_DBG_REGS*8,in0
  414. mov ar.lc=IA64_NUM_DBG_REGS-1
  415. mov r18=-1
  416. ;;
  417. 1: ld8.nta r16=[in0],8
  418. ld8.nta r17=[r19],8
  419. add r18=1,r18
  420. ;;
  421. mov dbr[r18]=r16
  422. #ifdef CONFIG_ITANIUM
  423. ;;
  424. srlz.d // Errata 132 (NoFix status)
  425. #endif
  426. mov ibr[r18]=r17
  427. br.cloop.sptk.many 1b
  428. ;;
  429. mov ar.lc=r20 // restore ar.lc
  430. br.ret.sptk.many rp
  431. END(ia64_load_debug_regs)
  432. GLOBAL_ENTRY(__ia64_save_fpu)
  433. alloc r2=ar.pfs,1,4,0,0
  434. adds loc0=96*16-16,in0
  435. adds loc1=96*16-16-128,in0
  436. ;;
  437. stf.spill.nta [loc0]=f127,-256
  438. stf.spill.nta [loc1]=f119,-256
  439. ;;
  440. stf.spill.nta [loc0]=f111,-256
  441. stf.spill.nta [loc1]=f103,-256
  442. ;;
  443. stf.spill.nta [loc0]=f95,-256
  444. stf.spill.nta [loc1]=f87,-256
  445. ;;
  446. stf.spill.nta [loc0]=f79,-256
  447. stf.spill.nta [loc1]=f71,-256
  448. ;;
  449. stf.spill.nta [loc0]=f63,-256
  450. stf.spill.nta [loc1]=f55,-256
  451. adds loc2=96*16-32,in0
  452. ;;
  453. stf.spill.nta [loc0]=f47,-256
  454. stf.spill.nta [loc1]=f39,-256
  455. adds loc3=96*16-32-128,in0
  456. ;;
  457. stf.spill.nta [loc2]=f126,-256
  458. stf.spill.nta [loc3]=f118,-256
  459. ;;
  460. stf.spill.nta [loc2]=f110,-256
  461. stf.spill.nta [loc3]=f102,-256
  462. ;;
  463. stf.spill.nta [loc2]=f94,-256
  464. stf.spill.nta [loc3]=f86,-256
  465. ;;
  466. stf.spill.nta [loc2]=f78,-256
  467. stf.spill.nta [loc3]=f70,-256
  468. ;;
  469. stf.spill.nta [loc2]=f62,-256
  470. stf.spill.nta [loc3]=f54,-256
  471. adds loc0=96*16-48,in0
  472. ;;
  473. stf.spill.nta [loc2]=f46,-256
  474. stf.spill.nta [loc3]=f38,-256
  475. adds loc1=96*16-48-128,in0
  476. ;;
  477. stf.spill.nta [loc0]=f125,-256
  478. stf.spill.nta [loc1]=f117,-256
  479. ;;
  480. stf.spill.nta [loc0]=f109,-256
  481. stf.spill.nta [loc1]=f101,-256
  482. ;;
  483. stf.spill.nta [loc0]=f93,-256
  484. stf.spill.nta [loc1]=f85,-256
  485. ;;
  486. stf.spill.nta [loc0]=f77,-256
  487. stf.spill.nta [loc1]=f69,-256
  488. ;;
  489. stf.spill.nta [loc0]=f61,-256
  490. stf.spill.nta [loc1]=f53,-256
  491. adds loc2=96*16-64,in0
  492. ;;
  493. stf.spill.nta [loc0]=f45,-256
  494. stf.spill.nta [loc1]=f37,-256
  495. adds loc3=96*16-64-128,in0
  496. ;;
  497. stf.spill.nta [loc2]=f124,-256
  498. stf.spill.nta [loc3]=f116,-256
  499. ;;
  500. stf.spill.nta [loc2]=f108,-256
  501. stf.spill.nta [loc3]=f100,-256
  502. ;;
  503. stf.spill.nta [loc2]=f92,-256
  504. stf.spill.nta [loc3]=f84,-256
  505. ;;
  506. stf.spill.nta [loc2]=f76,-256
  507. stf.spill.nta [loc3]=f68,-256
  508. ;;
  509. stf.spill.nta [loc2]=f60,-256
  510. stf.spill.nta [loc3]=f52,-256
  511. adds loc0=96*16-80,in0
  512. ;;
  513. stf.spill.nta [loc2]=f44,-256
  514. stf.spill.nta [loc3]=f36,-256
  515. adds loc1=96*16-80-128,in0
  516. ;;
  517. stf.spill.nta [loc0]=f123,-256
  518. stf.spill.nta [loc1]=f115,-256
  519. ;;
  520. stf.spill.nta [loc0]=f107,-256
  521. stf.spill.nta [loc1]=f99,-256
  522. ;;
  523. stf.spill.nta [loc0]=f91,-256
  524. stf.spill.nta [loc1]=f83,-256
  525. ;;
  526. stf.spill.nta [loc0]=f75,-256
  527. stf.spill.nta [loc1]=f67,-256
  528. ;;
  529. stf.spill.nta [loc0]=f59,-256
  530. stf.spill.nta [loc1]=f51,-256
  531. adds loc2=96*16-96,in0
  532. ;;
  533. stf.spill.nta [loc0]=f43,-256
  534. stf.spill.nta [loc1]=f35,-256
  535. adds loc3=96*16-96-128,in0
  536. ;;
  537. stf.spill.nta [loc2]=f122,-256
  538. stf.spill.nta [loc3]=f114,-256
  539. ;;
  540. stf.spill.nta [loc2]=f106,-256
  541. stf.spill.nta [loc3]=f98,-256
  542. ;;
  543. stf.spill.nta [loc2]=f90,-256
  544. stf.spill.nta [loc3]=f82,-256
  545. ;;
  546. stf.spill.nta [loc2]=f74,-256
  547. stf.spill.nta [loc3]=f66,-256
  548. ;;
  549. stf.spill.nta [loc2]=f58,-256
  550. stf.spill.nta [loc3]=f50,-256
  551. adds loc0=96*16-112,in0
  552. ;;
  553. stf.spill.nta [loc2]=f42,-256
  554. stf.spill.nta [loc3]=f34,-256
  555. adds loc1=96*16-112-128,in0
  556. ;;
  557. stf.spill.nta [loc0]=f121,-256
  558. stf.spill.nta [loc1]=f113,-256
  559. ;;
  560. stf.spill.nta [loc0]=f105,-256
  561. stf.spill.nta [loc1]=f97,-256
  562. ;;
  563. stf.spill.nta [loc0]=f89,-256
  564. stf.spill.nta [loc1]=f81,-256
  565. ;;
  566. stf.spill.nta [loc0]=f73,-256
  567. stf.spill.nta [loc1]=f65,-256
  568. ;;
  569. stf.spill.nta [loc0]=f57,-256
  570. stf.spill.nta [loc1]=f49,-256
  571. adds loc2=96*16-128,in0
  572. ;;
  573. stf.spill.nta [loc0]=f41,-256
  574. stf.spill.nta [loc1]=f33,-256
  575. adds loc3=96*16-128-128,in0
  576. ;;
  577. stf.spill.nta [loc2]=f120,-256
  578. stf.spill.nta [loc3]=f112,-256
  579. ;;
  580. stf.spill.nta [loc2]=f104,-256
  581. stf.spill.nta [loc3]=f96,-256
  582. ;;
  583. stf.spill.nta [loc2]=f88,-256
  584. stf.spill.nta [loc3]=f80,-256
  585. ;;
  586. stf.spill.nta [loc2]=f72,-256
  587. stf.spill.nta [loc3]=f64,-256
  588. ;;
  589. stf.spill.nta [loc2]=f56,-256
  590. stf.spill.nta [loc3]=f48,-256
  591. ;;
  592. stf.spill.nta [loc2]=f40
  593. stf.spill.nta [loc3]=f32
  594. br.ret.sptk.many rp
  595. END(__ia64_save_fpu)
  596. GLOBAL_ENTRY(__ia64_load_fpu)
  597. alloc r2=ar.pfs,1,2,0,0
  598. adds r3=128,in0
  599. adds r14=256,in0
  600. adds r15=384,in0
  601. mov loc0=512
  602. mov loc1=-1024+16
  603. ;;
  604. ldf.fill.nta f32=[in0],loc0
  605. ldf.fill.nta f40=[ r3],loc0
  606. ldf.fill.nta f48=[r14],loc0
  607. ldf.fill.nta f56=[r15],loc0
  608. ;;
  609. ldf.fill.nta f64=[in0],loc0
  610. ldf.fill.nta f72=[ r3],loc0
  611. ldf.fill.nta f80=[r14],loc0
  612. ldf.fill.nta f88=[r15],loc0
  613. ;;
  614. ldf.fill.nta f96=[in0],loc1
  615. ldf.fill.nta f104=[ r3],loc1
  616. ldf.fill.nta f112=[r14],loc1
  617. ldf.fill.nta f120=[r15],loc1
  618. ;;
  619. ldf.fill.nta f33=[in0],loc0
  620. ldf.fill.nta f41=[ r3],loc0
  621. ldf.fill.nta f49=[r14],loc0
  622. ldf.fill.nta f57=[r15],loc0
  623. ;;
  624. ldf.fill.nta f65=[in0],loc0
  625. ldf.fill.nta f73=[ r3],loc0
  626. ldf.fill.nta f81=[r14],loc0
  627. ldf.fill.nta f89=[r15],loc0
  628. ;;
  629. ldf.fill.nta f97=[in0],loc1
  630. ldf.fill.nta f105=[ r3],loc1
  631. ldf.fill.nta f113=[r14],loc1
  632. ldf.fill.nta f121=[r15],loc1
  633. ;;
  634. ldf.fill.nta f34=[in0],loc0
  635. ldf.fill.nta f42=[ r3],loc0
  636. ldf.fill.nta f50=[r14],loc0
  637. ldf.fill.nta f58=[r15],loc0
  638. ;;
  639. ldf.fill.nta f66=[in0],loc0
  640. ldf.fill.nta f74=[ r3],loc0
  641. ldf.fill.nta f82=[r14],loc0
  642. ldf.fill.nta f90=[r15],loc0
  643. ;;
  644. ldf.fill.nta f98=[in0],loc1
  645. ldf.fill.nta f106=[ r3],loc1
  646. ldf.fill.nta f114=[r14],loc1
  647. ldf.fill.nta f122=[r15],loc1
  648. ;;
  649. ldf.fill.nta f35=[in0],loc0
  650. ldf.fill.nta f43=[ r3],loc0
  651. ldf.fill.nta f51=[r14],loc0
  652. ldf.fill.nta f59=[r15],loc0
  653. ;;
  654. ldf.fill.nta f67=[in0],loc0
  655. ldf.fill.nta f75=[ r3],loc0
  656. ldf.fill.nta f83=[r14],loc0
  657. ldf.fill.nta f91=[r15],loc0
  658. ;;
  659. ldf.fill.nta f99=[in0],loc1
  660. ldf.fill.nta f107=[ r3],loc1
  661. ldf.fill.nta f115=[r14],loc1
  662. ldf.fill.nta f123=[r15],loc1
  663. ;;
  664. ldf.fill.nta f36=[in0],loc0
  665. ldf.fill.nta f44=[ r3],loc0
  666. ldf.fill.nta f52=[r14],loc0
  667. ldf.fill.nta f60=[r15],loc0
  668. ;;
  669. ldf.fill.nta f68=[in0],loc0
  670. ldf.fill.nta f76=[ r3],loc0
  671. ldf.fill.nta f84=[r14],loc0
  672. ldf.fill.nta f92=[r15],loc0
  673. ;;
  674. ldf.fill.nta f100=[in0],loc1
  675. ldf.fill.nta f108=[ r3],loc1
  676. ldf.fill.nta f116=[r14],loc1
  677. ldf.fill.nta f124=[r15],loc1
  678. ;;
  679. ldf.fill.nta f37=[in0],loc0
  680. ldf.fill.nta f45=[ r3],loc0
  681. ldf.fill.nta f53=[r14],loc0
  682. ldf.fill.nta f61=[r15],loc0
  683. ;;
  684. ldf.fill.nta f69=[in0],loc0
  685. ldf.fill.nta f77=[ r3],loc0
  686. ldf.fill.nta f85=[r14],loc0
  687. ldf.fill.nta f93=[r15],loc0
  688. ;;
  689. ldf.fill.nta f101=[in0],loc1
  690. ldf.fill.nta f109=[ r3],loc1
  691. ldf.fill.nta f117=[r14],loc1
  692. ldf.fill.nta f125=[r15],loc1
  693. ;;
  694. ldf.fill.nta f38 =[in0],loc0
  695. ldf.fill.nta f46 =[ r3],loc0
  696. ldf.fill.nta f54 =[r14],loc0
  697. ldf.fill.nta f62 =[r15],loc0
  698. ;;
  699. ldf.fill.nta f70 =[in0],loc0
  700. ldf.fill.nta f78 =[ r3],loc0
  701. ldf.fill.nta f86 =[r14],loc0
  702. ldf.fill.nta f94 =[r15],loc0
  703. ;;
  704. ldf.fill.nta f102=[in0],loc1
  705. ldf.fill.nta f110=[ r3],loc1
  706. ldf.fill.nta f118=[r14],loc1
  707. ldf.fill.nta f126=[r15],loc1
  708. ;;
  709. ldf.fill.nta f39 =[in0],loc0
  710. ldf.fill.nta f47 =[ r3],loc0
  711. ldf.fill.nta f55 =[r14],loc0
  712. ldf.fill.nta f63 =[r15],loc0
  713. ;;
  714. ldf.fill.nta f71 =[in0],loc0
  715. ldf.fill.nta f79 =[ r3],loc0
  716. ldf.fill.nta f87 =[r14],loc0
  717. ldf.fill.nta f95 =[r15],loc0
  718. ;;
  719. ldf.fill.nta f103=[in0]
  720. ldf.fill.nta f111=[ r3]
  721. ldf.fill.nta f119=[r14]
  722. ldf.fill.nta f127=[r15]
  723. br.ret.sptk.many rp
  724. END(__ia64_load_fpu)
  725. GLOBAL_ENTRY(__ia64_init_fpu)
  726. stf.spill [sp]=f0 // M3
  727. mov f32=f0 // F
  728. nop.b 0
  729. ldfps f33,f34=[sp] // M0
  730. ldfps f35,f36=[sp] // M1
  731. mov f37=f0 // F
  732. ;;
  733. setf.s f38=r0 // M2
  734. setf.s f39=r0 // M3
  735. mov f40=f0 // F
  736. ldfps f41,f42=[sp] // M0
  737. ldfps f43,f44=[sp] // M1
  738. mov f45=f0 // F
  739. setf.s f46=r0 // M2
  740. setf.s f47=r0 // M3
  741. mov f48=f0 // F
  742. ldfps f49,f50=[sp] // M0
  743. ldfps f51,f52=[sp] // M1
  744. mov f53=f0 // F
  745. setf.s f54=r0 // M2
  746. setf.s f55=r0 // M3
  747. mov f56=f0 // F
  748. ldfps f57,f58=[sp] // M0
  749. ldfps f59,f60=[sp] // M1
  750. mov f61=f0 // F
  751. setf.s f62=r0 // M2
  752. setf.s f63=r0 // M3
  753. mov f64=f0 // F
  754. ldfps f65,f66=[sp] // M0
  755. ldfps f67,f68=[sp] // M1
  756. mov f69=f0 // F
  757. setf.s f70=r0 // M2
  758. setf.s f71=r0 // M3
  759. mov f72=f0 // F
  760. ldfps f73,f74=[sp] // M0
  761. ldfps f75,f76=[sp] // M1
  762. mov f77=f0 // F
  763. setf.s f78=r0 // M2
  764. setf.s f79=r0 // M3
  765. mov f80=f0 // F
  766. ldfps f81,f82=[sp] // M0
  767. ldfps f83,f84=[sp] // M1
  768. mov f85=f0 // F
  769. setf.s f86=r0 // M2
  770. setf.s f87=r0 // M3
  771. mov f88=f0 // F
  772. /*
  773. * When the instructions are cached, it would be faster to initialize
  774. * the remaining registers with simply mov instructions (F-unit).
  775. * This gets the time down to ~29 cycles. However, this would use up
  776. * 33 bundles, whereas continuing with the above pattern yields
  777. * 10 bundles and ~30 cycles.
  778. */
  779. ldfps f89,f90=[sp] // M0
  780. ldfps f91,f92=[sp] // M1
  781. mov f93=f0 // F
  782. setf.s f94=r0 // M2
  783. setf.s f95=r0 // M3
  784. mov f96=f0 // F
  785. ldfps f97,f98=[sp] // M0
  786. ldfps f99,f100=[sp] // M1
  787. mov f101=f0 // F
  788. setf.s f102=r0 // M2
  789. setf.s f103=r0 // M3
  790. mov f104=f0 // F
  791. ldfps f105,f106=[sp] // M0
  792. ldfps f107,f108=[sp] // M1
  793. mov f109=f0 // F
  794. setf.s f110=r0 // M2
  795. setf.s f111=r0 // M3
  796. mov f112=f0 // F
  797. ldfps f113,f114=[sp] // M0
  798. ldfps f115,f116=[sp] // M1
  799. mov f117=f0 // F
  800. setf.s f118=r0 // M2
  801. setf.s f119=r0 // M3
  802. mov f120=f0 // F
  803. ldfps f121,f122=[sp] // M0
  804. ldfps f123,f124=[sp] // M1
  805. mov f125=f0 // F
  806. setf.s f126=r0 // M2
  807. setf.s f127=r0 // M3
  808. br.ret.sptk.many rp // F
  809. END(__ia64_init_fpu)
  810. /*
  811. * Switch execution mode from virtual to physical
  812. *
  813. * Inputs:
  814. * r16 = new psr to establish
  815. * Output:
  816. * r19 = old virtual address of ar.bsp
  817. * r20 = old virtual address of sp
  818. *
  819. * Note: RSE must already be in enforced lazy mode
  820. */
  821. GLOBAL_ENTRY(ia64_switch_mode_phys)
  822. {
  823. rsm psr.i | psr.ic // disable interrupts and interrupt collection
  824. mov r15=ip
  825. }
  826. ;;
  827. {
  828. flushrs // must be first insn in group
  829. srlz.i
  830. }
  831. ;;
  832. mov cr.ipsr=r16 // set new PSR
  833. add r3=1f-ia64_switch_mode_phys,r15
  834. mov r19=ar.bsp
  835. mov r20=sp
  836. mov r14=rp // get return address into a general register
  837. ;;
  838. // going to physical mode, use tpa to translate virt->phys
  839. tpa r17=r19
  840. tpa r3=r3
  841. tpa sp=sp
  842. tpa r14=r14
  843. ;;
  844. mov r18=ar.rnat // save ar.rnat
  845. mov ar.bspstore=r17 // this steps on ar.rnat
  846. mov cr.iip=r3
  847. mov cr.ifs=r0
  848. ;;
  849. mov ar.rnat=r18 // restore ar.rnat
  850. rfi // must be last insn in group
  851. ;;
  852. 1: mov rp=r14
  853. br.ret.sptk.many rp
  854. END(ia64_switch_mode_phys)
  855. /*
  856. * Switch execution mode from physical to virtual
  857. *
  858. * Inputs:
  859. * r16 = new psr to establish
  860. * r19 = new bspstore to establish
  861. * r20 = new sp to establish
  862. *
  863. * Note: RSE must already be in enforced lazy mode
  864. */
  865. GLOBAL_ENTRY(ia64_switch_mode_virt)
  866. {
  867. rsm psr.i | psr.ic // disable interrupts and interrupt collection
  868. mov r15=ip
  869. }
  870. ;;
  871. {
  872. flushrs // must be first insn in group
  873. srlz.i
  874. }
  875. ;;
  876. mov cr.ipsr=r16 // set new PSR
  877. add r3=1f-ia64_switch_mode_virt,r15
  878. mov r14=rp // get return address into a general register
  879. ;;
  880. // going to virtual
  881. // - for code addresses, set upper bits of addr to KERNEL_START
  882. // - for stack addresses, copy from input argument
  883. movl r18=KERNEL_START
  884. dep r3=0,r3,KERNEL_TR_PAGE_SHIFT,64-KERNEL_TR_PAGE_SHIFT
  885. dep r14=0,r14,KERNEL_TR_PAGE_SHIFT,64-KERNEL_TR_PAGE_SHIFT
  886. mov sp=r20
  887. ;;
  888. or r3=r3,r18
  889. or r14=r14,r18
  890. ;;
  891. mov r18=ar.rnat // save ar.rnat
  892. mov ar.bspstore=r19 // this steps on ar.rnat
  893. mov cr.iip=r3
  894. mov cr.ifs=r0
  895. ;;
  896. mov ar.rnat=r18 // restore ar.rnat
  897. rfi // must be last insn in group
  898. ;;
  899. 1: mov rp=r14
  900. br.ret.sptk.many rp
  901. END(ia64_switch_mode_virt)
  902. GLOBAL_ENTRY(ia64_delay_loop)
  903. .prologue
  904. { nop 0 // work around GAS unwind info generation bug...
  905. .save ar.lc,r2
  906. mov r2=ar.lc
  907. .body
  908. ;;
  909. mov ar.lc=r32
  910. }
  911. ;;
  912. // force loop to be 32-byte aligned (GAS bug means we cannot use .align
  913. // inside function body without corrupting unwind info).
  914. { nop 0 }
  915. 1: br.cloop.sptk.few 1b
  916. ;;
  917. mov ar.lc=r2
  918. br.ret.sptk.many rp
  919. END(ia64_delay_loop)
  920. /*
  921. * Return a CPU-local timestamp in nano-seconds. This timestamp is
  922. * NOT synchronized across CPUs its return value must never be
  923. * compared against the values returned on another CPU. The usage in
  924. * kernel/sched.c ensures that.
  925. *
  926. * The return-value of sched_clock() is NOT supposed to wrap-around.
  927. * If it did, it would cause some scheduling hiccups (at the worst).
  928. * Fortunately, with a 64-bit cycle-counter ticking at 100GHz, even
  929. * that would happen only once every 5+ years.
  930. *
  931. * The code below basically calculates:
  932. *
  933. * (ia64_get_itc() * local_cpu_data->nsec_per_cyc) >> IA64_NSEC_PER_CYC_SHIFT
  934. *
  935. * except that the multiplication and the shift are done with 128-bit
  936. * intermediate precision so that we can produce a full 64-bit result.
  937. */
  938. GLOBAL_ENTRY(sched_clock)
  939. addl r8=THIS_CPU(cpu_info) + IA64_CPUINFO_NSEC_PER_CYC_OFFSET,r0
  940. mov.m r9=ar.itc // fetch cycle-counter (35 cyc)
  941. ;;
  942. ldf8 f8=[r8]
  943. ;;
  944. setf.sig f9=r9 // certain to stall, so issue it _after_ ldf8...
  945. ;;
  946. xmpy.lu f10=f9,f8 // calculate low 64 bits of 128-bit product (4 cyc)
  947. xmpy.hu f11=f9,f8 // calculate high 64 bits of 128-bit product
  948. ;;
  949. getf.sig r8=f10 // (5 cyc)
  950. getf.sig r9=f11
  951. ;;
  952. shrp r8=r9,r8,IA64_NSEC_PER_CYC_SHIFT
  953. br.ret.sptk.many rp
  954. END(sched_clock)
  955. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  956. GLOBAL_ENTRY(cycle_to_cputime)
  957. alloc r16=ar.pfs,1,0,0,0
  958. addl r8=THIS_CPU(cpu_info) + IA64_CPUINFO_NSEC_PER_CYC_OFFSET,r0
  959. ;;
  960. ldf8 f8=[r8]
  961. ;;
  962. setf.sig f9=r32
  963. ;;
  964. xmpy.lu f10=f9,f8 // calculate low 64 bits of 128-bit product (4 cyc)
  965. xmpy.hu f11=f9,f8 // calculate high 64 bits of 128-bit product
  966. ;;
  967. getf.sig r8=f10 // (5 cyc)
  968. getf.sig r9=f11
  969. ;;
  970. shrp r8=r9,r8,IA64_NSEC_PER_CYC_SHIFT
  971. br.ret.sptk.many rp
  972. END(cycle_to_cputime)
  973. #endif /* CONFIG_VIRT_CPU_ACCOUNTING */
  974. GLOBAL_ENTRY(start_kernel_thread)
  975. .prologue
  976. .save rp, r0 // this is the end of the call-chain
  977. .body
  978. alloc r2 = ar.pfs, 0, 0, 2, 0
  979. mov out0 = r9
  980. mov out1 = r11;;
  981. br.call.sptk.many rp = kernel_thread_helper;;
  982. mov out0 = r8
  983. br.call.sptk.many rp = sys_exit;;
  984. 1: br.sptk.few 1b // not reached
  985. END(start_kernel_thread)
  986. #ifdef CONFIG_IA64_BRL_EMU
  987. /*
  988. * Assembly routines used by brl_emu.c to set preserved register state.
  989. */
  990. #define SET_REG(reg) \
  991. GLOBAL_ENTRY(ia64_set_##reg); \
  992. alloc r16=ar.pfs,1,0,0,0; \
  993. mov reg=r32; \
  994. ;; \
  995. br.ret.sptk.many rp; \
  996. END(ia64_set_##reg)
  997. SET_REG(b1);
  998. SET_REG(b2);
  999. SET_REG(b3);
  1000. SET_REG(b4);
  1001. SET_REG(b5);
  1002. #endif /* CONFIG_IA64_BRL_EMU */
  1003. #ifdef CONFIG_SMP
  1004. /*
  1005. * This routine handles spinlock contention. It uses a non-standard calling
  1006. * convention to avoid converting leaf routines into interior routines. Because
  1007. * of this special convention, there are several restrictions:
  1008. *
  1009. * - do not use gp relative variables, this code is called from the kernel
  1010. * and from modules, r1 is undefined.
  1011. * - do not use stacked registers, the caller owns them.
  1012. * - do not use the scratch stack space, the caller owns it.
  1013. * - do not use any registers other than the ones listed below
  1014. *
  1015. * Inputs:
  1016. * ar.pfs - saved CFM of caller
  1017. * ar.ccv - 0 (and available for use)
  1018. * r27 - flags from spin_lock_irqsave or 0. Must be preserved.
  1019. * r28 - available for use.
  1020. * r29 - available for use.
  1021. * r30 - available for use.
  1022. * r31 - address of lock, available for use.
  1023. * b6 - return address
  1024. * p14 - available for use.
  1025. * p15 - used to track flag status.
  1026. *
  1027. * If you patch this code to use more registers, do not forget to update
  1028. * the clobber lists for spin_lock() in include/asm-ia64/spinlock.h.
  1029. */
  1030. #if (__GNUC__ == 3 && __GNUC_MINOR__ < 3)
  1031. GLOBAL_ENTRY(ia64_spinlock_contention_pre3_4)
  1032. .prologue
  1033. .save ar.pfs, r0 // this code effectively has a zero frame size
  1034. .save rp, r28
  1035. .body
  1036. nop 0
  1037. tbit.nz p15,p0=r27,IA64_PSR_I_BIT
  1038. .restore sp // pop existing prologue after next insn
  1039. mov b6 = r28
  1040. .prologue
  1041. .save ar.pfs, r0
  1042. .altrp b6
  1043. .body
  1044. ;;
  1045. (p15) ssm psr.i // reenable interrupts if they were on
  1046. // DavidM says that srlz.d is slow and is not required in this case
  1047. .wait:
  1048. // exponential backoff, kdb, lockmeter etc. go in here
  1049. hint @pause
  1050. ld4 r30=[r31] // don't use ld4.bias; if it's contended, we won't write the word
  1051. nop 0
  1052. ;;
  1053. cmp4.ne p14,p0=r30,r0
  1054. (p14) br.cond.sptk.few .wait
  1055. (p15) rsm psr.i // disable interrupts if we reenabled them
  1056. br.cond.sptk.few b6 // lock is now free, try to acquire
  1057. .global ia64_spinlock_contention_pre3_4_end // for kernprof
  1058. ia64_spinlock_contention_pre3_4_end:
  1059. END(ia64_spinlock_contention_pre3_4)
  1060. #else
  1061. GLOBAL_ENTRY(ia64_spinlock_contention)
  1062. .prologue
  1063. .altrp b6
  1064. .body
  1065. tbit.nz p15,p0=r27,IA64_PSR_I_BIT
  1066. ;;
  1067. .wait:
  1068. (p15) ssm psr.i // reenable interrupts if they were on
  1069. // DavidM says that srlz.d is slow and is not required in this case
  1070. .wait2:
  1071. // exponential backoff, kdb, lockmeter etc. go in here
  1072. hint @pause
  1073. ld4 r30=[r31] // don't use ld4.bias; if it's contended, we won't write the word
  1074. ;;
  1075. cmp4.ne p14,p0=r30,r0
  1076. mov r30 = 1
  1077. (p14) br.cond.sptk.few .wait2
  1078. (p15) rsm psr.i // disable interrupts if we reenabled them
  1079. ;;
  1080. cmpxchg4.acq r30=[r31], r30, ar.ccv
  1081. ;;
  1082. cmp4.ne p14,p0=r0,r30
  1083. (p14) br.cond.sptk.few .wait
  1084. br.ret.sptk.many b6 // lock is now taken
  1085. END(ia64_spinlock_contention)
  1086. #endif
  1087. #ifdef CONFIG_HOTPLUG_CPU
  1088. GLOBAL_ENTRY(ia64_jump_to_sal)
  1089. alloc r16=ar.pfs,1,0,0,0;;
  1090. rsm psr.i | psr.ic
  1091. {
  1092. flushrs
  1093. srlz.i
  1094. }
  1095. tpa r25=in0
  1096. movl r18=tlb_purge_done;;
  1097. DATA_VA_TO_PA(r18);;
  1098. mov b1=r18 // Return location
  1099. movl r18=ia64_do_tlb_purge;;
  1100. DATA_VA_TO_PA(r18);;
  1101. mov b2=r18 // doing tlb_flush work
  1102. mov ar.rsc=0 // Put RSE in enforced lazy, LE mode
  1103. movl r17=1f;;
  1104. DATA_VA_TO_PA(r17);;
  1105. mov cr.iip=r17
  1106. movl r16=SAL_PSR_BITS_TO_SET;;
  1107. mov cr.ipsr=r16
  1108. mov cr.ifs=r0;;
  1109. rfi;;
  1110. 1:
  1111. /*
  1112. * Invalidate all TLB data/inst
  1113. */
  1114. br.sptk.many b2;; // jump to tlb purge code
  1115. tlb_purge_done:
  1116. RESTORE_REGION_REGS(r25, r17,r18,r19);;
  1117. RESTORE_REG(b0, r25, r17);;
  1118. RESTORE_REG(b1, r25, r17);;
  1119. RESTORE_REG(b2, r25, r17);;
  1120. RESTORE_REG(b3, r25, r17);;
  1121. RESTORE_REG(b4, r25, r17);;
  1122. RESTORE_REG(b5, r25, r17);;
  1123. ld8 r1=[r25],0x08;;
  1124. ld8 r12=[r25],0x08;;
  1125. ld8 r13=[r25],0x08;;
  1126. RESTORE_REG(ar.fpsr, r25, r17);;
  1127. RESTORE_REG(ar.pfs, r25, r17);;
  1128. RESTORE_REG(ar.rnat, r25, r17);;
  1129. RESTORE_REG(ar.unat, r25, r17);;
  1130. RESTORE_REG(ar.bspstore, r25, r17);;
  1131. RESTORE_REG(cr.dcr, r25, r17);;
  1132. RESTORE_REG(cr.iva, r25, r17);;
  1133. RESTORE_REG(cr.pta, r25, r17);;
  1134. srlz.d;; // required not to violate RAW dependency
  1135. RESTORE_REG(cr.itv, r25, r17);;
  1136. RESTORE_REG(cr.pmv, r25, r17);;
  1137. RESTORE_REG(cr.cmcv, r25, r17);;
  1138. RESTORE_REG(cr.lrr0, r25, r17);;
  1139. RESTORE_REG(cr.lrr1, r25, r17);;
  1140. ld8 r4=[r25],0x08;;
  1141. ld8 r5=[r25],0x08;;
  1142. ld8 r6=[r25],0x08;;
  1143. ld8 r7=[r25],0x08;;
  1144. ld8 r17=[r25],0x08;;
  1145. mov pr=r17,-1;;
  1146. RESTORE_REG(ar.lc, r25, r17);;
  1147. /*
  1148. * Now Restore floating point regs
  1149. */
  1150. ldf.fill.nta f2=[r25],16;;
  1151. ldf.fill.nta f3=[r25],16;;
  1152. ldf.fill.nta f4=[r25],16;;
  1153. ldf.fill.nta f5=[r25],16;;
  1154. ldf.fill.nta f16=[r25],16;;
  1155. ldf.fill.nta f17=[r25],16;;
  1156. ldf.fill.nta f18=[r25],16;;
  1157. ldf.fill.nta f19=[r25],16;;
  1158. ldf.fill.nta f20=[r25],16;;
  1159. ldf.fill.nta f21=[r25],16;;
  1160. ldf.fill.nta f22=[r25],16;;
  1161. ldf.fill.nta f23=[r25],16;;
  1162. ldf.fill.nta f24=[r25],16;;
  1163. ldf.fill.nta f25=[r25],16;;
  1164. ldf.fill.nta f26=[r25],16;;
  1165. ldf.fill.nta f27=[r25],16;;
  1166. ldf.fill.nta f28=[r25],16;;
  1167. ldf.fill.nta f29=[r25],16;;
  1168. ldf.fill.nta f30=[r25],16;;
  1169. ldf.fill.nta f31=[r25],16;;
  1170. /*
  1171. * Now that we have done all the register restores
  1172. * we are now ready for the big DIVE to SAL Land
  1173. */
  1174. ssm psr.ic;;
  1175. srlz.d;;
  1176. br.ret.sptk.many b0;;
  1177. END(ia64_jump_to_sal)
  1178. #endif /* CONFIG_HOTPLUG_CPU */
  1179. #endif /* CONFIG_SMP */