dpmc_modes.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855
  1. /*
  2. * Copyright 2004-2008 Analog Devices Inc.
  3. *
  4. * Licensed under the GPL-2 or later.
  5. */
  6. #include <linux/linkage.h>
  7. #include <asm/blackfin.h>
  8. #include <asm/mach/irq.h>
  9. #include <asm/dpmc.h>
  10. .section .l1.text
  11. ENTRY(_sleep_mode)
  12. [--SP] = ( R7:0, P5:0 );
  13. [--SP] = RETS;
  14. call _set_sic_iwr;
  15. R0 = 0xFFFF (Z);
  16. call _set_rtc_istat;
  17. P0.H = hi(PLL_CTL);
  18. P0.L = lo(PLL_CTL);
  19. R1 = W[P0](z);
  20. BITSET (R1, 3);
  21. W[P0] = R1.L;
  22. CLI R2;
  23. SSYNC;
  24. IDLE;
  25. STI R2;
  26. call _test_pll_locked;
  27. R0 = IWR_ENABLE(0);
  28. R1 = IWR_DISABLE_ALL;
  29. R2 = IWR_DISABLE_ALL;
  30. call _set_sic_iwr;
  31. P0.H = hi(PLL_CTL);
  32. P0.L = lo(PLL_CTL);
  33. R7 = w[p0](z);
  34. BITCLR (R7, 3);
  35. BITCLR (R7, 5);
  36. w[p0] = R7.L;
  37. IDLE;
  38. call _test_pll_locked;
  39. RETS = [SP++];
  40. ( R7:0, P5:0 ) = [SP++];
  41. RTS;
  42. ENDPROC(_sleep_mode)
  43. ENTRY(_hibernate_mode)
  44. [--SP] = ( R7:0, P5:0 );
  45. [--SP] = RETS;
  46. R3 = R0;
  47. R0 = IWR_DISABLE_ALL;
  48. R1 = IWR_DISABLE_ALL;
  49. R2 = IWR_DISABLE_ALL;
  50. call _set_sic_iwr;
  51. call _set_dram_srfs;
  52. SSYNC;
  53. R0 = 0xFFFF (Z);
  54. call _set_rtc_istat;
  55. P0.H = hi(VR_CTL);
  56. P0.L = lo(VR_CTL);
  57. W[P0] = R3.L;
  58. CLI R2;
  59. IDLE;
  60. .Lforever:
  61. jump .Lforever;
  62. ENDPROC(_hibernate_mode)
  63. ENTRY(_deep_sleep)
  64. [--SP] = ( R7:0, P5:0 );
  65. [--SP] = RETS;
  66. CLI R4;
  67. R0 = IWR_ENABLE(0);
  68. R1 = IWR_DISABLE_ALL;
  69. R2 = IWR_DISABLE_ALL;
  70. call _set_sic_iwr;
  71. call _set_dram_srfs;
  72. /* Clear all the interrupts,bits sticky */
  73. R0 = 0xFFFF (Z);
  74. call _set_rtc_istat
  75. P0.H = hi(PLL_CTL);
  76. P0.L = lo(PLL_CTL);
  77. R0 = W[P0](z);
  78. BITSET (R0, 5);
  79. W[P0] = R0.L;
  80. call _test_pll_locked;
  81. SSYNC;
  82. IDLE;
  83. call _unset_dram_srfs;
  84. call _test_pll_locked;
  85. R0 = IWR_ENABLE(0);
  86. R1 = IWR_DISABLE_ALL;
  87. R2 = IWR_DISABLE_ALL;
  88. call _set_sic_iwr;
  89. P0.H = hi(PLL_CTL);
  90. P0.L = lo(PLL_CTL);
  91. R0 = w[p0](z);
  92. BITCLR (R0, 3);
  93. BITCLR (R0, 5);
  94. BITCLR (R0, 8);
  95. w[p0] = R0;
  96. IDLE;
  97. call _test_pll_locked;
  98. STI R4;
  99. RETS = [SP++];
  100. ( R7:0, P5:0 ) = [SP++];
  101. RTS;
  102. ENDPROC(_deep_sleep)
  103. ENTRY(_sleep_deeper)
  104. [--SP] = ( R7:0, P5:0 );
  105. [--SP] = RETS;
  106. CLI R4;
  107. P3 = R0;
  108. P4 = R1;
  109. P5 = R2;
  110. R0 = IWR_ENABLE(0);
  111. R1 = IWR_DISABLE_ALL;
  112. R2 = IWR_DISABLE_ALL;
  113. call _set_sic_iwr;
  114. call _set_dram_srfs; /* Set SDRAM Self Refresh */
  115. /* Clear all the interrupts,bits sticky */
  116. R0 = 0xFFFF (Z);
  117. call _set_rtc_istat;
  118. P0.H = hi(PLL_DIV);
  119. P0.L = lo(PLL_DIV);
  120. R6 = W[P0](z);
  121. R0.L = 0xF;
  122. W[P0] = R0.l; /* Set Max VCO to SCLK divider */
  123. P0.H = hi(PLL_CTL);
  124. P0.L = lo(PLL_CTL);
  125. R5 = W[P0](z);
  126. R0.L = (CONFIG_MIN_VCO_HZ/CONFIG_CLKIN_HZ) << 9;
  127. W[P0] = R0.l; /* Set Min CLKIN to VCO multiplier */
  128. SSYNC;
  129. IDLE;
  130. call _test_pll_locked;
  131. P0.H = hi(VR_CTL);
  132. P0.L = lo(VR_CTL);
  133. R7 = W[P0](z);
  134. R1 = 0x6;
  135. R1 <<= 16;
  136. R2 = 0x0404(Z);
  137. R1 = R1|R2;
  138. R2 = DEPOSIT(R7, R1);
  139. W[P0] = R2; /* Set Min Core Voltage */
  140. SSYNC;
  141. IDLE;
  142. call _test_pll_locked;
  143. R0 = P3;
  144. R1 = P4;
  145. R3 = P5;
  146. call _set_sic_iwr; /* Set Awake from IDLE */
  147. P0.H = hi(PLL_CTL);
  148. P0.L = lo(PLL_CTL);
  149. R0 = W[P0](z);
  150. BITSET (R0, 3);
  151. W[P0] = R0.L; /* Turn CCLK OFF */
  152. SSYNC;
  153. IDLE;
  154. call _test_pll_locked;
  155. R0 = IWR_ENABLE(0);
  156. R1 = IWR_DISABLE_ALL;
  157. R2 = IWR_DISABLE_ALL;
  158. call _set_sic_iwr; /* Set Awake from IDLE PLL */
  159. P0.H = hi(VR_CTL);
  160. P0.L = lo(VR_CTL);
  161. W[P0]= R7;
  162. SSYNC;
  163. IDLE;
  164. call _test_pll_locked;
  165. P0.H = hi(PLL_DIV);
  166. P0.L = lo(PLL_DIV);
  167. W[P0]= R6; /* Restore CCLK and SCLK divider */
  168. P0.H = hi(PLL_CTL);
  169. P0.L = lo(PLL_CTL);
  170. w[p0] = R5; /* Restore VCO multiplier */
  171. IDLE;
  172. call _test_pll_locked;
  173. call _unset_dram_srfs; /* SDRAM Self Refresh Off */
  174. STI R4;
  175. RETS = [SP++];
  176. ( R7:0, P5:0 ) = [SP++];
  177. RTS;
  178. ENDPROC(_sleep_deeper)
  179. ENTRY(_set_dram_srfs)
  180. /* set the dram to self refresh mode */
  181. SSYNC;
  182. #if defined(EBIU_RSTCTL) /* DDR */
  183. P0.H = hi(EBIU_RSTCTL);
  184. P0.L = lo(EBIU_RSTCTL);
  185. R2 = [P0];
  186. BITSET(R2, 3); /* SRREQ enter self-refresh mode */
  187. [P0] = R2;
  188. SSYNC;
  189. 1:
  190. R2 = [P0];
  191. CC = BITTST(R2, 4);
  192. if !CC JUMP 1b;
  193. #else /* SDRAM */
  194. P0.L = lo(EBIU_SDGCTL);
  195. P0.H = hi(EBIU_SDGCTL);
  196. R2 = [P0];
  197. BITSET(R2, 24); /* SRFS enter self-refresh mode */
  198. [P0] = R2;
  199. SSYNC;
  200. P0.L = lo(EBIU_SDSTAT);
  201. P0.H = hi(EBIU_SDSTAT);
  202. 1:
  203. R2 = w[P0];
  204. SSYNC;
  205. cc = BITTST(R2, 1); /* SDSRA poll self-refresh status */
  206. if !cc jump 1b;
  207. P0.L = lo(EBIU_SDGCTL);
  208. P0.H = hi(EBIU_SDGCTL);
  209. R2 = [P0];
  210. BITCLR(R2, 0); /* SCTLE disable CLKOUT */
  211. [P0] = R2;
  212. #endif
  213. RTS;
  214. ENDPROC(_set_dram_srfs)
  215. ENTRY(_unset_dram_srfs)
  216. /* set the dram out of self refresh mode */
  217. #if defined(EBIU_RSTCTL) /* DDR */
  218. P0.H = hi(EBIU_RSTCTL);
  219. P0.L = lo(EBIU_RSTCTL);
  220. R2 = [P0];
  221. BITCLR(R2, 3); /* clear SRREQ bit */
  222. [P0] = R2;
  223. #elif defined(EBIU_SDGCTL) /* SDRAM */
  224. P0.L = lo(EBIU_SDGCTL); /* release CLKOUT from self-refresh */
  225. P0.H = hi(EBIU_SDGCTL);
  226. R2 = [P0];
  227. BITSET(R2, 0); /* SCTLE enable CLKOUT */
  228. [P0] = R2
  229. SSYNC;
  230. P0.L = lo(EBIU_SDGCTL); /* release SDRAM from self-refresh */
  231. P0.H = hi(EBIU_SDGCTL);
  232. R2 = [P0];
  233. BITCLR(R2, 24); /* clear SRFS bit */
  234. [P0] = R2
  235. #endif
  236. SSYNC;
  237. RTS;
  238. ENDPROC(_unset_dram_srfs)
  239. ENTRY(_set_sic_iwr)
  240. #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561)
  241. P0.H = hi(SIC_IWR0);
  242. P0.L = lo(SIC_IWR0);
  243. P1.H = hi(SIC_IWR1);
  244. P1.L = lo(SIC_IWR1);
  245. [P1] = R1;
  246. #if defined(CONFIG_BF54x)
  247. P1.H = hi(SIC_IWR2);
  248. P1.L = lo(SIC_IWR2);
  249. [P1] = R2;
  250. #endif
  251. #else
  252. P0.H = hi(SIC_IWR);
  253. P0.L = lo(SIC_IWR);
  254. #endif
  255. [P0] = R0;
  256. SSYNC;
  257. RTS;
  258. ENDPROC(_set_sic_iwr)
  259. ENTRY(_set_rtc_istat)
  260. #ifndef CONFIG_BF561
  261. P0.H = hi(RTC_ISTAT);
  262. P0.L = lo(RTC_ISTAT);
  263. w[P0] = R0.L;
  264. SSYNC;
  265. #elif (ANOMALY_05000371)
  266. nop;
  267. nop;
  268. nop;
  269. nop;
  270. #endif
  271. RTS;
  272. ENDPROC(_set_rtc_istat)
  273. ENTRY(_test_pll_locked)
  274. P0.H = hi(PLL_STAT);
  275. P0.L = lo(PLL_STAT);
  276. 1:
  277. R0 = W[P0] (Z);
  278. CC = BITTST(R0,5);
  279. IF !CC JUMP 1b;
  280. RTS;
  281. ENDPROC(_test_pll_locked)
  282. .section .text
  283. ENTRY(_do_hibernate)
  284. [--SP] = ( R7:0, P5:0 );
  285. [--SP] = RETS;
  286. /* Save System MMRs */
  287. R2 = R0;
  288. P0.H = hi(PLL_CTL);
  289. P0.L = lo(PLL_CTL);
  290. #ifdef SIC_IMASK0
  291. PM_SYS_PUSH(SIC_IMASK0)
  292. #endif
  293. #ifdef SIC_IMASK1
  294. PM_SYS_PUSH(SIC_IMASK1)
  295. #endif
  296. #ifdef SIC_IMASK2
  297. PM_SYS_PUSH(SIC_IMASK2)
  298. #endif
  299. #ifdef SIC_IMASK
  300. PM_SYS_PUSH(SIC_IMASK)
  301. #endif
  302. #ifdef SICA_IMASK0
  303. PM_SYS_PUSH(SICA_IMASK0)
  304. #endif
  305. #ifdef SICA_IMASK1
  306. PM_SYS_PUSH(SICA_IMASK1)
  307. #endif
  308. #ifdef SIC_IAR2
  309. PM_SYS_PUSH(SIC_IAR0)
  310. PM_SYS_PUSH(SIC_IAR1)
  311. PM_SYS_PUSH(SIC_IAR2)
  312. #endif
  313. #ifdef SIC_IAR3
  314. PM_SYS_PUSH(SIC_IAR3)
  315. #endif
  316. #ifdef SIC_IAR4
  317. PM_SYS_PUSH(SIC_IAR4)
  318. PM_SYS_PUSH(SIC_IAR5)
  319. PM_SYS_PUSH(SIC_IAR6)
  320. #endif
  321. #ifdef SIC_IAR7
  322. PM_SYS_PUSH(SIC_IAR7)
  323. #endif
  324. #ifdef SIC_IAR8
  325. PM_SYS_PUSH(SIC_IAR8)
  326. PM_SYS_PUSH(SIC_IAR9)
  327. PM_SYS_PUSH(SIC_IAR10)
  328. PM_SYS_PUSH(SIC_IAR11)
  329. #endif
  330. #ifdef SICA_IAR0
  331. PM_SYS_PUSH(SICA_IAR0)
  332. PM_SYS_PUSH(SICA_IAR1)
  333. PM_SYS_PUSH(SICA_IAR2)
  334. PM_SYS_PUSH(SICA_IAR3)
  335. PM_SYS_PUSH(SICA_IAR4)
  336. PM_SYS_PUSH(SICA_IAR5)
  337. PM_SYS_PUSH(SICA_IAR6)
  338. PM_SYS_PUSH(SICA_IAR7)
  339. #endif
  340. #ifdef SIC_IWR
  341. PM_SYS_PUSH(SIC_IWR)
  342. #endif
  343. #ifdef SIC_IWR0
  344. PM_SYS_PUSH(SIC_IWR0)
  345. #endif
  346. #ifdef SIC_IWR1
  347. PM_SYS_PUSH(SIC_IWR1)
  348. #endif
  349. #ifdef SIC_IWR2
  350. PM_SYS_PUSH(SIC_IWR2)
  351. #endif
  352. #ifdef SICA_IWR0
  353. PM_SYS_PUSH(SICA_IWR0)
  354. #endif
  355. #ifdef SICA_IWR1
  356. PM_SYS_PUSH(SICA_IWR1)
  357. #endif
  358. #ifdef PINT0_ASSIGN
  359. PM_SYS_PUSH(PINT0_ASSIGN)
  360. PM_SYS_PUSH(PINT1_ASSIGN)
  361. PM_SYS_PUSH(PINT2_ASSIGN)
  362. PM_SYS_PUSH(PINT3_ASSIGN)
  363. #endif
  364. PM_SYS_PUSH(EBIU_AMBCTL0)
  365. PM_SYS_PUSH(EBIU_AMBCTL1)
  366. PM_SYS_PUSH16(EBIU_AMGCTL)
  367. #ifdef EBIU_FCTL
  368. PM_SYS_PUSH(EBIU_MBSCTL)
  369. PM_SYS_PUSH(EBIU_MODE)
  370. PM_SYS_PUSH(EBIU_FCTL)
  371. #endif
  372. PM_SYS_PUSH16(SYSCR)
  373. /* Save Core MMRs */
  374. P0.H = hi(SRAM_BASE_ADDRESS);
  375. P0.L = lo(SRAM_BASE_ADDRESS);
  376. PM_PUSH(DMEM_CONTROL)
  377. PM_PUSH(DCPLB_ADDR0)
  378. PM_PUSH(DCPLB_ADDR1)
  379. PM_PUSH(DCPLB_ADDR2)
  380. PM_PUSH(DCPLB_ADDR3)
  381. PM_PUSH(DCPLB_ADDR4)
  382. PM_PUSH(DCPLB_ADDR5)
  383. PM_PUSH(DCPLB_ADDR6)
  384. PM_PUSH(DCPLB_ADDR7)
  385. PM_PUSH(DCPLB_ADDR8)
  386. PM_PUSH(DCPLB_ADDR9)
  387. PM_PUSH(DCPLB_ADDR10)
  388. PM_PUSH(DCPLB_ADDR11)
  389. PM_PUSH(DCPLB_ADDR12)
  390. PM_PUSH(DCPLB_ADDR13)
  391. PM_PUSH(DCPLB_ADDR14)
  392. PM_PUSH(DCPLB_ADDR15)
  393. PM_PUSH(DCPLB_DATA0)
  394. PM_PUSH(DCPLB_DATA1)
  395. PM_PUSH(DCPLB_DATA2)
  396. PM_PUSH(DCPLB_DATA3)
  397. PM_PUSH(DCPLB_DATA4)
  398. PM_PUSH(DCPLB_DATA5)
  399. PM_PUSH(DCPLB_DATA6)
  400. PM_PUSH(DCPLB_DATA7)
  401. PM_PUSH(DCPLB_DATA8)
  402. PM_PUSH(DCPLB_DATA9)
  403. PM_PUSH(DCPLB_DATA10)
  404. PM_PUSH(DCPLB_DATA11)
  405. PM_PUSH(DCPLB_DATA12)
  406. PM_PUSH(DCPLB_DATA13)
  407. PM_PUSH(DCPLB_DATA14)
  408. PM_PUSH(DCPLB_DATA15)
  409. PM_PUSH(IMEM_CONTROL)
  410. PM_PUSH(ICPLB_ADDR0)
  411. PM_PUSH(ICPLB_ADDR1)
  412. PM_PUSH(ICPLB_ADDR2)
  413. PM_PUSH(ICPLB_ADDR3)
  414. PM_PUSH(ICPLB_ADDR4)
  415. PM_PUSH(ICPLB_ADDR5)
  416. PM_PUSH(ICPLB_ADDR6)
  417. PM_PUSH(ICPLB_ADDR7)
  418. PM_PUSH(ICPLB_ADDR8)
  419. PM_PUSH(ICPLB_ADDR9)
  420. PM_PUSH(ICPLB_ADDR10)
  421. PM_PUSH(ICPLB_ADDR11)
  422. PM_PUSH(ICPLB_ADDR12)
  423. PM_PUSH(ICPLB_ADDR13)
  424. PM_PUSH(ICPLB_ADDR14)
  425. PM_PUSH(ICPLB_ADDR15)
  426. PM_PUSH(ICPLB_DATA0)
  427. PM_PUSH(ICPLB_DATA1)
  428. PM_PUSH(ICPLB_DATA2)
  429. PM_PUSH(ICPLB_DATA3)
  430. PM_PUSH(ICPLB_DATA4)
  431. PM_PUSH(ICPLB_DATA5)
  432. PM_PUSH(ICPLB_DATA6)
  433. PM_PUSH(ICPLB_DATA7)
  434. PM_PUSH(ICPLB_DATA8)
  435. PM_PUSH(ICPLB_DATA9)
  436. PM_PUSH(ICPLB_DATA10)
  437. PM_PUSH(ICPLB_DATA11)
  438. PM_PUSH(ICPLB_DATA12)
  439. PM_PUSH(ICPLB_DATA13)
  440. PM_PUSH(ICPLB_DATA14)
  441. PM_PUSH(ICPLB_DATA15)
  442. PM_PUSH(EVT0)
  443. PM_PUSH(EVT1)
  444. PM_PUSH(EVT2)
  445. PM_PUSH(EVT3)
  446. PM_PUSH(EVT4)
  447. PM_PUSH(EVT5)
  448. PM_PUSH(EVT6)
  449. PM_PUSH(EVT7)
  450. PM_PUSH(EVT8)
  451. PM_PUSH(EVT9)
  452. PM_PUSH(EVT10)
  453. PM_PUSH(EVT11)
  454. PM_PUSH(EVT12)
  455. PM_PUSH(EVT13)
  456. PM_PUSH(EVT14)
  457. PM_PUSH(EVT15)
  458. PM_PUSH(IMASK)
  459. PM_PUSH(ILAT)
  460. PM_PUSH(IPRIO)
  461. PM_PUSH(TCNTL)
  462. PM_PUSH(TPERIOD)
  463. PM_PUSH(TSCALE)
  464. PM_PUSH(TCOUNT)
  465. PM_PUSH(TBUFCTL)
  466. /* Save Core Registers */
  467. [--sp] = SYSCFG;
  468. [--sp] = ( R7:0, P5:0 );
  469. [--sp] = fp;
  470. [--sp] = usp;
  471. [--sp] = i0;
  472. [--sp] = i1;
  473. [--sp] = i2;
  474. [--sp] = i3;
  475. [--sp] = m0;
  476. [--sp] = m1;
  477. [--sp] = m2;
  478. [--sp] = m3;
  479. [--sp] = l0;
  480. [--sp] = l1;
  481. [--sp] = l2;
  482. [--sp] = l3;
  483. [--sp] = b0;
  484. [--sp] = b1;
  485. [--sp] = b2;
  486. [--sp] = b3;
  487. [--sp] = a0.x;
  488. [--sp] = a0.w;
  489. [--sp] = a1.x;
  490. [--sp] = a1.w;
  491. [--sp] = LC0;
  492. [--sp] = LC1;
  493. [--sp] = LT0;
  494. [--sp] = LT1;
  495. [--sp] = LB0;
  496. [--sp] = LB1;
  497. [--sp] = ASTAT;
  498. [--sp] = CYCLES;
  499. [--sp] = CYCLES2;
  500. [--sp] = RETS;
  501. r0 = RETI;
  502. [--sp] = r0;
  503. [--sp] = RETX;
  504. [--sp] = RETN;
  505. [--sp] = RETE;
  506. [--sp] = SEQSTAT;
  507. /* Save Magic, return address and Stack Pointer */
  508. P0.H = 0;
  509. P0.L = 0;
  510. R0.H = 0xDEAD; /* Hibernate Magic */
  511. R0.L = 0xBEEF;
  512. [P0++] = R0; /* Store Hibernate Magic */
  513. R0.H = .Lpm_resume_here;
  514. R0.L = .Lpm_resume_here;
  515. [P0++] = R0; /* Save Return Address */
  516. [P0++] = SP; /* Save Stack Pointer */
  517. P0.H = _hibernate_mode;
  518. P0.L = _hibernate_mode;
  519. R0 = R2;
  520. call (P0); /* Goodbye */
  521. .Lpm_resume_here:
  522. /* Restore Core Registers */
  523. SEQSTAT = [sp++];
  524. RETE = [sp++];
  525. RETN = [sp++];
  526. RETX = [sp++];
  527. r0 = [sp++];
  528. RETI = r0;
  529. RETS = [sp++];
  530. CYCLES2 = [sp++];
  531. CYCLES = [sp++];
  532. ASTAT = [sp++];
  533. LB1 = [sp++];
  534. LB0 = [sp++];
  535. LT1 = [sp++];
  536. LT0 = [sp++];
  537. LC1 = [sp++];
  538. LC0 = [sp++];
  539. a1.w = [sp++];
  540. a1.x = [sp++];
  541. a0.w = [sp++];
  542. a0.x = [sp++];
  543. b3 = [sp++];
  544. b2 = [sp++];
  545. b1 = [sp++];
  546. b0 = [sp++];
  547. l3 = [sp++];
  548. l2 = [sp++];
  549. l1 = [sp++];
  550. l0 = [sp++];
  551. m3 = [sp++];
  552. m2 = [sp++];
  553. m1 = [sp++];
  554. m0 = [sp++];
  555. i3 = [sp++];
  556. i2 = [sp++];
  557. i1 = [sp++];
  558. i0 = [sp++];
  559. usp = [sp++];
  560. fp = [sp++];
  561. ( R7 : 0, P5 : 0) = [ SP ++ ];
  562. SYSCFG = [sp++];
  563. /* Restore Core MMRs */
  564. PM_POP(TBUFCTL)
  565. PM_POP(TCOUNT)
  566. PM_POP(TSCALE)
  567. PM_POP(TPERIOD)
  568. PM_POP(TCNTL)
  569. PM_POP(IPRIO)
  570. PM_POP(ILAT)
  571. PM_POP(IMASK)
  572. PM_POP(EVT15)
  573. PM_POP(EVT14)
  574. PM_POP(EVT13)
  575. PM_POP(EVT12)
  576. PM_POP(EVT11)
  577. PM_POP(EVT10)
  578. PM_POP(EVT9)
  579. PM_POP(EVT8)
  580. PM_POP(EVT7)
  581. PM_POP(EVT6)
  582. PM_POP(EVT5)
  583. PM_POP(EVT4)
  584. PM_POP(EVT3)
  585. PM_POP(EVT2)
  586. PM_POP(EVT1)
  587. PM_POP(EVT0)
  588. PM_POP(ICPLB_DATA15)
  589. PM_POP(ICPLB_DATA14)
  590. PM_POP(ICPLB_DATA13)
  591. PM_POP(ICPLB_DATA12)
  592. PM_POP(ICPLB_DATA11)
  593. PM_POP(ICPLB_DATA10)
  594. PM_POP(ICPLB_DATA9)
  595. PM_POP(ICPLB_DATA8)
  596. PM_POP(ICPLB_DATA7)
  597. PM_POP(ICPLB_DATA6)
  598. PM_POP(ICPLB_DATA5)
  599. PM_POP(ICPLB_DATA4)
  600. PM_POP(ICPLB_DATA3)
  601. PM_POP(ICPLB_DATA2)
  602. PM_POP(ICPLB_DATA1)
  603. PM_POP(ICPLB_DATA0)
  604. PM_POP(ICPLB_ADDR15)
  605. PM_POP(ICPLB_ADDR14)
  606. PM_POP(ICPLB_ADDR13)
  607. PM_POP(ICPLB_ADDR12)
  608. PM_POP(ICPLB_ADDR11)
  609. PM_POP(ICPLB_ADDR10)
  610. PM_POP(ICPLB_ADDR9)
  611. PM_POP(ICPLB_ADDR8)
  612. PM_POP(ICPLB_ADDR7)
  613. PM_POP(ICPLB_ADDR6)
  614. PM_POP(ICPLB_ADDR5)
  615. PM_POP(ICPLB_ADDR4)
  616. PM_POP(ICPLB_ADDR3)
  617. PM_POP(ICPLB_ADDR2)
  618. PM_POP(ICPLB_ADDR1)
  619. PM_POP(ICPLB_ADDR0)
  620. PM_POP(IMEM_CONTROL)
  621. PM_POP(DCPLB_DATA15)
  622. PM_POP(DCPLB_DATA14)
  623. PM_POP(DCPLB_DATA13)
  624. PM_POP(DCPLB_DATA12)
  625. PM_POP(DCPLB_DATA11)
  626. PM_POP(DCPLB_DATA10)
  627. PM_POP(DCPLB_DATA9)
  628. PM_POP(DCPLB_DATA8)
  629. PM_POP(DCPLB_DATA7)
  630. PM_POP(DCPLB_DATA6)
  631. PM_POP(DCPLB_DATA5)
  632. PM_POP(DCPLB_DATA4)
  633. PM_POP(DCPLB_DATA3)
  634. PM_POP(DCPLB_DATA2)
  635. PM_POP(DCPLB_DATA1)
  636. PM_POP(DCPLB_DATA0)
  637. PM_POP(DCPLB_ADDR15)
  638. PM_POP(DCPLB_ADDR14)
  639. PM_POP(DCPLB_ADDR13)
  640. PM_POP(DCPLB_ADDR12)
  641. PM_POP(DCPLB_ADDR11)
  642. PM_POP(DCPLB_ADDR10)
  643. PM_POP(DCPLB_ADDR9)
  644. PM_POP(DCPLB_ADDR8)
  645. PM_POP(DCPLB_ADDR7)
  646. PM_POP(DCPLB_ADDR6)
  647. PM_POP(DCPLB_ADDR5)
  648. PM_POP(DCPLB_ADDR4)
  649. PM_POP(DCPLB_ADDR3)
  650. PM_POP(DCPLB_ADDR2)
  651. PM_POP(DCPLB_ADDR1)
  652. PM_POP(DCPLB_ADDR0)
  653. PM_POP(DMEM_CONTROL)
  654. /* Restore System MMRs */
  655. P0.H = hi(PLL_CTL);
  656. P0.L = lo(PLL_CTL);
  657. PM_SYS_POP16(SYSCR)
  658. #ifdef EBIU_FCTL
  659. PM_SYS_POP(EBIU_FCTL)
  660. PM_SYS_POP(EBIU_MODE)
  661. PM_SYS_POP(EBIU_MBSCTL)
  662. #endif
  663. PM_SYS_POP16(EBIU_AMGCTL)
  664. PM_SYS_POP(EBIU_AMBCTL1)
  665. PM_SYS_POP(EBIU_AMBCTL0)
  666. #ifdef PINT0_ASSIGN
  667. PM_SYS_POP(PINT3_ASSIGN)
  668. PM_SYS_POP(PINT2_ASSIGN)
  669. PM_SYS_POP(PINT1_ASSIGN)
  670. PM_SYS_POP(PINT0_ASSIGN)
  671. #endif
  672. #ifdef SICA_IWR1
  673. PM_SYS_POP(SICA_IWR1)
  674. #endif
  675. #ifdef SICA_IWR0
  676. PM_SYS_POP(SICA_IWR0)
  677. #endif
  678. #ifdef SIC_IWR2
  679. PM_SYS_POP(SIC_IWR2)
  680. #endif
  681. #ifdef SIC_IWR1
  682. PM_SYS_POP(SIC_IWR1)
  683. #endif
  684. #ifdef SIC_IWR0
  685. PM_SYS_POP(SIC_IWR0)
  686. #endif
  687. #ifdef SIC_IWR
  688. PM_SYS_POP(SIC_IWR)
  689. #endif
  690. #ifdef SICA_IAR0
  691. PM_SYS_POP(SICA_IAR7)
  692. PM_SYS_POP(SICA_IAR6)
  693. PM_SYS_POP(SICA_IAR5)
  694. PM_SYS_POP(SICA_IAR4)
  695. PM_SYS_POP(SICA_IAR3)
  696. PM_SYS_POP(SICA_IAR2)
  697. PM_SYS_POP(SICA_IAR1)
  698. PM_SYS_POP(SICA_IAR0)
  699. #endif
  700. #ifdef SIC_IAR8
  701. PM_SYS_POP(SIC_IAR11)
  702. PM_SYS_POP(SIC_IAR10)
  703. PM_SYS_POP(SIC_IAR9)
  704. PM_SYS_POP(SIC_IAR8)
  705. #endif
  706. #ifdef SIC_IAR7
  707. PM_SYS_POP(SIC_IAR7)
  708. #endif
  709. #ifdef SIC_IAR6
  710. PM_SYS_POP(SIC_IAR6)
  711. PM_SYS_POP(SIC_IAR5)
  712. PM_SYS_POP(SIC_IAR4)
  713. #endif
  714. #ifdef SIC_IAR3
  715. PM_SYS_POP(SIC_IAR3)
  716. #endif
  717. #ifdef SIC_IAR2
  718. PM_SYS_POP(SIC_IAR2)
  719. PM_SYS_POP(SIC_IAR1)
  720. PM_SYS_POP(SIC_IAR0)
  721. #endif
  722. #ifdef SICA_IMASK1
  723. PM_SYS_POP(SICA_IMASK1)
  724. #endif
  725. #ifdef SICA_IMASK0
  726. PM_SYS_POP(SICA_IMASK0)
  727. #endif
  728. #ifdef SIC_IMASK
  729. PM_SYS_POP(SIC_IMASK)
  730. #endif
  731. #ifdef SIC_IMASK2
  732. PM_SYS_POP(SIC_IMASK2)
  733. #endif
  734. #ifdef SIC_IMASK1
  735. PM_SYS_POP(SIC_IMASK1)
  736. #endif
  737. #ifdef SIC_IMASK0
  738. PM_SYS_POP(SIC_IMASK0)
  739. #endif
  740. [--sp] = RETI; /* Clear Global Interrupt Disable */
  741. SP += 4;
  742. RETS = [SP++];
  743. ( R7:0, P5:0 ) = [SP++];
  744. RTS;
  745. ENDPROC(_do_hibernate)