phy_n.c 161 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; see the file COPYING. If not, write to
  16. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  17. Boston, MA 02110-1301, USA.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include "b43.h"
  23. #include "phy_n.h"
  24. #include "tables_nphy.h"
  25. #include "radio_2055.h"
  26. #include "radio_2056.h"
  27. #include "radio_2057.h"
  28. #include "main.h"
  29. struct nphy_txgains {
  30. u16 txgm[2];
  31. u16 pga[2];
  32. u16 pad[2];
  33. u16 ipa[2];
  34. };
  35. struct nphy_iqcal_params {
  36. u16 txgm;
  37. u16 pga;
  38. u16 pad;
  39. u16 ipa;
  40. u16 cal_gain;
  41. u16 ncorr[5];
  42. };
  43. struct nphy_iq_est {
  44. s32 iq0_prod;
  45. u32 i0_pwr;
  46. u32 q0_pwr;
  47. s32 iq1_prod;
  48. u32 i1_pwr;
  49. u32 q1_pwr;
  50. };
  51. enum b43_nphy_rf_sequence {
  52. B43_RFSEQ_RX2TX,
  53. B43_RFSEQ_TX2RX,
  54. B43_RFSEQ_RESET2RX,
  55. B43_RFSEQ_UPDATE_GAINH,
  56. B43_RFSEQ_UPDATE_GAINL,
  57. B43_RFSEQ_UPDATE_GAINU,
  58. };
  59. enum b43_nphy_rssi_type {
  60. B43_NPHY_RSSI_X = 0,
  61. B43_NPHY_RSSI_Y,
  62. B43_NPHY_RSSI_Z,
  63. B43_NPHY_RSSI_PWRDET,
  64. B43_NPHY_RSSI_TSSI_I,
  65. B43_NPHY_RSSI_TSSI_Q,
  66. B43_NPHY_RSSI_TBD,
  67. };
  68. enum n_rail_type {
  69. N_RAIL_I = 0,
  70. N_RAIL_Q = 1,
  71. };
  72. static inline bool b43_nphy_ipa(struct b43_wldev *dev)
  73. {
  74. enum ieee80211_band band = b43_current_band(dev->wl);
  75. return ((dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  76. (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ));
  77. }
  78. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreGetState */
  79. static u8 b43_nphy_get_rx_core_state(struct b43_wldev *dev)
  80. {
  81. return (b43_phy_read(dev, B43_NPHY_RFSEQCA) & B43_NPHY_RFSEQCA_RXEN) >>
  82. B43_NPHY_RFSEQCA_RXEN_SHIFT;
  83. }
  84. /**************************************************
  85. * RF (just without b43_nphy_rf_control_intc_override)
  86. **************************************************/
  87. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  88. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  89. enum b43_nphy_rf_sequence seq)
  90. {
  91. static const u16 trigger[] = {
  92. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  93. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  94. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  95. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  96. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  97. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  98. };
  99. int i;
  100. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  101. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  102. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  103. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  104. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  105. for (i = 0; i < 200; i++) {
  106. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  107. goto ok;
  108. msleep(1);
  109. }
  110. b43err(dev->wl, "RF sequence status timeout\n");
  111. ok:
  112. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  113. }
  114. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverrideRev7 */
  115. static void b43_nphy_rf_control_override_rev7(struct b43_wldev *dev, u16 field,
  116. u16 value, u8 core, bool off,
  117. u8 override)
  118. {
  119. const struct nphy_rf_control_override_rev7 *e;
  120. u16 en_addrs[3][2] = {
  121. { 0x0E7, 0x0EC }, { 0x342, 0x343 }, { 0x346, 0x347 }
  122. };
  123. u16 en_addr;
  124. u16 en_mask = field;
  125. u16 val_addr;
  126. u8 i;
  127. /* Remember: we can get NULL! */
  128. e = b43_nphy_get_rf_ctl_over_rev7(dev, field, override);
  129. for (i = 0; i < 2; i++) {
  130. if (override >= ARRAY_SIZE(en_addrs)) {
  131. b43err(dev->wl, "Invalid override value %d\n", override);
  132. return;
  133. }
  134. en_addr = en_addrs[override][i];
  135. val_addr = (i == 0) ? e->val_addr_core0 : e->val_addr_core1;
  136. if (off) {
  137. b43_phy_mask(dev, en_addr, ~en_mask);
  138. if (e) /* Do it safer, better than wl */
  139. b43_phy_mask(dev, val_addr, ~e->val_mask);
  140. } else {
  141. if (!core || (core & (1 << i))) {
  142. b43_phy_set(dev, en_addr, en_mask);
  143. if (e)
  144. b43_phy_maskset(dev, val_addr, ~e->val_mask, (value << e->val_shift));
  145. }
  146. }
  147. }
  148. }
  149. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  150. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  151. u16 value, u8 core, bool off)
  152. {
  153. int i;
  154. u8 index = fls(field);
  155. u8 addr, en_addr, val_addr;
  156. /* we expect only one bit set */
  157. B43_WARN_ON(field & (~(1 << (index - 1))));
  158. if (dev->phy.rev >= 3) {
  159. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  160. for (i = 0; i < 2; i++) {
  161. if (index == 0 || index == 16) {
  162. b43err(dev->wl,
  163. "Unsupported RF Ctrl Override call\n");
  164. return;
  165. }
  166. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  167. en_addr = B43_PHY_N((i == 0) ?
  168. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  169. val_addr = B43_PHY_N((i == 0) ?
  170. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  171. if (off) {
  172. b43_phy_mask(dev, en_addr, ~(field));
  173. b43_phy_mask(dev, val_addr,
  174. ~(rf_ctrl->val_mask));
  175. } else {
  176. if (core == 0 || ((1 << i) & core)) {
  177. b43_phy_set(dev, en_addr, field);
  178. b43_phy_maskset(dev, val_addr,
  179. ~(rf_ctrl->val_mask),
  180. (value << rf_ctrl->val_shift));
  181. }
  182. }
  183. }
  184. } else {
  185. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  186. if (off) {
  187. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  188. value = 0;
  189. } else {
  190. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  191. }
  192. for (i = 0; i < 2; i++) {
  193. if (index <= 1 || index == 16) {
  194. b43err(dev->wl,
  195. "Unsupported RF Ctrl Override call\n");
  196. return;
  197. }
  198. if (index == 2 || index == 10 ||
  199. (index >= 13 && index <= 15)) {
  200. core = 1;
  201. }
  202. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  203. addr = B43_PHY_N((i == 0) ?
  204. rf_ctrl->addr0 : rf_ctrl->addr1);
  205. if ((1 << i) & core)
  206. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  207. (value << rf_ctrl->shift));
  208. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  209. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  210. B43_NPHY_RFCTL_CMD_START);
  211. udelay(1);
  212. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  213. }
  214. }
  215. }
  216. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  217. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  218. u16 value, u8 core)
  219. {
  220. u8 i, j;
  221. u16 reg, tmp, val;
  222. B43_WARN_ON(dev->phy.rev < 3);
  223. B43_WARN_ON(field > 4);
  224. for (i = 0; i < 2; i++) {
  225. if ((core == 1 && i == 1) || (core == 2 && !i))
  226. continue;
  227. reg = (i == 0) ?
  228. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  229. b43_phy_set(dev, reg, 0x400);
  230. switch (field) {
  231. case 0:
  232. b43_phy_write(dev, reg, 0);
  233. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  234. break;
  235. case 1:
  236. if (!i) {
  237. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  238. 0xFC3F, (value << 6));
  239. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  240. 0xFFFE, 1);
  241. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  242. B43_NPHY_RFCTL_CMD_START);
  243. for (j = 0; j < 100; j++) {
  244. if (!(b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START)) {
  245. j = 0;
  246. break;
  247. }
  248. udelay(10);
  249. }
  250. if (j)
  251. b43err(dev->wl,
  252. "intc override timeout\n");
  253. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  254. 0xFFFE);
  255. } else {
  256. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  257. 0xFC3F, (value << 6));
  258. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  259. 0xFFFE, 1);
  260. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  261. B43_NPHY_RFCTL_CMD_RXTX);
  262. for (j = 0; j < 100; j++) {
  263. if (!(b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX)) {
  264. j = 0;
  265. break;
  266. }
  267. udelay(10);
  268. }
  269. if (j)
  270. b43err(dev->wl,
  271. "intc override timeout\n");
  272. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  273. 0xFFFE);
  274. }
  275. break;
  276. case 2:
  277. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  278. tmp = 0x0020;
  279. val = value << 5;
  280. } else {
  281. tmp = 0x0010;
  282. val = value << 4;
  283. }
  284. b43_phy_maskset(dev, reg, ~tmp, val);
  285. break;
  286. case 3:
  287. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  288. tmp = 0x0001;
  289. val = value;
  290. } else {
  291. tmp = 0x0004;
  292. val = value << 2;
  293. }
  294. b43_phy_maskset(dev, reg, ~tmp, val);
  295. break;
  296. case 4:
  297. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  298. tmp = 0x0002;
  299. val = value << 1;
  300. } else {
  301. tmp = 0x0008;
  302. val = value << 3;
  303. }
  304. b43_phy_maskset(dev, reg, ~tmp, val);
  305. break;
  306. }
  307. }
  308. }
  309. /**************************************************
  310. * Various PHY ops
  311. **************************************************/
  312. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  313. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  314. const u16 *clip_st)
  315. {
  316. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  317. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  318. }
  319. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  320. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  321. {
  322. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  323. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  324. }
  325. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  326. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  327. {
  328. u16 tmp;
  329. if (dev->dev->core_rev == 16)
  330. b43_mac_suspend(dev);
  331. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  332. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  333. B43_NPHY_CLASSCTL_WAITEDEN);
  334. tmp &= ~mask;
  335. tmp |= (val & mask);
  336. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  337. if (dev->dev->core_rev == 16)
  338. b43_mac_enable(dev);
  339. return tmp;
  340. }
  341. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  342. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  343. {
  344. u16 bbcfg;
  345. b43_phy_force_clock(dev, 1);
  346. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  347. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  348. udelay(1);
  349. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  350. b43_phy_force_clock(dev, 0);
  351. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  352. }
  353. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  354. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  355. {
  356. struct b43_phy *phy = &dev->phy;
  357. struct b43_phy_n *nphy = phy->n;
  358. if (enable) {
  359. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  360. if (nphy->deaf_count++ == 0) {
  361. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  362. b43_nphy_classifier(dev, 0x7, 0);
  363. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  364. b43_nphy_write_clip_detection(dev, clip);
  365. }
  366. b43_nphy_reset_cca(dev);
  367. } else {
  368. if (--nphy->deaf_count == 0) {
  369. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  370. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  371. }
  372. }
  373. }
  374. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  375. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  376. {
  377. struct b43_phy_n *nphy = dev->phy.n;
  378. u8 i;
  379. s16 tmp;
  380. u16 data[4];
  381. s16 gain[2];
  382. u16 minmax[2];
  383. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  384. if (nphy->hang_avoid)
  385. b43_nphy_stay_in_carrier_search(dev, 1);
  386. if (nphy->gain_boost) {
  387. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  388. gain[0] = 6;
  389. gain[1] = 6;
  390. } else {
  391. tmp = 40370 - 315 * dev->phy.channel;
  392. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  393. tmp = 23242 - 224 * dev->phy.channel;
  394. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  395. }
  396. } else {
  397. gain[0] = 0;
  398. gain[1] = 0;
  399. }
  400. for (i = 0; i < 2; i++) {
  401. if (nphy->elna_gain_config) {
  402. data[0] = 19 + gain[i];
  403. data[1] = 25 + gain[i];
  404. data[2] = 25 + gain[i];
  405. data[3] = 25 + gain[i];
  406. } else {
  407. data[0] = lna_gain[0] + gain[i];
  408. data[1] = lna_gain[1] + gain[i];
  409. data[2] = lna_gain[2] + gain[i];
  410. data[3] = lna_gain[3] + gain[i];
  411. }
  412. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  413. minmax[i] = 23 + gain[i];
  414. }
  415. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  416. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  417. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  418. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  419. if (nphy->hang_avoid)
  420. b43_nphy_stay_in_carrier_search(dev, 0);
  421. }
  422. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  423. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  424. u8 *events, u8 *delays, u8 length)
  425. {
  426. struct b43_phy_n *nphy = dev->phy.n;
  427. u8 i;
  428. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  429. u16 offset1 = cmd << 4;
  430. u16 offset2 = offset1 + 0x80;
  431. if (nphy->hang_avoid)
  432. b43_nphy_stay_in_carrier_search(dev, true);
  433. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  434. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  435. for (i = length; i < 16; i++) {
  436. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  437. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  438. }
  439. if (nphy->hang_avoid)
  440. b43_nphy_stay_in_carrier_search(dev, false);
  441. }
  442. /**************************************************
  443. * Radio 0x2057
  444. **************************************************/
  445. /* http://bcm-v4.sipsolutions.net/PHY/radio2057_rcal */
  446. static u8 b43_radio_2057_rcal(struct b43_wldev *dev)
  447. {
  448. struct b43_phy *phy = &dev->phy;
  449. u16 tmp;
  450. if (phy->radio_rev == 5) {
  451. b43_phy_mask(dev, 0x342, ~0x2);
  452. udelay(10);
  453. b43_radio_set(dev, R2057_IQTEST_SEL_PU, 0x1);
  454. b43_radio_maskset(dev, 0x1ca, ~0x2, 0x1);
  455. }
  456. b43_radio_set(dev, R2057_RCAL_CONFIG, 0x1);
  457. udelay(10);
  458. b43_radio_set(dev, R2057_RCAL_CONFIG, 0x3);
  459. if (!b43_radio_wait_value(dev, R2057_RCCAL_N1_1, 1, 1, 100, 1000000)) {
  460. b43err(dev->wl, "Radio 0x2057 rcal timeout\n");
  461. return 0;
  462. }
  463. b43_radio_mask(dev, R2057_RCAL_CONFIG, ~0x2);
  464. tmp = b43_radio_read(dev, R2057_RCAL_STATUS) & 0x3E;
  465. b43_radio_mask(dev, R2057_RCAL_CONFIG, ~0x1);
  466. if (phy->radio_rev == 5) {
  467. b43_radio_mask(dev, R2057_IPA2G_CASCONV_CORE0, ~0x1);
  468. b43_radio_mask(dev, 0x1ca, ~0x2);
  469. }
  470. if (phy->radio_rev <= 4 || phy->radio_rev == 6) {
  471. b43_radio_maskset(dev, R2057_TEMPSENSE_CONFIG, ~0x3C, tmp);
  472. b43_radio_maskset(dev, R2057_BANDGAP_RCAL_TRIM, ~0xF0,
  473. tmp << 2);
  474. }
  475. return tmp & 0x3e;
  476. }
  477. /* http://bcm-v4.sipsolutions.net/PHY/radio2057_rccal */
  478. static u16 b43_radio_2057_rccal(struct b43_wldev *dev)
  479. {
  480. struct b43_phy *phy = &dev->phy;
  481. bool special = (phy->radio_rev == 3 || phy->radio_rev == 4 ||
  482. phy->radio_rev == 6);
  483. u16 tmp;
  484. if (special) {
  485. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x61);
  486. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xC0);
  487. } else {
  488. b43_radio_write(dev, 0x1AE, 0x61);
  489. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xE1);
  490. }
  491. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  492. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  493. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  494. 5000000))
  495. b43dbg(dev->wl, "Radio 0x2057 rccal timeout\n");
  496. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  497. if (special) {
  498. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x69);
  499. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xB0);
  500. } else {
  501. b43_radio_write(dev, 0x1AE, 0x69);
  502. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xD5);
  503. }
  504. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  505. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  506. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  507. 5000000))
  508. b43dbg(dev->wl, "Radio 0x2057 rccal timeout\n");
  509. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  510. if (special) {
  511. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x73);
  512. b43_radio_write(dev, R2057_RCCAL_X1, 0x28);
  513. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xB0);
  514. } else {
  515. b43_radio_write(dev, 0x1AE, 0x73);
  516. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  517. b43_radio_write(dev, R2057_RCCAL_TRC0, 0x99);
  518. }
  519. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  520. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  521. 5000000)) {
  522. b43err(dev->wl, "Radio 0x2057 rcal timeout\n");
  523. return 0;
  524. }
  525. tmp = b43_radio_read(dev, R2057_RCCAL_DONE_OSCCAP);
  526. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  527. return tmp;
  528. }
  529. static void b43_radio_2057_init_pre(struct b43_wldev *dev)
  530. {
  531. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD, ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  532. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  533. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_OEPORFORCE);
  534. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  535. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_CHIP0PU);
  536. }
  537. static void b43_radio_2057_init_post(struct b43_wldev *dev)
  538. {
  539. b43_radio_set(dev, R2057_XTALPUOVR_PINCTRL, 0x1);
  540. b43_radio_set(dev, R2057_RFPLL_MISC_CAL_RESETN, 0x78);
  541. b43_radio_set(dev, R2057_XTAL_CONFIG2, 0x80);
  542. mdelay(2);
  543. b43_radio_mask(dev, R2057_RFPLL_MISC_CAL_RESETN, ~0x78);
  544. b43_radio_mask(dev, R2057_XTAL_CONFIG2, ~0x80);
  545. if (dev->phy.n->init_por) {
  546. b43_radio_2057_rcal(dev);
  547. b43_radio_2057_rccal(dev);
  548. }
  549. b43_radio_mask(dev, R2057_RFPLL_MASTER, ~0x8);
  550. dev->phy.n->init_por = false;
  551. }
  552. /* http://bcm-v4.sipsolutions.net/802.11/Radio/2057/Init */
  553. static void b43_radio_2057_init(struct b43_wldev *dev)
  554. {
  555. b43_radio_2057_init_pre(dev);
  556. r2057_upload_inittabs(dev);
  557. b43_radio_2057_init_post(dev);
  558. }
  559. /**************************************************
  560. * Radio 0x2056
  561. **************************************************/
  562. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  563. const struct b43_nphy_channeltab_entry_rev3 *e)
  564. {
  565. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  566. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  567. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  568. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  569. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  570. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  571. e->radio_syn_pll_loopfilter1);
  572. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  573. e->radio_syn_pll_loopfilter2);
  574. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  575. e->radio_syn_pll_loopfilter3);
  576. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  577. e->radio_syn_pll_loopfilter4);
  578. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  579. e->radio_syn_pll_loopfilter5);
  580. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  581. e->radio_syn_reserved_addr27);
  582. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  583. e->radio_syn_reserved_addr28);
  584. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  585. e->radio_syn_reserved_addr29);
  586. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  587. e->radio_syn_logen_vcobuf1);
  588. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  589. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  590. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  591. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  592. e->radio_rx0_lnaa_tune);
  593. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  594. e->radio_rx0_lnag_tune);
  595. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  596. e->radio_tx0_intpaa_boost_tune);
  597. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  598. e->radio_tx0_intpag_boost_tune);
  599. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  600. e->radio_tx0_pada_boost_tune);
  601. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  602. e->radio_tx0_padg_boost_tune);
  603. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  604. e->radio_tx0_pgaa_boost_tune);
  605. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  606. e->radio_tx0_pgag_boost_tune);
  607. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  608. e->radio_tx0_mixa_boost_tune);
  609. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  610. e->radio_tx0_mixg_boost_tune);
  611. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  612. e->radio_rx1_lnaa_tune);
  613. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  614. e->radio_rx1_lnag_tune);
  615. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  616. e->radio_tx1_intpaa_boost_tune);
  617. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  618. e->radio_tx1_intpag_boost_tune);
  619. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  620. e->radio_tx1_pada_boost_tune);
  621. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  622. e->radio_tx1_padg_boost_tune);
  623. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  624. e->radio_tx1_pgaa_boost_tune);
  625. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  626. e->radio_tx1_pgag_boost_tune);
  627. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  628. e->radio_tx1_mixa_boost_tune);
  629. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  630. e->radio_tx1_mixg_boost_tune);
  631. }
  632. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  633. static void b43_radio_2056_setup(struct b43_wldev *dev,
  634. const struct b43_nphy_channeltab_entry_rev3 *e)
  635. {
  636. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  637. enum ieee80211_band band = b43_current_band(dev->wl);
  638. u16 offset;
  639. u8 i;
  640. u16 bias, cbias;
  641. u16 pag_boost, padg_boost, pgag_boost, mixg_boost;
  642. u16 paa_boost, pada_boost, pgaa_boost, mixa_boost;
  643. B43_WARN_ON(dev->phy.rev < 3);
  644. b43_chantab_radio_2056_upload(dev, e);
  645. b2056_upload_syn_pll_cp2(dev, band == IEEE80211_BAND_5GHZ);
  646. if (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  647. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  648. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  649. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  650. if (dev->dev->chip_id == 0x4716) {
  651. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x14);
  652. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0);
  653. } else {
  654. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x0B);
  655. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x14);
  656. }
  657. }
  658. if (sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  659. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  660. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  661. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  662. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x05);
  663. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x0C);
  664. }
  665. if (dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) {
  666. for (i = 0; i < 2; i++) {
  667. offset = i ? B2056_TX1 : B2056_TX0;
  668. if (dev->phy.rev >= 5) {
  669. b43_radio_write(dev,
  670. offset | B2056_TX_PADG_IDAC, 0xcc);
  671. if (dev->dev->chip_id == 0x4716) {
  672. bias = 0x40;
  673. cbias = 0x45;
  674. pag_boost = 0x5;
  675. pgag_boost = 0x33;
  676. mixg_boost = 0x55;
  677. } else {
  678. bias = 0x25;
  679. cbias = 0x20;
  680. pag_boost = 0x4;
  681. pgag_boost = 0x03;
  682. mixg_boost = 0x65;
  683. }
  684. padg_boost = 0x77;
  685. b43_radio_write(dev,
  686. offset | B2056_TX_INTPAG_IMAIN_STAT,
  687. bias);
  688. b43_radio_write(dev,
  689. offset | B2056_TX_INTPAG_IAUX_STAT,
  690. bias);
  691. b43_radio_write(dev,
  692. offset | B2056_TX_INTPAG_CASCBIAS,
  693. cbias);
  694. b43_radio_write(dev,
  695. offset | B2056_TX_INTPAG_BOOST_TUNE,
  696. pag_boost);
  697. b43_radio_write(dev,
  698. offset | B2056_TX_PGAG_BOOST_TUNE,
  699. pgag_boost);
  700. b43_radio_write(dev,
  701. offset | B2056_TX_PADG_BOOST_TUNE,
  702. padg_boost);
  703. b43_radio_write(dev,
  704. offset | B2056_TX_MIXG_BOOST_TUNE,
  705. mixg_boost);
  706. } else {
  707. bias = dev->phy.is_40mhz ? 0x40 : 0x20;
  708. b43_radio_write(dev,
  709. offset | B2056_TX_INTPAG_IMAIN_STAT,
  710. bias);
  711. b43_radio_write(dev,
  712. offset | B2056_TX_INTPAG_IAUX_STAT,
  713. bias);
  714. b43_radio_write(dev,
  715. offset | B2056_TX_INTPAG_CASCBIAS,
  716. 0x30);
  717. }
  718. b43_radio_write(dev, offset | B2056_TX_PA_SPARE1, 0xee);
  719. }
  720. } else if (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ) {
  721. u16 freq = dev->phy.channel_freq;
  722. if (freq < 5100) {
  723. paa_boost = 0xA;
  724. pada_boost = 0x77;
  725. pgaa_boost = 0xF;
  726. mixa_boost = 0xF;
  727. } else if (freq < 5340) {
  728. paa_boost = 0x8;
  729. pada_boost = 0x77;
  730. pgaa_boost = 0xFB;
  731. mixa_boost = 0xF;
  732. } else if (freq < 5650) {
  733. paa_boost = 0x0;
  734. pada_boost = 0x77;
  735. pgaa_boost = 0xB;
  736. mixa_boost = 0xF;
  737. } else {
  738. paa_boost = 0x0;
  739. pada_boost = 0x77;
  740. if (freq != 5825)
  741. pgaa_boost = -(freq - 18) / 36 + 168;
  742. else
  743. pgaa_boost = 6;
  744. mixa_boost = 0xF;
  745. }
  746. for (i = 0; i < 2; i++) {
  747. offset = i ? B2056_TX1 : B2056_TX0;
  748. b43_radio_write(dev,
  749. offset | B2056_TX_INTPAA_BOOST_TUNE, paa_boost);
  750. b43_radio_write(dev,
  751. offset | B2056_TX_PADA_BOOST_TUNE, pada_boost);
  752. b43_radio_write(dev,
  753. offset | B2056_TX_PGAA_BOOST_TUNE, pgaa_boost);
  754. b43_radio_write(dev,
  755. offset | B2056_TX_MIXA_BOOST_TUNE, mixa_boost);
  756. b43_radio_write(dev,
  757. offset | B2056_TX_TXSPARE1, 0x30);
  758. b43_radio_write(dev,
  759. offset | B2056_TX_PA_SPARE2, 0xee);
  760. b43_radio_write(dev,
  761. offset | B2056_TX_PADA_CASCBIAS, 0x03);
  762. b43_radio_write(dev,
  763. offset | B2056_TX_INTPAA_IAUX_STAT, 0x50);
  764. b43_radio_write(dev,
  765. offset | B2056_TX_INTPAA_IMAIN_STAT, 0x50);
  766. b43_radio_write(dev,
  767. offset | B2056_TX_INTPAA_CASCBIAS, 0x30);
  768. }
  769. }
  770. udelay(50);
  771. /* VCO calibration */
  772. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  773. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  774. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  775. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  776. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  777. udelay(300);
  778. }
  779. static u8 b43_radio_2056_rcal(struct b43_wldev *dev)
  780. {
  781. struct b43_phy *phy = &dev->phy;
  782. u16 mast2, tmp;
  783. if (phy->rev != 3)
  784. return 0;
  785. mast2 = b43_radio_read(dev, B2056_SYN_PLL_MAST2);
  786. b43_radio_write(dev, B2056_SYN_PLL_MAST2, mast2 | 0x7);
  787. udelay(10);
  788. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x01);
  789. udelay(10);
  790. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x09);
  791. if (!b43_radio_wait_value(dev, B2056_SYN_RCAL_CODE_OUT, 0x80, 0x80, 100,
  792. 1000000)) {
  793. b43err(dev->wl, "Radio recalibration timeout\n");
  794. return 0;
  795. }
  796. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x01);
  797. tmp = b43_radio_read(dev, B2056_SYN_RCAL_CODE_OUT);
  798. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x00);
  799. b43_radio_write(dev, B2056_SYN_PLL_MAST2, mast2);
  800. return tmp & 0x1f;
  801. }
  802. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  803. {
  804. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  805. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  806. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  807. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  808. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  809. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  810. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  811. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  812. B43_NPHY_RFCTL_CMD_CHIP0PU);
  813. }
  814. static void b43_radio_init2056_post(struct b43_wldev *dev)
  815. {
  816. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  817. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  818. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  819. msleep(1);
  820. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  821. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  822. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  823. if (dev->phy.n->init_por)
  824. b43_radio_2056_rcal(dev);
  825. }
  826. /*
  827. * Initialize a Broadcom 2056 N-radio
  828. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  829. */
  830. static void b43_radio_init2056(struct b43_wldev *dev)
  831. {
  832. b43_radio_init2056_pre(dev);
  833. b2056_upload_inittabs(dev, 0, 0);
  834. b43_radio_init2056_post(dev);
  835. dev->phy.n->init_por = false;
  836. }
  837. /**************************************************
  838. * Radio 0x2055
  839. **************************************************/
  840. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  841. const struct b43_nphy_channeltab_entry_rev2 *e)
  842. {
  843. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  844. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  845. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  846. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  847. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  848. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  849. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  850. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  851. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  852. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  853. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  854. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  855. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  856. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  857. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  858. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  859. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  860. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  861. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  862. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  863. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  864. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  865. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  866. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  867. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  868. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  869. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  870. }
  871. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  872. static void b43_radio_2055_setup(struct b43_wldev *dev,
  873. const struct b43_nphy_channeltab_entry_rev2 *e)
  874. {
  875. B43_WARN_ON(dev->phy.rev >= 3);
  876. b43_chantab_radio_upload(dev, e);
  877. udelay(50);
  878. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  879. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  880. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  881. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  882. udelay(300);
  883. }
  884. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  885. {
  886. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  887. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  888. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  889. B43_NPHY_RFCTL_CMD_CHIP0PU |
  890. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  891. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  892. B43_NPHY_RFCTL_CMD_PORFORCE);
  893. }
  894. static void b43_radio_init2055_post(struct b43_wldev *dev)
  895. {
  896. struct b43_phy_n *nphy = dev->phy.n;
  897. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  898. bool workaround = false;
  899. if (sprom->revision < 4)
  900. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  901. && dev->dev->board_type == 0x46D
  902. && dev->dev->board_rev >= 0x41);
  903. else
  904. workaround =
  905. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  906. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  907. if (workaround) {
  908. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  909. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  910. }
  911. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  912. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  913. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  914. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  915. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  916. msleep(1);
  917. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  918. if (!b43_radio_wait_value(dev, B2055_CAL_COUT2, 0x80, 0x80, 10, 2000))
  919. b43err(dev->wl, "radio post init timeout\n");
  920. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  921. b43_switch_channel(dev, dev->phy.channel);
  922. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  923. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  924. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  925. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  926. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  927. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  928. if (!nphy->gain_boost) {
  929. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  930. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  931. } else {
  932. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  933. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  934. }
  935. udelay(2);
  936. }
  937. /*
  938. * Initialize a Broadcom 2055 N-radio
  939. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  940. */
  941. static void b43_radio_init2055(struct b43_wldev *dev)
  942. {
  943. b43_radio_init2055_pre(dev);
  944. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  945. /* Follow wl, not specs. Do not force uploading all regs */
  946. b2055_upload_inittab(dev, 0, 0);
  947. } else {
  948. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  949. b2055_upload_inittab(dev, ghz5, 0);
  950. }
  951. b43_radio_init2055_post(dev);
  952. }
  953. /**************************************************
  954. * Samples
  955. **************************************************/
  956. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  957. static int b43_nphy_load_samples(struct b43_wldev *dev,
  958. struct b43_c32 *samples, u16 len) {
  959. struct b43_phy_n *nphy = dev->phy.n;
  960. u16 i;
  961. u32 *data;
  962. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  963. if (!data) {
  964. b43err(dev->wl, "allocation for samples loading failed\n");
  965. return -ENOMEM;
  966. }
  967. if (nphy->hang_avoid)
  968. b43_nphy_stay_in_carrier_search(dev, 1);
  969. for (i = 0; i < len; i++) {
  970. data[i] = (samples[i].i & 0x3FF << 10);
  971. data[i] |= samples[i].q & 0x3FF;
  972. }
  973. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  974. kfree(data);
  975. if (nphy->hang_avoid)
  976. b43_nphy_stay_in_carrier_search(dev, 0);
  977. return 0;
  978. }
  979. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  980. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  981. bool test)
  982. {
  983. int i;
  984. u16 bw, len, rot, angle;
  985. struct b43_c32 *samples;
  986. bw = (dev->phy.is_40mhz) ? 40 : 20;
  987. len = bw << 3;
  988. if (test) {
  989. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  990. bw = 82;
  991. else
  992. bw = 80;
  993. if (dev->phy.is_40mhz)
  994. bw <<= 1;
  995. len = bw << 1;
  996. }
  997. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  998. if (!samples) {
  999. b43err(dev->wl, "allocation for samples generation failed\n");
  1000. return 0;
  1001. }
  1002. rot = (((freq * 36) / bw) << 16) / 100;
  1003. angle = 0;
  1004. for (i = 0; i < len; i++) {
  1005. samples[i] = b43_cordic(angle);
  1006. angle += rot;
  1007. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1008. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1009. }
  1010. i = b43_nphy_load_samples(dev, samples, len);
  1011. kfree(samples);
  1012. return (i < 0) ? 0 : len;
  1013. }
  1014. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1015. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1016. u16 wait, bool iqmode, bool dac_test)
  1017. {
  1018. struct b43_phy_n *nphy = dev->phy.n;
  1019. int i;
  1020. u16 seq_mode;
  1021. u32 tmp;
  1022. if (nphy->hang_avoid)
  1023. b43_nphy_stay_in_carrier_search(dev, true);
  1024. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1025. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1026. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1027. }
  1028. if (!dev->phy.is_40mhz)
  1029. tmp = 0x6464;
  1030. else
  1031. tmp = 0x4747;
  1032. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1033. if (nphy->hang_avoid)
  1034. b43_nphy_stay_in_carrier_search(dev, false);
  1035. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1036. if (loops != 0xFFFF)
  1037. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1038. else
  1039. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1040. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1041. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1042. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1043. if (iqmode) {
  1044. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1045. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1046. } else {
  1047. if (dac_test)
  1048. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1049. else
  1050. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1051. }
  1052. for (i = 0; i < 100; i++) {
  1053. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & 1)) {
  1054. i = 0;
  1055. break;
  1056. }
  1057. udelay(10);
  1058. }
  1059. if (i)
  1060. b43err(dev->wl, "run samples timeout\n");
  1061. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1062. }
  1063. /**************************************************
  1064. * RSSI
  1065. **************************************************/
  1066. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1067. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1068. s8 offset, u8 core,
  1069. enum n_rail_type rail,
  1070. enum b43_nphy_rssi_type rssi_type)
  1071. {
  1072. u16 tmp;
  1073. bool core1or5 = (core == 1) || (core == 5);
  1074. bool core2or5 = (core == 2) || (core == 5);
  1075. offset = clamp_val(offset, -32, 31);
  1076. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1077. switch (rssi_type) {
  1078. case B43_NPHY_RSSI_Z:
  1079. if (core1or5 && rail == N_RAIL_I)
  1080. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1081. if (core1or5 && rail == N_RAIL_Q)
  1082. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1083. if (core2or5 && rail == N_RAIL_I)
  1084. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1085. if (core2or5 && rail == N_RAIL_Q)
  1086. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1087. break;
  1088. case B43_NPHY_RSSI_X:
  1089. if (core1or5 && rail == N_RAIL_I)
  1090. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1091. if (core1or5 && rail == N_RAIL_Q)
  1092. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1093. if (core2or5 && rail == N_RAIL_I)
  1094. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1095. if (core2or5 && rail == N_RAIL_Q)
  1096. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1097. break;
  1098. case B43_NPHY_RSSI_Y:
  1099. if (core1or5 && rail == N_RAIL_I)
  1100. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1101. if (core1or5 && rail == N_RAIL_Q)
  1102. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1103. if (core2or5 && rail == N_RAIL_I)
  1104. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1105. if (core2or5 && rail == N_RAIL_Q)
  1106. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1107. break;
  1108. case B43_NPHY_RSSI_TBD:
  1109. if (core1or5 && rail == N_RAIL_I)
  1110. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1111. if (core1or5 && rail == N_RAIL_Q)
  1112. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1113. if (core2or5 && rail == N_RAIL_I)
  1114. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1115. if (core2or5 && rail == N_RAIL_Q)
  1116. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1117. break;
  1118. case B43_NPHY_RSSI_PWRDET:
  1119. if (core1or5 && rail == N_RAIL_I)
  1120. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1121. if (core1or5 && rail == N_RAIL_Q)
  1122. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1123. if (core2or5 && rail == N_RAIL_I)
  1124. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1125. if (core2or5 && rail == N_RAIL_Q)
  1126. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1127. break;
  1128. case B43_NPHY_RSSI_TSSI_I:
  1129. if (core1or5)
  1130. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1131. if (core2or5)
  1132. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1133. break;
  1134. case B43_NPHY_RSSI_TSSI_Q:
  1135. if (core1or5)
  1136. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1137. if (core2or5)
  1138. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1139. break;
  1140. }
  1141. }
  1142. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1143. {
  1144. u8 i;
  1145. u16 reg, val;
  1146. if (code == 0) {
  1147. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1148. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1149. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1150. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1151. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1152. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1153. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1154. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1155. } else {
  1156. for (i = 0; i < 2; i++) {
  1157. if ((code == 1 && i == 1) || (code == 2 && !i))
  1158. continue;
  1159. reg = (i == 0) ?
  1160. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1161. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1162. if (type < 3) {
  1163. reg = (i == 0) ?
  1164. B43_NPHY_AFECTL_C1 :
  1165. B43_NPHY_AFECTL_C2;
  1166. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1167. reg = (i == 0) ?
  1168. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1169. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1170. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1171. if (type == 0)
  1172. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1173. else if (type == 1)
  1174. val = 16;
  1175. else
  1176. val = 32;
  1177. b43_phy_set(dev, reg, val);
  1178. reg = (i == 0) ?
  1179. B43_NPHY_TXF_40CO_B1S0 :
  1180. B43_NPHY_TXF_40CO_B32S1;
  1181. b43_phy_set(dev, reg, 0x0020);
  1182. } else {
  1183. if (type == 6)
  1184. val = 0x0100;
  1185. else if (type == 3)
  1186. val = 0x0200;
  1187. else
  1188. val = 0x0300;
  1189. reg = (i == 0) ?
  1190. B43_NPHY_AFECTL_C1 :
  1191. B43_NPHY_AFECTL_C2;
  1192. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1193. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1194. if (type != 3 && type != 6) {
  1195. enum ieee80211_band band =
  1196. b43_current_band(dev->wl);
  1197. if (b43_nphy_ipa(dev))
  1198. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1199. else
  1200. val = 0x11;
  1201. reg = (i == 0) ? 0x2000 : 0x3000;
  1202. reg |= B2055_PADDRV;
  1203. b43_radio_write16(dev, reg, val);
  1204. reg = (i == 0) ?
  1205. B43_NPHY_AFECTL_OVER1 :
  1206. B43_NPHY_AFECTL_OVER;
  1207. b43_phy_set(dev, reg, 0x0200);
  1208. }
  1209. }
  1210. }
  1211. }
  1212. }
  1213. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1214. {
  1215. u16 val;
  1216. if (type < 3)
  1217. val = 0;
  1218. else if (type == 6)
  1219. val = 1;
  1220. else if (type == 3)
  1221. val = 2;
  1222. else
  1223. val = 3;
  1224. val = (val << 12) | (val << 14);
  1225. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1226. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1227. if (type < 3) {
  1228. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1229. (type + 1) << 4);
  1230. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1231. (type + 1) << 4);
  1232. }
  1233. if (code == 0) {
  1234. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1235. if (type < 3) {
  1236. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1237. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1238. B43_NPHY_RFCTL_CMD_CORESEL));
  1239. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1240. ~(0x1 << 12 |
  1241. 0x1 << 5 |
  1242. 0x1 << 1 |
  1243. 0x1));
  1244. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1245. ~B43_NPHY_RFCTL_CMD_START);
  1246. udelay(20);
  1247. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1248. }
  1249. } else {
  1250. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1251. if (type < 3) {
  1252. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1253. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1254. B43_NPHY_RFCTL_CMD_CORESEL),
  1255. (B43_NPHY_RFCTL_CMD_RXEN |
  1256. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1257. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1258. (0x1 << 12 |
  1259. 0x1 << 5 |
  1260. 0x1 << 1 |
  1261. 0x1));
  1262. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1263. B43_NPHY_RFCTL_CMD_START);
  1264. udelay(20);
  1265. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1266. }
  1267. }
  1268. }
  1269. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1270. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1271. {
  1272. if (dev->phy.rev >= 3)
  1273. b43_nphy_rev3_rssi_select(dev, code, type);
  1274. else
  1275. b43_nphy_rev2_rssi_select(dev, code, type);
  1276. }
  1277. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1278. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1279. {
  1280. int i;
  1281. for (i = 0; i < 2; i++) {
  1282. if (type == 2) {
  1283. if (i == 0) {
  1284. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1285. 0xFC, buf[0]);
  1286. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1287. 0xFC, buf[1]);
  1288. } else {
  1289. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1290. 0xFC, buf[2 * i]);
  1291. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1292. 0xFC, buf[2 * i + 1]);
  1293. }
  1294. } else {
  1295. if (i == 0)
  1296. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1297. 0xF3, buf[0] << 2);
  1298. else
  1299. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1300. 0xF3, buf[2 * i + 1] << 2);
  1301. }
  1302. }
  1303. }
  1304. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1305. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1306. u8 nsamp)
  1307. {
  1308. int i;
  1309. int out;
  1310. u16 save_regs_phy[9];
  1311. u16 s[2];
  1312. if (dev->phy.rev >= 3) {
  1313. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1314. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1315. save_regs_phy[2] = b43_phy_read(dev,
  1316. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1317. save_regs_phy[3] = b43_phy_read(dev,
  1318. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1319. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1320. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1321. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1322. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1323. save_regs_phy[8] = 0;
  1324. } else {
  1325. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1326. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1327. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1328. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1329. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1330. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1331. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1332. save_regs_phy[7] = 0;
  1333. save_regs_phy[8] = 0;
  1334. }
  1335. b43_nphy_rssi_select(dev, 5, type);
  1336. if (dev->phy.rev < 2) {
  1337. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1338. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1339. }
  1340. for (i = 0; i < 4; i++)
  1341. buf[i] = 0;
  1342. for (i = 0; i < nsamp; i++) {
  1343. if (dev->phy.rev < 2) {
  1344. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1345. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1346. } else {
  1347. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1348. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1349. }
  1350. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1351. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1352. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1353. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1354. }
  1355. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1356. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1357. if (dev->phy.rev < 2)
  1358. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1359. if (dev->phy.rev >= 3) {
  1360. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1361. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1362. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1363. save_regs_phy[2]);
  1364. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1365. save_regs_phy[3]);
  1366. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1367. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1368. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1369. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1370. } else {
  1371. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1372. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1373. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  1374. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  1375. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  1376. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  1377. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  1378. }
  1379. return out;
  1380. }
  1381. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1382. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1383. {
  1384. struct b43_phy_n *nphy = dev->phy.n;
  1385. u16 saved_regs_phy_rfctl[2];
  1386. u16 saved_regs_phy[13];
  1387. u16 regs_to_store[] = {
  1388. B43_NPHY_AFECTL_OVER1, B43_NPHY_AFECTL_OVER,
  1389. B43_NPHY_AFECTL_C1, B43_NPHY_AFECTL_C2,
  1390. B43_NPHY_TXF_40CO_B1S1, B43_NPHY_RFCTL_OVER,
  1391. B43_NPHY_TXF_40CO_B1S0, B43_NPHY_TXF_40CO_B32S1,
  1392. B43_NPHY_RFCTL_CMD,
  1393. B43_NPHY_RFCTL_LUT_TRSW_UP1, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1394. B43_NPHY_RFCTL_RSSIO1, B43_NPHY_RFCTL_RSSIO2
  1395. };
  1396. u16 class;
  1397. u16 clip_state[2];
  1398. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1399. u8 vcm_final = 0;
  1400. s32 offset[4];
  1401. s32 results[8][4] = { };
  1402. s32 results_min[4] = { };
  1403. s32 poll_results[4] = { };
  1404. u16 *rssical_radio_regs = NULL;
  1405. u16 *rssical_phy_regs = NULL;
  1406. u16 r; /* routing */
  1407. u8 rx_core_state;
  1408. int core, i, j, vcm;
  1409. class = b43_nphy_classifier(dev, 0, 0);
  1410. b43_nphy_classifier(dev, 7, 4);
  1411. b43_nphy_read_clip_detection(dev, clip_state);
  1412. b43_nphy_write_clip_detection(dev, clip_off);
  1413. saved_regs_phy_rfctl[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1414. saved_regs_phy_rfctl[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1415. for (i = 0; i < ARRAY_SIZE(regs_to_store); i++)
  1416. saved_regs_phy[i] = b43_phy_read(dev, regs_to_store[i]);
  1417. b43_nphy_rf_control_intc_override(dev, 0, 0, 7);
  1418. b43_nphy_rf_control_intc_override(dev, 1, 1, 7);
  1419. b43_nphy_rf_control_override(dev, 0x1, 0, 0, false);
  1420. b43_nphy_rf_control_override(dev, 0x2, 1, 0, false);
  1421. b43_nphy_rf_control_override(dev, 0x80, 1, 0, false);
  1422. b43_nphy_rf_control_override(dev, 0x40, 1, 0, false);
  1423. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1424. b43_nphy_rf_control_override(dev, 0x20, 0, 0, false);
  1425. b43_nphy_rf_control_override(dev, 0x10, 1, 0, false);
  1426. } else {
  1427. b43_nphy_rf_control_override(dev, 0x10, 0, 0, false);
  1428. b43_nphy_rf_control_override(dev, 0x20, 1, 0, false);
  1429. }
  1430. rx_core_state = b43_nphy_get_rx_core_state(dev);
  1431. for (core = 0; core < 2; core++) {
  1432. if (!(rx_core_state & (1 << core)))
  1433. continue;
  1434. r = core ? B2056_RX1 : B2056_RX0;
  1435. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, N_RAIL_I, 2);
  1436. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, N_RAIL_Q, 2);
  1437. /* Grab RSSI results for every possible VCM */
  1438. for (vcm = 0; vcm < 8; vcm++) {
  1439. b43_radio_maskset(dev, r | B2056_RX_RSSI_MISC, 0xE3,
  1440. vcm << 2);
  1441. b43_nphy_poll_rssi(dev, 2, results[vcm], 8);
  1442. }
  1443. /* Find out which VCM got the best results */
  1444. for (i = 0; i < 4; i += 2) {
  1445. s32 currd;
  1446. s32 mind = 0x100000;
  1447. s32 minpoll = 249;
  1448. u8 minvcm = 0;
  1449. if (2 * core != i)
  1450. continue;
  1451. for (vcm = 0; vcm < 8; vcm++) {
  1452. currd = results[vcm][i] * results[vcm][i] +
  1453. results[vcm][i + 1] * results[vcm][i];
  1454. if (currd < mind) {
  1455. mind = currd;
  1456. minvcm = vcm;
  1457. }
  1458. if (results[vcm][i] < minpoll)
  1459. minpoll = results[vcm][i];
  1460. }
  1461. vcm_final = minvcm;
  1462. results_min[i] = minpoll;
  1463. }
  1464. /* Select the best VCM */
  1465. b43_radio_maskset(dev, r | B2056_RX_RSSI_MISC, 0xE3,
  1466. vcm_final << 2);
  1467. for (i = 0; i < 4; i++) {
  1468. if (core != i / 2)
  1469. continue;
  1470. offset[i] = -results[vcm_final][i];
  1471. if (offset[i] < 0)
  1472. offset[i] = -((abs(offset[i]) + 4) / 8);
  1473. else
  1474. offset[i] = (offset[i] + 4) / 8;
  1475. if (results_min[i] == 248)
  1476. offset[i] = -32;
  1477. b43_nphy_scale_offset_rssi(dev, 0, offset[i],
  1478. (i / 2 == 0) ? 1 : 2,
  1479. (i % 2 == 0) ? N_RAIL_I : N_RAIL_Q,
  1480. 2);
  1481. }
  1482. }
  1483. for (core = 0; core < 2; core++) {
  1484. if (!(rx_core_state & (1 << core)))
  1485. continue;
  1486. for (i = 0; i < 2; i++) {
  1487. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1,
  1488. N_RAIL_I, i);
  1489. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1,
  1490. N_RAIL_Q, i);
  1491. b43_nphy_poll_rssi(dev, i, poll_results, 8);
  1492. for (j = 0; j < 4; j++) {
  1493. if (j / 2 == core) {
  1494. offset[j] = 232 - poll_results[j];
  1495. if (offset[j] < 0)
  1496. offset[j] = -(abs(offset[j] + 4) / 8);
  1497. else
  1498. offset[j] = (offset[j] + 4) / 8;
  1499. b43_nphy_scale_offset_rssi(dev, 0,
  1500. offset[2 * core], core + 1, j % 2, i);
  1501. }
  1502. }
  1503. }
  1504. }
  1505. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, saved_regs_phy_rfctl[0]);
  1506. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, saved_regs_phy_rfctl[1]);
  1507. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1508. b43_phy_set(dev, B43_NPHY_TXF_40CO_B1S1, 0x1);
  1509. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_START);
  1510. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1, ~0x1);
  1511. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1512. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_RXTX);
  1513. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1, ~0x1);
  1514. for (i = 0; i < ARRAY_SIZE(regs_to_store); i++)
  1515. b43_phy_write(dev, regs_to_store[i], saved_regs_phy[i]);
  1516. /* Store for future configuration */
  1517. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1518. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1519. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1520. } else {
  1521. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1522. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1523. }
  1524. rssical_radio_regs[0] = b43_radio_read(dev, 0x602B);
  1525. rssical_radio_regs[0] = b43_radio_read(dev, 0x702B);
  1526. rssical_phy_regs[0] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_Z);
  1527. rssical_phy_regs[1] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z);
  1528. rssical_phy_regs[2] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_Z);
  1529. rssical_phy_regs[3] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z);
  1530. rssical_phy_regs[4] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_X);
  1531. rssical_phy_regs[5] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_X);
  1532. rssical_phy_regs[6] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_X);
  1533. rssical_phy_regs[7] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_X);
  1534. rssical_phy_regs[8] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_Y);
  1535. rssical_phy_regs[9] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y);
  1536. rssical_phy_regs[10] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_Y);
  1537. rssical_phy_regs[11] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y);
  1538. /* Remember for which channel we store configuration */
  1539. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1540. nphy->rssical_chanspec_2G.center_freq = dev->phy.channel_freq;
  1541. else
  1542. nphy->rssical_chanspec_5G.center_freq = dev->phy.channel_freq;
  1543. /* End of calibration, restore configuration */
  1544. b43_nphy_classifier(dev, 7, class);
  1545. b43_nphy_write_clip_detection(dev, clip_state);
  1546. }
  1547. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1548. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1549. {
  1550. int i, j, vcm;
  1551. u8 state[4];
  1552. u8 code, val;
  1553. u16 class, override;
  1554. u8 regs_save_radio[2];
  1555. u16 regs_save_phy[2];
  1556. s32 offset[4];
  1557. u8 core;
  1558. u8 rail;
  1559. u16 clip_state[2];
  1560. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1561. s32 results_min[4] = { };
  1562. u8 vcm_final[4] = { };
  1563. s32 results[4][4] = { };
  1564. s32 miniq[4][2] = { };
  1565. if (type == 2) {
  1566. code = 0;
  1567. val = 6;
  1568. } else if (type < 2) {
  1569. code = 25;
  1570. val = 4;
  1571. } else {
  1572. B43_WARN_ON(1);
  1573. return;
  1574. }
  1575. class = b43_nphy_classifier(dev, 0, 0);
  1576. b43_nphy_classifier(dev, 7, 4);
  1577. b43_nphy_read_clip_detection(dev, clip_state);
  1578. b43_nphy_write_clip_detection(dev, clip_off);
  1579. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1580. override = 0x140;
  1581. else
  1582. override = 0x110;
  1583. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1584. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1585. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1586. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1587. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1588. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1589. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1590. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1591. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1592. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1593. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1594. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1595. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1596. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1597. b43_nphy_rssi_select(dev, 5, type);
  1598. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, N_RAIL_I, type);
  1599. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, N_RAIL_Q, type);
  1600. for (vcm = 0; vcm < 4; vcm++) {
  1601. u8 tmp[4];
  1602. for (j = 0; j < 4; j++)
  1603. tmp[j] = vcm;
  1604. if (type != 1)
  1605. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1606. b43_nphy_poll_rssi(dev, type, results[vcm], 8);
  1607. if (type < 2)
  1608. for (j = 0; j < 2; j++)
  1609. miniq[vcm][j] = min(results[vcm][2 * j],
  1610. results[vcm][2 * j + 1]);
  1611. }
  1612. for (i = 0; i < 4; i++) {
  1613. s32 mind = 0x100000;
  1614. u8 minvcm = 0;
  1615. s32 minpoll = 249;
  1616. s32 currd;
  1617. for (vcm = 0; vcm < 4; vcm++) {
  1618. if (type == 2)
  1619. currd = abs(results[vcm][i]);
  1620. else
  1621. currd = abs(miniq[vcm][i / 2] - code * 8);
  1622. if (currd < mind) {
  1623. mind = currd;
  1624. minvcm = vcm;
  1625. }
  1626. if (results[vcm][i] < minpoll)
  1627. minpoll = results[vcm][i];
  1628. }
  1629. results_min[i] = minpoll;
  1630. vcm_final[i] = minvcm;
  1631. }
  1632. if (type != 1)
  1633. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1634. for (i = 0; i < 4; i++) {
  1635. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1636. if (offset[i] < 0)
  1637. offset[i] = -((abs(offset[i]) + 4) / 8);
  1638. else
  1639. offset[i] = (offset[i] + 4) / 8;
  1640. if (results_min[i] == 248)
  1641. offset[i] = code - 32;
  1642. core = (i / 2) ? 2 : 1;
  1643. rail = (i % 2) ? N_RAIL_Q : N_RAIL_I;
  1644. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  1645. type);
  1646. }
  1647. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1648. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  1649. switch (state[2]) {
  1650. case 1:
  1651. b43_nphy_rssi_select(dev, 1, 2);
  1652. break;
  1653. case 4:
  1654. b43_nphy_rssi_select(dev, 1, 0);
  1655. break;
  1656. case 2:
  1657. b43_nphy_rssi_select(dev, 1, 1);
  1658. break;
  1659. default:
  1660. b43_nphy_rssi_select(dev, 1, 1);
  1661. break;
  1662. }
  1663. switch (state[3]) {
  1664. case 1:
  1665. b43_nphy_rssi_select(dev, 2, 2);
  1666. break;
  1667. case 4:
  1668. b43_nphy_rssi_select(dev, 2, 0);
  1669. break;
  1670. default:
  1671. b43_nphy_rssi_select(dev, 2, 1);
  1672. break;
  1673. }
  1674. b43_nphy_rssi_select(dev, 0, type);
  1675. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1676. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1677. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1678. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1679. b43_nphy_classifier(dev, 7, class);
  1680. b43_nphy_write_clip_detection(dev, clip_state);
  1681. /* Specs don't say about reset here, but it makes wl and b43 dumps
  1682. identical, it really seems wl performs this */
  1683. b43_nphy_reset_cca(dev);
  1684. }
  1685. /*
  1686. * RSSI Calibration
  1687. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1688. */
  1689. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1690. {
  1691. if (dev->phy.rev >= 3) {
  1692. b43_nphy_rev3_rssi_cal(dev);
  1693. } else {
  1694. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  1695. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  1696. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  1697. }
  1698. }
  1699. /**************************************************
  1700. * Workarounds
  1701. **************************************************/
  1702. static void b43_nphy_gain_ctl_workarounds_rev3plus(struct b43_wldev *dev)
  1703. {
  1704. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1705. bool ghz5;
  1706. bool ext_lna;
  1707. u16 rssi_gain;
  1708. struct nphy_gain_ctl_workaround_entry *e;
  1709. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1710. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1711. /* Prepare values */
  1712. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1713. & B43_NPHY_BANDCTL_5GHZ;
  1714. ext_lna = ghz5 ? sprom->boardflags_hi & B43_BFH_EXTLNA_5GHZ :
  1715. sprom->boardflags_lo & B43_BFL_EXTLNA;
  1716. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1717. if (ghz5 && dev->phy.rev >= 5)
  1718. rssi_gain = 0x90;
  1719. else
  1720. rssi_gain = 0x50;
  1721. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1722. /* Set Clip 2 detect */
  1723. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1724. B43_NPHY_C1_CGAINI_CL2DETECT);
  1725. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1726. B43_NPHY_C2_CGAINI_CL2DETECT);
  1727. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1728. 0x17);
  1729. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1730. 0x17);
  1731. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1732. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1733. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1734. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1735. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1736. rssi_gain);
  1737. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1738. rssi_gain);
  1739. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1740. 0x17);
  1741. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1742. 0x17);
  1743. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1744. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1745. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1746. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1747. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1748. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1749. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1750. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1751. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1752. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1753. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1754. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1755. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1756. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1757. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1758. b43_phy_write(dev, 0x2A7, e->init_gain);
  1759. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1760. e->rfseq_init);
  1761. /* TODO: check defines. Do not match variables names */
  1762. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1763. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1764. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1765. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1766. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1767. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1768. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1769. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1770. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1771. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1772. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1773. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1774. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1775. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1776. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1777. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1778. }
  1779. static void b43_nphy_gain_ctl_workarounds_rev1_2(struct b43_wldev *dev)
  1780. {
  1781. struct b43_phy_n *nphy = dev->phy.n;
  1782. u8 i, j;
  1783. u8 code;
  1784. u16 tmp;
  1785. u8 rfseq_events[3] = { 6, 8, 7 };
  1786. u8 rfseq_delays[3] = { 10, 30, 1 };
  1787. /* Set Clip 2 detect */
  1788. b43_phy_set(dev, B43_NPHY_C1_CGAINI, B43_NPHY_C1_CGAINI_CL2DETECT);
  1789. b43_phy_set(dev, B43_NPHY_C2_CGAINI, B43_NPHY_C2_CGAINI_CL2DETECT);
  1790. /* Set narrowband clip threshold */
  1791. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1792. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1793. if (!dev->phy.is_40mhz) {
  1794. /* Set dwell lengths */
  1795. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1796. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1797. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1798. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1799. }
  1800. /* Set wideband clip 2 threshold */
  1801. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1802. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, 21);
  1803. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1804. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, 21);
  1805. if (!dev->phy.is_40mhz) {
  1806. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1807. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1808. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1809. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1810. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1811. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1812. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1813. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1814. }
  1815. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1816. if (nphy->gain_boost) {
  1817. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1818. dev->phy.is_40mhz)
  1819. code = 4;
  1820. else
  1821. code = 5;
  1822. } else {
  1823. code = dev->phy.is_40mhz ? 6 : 7;
  1824. }
  1825. /* Set HPVGA2 index */
  1826. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN, ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1827. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1828. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN, ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1829. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1830. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1831. /* specs say about 2 loops, but wl does 4 */
  1832. for (i = 0; i < 4; i++)
  1833. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, (code << 8 | 0x7C));
  1834. b43_nphy_adjust_lna_gain_table(dev);
  1835. if (nphy->elna_gain_config) {
  1836. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1837. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1838. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1839. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1840. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1841. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1842. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1843. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1844. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1845. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1846. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1847. /* specs say about 2 loops, but wl does 4 */
  1848. for (i = 0; i < 4; i++)
  1849. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1850. (code << 8 | 0x74));
  1851. }
  1852. if (dev->phy.rev == 2) {
  1853. for (i = 0; i < 4; i++) {
  1854. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1855. (0x0400 * i) + 0x0020);
  1856. for (j = 0; j < 21; j++) {
  1857. tmp = j * (i < 2 ? 3 : 1);
  1858. b43_phy_write(dev,
  1859. B43_NPHY_TABLE_DATALO, tmp);
  1860. }
  1861. }
  1862. }
  1863. b43_nphy_set_rf_sequence(dev, 5, rfseq_events, rfseq_delays, 3);
  1864. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1865. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1866. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1867. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1868. b43_phy_maskset(dev, B43_PHY_N(0xC5D), 0xFF80, 4);
  1869. }
  1870. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1871. static void b43_nphy_gain_ctl_workarounds(struct b43_wldev *dev)
  1872. {
  1873. if (dev->phy.rev >= 7)
  1874. ; /* TODO */
  1875. else if (dev->phy.rev >= 3)
  1876. b43_nphy_gain_ctl_workarounds_rev3plus(dev);
  1877. else
  1878. b43_nphy_gain_ctl_workarounds_rev1_2(dev);
  1879. }
  1880. /* http://bcm-v4.sipsolutions.net/PHY/N/Read_Lpf_Bw_Ctl */
  1881. static u16 b43_nphy_read_lpf_ctl(struct b43_wldev *dev, u16 offset)
  1882. {
  1883. if (!offset)
  1884. offset = (dev->phy.is_40mhz) ? 0x159 : 0x154;
  1885. return b43_ntab_read(dev, B43_NTAB16(7, offset)) & 0x7;
  1886. }
  1887. static void b43_nphy_workarounds_rev7plus(struct b43_wldev *dev)
  1888. {
  1889. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1890. struct b43_phy *phy = &dev->phy;
  1891. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  1892. 0x1F };
  1893. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  1894. u16 ntab7_15e_16e[] = { 0x10f, 0x10f };
  1895. u8 ntab7_138_146[] = { 0x11, 0x11 };
  1896. u8 ntab7_133[] = { 0x77, 0x11, 0x11 };
  1897. u16 lpf_20, lpf_40, lpf_11b;
  1898. u16 bcap_val, bcap_val_11b, bcap_val_11n_20, bcap_val_11n_40;
  1899. u16 scap_val, scap_val_11b, scap_val_11n_20, scap_val_11n_40;
  1900. bool rccal_ovrd = false;
  1901. u16 rx2tx_lut_20_11b, rx2tx_lut_20_11n, rx2tx_lut_40_11n;
  1902. u16 bias, conv, filt;
  1903. u32 tmp32;
  1904. u8 core;
  1905. if (phy->rev == 7) {
  1906. b43_phy_set(dev, B43_NPHY_FINERX2_CGC, 0x10);
  1907. b43_phy_maskset(dev, B43_NPHY_FREQGAIN0, 0xFF80, 0x0020);
  1908. b43_phy_maskset(dev, B43_NPHY_FREQGAIN0, 0x80FF, 0x2700);
  1909. b43_phy_maskset(dev, B43_NPHY_FREQGAIN1, 0xFF80, 0x002E);
  1910. b43_phy_maskset(dev, B43_NPHY_FREQGAIN1, 0x80FF, 0x3300);
  1911. b43_phy_maskset(dev, B43_NPHY_FREQGAIN2, 0xFF80, 0x0037);
  1912. b43_phy_maskset(dev, B43_NPHY_FREQGAIN2, 0x80FF, 0x3A00);
  1913. b43_phy_maskset(dev, B43_NPHY_FREQGAIN3, 0xFF80, 0x003C);
  1914. b43_phy_maskset(dev, B43_NPHY_FREQGAIN3, 0x80FF, 0x3E00);
  1915. b43_phy_maskset(dev, B43_NPHY_FREQGAIN4, 0xFF80, 0x003E);
  1916. b43_phy_maskset(dev, B43_NPHY_FREQGAIN4, 0x80FF, 0x3F00);
  1917. b43_phy_maskset(dev, B43_NPHY_FREQGAIN5, 0xFF80, 0x0040);
  1918. b43_phy_maskset(dev, B43_NPHY_FREQGAIN5, 0x80FF, 0x4000);
  1919. b43_phy_maskset(dev, B43_NPHY_FREQGAIN6, 0xFF80, 0x0040);
  1920. b43_phy_maskset(dev, B43_NPHY_FREQGAIN6, 0x80FF, 0x4000);
  1921. b43_phy_maskset(dev, B43_NPHY_FREQGAIN7, 0xFF80, 0x0040);
  1922. b43_phy_maskset(dev, B43_NPHY_FREQGAIN7, 0x80FF, 0x4000);
  1923. }
  1924. if (phy->rev <= 8) {
  1925. b43_phy_write(dev, 0x23F, 0x1B0);
  1926. b43_phy_write(dev, 0x240, 0x1B0);
  1927. }
  1928. if (phy->rev >= 8)
  1929. b43_phy_maskset(dev, B43_NPHY_TXTAILCNT, ~0xFF, 0x72);
  1930. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 2);
  1931. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 2);
  1932. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1933. tmp32 &= 0xffffff;
  1934. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1935. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x15e), 2, ntab7_15e_16e);
  1936. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x16e), 2, ntab7_15e_16e);
  1937. if (b43_nphy_ipa(dev))
  1938. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  1939. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  1940. b43_phy_maskset(dev, 0x299, 0x3FFF, 0x4000);
  1941. b43_phy_maskset(dev, 0x29D, 0x3FFF, 0x4000);
  1942. lpf_20 = b43_nphy_read_lpf_ctl(dev, 0x154);
  1943. lpf_40 = b43_nphy_read_lpf_ctl(dev, 0x159);
  1944. lpf_11b = b43_nphy_read_lpf_ctl(dev, 0x152);
  1945. if (b43_nphy_ipa(dev)) {
  1946. if ((phy->radio_rev == 5 && phy->is_40mhz) ||
  1947. phy->radio_rev == 7 || phy->radio_rev == 8) {
  1948. bcap_val = b43_radio_read(dev, 0x16b);
  1949. scap_val = b43_radio_read(dev, 0x16a);
  1950. scap_val_11b = scap_val;
  1951. bcap_val_11b = bcap_val;
  1952. if (phy->radio_rev == 5 && phy->is_40mhz) {
  1953. scap_val_11n_20 = scap_val;
  1954. bcap_val_11n_20 = bcap_val;
  1955. scap_val_11n_40 = bcap_val_11n_40 = 0xc;
  1956. rccal_ovrd = true;
  1957. } else { /* Rev 7/8 */
  1958. lpf_20 = 4;
  1959. lpf_11b = 1;
  1960. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1961. scap_val_11n_20 = 0xc;
  1962. bcap_val_11n_20 = 0xc;
  1963. scap_val_11n_40 = 0xa;
  1964. bcap_val_11n_40 = 0xa;
  1965. } else {
  1966. scap_val_11n_20 = 0x14;
  1967. bcap_val_11n_20 = 0x14;
  1968. scap_val_11n_40 = 0xf;
  1969. bcap_val_11n_40 = 0xf;
  1970. }
  1971. rccal_ovrd = true;
  1972. }
  1973. }
  1974. } else {
  1975. if (phy->radio_rev == 5) {
  1976. lpf_20 = 1;
  1977. lpf_40 = 3;
  1978. bcap_val = b43_radio_read(dev, 0x16b);
  1979. scap_val = b43_radio_read(dev, 0x16a);
  1980. scap_val_11b = scap_val;
  1981. bcap_val_11b = bcap_val;
  1982. scap_val_11n_20 = 0x11;
  1983. scap_val_11n_40 = 0x11;
  1984. bcap_val_11n_20 = 0x13;
  1985. bcap_val_11n_40 = 0x13;
  1986. rccal_ovrd = true;
  1987. }
  1988. }
  1989. if (rccal_ovrd) {
  1990. rx2tx_lut_20_11b = (bcap_val_11b << 8) |
  1991. (scap_val_11b << 3) |
  1992. lpf_11b;
  1993. rx2tx_lut_20_11n = (bcap_val_11n_20 << 8) |
  1994. (scap_val_11n_20 << 3) |
  1995. lpf_20;
  1996. rx2tx_lut_40_11n = (bcap_val_11n_40 << 8) |
  1997. (scap_val_11n_40 << 3) |
  1998. lpf_40;
  1999. for (core = 0; core < 2; core++) {
  2000. b43_ntab_write(dev, B43_NTAB16(7, 0x152 + core * 16),
  2001. rx2tx_lut_20_11b);
  2002. b43_ntab_write(dev, B43_NTAB16(7, 0x153 + core * 16),
  2003. rx2tx_lut_20_11n);
  2004. b43_ntab_write(dev, B43_NTAB16(7, 0x154 + core * 16),
  2005. rx2tx_lut_20_11n);
  2006. b43_ntab_write(dev, B43_NTAB16(7, 0x155 + core * 16),
  2007. rx2tx_lut_40_11n);
  2008. b43_ntab_write(dev, B43_NTAB16(7, 0x156 + core * 16),
  2009. rx2tx_lut_40_11n);
  2010. b43_ntab_write(dev, B43_NTAB16(7, 0x157 + core * 16),
  2011. rx2tx_lut_40_11n);
  2012. b43_ntab_write(dev, B43_NTAB16(7, 0x158 + core * 16),
  2013. rx2tx_lut_40_11n);
  2014. b43_ntab_write(dev, B43_NTAB16(7, 0x159 + core * 16),
  2015. rx2tx_lut_40_11n);
  2016. }
  2017. b43_nphy_rf_control_override_rev7(dev, 16, 1, 3, false, 2);
  2018. }
  2019. b43_phy_write(dev, 0x32F, 0x3);
  2020. if (phy->radio_rev == 4 || phy->radio_rev == 6)
  2021. b43_nphy_rf_control_override_rev7(dev, 4, 1, 3, false, 0);
  2022. if (phy->radio_rev == 3 || phy->radio_rev == 4 || phy->radio_rev == 6) {
  2023. if (sprom->revision &&
  2024. sprom->boardflags2_hi & B43_BFH2_IPALVLSHIFT_3P3) {
  2025. b43_radio_write(dev, 0x5, 0x05);
  2026. b43_radio_write(dev, 0x6, 0x30);
  2027. b43_radio_write(dev, 0x7, 0x00);
  2028. b43_radio_set(dev, 0x4f, 0x1);
  2029. b43_radio_set(dev, 0xd4, 0x1);
  2030. bias = 0x1f;
  2031. conv = 0x6f;
  2032. filt = 0xaa;
  2033. } else {
  2034. bias = 0x2b;
  2035. conv = 0x7f;
  2036. filt = 0xee;
  2037. }
  2038. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2039. for (core = 0; core < 2; core++) {
  2040. if (core == 0) {
  2041. b43_radio_write(dev, 0x5F, bias);
  2042. b43_radio_write(dev, 0x64, conv);
  2043. b43_radio_write(dev, 0x66, filt);
  2044. } else {
  2045. b43_radio_write(dev, 0xE8, bias);
  2046. b43_radio_write(dev, 0xE9, conv);
  2047. b43_radio_write(dev, 0xEB, filt);
  2048. }
  2049. }
  2050. }
  2051. }
  2052. if (b43_nphy_ipa(dev)) {
  2053. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2054. if (phy->radio_rev == 3 || phy->radio_rev == 4 ||
  2055. phy->radio_rev == 6) {
  2056. for (core = 0; core < 2; core++) {
  2057. if (core == 0)
  2058. b43_radio_write(dev, 0x51,
  2059. 0x7f);
  2060. else
  2061. b43_radio_write(dev, 0xd6,
  2062. 0x7f);
  2063. }
  2064. }
  2065. if (phy->radio_rev == 3) {
  2066. for (core = 0; core < 2; core++) {
  2067. if (core == 0) {
  2068. b43_radio_write(dev, 0x64,
  2069. 0x13);
  2070. b43_radio_write(dev, 0x5F,
  2071. 0x1F);
  2072. b43_radio_write(dev, 0x66,
  2073. 0xEE);
  2074. b43_radio_write(dev, 0x59,
  2075. 0x8A);
  2076. b43_radio_write(dev, 0x80,
  2077. 0x3E);
  2078. } else {
  2079. b43_radio_write(dev, 0x69,
  2080. 0x13);
  2081. b43_radio_write(dev, 0xE8,
  2082. 0x1F);
  2083. b43_radio_write(dev, 0xEB,
  2084. 0xEE);
  2085. b43_radio_write(dev, 0xDE,
  2086. 0x8A);
  2087. b43_radio_write(dev, 0x105,
  2088. 0x3E);
  2089. }
  2090. }
  2091. } else if (phy->radio_rev == 7 || phy->radio_rev == 8) {
  2092. if (!phy->is_40mhz) {
  2093. b43_radio_write(dev, 0x5F, 0x14);
  2094. b43_radio_write(dev, 0xE8, 0x12);
  2095. } else {
  2096. b43_radio_write(dev, 0x5F, 0x16);
  2097. b43_radio_write(dev, 0xE8, 0x16);
  2098. }
  2099. }
  2100. } else {
  2101. u16 freq = phy->channel_freq;
  2102. if ((freq >= 5180 && freq <= 5230) ||
  2103. (freq >= 5745 && freq <= 5805)) {
  2104. b43_radio_write(dev, 0x7D, 0xFF);
  2105. b43_radio_write(dev, 0xFE, 0xFF);
  2106. }
  2107. }
  2108. } else {
  2109. if (phy->radio_rev != 5) {
  2110. for (core = 0; core < 2; core++) {
  2111. if (core == 0) {
  2112. b43_radio_write(dev, 0x5c, 0x61);
  2113. b43_radio_write(dev, 0x51, 0x70);
  2114. } else {
  2115. b43_radio_write(dev, 0xe1, 0x61);
  2116. b43_radio_write(dev, 0xd6, 0x70);
  2117. }
  2118. }
  2119. }
  2120. }
  2121. if (phy->radio_rev == 4) {
  2122. b43_ntab_write(dev, B43_NTAB16(8, 0x05), 0x20);
  2123. b43_ntab_write(dev, B43_NTAB16(8, 0x15), 0x20);
  2124. for (core = 0; core < 2; core++) {
  2125. if (core == 0) {
  2126. b43_radio_write(dev, 0x1a1, 0x00);
  2127. b43_radio_write(dev, 0x1a2, 0x3f);
  2128. b43_radio_write(dev, 0x1a6, 0x3f);
  2129. } else {
  2130. b43_radio_write(dev, 0x1a7, 0x00);
  2131. b43_radio_write(dev, 0x1ab, 0x3f);
  2132. b43_radio_write(dev, 0x1ac, 0x3f);
  2133. }
  2134. }
  2135. } else {
  2136. b43_phy_set(dev, B43_NPHY_AFECTL_C1, 0x4);
  2137. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x4);
  2138. b43_phy_set(dev, B43_NPHY_AFECTL_C2, 0x4);
  2139. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4);
  2140. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x1);
  2141. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x1);
  2142. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x1);
  2143. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x1);
  2144. b43_ntab_write(dev, B43_NTAB16(8, 0x05), 0x20);
  2145. b43_ntab_write(dev, B43_NTAB16(8, 0x15), 0x20);
  2146. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x4);
  2147. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x4);
  2148. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x4);
  2149. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4);
  2150. }
  2151. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, 0x2);
  2152. b43_ntab_write(dev, B43_NTAB32(16, 0x100), 20);
  2153. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x138), 2, ntab7_138_146);
  2154. b43_ntab_write(dev, B43_NTAB16(7, 0x141), 0x77);
  2155. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x133), 3, ntab7_133);
  2156. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x146), 2, ntab7_138_146);
  2157. b43_ntab_write(dev, B43_NTAB16(7, 0x123), 0x77);
  2158. b43_ntab_write(dev, B43_NTAB16(7, 0x12A), 0x77);
  2159. if (!phy->is_40mhz) {
  2160. b43_ntab_write(dev, B43_NTAB32(16, 0x03), 0x18D);
  2161. b43_ntab_write(dev, B43_NTAB32(16, 0x7F), 0x18D);
  2162. } else {
  2163. b43_ntab_write(dev, B43_NTAB32(16, 0x03), 0x14D);
  2164. b43_ntab_write(dev, B43_NTAB32(16, 0x7F), 0x14D);
  2165. }
  2166. b43_nphy_gain_ctl_workarounds(dev);
  2167. /* TODO
  2168. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x08), 4,
  2169. aux_adc_vmid_rev7_core0);
  2170. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x18), 4,
  2171. aux_adc_vmid_rev7_core1);
  2172. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x0C), 4,
  2173. aux_adc_gain_rev7);
  2174. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x1C), 4,
  2175. aux_adc_gain_rev7);
  2176. */
  2177. }
  2178. static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
  2179. {
  2180. struct b43_phy_n *nphy = dev->phy.n;
  2181. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2182. /* TX to RX */
  2183. u8 tx2rx_events[8] = { 0x4, 0x3, 0x6, 0x5, 0x2, 0x1, 0x8, 0x1F };
  2184. u8 tx2rx_delays[8] = { 8, 4, 2, 2, 4, 4, 6, 1 };
  2185. /* RX to TX */
  2186. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  2187. 0x1F };
  2188. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  2189. u8 rx2tx_events[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0x3, 0x4, 0x1F };
  2190. u8 rx2tx_delays[9] = { 8, 6, 6, 4, 4, 18, 42, 1, 1 };
  2191. u16 tmp16;
  2192. u32 tmp32;
  2193. b43_phy_write(dev, 0x23f, 0x1f8);
  2194. b43_phy_write(dev, 0x240, 0x1f8);
  2195. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  2196. tmp32 &= 0xffffff;
  2197. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  2198. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  2199. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  2200. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  2201. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  2202. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  2203. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  2204. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  2205. b43_phy_write(dev, 0x2AE, 0x000C);
  2206. /* TX to RX */
  2207. b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
  2208. ARRAY_SIZE(tx2rx_events));
  2209. /* RX to TX */
  2210. if (b43_nphy_ipa(dev))
  2211. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  2212. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  2213. if (nphy->hw_phyrxchain != 3 &&
  2214. nphy->hw_phyrxchain != nphy->hw_phytxchain) {
  2215. if (b43_nphy_ipa(dev)) {
  2216. rx2tx_delays[5] = 59;
  2217. rx2tx_delays[6] = 1;
  2218. rx2tx_events[7] = 0x1F;
  2219. }
  2220. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events, rx2tx_delays,
  2221. ARRAY_SIZE(rx2tx_events));
  2222. }
  2223. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  2224. 0x2 : 0x9C40;
  2225. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  2226. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  2227. if (!dev->phy.is_40mhz) {
  2228. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  2229. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  2230. } else {
  2231. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x14D);
  2232. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x14D);
  2233. }
  2234. b43_nphy_gain_ctl_workarounds(dev);
  2235. b43_ntab_write(dev, B43_NTAB16(8, 0), 2);
  2236. b43_ntab_write(dev, B43_NTAB16(8, 16), 2);
  2237. /* TODO */
  2238. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  2239. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  2240. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  2241. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  2242. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  2243. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  2244. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  2245. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  2246. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  2247. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  2248. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  2249. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  2250. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  2251. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  2252. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  2253. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  2254. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  2255. tmp32 = 0x00088888;
  2256. else
  2257. tmp32 = 0x88888888;
  2258. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  2259. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  2260. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  2261. if (dev->phy.rev == 4 &&
  2262. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2263. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  2264. 0x70);
  2265. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  2266. 0x70);
  2267. }
  2268. /* Dropped probably-always-true condition */
  2269. b43_phy_write(dev, 0x224, 0x03eb);
  2270. b43_phy_write(dev, 0x225, 0x03eb);
  2271. b43_phy_write(dev, 0x226, 0x0341);
  2272. b43_phy_write(dev, 0x227, 0x0341);
  2273. b43_phy_write(dev, 0x228, 0x042b);
  2274. b43_phy_write(dev, 0x229, 0x042b);
  2275. b43_phy_write(dev, 0x22a, 0x0381);
  2276. b43_phy_write(dev, 0x22b, 0x0381);
  2277. b43_phy_write(dev, 0x22c, 0x042b);
  2278. b43_phy_write(dev, 0x22d, 0x042b);
  2279. b43_phy_write(dev, 0x22e, 0x0381);
  2280. b43_phy_write(dev, 0x22f, 0x0381);
  2281. if (dev->phy.rev >= 6 && sprom->boardflags2_lo & B43_BFL2_SINGLEANT_CCK)
  2282. ; /* TODO: 0x0080000000000000 HF */
  2283. }
  2284. static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
  2285. {
  2286. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2287. struct b43_phy *phy = &dev->phy;
  2288. struct b43_phy_n *nphy = phy->n;
  2289. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  2290. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  2291. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  2292. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  2293. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  2294. dev->dev->board_type == 0x8B) {
  2295. delays1[0] = 0x1;
  2296. delays1[5] = 0x14;
  2297. }
  2298. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  2299. nphy->band5g_pwrgain) {
  2300. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  2301. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  2302. } else {
  2303. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  2304. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  2305. }
  2306. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  2307. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  2308. if (dev->phy.rev < 3) {
  2309. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  2310. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  2311. }
  2312. if (dev->phy.rev < 2) {
  2313. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  2314. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  2315. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  2316. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  2317. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  2318. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  2319. }
  2320. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  2321. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  2322. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  2323. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  2324. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  2325. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  2326. b43_nphy_gain_ctl_workarounds(dev);
  2327. if (dev->phy.rev < 2) {
  2328. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  2329. b43_hf_write(dev, b43_hf_read(dev) |
  2330. B43_HF_MLADVW);
  2331. } else if (dev->phy.rev == 2) {
  2332. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  2333. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  2334. }
  2335. if (dev->phy.rev < 2)
  2336. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  2337. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  2338. /* Set phase track alpha and beta */
  2339. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  2340. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  2341. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  2342. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  2343. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  2344. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  2345. if (dev->phy.rev < 3) {
  2346. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  2347. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  2348. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  2349. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  2350. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  2351. }
  2352. if (dev->phy.rev == 2)
  2353. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  2354. B43_NPHY_FINERX2_CGC_DECGC);
  2355. }
  2356. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  2357. static void b43_nphy_workarounds(struct b43_wldev *dev)
  2358. {
  2359. struct b43_phy *phy = &dev->phy;
  2360. struct b43_phy_n *nphy = phy->n;
  2361. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2362. b43_nphy_classifier(dev, 1, 0);
  2363. else
  2364. b43_nphy_classifier(dev, 1, 1);
  2365. if (nphy->hang_avoid)
  2366. b43_nphy_stay_in_carrier_search(dev, 1);
  2367. b43_phy_set(dev, B43_NPHY_IQFLIP,
  2368. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  2369. if (dev->phy.rev >= 7)
  2370. b43_nphy_workarounds_rev7plus(dev);
  2371. else if (dev->phy.rev >= 3)
  2372. b43_nphy_workarounds_rev3plus(dev);
  2373. else
  2374. b43_nphy_workarounds_rev1_2(dev);
  2375. if (nphy->hang_avoid)
  2376. b43_nphy_stay_in_carrier_search(dev, 0);
  2377. }
  2378. /**************************************************
  2379. * Tx/Rx common
  2380. **************************************************/
  2381. /*
  2382. * Transmits a known value for LO calibration
  2383. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  2384. */
  2385. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  2386. bool iqmode, bool dac_test)
  2387. {
  2388. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  2389. if (samp == 0)
  2390. return -1;
  2391. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  2392. return 0;
  2393. }
  2394. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  2395. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  2396. {
  2397. struct b43_phy_n *nphy = dev->phy.n;
  2398. bool override = false;
  2399. u16 chain = 0x33;
  2400. if (nphy->txrx_chain == 0) {
  2401. chain = 0x11;
  2402. override = true;
  2403. } else if (nphy->txrx_chain == 1) {
  2404. chain = 0x22;
  2405. override = true;
  2406. }
  2407. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2408. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  2409. chain);
  2410. if (override)
  2411. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  2412. B43_NPHY_RFSEQMODE_CAOVER);
  2413. else
  2414. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2415. ~B43_NPHY_RFSEQMODE_CAOVER);
  2416. }
  2417. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  2418. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  2419. {
  2420. struct b43_phy_n *nphy = dev->phy.n;
  2421. u16 tmp;
  2422. if (nphy->hang_avoid)
  2423. b43_nphy_stay_in_carrier_search(dev, 1);
  2424. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  2425. if (tmp & 0x1)
  2426. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  2427. else if (tmp & 0x2)
  2428. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  2429. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  2430. if (nphy->bb_mult_save & 0x80000000) {
  2431. tmp = nphy->bb_mult_save & 0xFFFF;
  2432. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  2433. nphy->bb_mult_save = 0;
  2434. }
  2435. if (nphy->hang_avoid)
  2436. b43_nphy_stay_in_carrier_search(dev, 0);
  2437. }
  2438. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2439. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2440. struct nphy_txgains target,
  2441. struct nphy_iqcal_params *params)
  2442. {
  2443. int i, j, indx;
  2444. u16 gain;
  2445. if (dev->phy.rev >= 3) {
  2446. params->txgm = target.txgm[core];
  2447. params->pga = target.pga[core];
  2448. params->pad = target.pad[core];
  2449. params->ipa = target.ipa[core];
  2450. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2451. (params->pad << 4) | (params->ipa);
  2452. for (j = 0; j < 5; j++)
  2453. params->ncorr[j] = 0x79;
  2454. } else {
  2455. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2456. (target.txgm[core] << 8);
  2457. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2458. 1 : 0;
  2459. for (i = 0; i < 9; i++)
  2460. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2461. break;
  2462. i = min(i, 8);
  2463. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2464. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2465. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2466. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2467. (params->pad << 2);
  2468. for (j = 0; j < 4; j++)
  2469. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2470. }
  2471. }
  2472. /**************************************************
  2473. * Tx and Rx
  2474. **************************************************/
  2475. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  2476. {//TODO
  2477. }
  2478. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  2479. bool ignore_tssi)
  2480. {//TODO
  2481. return B43_TXPWR_RES_DONE;
  2482. }
  2483. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  2484. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  2485. {
  2486. struct b43_phy_n *nphy = dev->phy.n;
  2487. u8 i;
  2488. u16 bmask, val, tmp;
  2489. enum ieee80211_band band = b43_current_band(dev->wl);
  2490. if (nphy->hang_avoid)
  2491. b43_nphy_stay_in_carrier_search(dev, 1);
  2492. nphy->txpwrctrl = enable;
  2493. if (!enable) {
  2494. if (dev->phy.rev >= 3 &&
  2495. (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
  2496. (B43_NPHY_TXPCTL_CMD_COEFF |
  2497. B43_NPHY_TXPCTL_CMD_HWPCTLEN |
  2498. B43_NPHY_TXPCTL_CMD_PCTLEN))) {
  2499. /* We disable enabled TX pwr ctl, save it's state */
  2500. nphy->tx_pwr_idx[0] = b43_phy_read(dev,
  2501. B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
  2502. nphy->tx_pwr_idx[1] = b43_phy_read(dev,
  2503. B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
  2504. }
  2505. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  2506. for (i = 0; i < 84; i++)
  2507. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  2508. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  2509. for (i = 0; i < 84; i++)
  2510. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  2511. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2512. if (dev->phy.rev >= 3)
  2513. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2514. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  2515. if (dev->phy.rev >= 3) {
  2516. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  2517. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  2518. } else {
  2519. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  2520. }
  2521. if (dev->phy.rev == 2)
  2522. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2523. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  2524. else if (dev->phy.rev < 2)
  2525. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2526. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  2527. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  2528. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
  2529. } else {
  2530. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
  2531. nphy->adj_pwr_tbl);
  2532. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
  2533. nphy->adj_pwr_tbl);
  2534. bmask = B43_NPHY_TXPCTL_CMD_COEFF |
  2535. B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2536. /* wl does useless check for "enable" param here */
  2537. val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2538. if (dev->phy.rev >= 3) {
  2539. bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2540. if (val)
  2541. val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2542. }
  2543. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
  2544. if (band == IEEE80211_BAND_5GHZ) {
  2545. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2546. ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
  2547. if (dev->phy.rev > 1)
  2548. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2549. ~B43_NPHY_TXPCTL_INIT_PIDXI1,
  2550. 0x64);
  2551. }
  2552. if (dev->phy.rev >= 3) {
  2553. if (nphy->tx_pwr_idx[0] != 128 &&
  2554. nphy->tx_pwr_idx[1] != 128) {
  2555. /* Recover TX pwr ctl state */
  2556. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2557. ~B43_NPHY_TXPCTL_CMD_INIT,
  2558. nphy->tx_pwr_idx[0]);
  2559. if (dev->phy.rev > 1)
  2560. b43_phy_maskset(dev,
  2561. B43_NPHY_TXPCTL_INIT,
  2562. ~0xff, nphy->tx_pwr_idx[1]);
  2563. }
  2564. }
  2565. if (dev->phy.rev >= 3) {
  2566. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
  2567. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
  2568. } else {
  2569. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
  2570. }
  2571. if (dev->phy.rev == 2)
  2572. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
  2573. else if (dev->phy.rev < 2)
  2574. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
  2575. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  2576. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
  2577. if (b43_nphy_ipa(dev)) {
  2578. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
  2579. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
  2580. }
  2581. }
  2582. if (nphy->hang_avoid)
  2583. b43_nphy_stay_in_carrier_search(dev, 0);
  2584. }
  2585. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  2586. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  2587. {
  2588. struct b43_phy_n *nphy = dev->phy.n;
  2589. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2590. u8 txpi[2], bbmult, i;
  2591. u16 tmp, radio_gain, dac_gain;
  2592. u16 freq = dev->phy.channel_freq;
  2593. u32 txgain;
  2594. /* u32 gaintbl; rev3+ */
  2595. if (nphy->hang_avoid)
  2596. b43_nphy_stay_in_carrier_search(dev, 1);
  2597. if (dev->phy.rev >= 7) {
  2598. txpi[0] = txpi[1] = 30;
  2599. } else if (dev->phy.rev >= 3) {
  2600. txpi[0] = 40;
  2601. txpi[1] = 40;
  2602. } else if (sprom->revision < 4) {
  2603. txpi[0] = 72;
  2604. txpi[1] = 72;
  2605. } else {
  2606. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2607. txpi[0] = sprom->txpid2g[0];
  2608. txpi[1] = sprom->txpid2g[1];
  2609. } else if (freq >= 4900 && freq < 5100) {
  2610. txpi[0] = sprom->txpid5gl[0];
  2611. txpi[1] = sprom->txpid5gl[1];
  2612. } else if (freq >= 5100 && freq < 5500) {
  2613. txpi[0] = sprom->txpid5g[0];
  2614. txpi[1] = sprom->txpid5g[1];
  2615. } else if (freq >= 5500) {
  2616. txpi[0] = sprom->txpid5gh[0];
  2617. txpi[1] = sprom->txpid5gh[1];
  2618. } else {
  2619. txpi[0] = 91;
  2620. txpi[1] = 91;
  2621. }
  2622. }
  2623. if (dev->phy.rev < 7 &&
  2624. (txpi[0] < 40 || txpi[0] > 100 || txpi[1] < 40 || txpi[1] > 100))
  2625. txpi[0] = txpi[1] = 91;
  2626. /*
  2627. for (i = 0; i < 2; i++) {
  2628. nphy->txpwrindex[i].index_internal = txpi[i];
  2629. nphy->txpwrindex[i].index_internal_save = txpi[i];
  2630. }
  2631. */
  2632. for (i = 0; i < 2; i++) {
  2633. txgain = *(b43_nphy_get_tx_gain_table(dev) + txpi[i]);
  2634. if (dev->phy.rev >= 3)
  2635. radio_gain = (txgain >> 16) & 0x1FFFF;
  2636. else
  2637. radio_gain = (txgain >> 16) & 0x1FFF;
  2638. if (dev->phy.rev >= 7)
  2639. dac_gain = (txgain >> 8) & 0x7;
  2640. else
  2641. dac_gain = (txgain >> 8) & 0x3F;
  2642. bbmult = txgain & 0xFF;
  2643. if (dev->phy.rev >= 3) {
  2644. if (i == 0)
  2645. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  2646. else
  2647. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  2648. } else {
  2649. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  2650. }
  2651. if (i == 0)
  2652. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  2653. else
  2654. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  2655. b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
  2656. tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
  2657. if (i == 0)
  2658. tmp = (tmp & 0x00FF) | (bbmult << 8);
  2659. else
  2660. tmp = (tmp & 0xFF00) | bbmult;
  2661. b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
  2662. if (b43_nphy_ipa(dev)) {
  2663. u32 tmp32;
  2664. u16 reg = (i == 0) ?
  2665. B43_NPHY_PAPD_EN0 : B43_NPHY_PAPD_EN1;
  2666. tmp32 = b43_ntab_read(dev, B43_NTAB32(26 + i,
  2667. 576 + txpi[i]));
  2668. b43_phy_maskset(dev, reg, 0xE00F, (u32) tmp32 << 4);
  2669. b43_phy_set(dev, reg, 0x4);
  2670. }
  2671. }
  2672. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  2673. if (nphy->hang_avoid)
  2674. b43_nphy_stay_in_carrier_search(dev, 0);
  2675. }
  2676. static void b43_nphy_ipa_internal_tssi_setup(struct b43_wldev *dev)
  2677. {
  2678. struct b43_phy *phy = &dev->phy;
  2679. u8 core;
  2680. u16 r; /* routing */
  2681. if (phy->rev >= 7) {
  2682. for (core = 0; core < 2; core++) {
  2683. r = core ? 0x190 : 0x170;
  2684. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2685. b43_radio_write(dev, r + 0x5, 0x5);
  2686. b43_radio_write(dev, r + 0x9, 0xE);
  2687. if (phy->rev != 5)
  2688. b43_radio_write(dev, r + 0xA, 0);
  2689. if (phy->rev != 7)
  2690. b43_radio_write(dev, r + 0xB, 1);
  2691. else
  2692. b43_radio_write(dev, r + 0xB, 0x31);
  2693. } else {
  2694. b43_radio_write(dev, r + 0x5, 0x9);
  2695. b43_radio_write(dev, r + 0x9, 0xC);
  2696. b43_radio_write(dev, r + 0xB, 0x0);
  2697. if (phy->rev != 5)
  2698. b43_radio_write(dev, r + 0xA, 1);
  2699. else
  2700. b43_radio_write(dev, r + 0xA, 0x31);
  2701. }
  2702. b43_radio_write(dev, r + 0x6, 0);
  2703. b43_radio_write(dev, r + 0x7, 0);
  2704. b43_radio_write(dev, r + 0x8, 3);
  2705. b43_radio_write(dev, r + 0xC, 0);
  2706. }
  2707. } else {
  2708. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2709. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x128);
  2710. else
  2711. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x80);
  2712. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR30, 0);
  2713. b43_radio_write(dev, B2056_SYN_GPIO_MASTER1, 0x29);
  2714. for (core = 0; core < 2; core++) {
  2715. r = core ? B2056_TX1 : B2056_TX0;
  2716. b43_radio_write(dev, r | B2056_TX_IQCAL_VCM_HG, 0);
  2717. b43_radio_write(dev, r | B2056_TX_IQCAL_IDAC, 0);
  2718. b43_radio_write(dev, r | B2056_TX_TSSI_VCM, 3);
  2719. b43_radio_write(dev, r | B2056_TX_TX_AMP_DET, 0);
  2720. b43_radio_write(dev, r | B2056_TX_TSSI_MISC1, 8);
  2721. b43_radio_write(dev, r | B2056_TX_TSSI_MISC2, 0);
  2722. b43_radio_write(dev, r | B2056_TX_TSSI_MISC3, 0);
  2723. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2724. b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
  2725. 0x5);
  2726. if (phy->rev != 5)
  2727. b43_radio_write(dev, r | B2056_TX_TSSIA,
  2728. 0x00);
  2729. if (phy->rev >= 5)
  2730. b43_radio_write(dev, r | B2056_TX_TSSIG,
  2731. 0x31);
  2732. else
  2733. b43_radio_write(dev, r | B2056_TX_TSSIG,
  2734. 0x11);
  2735. b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
  2736. 0xE);
  2737. } else {
  2738. b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
  2739. 0x9);
  2740. b43_radio_write(dev, r | B2056_TX_TSSIA, 0x31);
  2741. b43_radio_write(dev, r | B2056_TX_TSSIG, 0x0);
  2742. b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
  2743. 0xC);
  2744. }
  2745. }
  2746. }
  2747. }
  2748. /*
  2749. * Stop radio and transmit known signal. Then check received signal strength to
  2750. * get TSSI (Transmit Signal Strength Indicator).
  2751. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlIdleTssi
  2752. */
  2753. static void b43_nphy_tx_power_ctl_idle_tssi(struct b43_wldev *dev)
  2754. {
  2755. struct b43_phy *phy = &dev->phy;
  2756. struct b43_phy_n *nphy = dev->phy.n;
  2757. u32 tmp;
  2758. s32 rssi[4] = { };
  2759. /* TODO: check if we can transmit */
  2760. if (b43_nphy_ipa(dev))
  2761. b43_nphy_ipa_internal_tssi_setup(dev);
  2762. if (phy->rev >= 7)
  2763. b43_nphy_rf_control_override_rev7(dev, 0x2000, 0, 3, false, 0);
  2764. else if (phy->rev >= 3)
  2765. b43_nphy_rf_control_override(dev, 0x2000, 0, 3, false);
  2766. b43_nphy_stop_playback(dev);
  2767. b43_nphy_tx_tone(dev, 0xFA0, 0, false, false);
  2768. udelay(20);
  2769. tmp = b43_nphy_poll_rssi(dev, 4, rssi, 1);
  2770. b43_nphy_stop_playback(dev);
  2771. b43_nphy_rssi_select(dev, 0, 0);
  2772. if (phy->rev >= 7)
  2773. b43_nphy_rf_control_override_rev7(dev, 0x2000, 0, 3, true, 0);
  2774. else if (phy->rev >= 3)
  2775. b43_nphy_rf_control_override(dev, 0x2000, 0, 3, true);
  2776. if (phy->rev >= 3) {
  2777. nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 24) & 0xFF;
  2778. nphy->pwr_ctl_info[1].idle_tssi_5g = (tmp >> 8) & 0xFF;
  2779. } else {
  2780. nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 16) & 0xFF;
  2781. nphy->pwr_ctl_info[1].idle_tssi_5g = tmp & 0xFF;
  2782. }
  2783. nphy->pwr_ctl_info[0].idle_tssi_2g = (tmp >> 24) & 0xFF;
  2784. nphy->pwr_ctl_info[1].idle_tssi_2g = (tmp >> 8) & 0xFF;
  2785. }
  2786. /* http://bcm-v4.sipsolutions.net/PHY/N/TxPwrLimitToTbl */
  2787. static void b43_nphy_tx_prepare_adjusted_power_table(struct b43_wldev *dev)
  2788. {
  2789. struct b43_phy_n *nphy = dev->phy.n;
  2790. u8 idx, delta;
  2791. u8 i, stf_mode;
  2792. for (i = 0; i < 4; i++)
  2793. nphy->adj_pwr_tbl[i] = nphy->tx_power_offset[i];
  2794. for (stf_mode = 0; stf_mode < 4; stf_mode++) {
  2795. delta = 0;
  2796. switch (stf_mode) {
  2797. case 0:
  2798. if (dev->phy.is_40mhz && dev->phy.rev >= 5) {
  2799. idx = 68;
  2800. } else {
  2801. delta = 1;
  2802. idx = dev->phy.is_40mhz ? 52 : 4;
  2803. }
  2804. break;
  2805. case 1:
  2806. idx = dev->phy.is_40mhz ? 76 : 28;
  2807. break;
  2808. case 2:
  2809. idx = dev->phy.is_40mhz ? 84 : 36;
  2810. break;
  2811. case 3:
  2812. idx = dev->phy.is_40mhz ? 92 : 44;
  2813. break;
  2814. }
  2815. for (i = 0; i < 20; i++) {
  2816. nphy->adj_pwr_tbl[4 + 4 * i + stf_mode] =
  2817. nphy->tx_power_offset[idx];
  2818. if (i == 0)
  2819. idx += delta;
  2820. if (i == 14)
  2821. idx += 1 - delta;
  2822. if (i == 3 || i == 4 || i == 7 || i == 8 || i == 11 ||
  2823. i == 13)
  2824. idx += 1;
  2825. }
  2826. }
  2827. }
  2828. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlSetup */
  2829. static void b43_nphy_tx_power_ctl_setup(struct b43_wldev *dev)
  2830. {
  2831. struct b43_phy_n *nphy = dev->phy.n;
  2832. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2833. s16 a1[2], b0[2], b1[2];
  2834. u8 idle[2];
  2835. s8 target[2];
  2836. s32 num, den, pwr;
  2837. u32 regval[64];
  2838. u16 freq = dev->phy.channel_freq;
  2839. u16 tmp;
  2840. u16 r; /* routing */
  2841. u8 i, c;
  2842. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
  2843. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, 0x200000);
  2844. b43_read32(dev, B43_MMIO_MACCTL);
  2845. udelay(1);
  2846. }
  2847. if (nphy->hang_avoid)
  2848. b43_nphy_stay_in_carrier_search(dev, true);
  2849. b43_phy_set(dev, B43_NPHY_TSSIMODE, B43_NPHY_TSSIMODE_EN);
  2850. if (dev->phy.rev >= 3)
  2851. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD,
  2852. ~B43_NPHY_TXPCTL_CMD_PCTLEN & 0xFFFF);
  2853. else
  2854. b43_phy_set(dev, B43_NPHY_TXPCTL_CMD,
  2855. B43_NPHY_TXPCTL_CMD_PCTLEN);
  2856. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
  2857. b43_maskset32(dev, B43_MMIO_MACCTL, ~0x200000, 0);
  2858. if (sprom->revision < 4) {
  2859. idle[0] = nphy->pwr_ctl_info[0].idle_tssi_2g;
  2860. idle[1] = nphy->pwr_ctl_info[1].idle_tssi_2g;
  2861. target[0] = target[1] = 52;
  2862. a1[0] = a1[1] = -424;
  2863. b0[0] = b0[1] = 5612;
  2864. b1[0] = b1[1] = -1393;
  2865. } else {
  2866. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2867. for (c = 0; c < 2; c++) {
  2868. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_2g;
  2869. target[c] = sprom->core_pwr_info[c].maxpwr_2g;
  2870. a1[c] = sprom->core_pwr_info[c].pa_2g[0];
  2871. b0[c] = sprom->core_pwr_info[c].pa_2g[1];
  2872. b1[c] = sprom->core_pwr_info[c].pa_2g[2];
  2873. }
  2874. } else if (freq >= 4900 && freq < 5100) {
  2875. for (c = 0; c < 2; c++) {
  2876. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2877. target[c] = sprom->core_pwr_info[c].maxpwr_5gl;
  2878. a1[c] = sprom->core_pwr_info[c].pa_5gl[0];
  2879. b0[c] = sprom->core_pwr_info[c].pa_5gl[1];
  2880. b1[c] = sprom->core_pwr_info[c].pa_5gl[2];
  2881. }
  2882. } else if (freq >= 5100 && freq < 5500) {
  2883. for (c = 0; c < 2; c++) {
  2884. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2885. target[c] = sprom->core_pwr_info[c].maxpwr_5g;
  2886. a1[c] = sprom->core_pwr_info[c].pa_5g[0];
  2887. b0[c] = sprom->core_pwr_info[c].pa_5g[1];
  2888. b1[c] = sprom->core_pwr_info[c].pa_5g[2];
  2889. }
  2890. } else if (freq >= 5500) {
  2891. for (c = 0; c < 2; c++) {
  2892. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2893. target[c] = sprom->core_pwr_info[c].maxpwr_5gh;
  2894. a1[c] = sprom->core_pwr_info[c].pa_5gh[0];
  2895. b0[c] = sprom->core_pwr_info[c].pa_5gh[1];
  2896. b1[c] = sprom->core_pwr_info[c].pa_5gh[2];
  2897. }
  2898. } else {
  2899. idle[0] = nphy->pwr_ctl_info[0].idle_tssi_5g;
  2900. idle[1] = nphy->pwr_ctl_info[1].idle_tssi_5g;
  2901. target[0] = target[1] = 52;
  2902. a1[0] = a1[1] = -424;
  2903. b0[0] = b0[1] = 5612;
  2904. b1[0] = b1[1] = -1393;
  2905. }
  2906. }
  2907. /* target[0] = target[1] = nphy->tx_power_max; */
  2908. if (dev->phy.rev >= 3) {
  2909. if (sprom->fem.ghz2.tssipos)
  2910. b43_phy_set(dev, B43_NPHY_TXPCTL_ITSSI, 0x4000);
  2911. if (dev->phy.rev >= 7) {
  2912. for (c = 0; c < 2; c++) {
  2913. r = c ? 0x190 : 0x170;
  2914. if (b43_nphy_ipa(dev))
  2915. b43_radio_write(dev, r + 0x9, (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ? 0xE : 0xC);
  2916. }
  2917. } else {
  2918. if (b43_nphy_ipa(dev)) {
  2919. tmp = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  2920. b43_radio_write(dev,
  2921. B2056_TX0 | B2056_TX_TX_SSI_MUX, tmp);
  2922. b43_radio_write(dev,
  2923. B2056_TX1 | B2056_TX_TX_SSI_MUX, tmp);
  2924. } else {
  2925. b43_radio_write(dev,
  2926. B2056_TX0 | B2056_TX_TX_SSI_MUX, 0x11);
  2927. b43_radio_write(dev,
  2928. B2056_TX1 | B2056_TX_TX_SSI_MUX, 0x11);
  2929. }
  2930. }
  2931. }
  2932. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
  2933. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, 0x200000);
  2934. b43_read32(dev, B43_MMIO_MACCTL);
  2935. udelay(1);
  2936. }
  2937. if (dev->phy.rev >= 7) {
  2938. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2939. ~B43_NPHY_TXPCTL_CMD_INIT, 0x19);
  2940. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2941. ~B43_NPHY_TXPCTL_INIT_PIDXI1, 0x19);
  2942. } else {
  2943. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2944. ~B43_NPHY_TXPCTL_CMD_INIT, 0x40);
  2945. if (dev->phy.rev > 1)
  2946. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2947. ~B43_NPHY_TXPCTL_INIT_PIDXI1, 0x40);
  2948. }
  2949. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
  2950. b43_maskset32(dev, B43_MMIO_MACCTL, ~0x200000, 0);
  2951. b43_phy_write(dev, B43_NPHY_TXPCTL_N,
  2952. 0xF0 << B43_NPHY_TXPCTL_N_TSSID_SHIFT |
  2953. 3 << B43_NPHY_TXPCTL_N_NPTIL2_SHIFT);
  2954. b43_phy_write(dev, B43_NPHY_TXPCTL_ITSSI,
  2955. idle[0] << B43_NPHY_TXPCTL_ITSSI_0_SHIFT |
  2956. idle[1] << B43_NPHY_TXPCTL_ITSSI_1_SHIFT |
  2957. B43_NPHY_TXPCTL_ITSSI_BINF);
  2958. b43_phy_write(dev, B43_NPHY_TXPCTL_TPWR,
  2959. target[0] << B43_NPHY_TXPCTL_TPWR_0_SHIFT |
  2960. target[1] << B43_NPHY_TXPCTL_TPWR_1_SHIFT);
  2961. for (c = 0; c < 2; c++) {
  2962. for (i = 0; i < 64; i++) {
  2963. num = 8 * (16 * b0[c] + b1[c] * i);
  2964. den = 32768 + a1[c] * i;
  2965. pwr = max((4 * num + den / 2) / den, -8);
  2966. if (dev->phy.rev < 3 && (i <= (31 - idle[c] + 1)))
  2967. pwr = max(pwr, target[c] + 1);
  2968. regval[i] = pwr;
  2969. }
  2970. b43_ntab_write_bulk(dev, B43_NTAB32(26 + c, 0), 64, regval);
  2971. }
  2972. b43_nphy_tx_prepare_adjusted_power_table(dev);
  2973. /*
  2974. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84, nphy->adj_pwr_tbl);
  2975. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84, nphy->adj_pwr_tbl);
  2976. */
  2977. if (nphy->hang_avoid)
  2978. b43_nphy_stay_in_carrier_search(dev, false);
  2979. }
  2980. static void b43_nphy_tx_gain_table_upload(struct b43_wldev *dev)
  2981. {
  2982. struct b43_phy *phy = &dev->phy;
  2983. const u32 *table = NULL;
  2984. u32 rfpwr_offset;
  2985. u8 pga_gain;
  2986. int i;
  2987. table = b43_nphy_get_tx_gain_table(dev);
  2988. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128, table);
  2989. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128, table);
  2990. if (phy->rev >= 3) {
  2991. #if 0
  2992. nphy->gmval = (table[0] >> 16) & 0x7000;
  2993. #endif
  2994. for (i = 0; i < 128; i++) {
  2995. pga_gain = (table[i] >> 24) & 0xF;
  2996. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2997. rfpwr_offset =
  2998. b43_ntab_papd_pga_gain_delta_ipa_2g[pga_gain];
  2999. else
  3000. rfpwr_offset =
  3001. 0; /* FIXME */
  3002. b43_ntab_write(dev, B43_NTAB32(26, 576 + i),
  3003. rfpwr_offset);
  3004. b43_ntab_write(dev, B43_NTAB32(27, 576 + i),
  3005. rfpwr_offset);
  3006. }
  3007. }
  3008. }
  3009. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  3010. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  3011. {
  3012. struct b43_phy_n *nphy = dev->phy.n;
  3013. enum ieee80211_band band;
  3014. u16 tmp;
  3015. if (!enable) {
  3016. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  3017. B43_NPHY_RFCTL_INTC1);
  3018. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  3019. B43_NPHY_RFCTL_INTC2);
  3020. band = b43_current_band(dev->wl);
  3021. if (dev->phy.rev >= 3) {
  3022. if (band == IEEE80211_BAND_5GHZ)
  3023. tmp = 0x600;
  3024. else
  3025. tmp = 0x480;
  3026. } else {
  3027. if (band == IEEE80211_BAND_5GHZ)
  3028. tmp = 0x180;
  3029. else
  3030. tmp = 0x120;
  3031. }
  3032. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  3033. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  3034. } else {
  3035. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  3036. nphy->rfctrl_intc1_save);
  3037. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  3038. nphy->rfctrl_intc2_save);
  3039. }
  3040. }
  3041. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  3042. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  3043. {
  3044. u16 tmp;
  3045. if (dev->phy.rev >= 3) {
  3046. if (b43_nphy_ipa(dev)) {
  3047. tmp = 4;
  3048. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  3049. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  3050. }
  3051. tmp = 1;
  3052. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  3053. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  3054. }
  3055. }
  3056. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  3057. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  3058. u16 samps, u8 time, bool wait)
  3059. {
  3060. int i;
  3061. u16 tmp;
  3062. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  3063. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  3064. if (wait)
  3065. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  3066. else
  3067. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  3068. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  3069. for (i = 1000; i; i--) {
  3070. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  3071. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  3072. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  3073. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  3074. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  3075. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  3076. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  3077. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  3078. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  3079. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  3080. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  3081. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  3082. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  3083. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  3084. return;
  3085. }
  3086. udelay(10);
  3087. }
  3088. memset(est, 0, sizeof(*est));
  3089. }
  3090. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  3091. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  3092. struct b43_phy_n_iq_comp *pcomp)
  3093. {
  3094. if (write) {
  3095. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  3096. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  3097. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  3098. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  3099. } else {
  3100. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  3101. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  3102. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  3103. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  3104. }
  3105. }
  3106. #if 0
  3107. /* Ready but not used anywhere */
  3108. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  3109. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  3110. {
  3111. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3112. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  3113. if (core == 0) {
  3114. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  3115. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  3116. } else {
  3117. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  3118. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  3119. }
  3120. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  3121. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  3122. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  3123. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  3124. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  3125. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  3126. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  3127. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  3128. }
  3129. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  3130. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  3131. {
  3132. u8 rxval, txval;
  3133. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3134. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  3135. if (core == 0) {
  3136. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  3137. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  3138. } else {
  3139. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  3140. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3141. }
  3142. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3143. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3144. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  3145. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  3146. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  3147. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  3148. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  3149. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  3150. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  3151. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  3152. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  3153. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  3154. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  3155. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  3156. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  3157. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3158. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  3159. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  3160. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  3161. if (core == 0) {
  3162. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  3163. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  3164. } else {
  3165. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  3166. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  3167. }
  3168. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  3169. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  3170. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3171. if (core == 0) {
  3172. rxval = 1;
  3173. txval = 8;
  3174. } else {
  3175. rxval = 4;
  3176. txval = 2;
  3177. }
  3178. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  3179. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  3180. }
  3181. #endif
  3182. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  3183. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  3184. {
  3185. int i;
  3186. s32 iq;
  3187. u32 ii;
  3188. u32 qq;
  3189. int iq_nbits, qq_nbits;
  3190. int arsh, brsh;
  3191. u16 tmp, a, b;
  3192. struct nphy_iq_est est;
  3193. struct b43_phy_n_iq_comp old;
  3194. struct b43_phy_n_iq_comp new = { };
  3195. bool error = false;
  3196. if (mask == 0)
  3197. return;
  3198. b43_nphy_rx_iq_coeffs(dev, false, &old);
  3199. b43_nphy_rx_iq_coeffs(dev, true, &new);
  3200. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  3201. new = old;
  3202. for (i = 0; i < 2; i++) {
  3203. if (i == 0 && (mask & 1)) {
  3204. iq = est.iq0_prod;
  3205. ii = est.i0_pwr;
  3206. qq = est.q0_pwr;
  3207. } else if (i == 1 && (mask & 2)) {
  3208. iq = est.iq1_prod;
  3209. ii = est.i1_pwr;
  3210. qq = est.q1_pwr;
  3211. } else {
  3212. continue;
  3213. }
  3214. if (ii + qq < 2) {
  3215. error = true;
  3216. break;
  3217. }
  3218. iq_nbits = fls(abs(iq));
  3219. qq_nbits = fls(qq);
  3220. arsh = iq_nbits - 20;
  3221. if (arsh >= 0) {
  3222. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  3223. tmp = ii >> arsh;
  3224. } else {
  3225. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  3226. tmp = ii << -arsh;
  3227. }
  3228. if (tmp == 0) {
  3229. error = true;
  3230. break;
  3231. }
  3232. a /= tmp;
  3233. brsh = qq_nbits - 11;
  3234. if (brsh >= 0) {
  3235. b = (qq << (31 - qq_nbits));
  3236. tmp = ii >> brsh;
  3237. } else {
  3238. b = (qq << (31 - qq_nbits));
  3239. tmp = ii << -brsh;
  3240. }
  3241. if (tmp == 0) {
  3242. error = true;
  3243. break;
  3244. }
  3245. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  3246. if (i == 0 && (mask & 0x1)) {
  3247. if (dev->phy.rev >= 3) {
  3248. new.a0 = a & 0x3FF;
  3249. new.b0 = b & 0x3FF;
  3250. } else {
  3251. new.a0 = b & 0x3FF;
  3252. new.b0 = a & 0x3FF;
  3253. }
  3254. } else if (i == 1 && (mask & 0x2)) {
  3255. if (dev->phy.rev >= 3) {
  3256. new.a1 = a & 0x3FF;
  3257. new.b1 = b & 0x3FF;
  3258. } else {
  3259. new.a1 = b & 0x3FF;
  3260. new.b1 = a & 0x3FF;
  3261. }
  3262. }
  3263. }
  3264. if (error)
  3265. new = old;
  3266. b43_nphy_rx_iq_coeffs(dev, true, &new);
  3267. }
  3268. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  3269. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  3270. {
  3271. u16 array[4];
  3272. b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
  3273. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  3274. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  3275. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  3276. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  3277. }
  3278. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  3279. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  3280. {
  3281. struct b43_phy_n *nphy = dev->phy.n;
  3282. u8 channel = dev->phy.channel;
  3283. int tone[2] = { 57, 58 };
  3284. u32 noise[2] = { 0x3FF, 0x3FF };
  3285. B43_WARN_ON(dev->phy.rev < 3);
  3286. if (nphy->hang_avoid)
  3287. b43_nphy_stay_in_carrier_search(dev, 1);
  3288. if (nphy->gband_spurwar_en) {
  3289. /* TODO: N PHY Adjust Analog Pfbw (7) */
  3290. if (channel == 11 && dev->phy.is_40mhz)
  3291. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  3292. else
  3293. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  3294. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  3295. }
  3296. if (nphy->aband_spurwar_en) {
  3297. if (channel == 54) {
  3298. tone[0] = 0x20;
  3299. noise[0] = 0x25F;
  3300. } else if (channel == 38 || channel == 102 || channel == 118) {
  3301. if (0 /* FIXME */) {
  3302. tone[0] = 0x20;
  3303. noise[0] = 0x21F;
  3304. } else {
  3305. tone[0] = 0;
  3306. noise[0] = 0;
  3307. }
  3308. } else if (channel == 134) {
  3309. tone[0] = 0x20;
  3310. noise[0] = 0x21F;
  3311. } else if (channel == 151) {
  3312. tone[0] = 0x10;
  3313. noise[0] = 0x23F;
  3314. } else if (channel == 153 || channel == 161) {
  3315. tone[0] = 0x30;
  3316. noise[0] = 0x23F;
  3317. } else {
  3318. tone[0] = 0;
  3319. noise[0] = 0;
  3320. }
  3321. if (!tone[0] && !noise[0])
  3322. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  3323. else
  3324. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  3325. }
  3326. if (nphy->hang_avoid)
  3327. b43_nphy_stay_in_carrier_search(dev, 0);
  3328. }
  3329. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  3330. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  3331. {
  3332. struct b43_phy_n *nphy = dev->phy.n;
  3333. int i, j;
  3334. u32 tmp;
  3335. u32 cur_real, cur_imag, real_part, imag_part;
  3336. u16 buffer[7];
  3337. if (nphy->hang_avoid)
  3338. b43_nphy_stay_in_carrier_search(dev, true);
  3339. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3340. for (i = 0; i < 2; i++) {
  3341. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  3342. (buffer[i * 2 + 1] & 0x3FF);
  3343. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  3344. (((i + 26) << 10) | 320));
  3345. for (j = 0; j < 128; j++) {
  3346. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  3347. ((tmp >> 16) & 0xFFFF));
  3348. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  3349. (tmp & 0xFFFF));
  3350. }
  3351. }
  3352. for (i = 0; i < 2; i++) {
  3353. tmp = buffer[5 + i];
  3354. real_part = (tmp >> 8) & 0xFF;
  3355. imag_part = (tmp & 0xFF);
  3356. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  3357. (((i + 26) << 10) | 448));
  3358. if (dev->phy.rev >= 3) {
  3359. cur_real = real_part;
  3360. cur_imag = imag_part;
  3361. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  3362. }
  3363. for (j = 0; j < 128; j++) {
  3364. if (dev->phy.rev < 3) {
  3365. cur_real = (real_part * loscale[j] + 128) >> 8;
  3366. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  3367. tmp = ((cur_real & 0xFF) << 8) |
  3368. (cur_imag & 0xFF);
  3369. }
  3370. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  3371. ((tmp >> 16) & 0xFFFF));
  3372. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  3373. (tmp & 0xFFFF));
  3374. }
  3375. }
  3376. if (dev->phy.rev >= 3) {
  3377. b43_shm_write16(dev, B43_SHM_SHARED,
  3378. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  3379. b43_shm_write16(dev, B43_SHM_SHARED,
  3380. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  3381. }
  3382. if (nphy->hang_avoid)
  3383. b43_nphy_stay_in_carrier_search(dev, false);
  3384. }
  3385. /*
  3386. * Restore RSSI Calibration
  3387. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  3388. */
  3389. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  3390. {
  3391. struct b43_phy_n *nphy = dev->phy.n;
  3392. u16 *rssical_radio_regs = NULL;
  3393. u16 *rssical_phy_regs = NULL;
  3394. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3395. if (!nphy->rssical_chanspec_2G.center_freq)
  3396. return;
  3397. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  3398. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  3399. } else {
  3400. if (!nphy->rssical_chanspec_5G.center_freq)
  3401. return;
  3402. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  3403. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  3404. }
  3405. /* TODO use some definitions */
  3406. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  3407. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  3408. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  3409. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  3410. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  3411. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  3412. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  3413. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  3414. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  3415. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  3416. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  3417. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  3418. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  3419. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  3420. }
  3421. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  3422. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  3423. {
  3424. struct b43_phy_n *nphy = dev->phy.n;
  3425. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  3426. u16 tmp;
  3427. u8 offset, i;
  3428. if (dev->phy.rev >= 3) {
  3429. for (i = 0; i < 2; i++) {
  3430. tmp = (i == 0) ? 0x2000 : 0x3000;
  3431. offset = i * 11;
  3432. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  3433. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  3434. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  3435. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  3436. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  3437. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  3438. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  3439. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  3440. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  3441. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  3442. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  3443. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  3444. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  3445. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  3446. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  3447. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  3448. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  3449. if (nphy->ipa5g_on) {
  3450. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  3451. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  3452. } else {
  3453. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  3454. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  3455. }
  3456. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  3457. } else {
  3458. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  3459. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  3460. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  3461. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  3462. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  3463. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  3464. if (nphy->ipa2g_on) {
  3465. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  3466. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  3467. (dev->phy.rev < 5) ? 0x11 : 0x01);
  3468. } else {
  3469. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  3470. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  3471. }
  3472. }
  3473. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  3474. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  3475. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  3476. }
  3477. } else {
  3478. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  3479. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  3480. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  3481. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  3482. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  3483. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  3484. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  3485. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  3486. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  3487. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  3488. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  3489. B43_NPHY_BANDCTL_5GHZ)) {
  3490. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  3491. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  3492. } else {
  3493. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  3494. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  3495. }
  3496. if (dev->phy.rev < 2) {
  3497. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  3498. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  3499. } else {
  3500. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  3501. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  3502. }
  3503. }
  3504. }
  3505. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  3506. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  3507. {
  3508. struct b43_phy_n *nphy = dev->phy.n;
  3509. int i;
  3510. u16 scale, entry;
  3511. u16 tmp = nphy->txcal_bbmult;
  3512. if (core == 0)
  3513. tmp >>= 8;
  3514. tmp &= 0xff;
  3515. for (i = 0; i < 18; i++) {
  3516. scale = (ladder_lo[i].percent * tmp) / 100;
  3517. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  3518. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  3519. scale = (ladder_iq[i].percent * tmp) / 100;
  3520. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  3521. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  3522. }
  3523. }
  3524. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  3525. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  3526. {
  3527. int i;
  3528. for (i = 0; i < 15; i++)
  3529. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  3530. tbl_tx_filter_coef_rev4[2][i]);
  3531. }
  3532. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  3533. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  3534. {
  3535. int i, j;
  3536. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  3537. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  3538. for (i = 0; i < 3; i++)
  3539. for (j = 0; j < 15; j++)
  3540. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  3541. tbl_tx_filter_coef_rev4[i][j]);
  3542. if (dev->phy.is_40mhz) {
  3543. for (j = 0; j < 15; j++)
  3544. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3545. tbl_tx_filter_coef_rev4[3][j]);
  3546. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  3547. for (j = 0; j < 15; j++)
  3548. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3549. tbl_tx_filter_coef_rev4[5][j]);
  3550. }
  3551. if (dev->phy.channel == 14)
  3552. for (j = 0; j < 15; j++)
  3553. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3554. tbl_tx_filter_coef_rev4[6][j]);
  3555. }
  3556. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  3557. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  3558. {
  3559. struct b43_phy_n *nphy = dev->phy.n;
  3560. u16 curr_gain[2];
  3561. struct nphy_txgains target;
  3562. const u32 *table = NULL;
  3563. if (!nphy->txpwrctrl) {
  3564. int i;
  3565. if (nphy->hang_avoid)
  3566. b43_nphy_stay_in_carrier_search(dev, true);
  3567. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  3568. if (nphy->hang_avoid)
  3569. b43_nphy_stay_in_carrier_search(dev, false);
  3570. for (i = 0; i < 2; ++i) {
  3571. if (dev->phy.rev >= 3) {
  3572. target.ipa[i] = curr_gain[i] & 0x000F;
  3573. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  3574. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  3575. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  3576. } else {
  3577. target.ipa[i] = curr_gain[i] & 0x0003;
  3578. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  3579. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  3580. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  3581. }
  3582. }
  3583. } else {
  3584. int i;
  3585. u16 index[2];
  3586. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  3587. B43_NPHY_TXPCTL_STAT_BIDX) >>
  3588. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  3589. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  3590. B43_NPHY_TXPCTL_STAT_BIDX) >>
  3591. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  3592. for (i = 0; i < 2; ++i) {
  3593. table = b43_nphy_get_tx_gain_table(dev);
  3594. if (dev->phy.rev >= 3) {
  3595. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  3596. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  3597. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  3598. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  3599. } else {
  3600. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  3601. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  3602. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  3603. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  3604. }
  3605. }
  3606. }
  3607. return target;
  3608. }
  3609. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  3610. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  3611. {
  3612. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3613. if (dev->phy.rev >= 3) {
  3614. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  3615. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  3616. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  3617. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  3618. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  3619. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  3620. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  3621. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  3622. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  3623. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  3624. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  3625. b43_nphy_reset_cca(dev);
  3626. } else {
  3627. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  3628. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  3629. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  3630. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  3631. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  3632. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  3633. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  3634. }
  3635. }
  3636. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  3637. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  3638. {
  3639. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3640. u16 tmp;
  3641. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  3642. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  3643. if (dev->phy.rev >= 3) {
  3644. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  3645. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  3646. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  3647. regs[2] = tmp;
  3648. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  3649. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3650. regs[3] = tmp;
  3651. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  3652. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  3653. b43_phy_mask(dev, B43_NPHY_BBCFG,
  3654. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  3655. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  3656. regs[5] = tmp;
  3657. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  3658. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  3659. regs[6] = tmp;
  3660. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  3661. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3662. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3663. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  3664. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  3665. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  3666. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  3667. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  3668. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  3669. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  3670. } else {
  3671. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  3672. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  3673. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3674. regs[2] = tmp;
  3675. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  3676. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  3677. regs[3] = tmp;
  3678. tmp |= 0x2000;
  3679. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  3680. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  3681. regs[4] = tmp;
  3682. tmp |= 0x2000;
  3683. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  3684. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3685. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3686. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  3687. tmp = 0x0180;
  3688. else
  3689. tmp = 0x0120;
  3690. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  3691. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  3692. }
  3693. }
  3694. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  3695. static void b43_nphy_save_cal(struct b43_wldev *dev)
  3696. {
  3697. struct b43_phy_n *nphy = dev->phy.n;
  3698. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  3699. u16 *txcal_radio_regs = NULL;
  3700. struct b43_chanspec *iqcal_chanspec;
  3701. u16 *table = NULL;
  3702. if (nphy->hang_avoid)
  3703. b43_nphy_stay_in_carrier_search(dev, 1);
  3704. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3705. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  3706. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  3707. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  3708. table = nphy->cal_cache.txcal_coeffs_2G;
  3709. } else {
  3710. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  3711. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  3712. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  3713. table = nphy->cal_cache.txcal_coeffs_5G;
  3714. }
  3715. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  3716. /* TODO use some definitions */
  3717. if (dev->phy.rev >= 3) {
  3718. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  3719. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  3720. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  3721. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  3722. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  3723. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  3724. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  3725. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  3726. } else {
  3727. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  3728. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  3729. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  3730. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  3731. }
  3732. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  3733. iqcal_chanspec->channel_type = dev->phy.channel_type;
  3734. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  3735. if (nphy->hang_avoid)
  3736. b43_nphy_stay_in_carrier_search(dev, 0);
  3737. }
  3738. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  3739. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  3740. {
  3741. struct b43_phy_n *nphy = dev->phy.n;
  3742. u16 coef[4];
  3743. u16 *loft = NULL;
  3744. u16 *table = NULL;
  3745. int i;
  3746. u16 *txcal_radio_regs = NULL;
  3747. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  3748. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3749. if (!nphy->iqcal_chanspec_2G.center_freq)
  3750. return;
  3751. table = nphy->cal_cache.txcal_coeffs_2G;
  3752. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  3753. } else {
  3754. if (!nphy->iqcal_chanspec_5G.center_freq)
  3755. return;
  3756. table = nphy->cal_cache.txcal_coeffs_5G;
  3757. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  3758. }
  3759. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  3760. for (i = 0; i < 4; i++) {
  3761. if (dev->phy.rev >= 3)
  3762. table[i] = coef[i];
  3763. else
  3764. coef[i] = 0;
  3765. }
  3766. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  3767. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  3768. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  3769. if (dev->phy.rev < 2)
  3770. b43_nphy_tx_iq_workaround(dev);
  3771. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3772. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  3773. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  3774. } else {
  3775. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  3776. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  3777. }
  3778. /* TODO use some definitions */
  3779. if (dev->phy.rev >= 3) {
  3780. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  3781. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  3782. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  3783. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  3784. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  3785. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  3786. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  3787. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  3788. } else {
  3789. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  3790. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  3791. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  3792. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  3793. }
  3794. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  3795. }
  3796. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  3797. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  3798. struct nphy_txgains target,
  3799. bool full, bool mphase)
  3800. {
  3801. struct b43_phy_n *nphy = dev->phy.n;
  3802. int i;
  3803. int error = 0;
  3804. int freq;
  3805. bool avoid = false;
  3806. u8 length;
  3807. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  3808. const u16 *table;
  3809. bool phy6or5x;
  3810. u16 buffer[11];
  3811. u16 diq_start = 0;
  3812. u16 save[2];
  3813. u16 gain[2];
  3814. struct nphy_iqcal_params params[2];
  3815. bool updated[2] = { };
  3816. b43_nphy_stay_in_carrier_search(dev, true);
  3817. if (dev->phy.rev >= 4) {
  3818. avoid = nphy->hang_avoid;
  3819. nphy->hang_avoid = false;
  3820. }
  3821. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3822. for (i = 0; i < 2; i++) {
  3823. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  3824. gain[i] = params[i].cal_gain;
  3825. }
  3826. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  3827. b43_nphy_tx_cal_radio_setup(dev);
  3828. b43_nphy_tx_cal_phy_setup(dev);
  3829. phy6or5x = dev->phy.rev >= 6 ||
  3830. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  3831. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  3832. if (phy6or5x) {
  3833. if (dev->phy.is_40mhz) {
  3834. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  3835. tbl_tx_iqlo_cal_loft_ladder_40);
  3836. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  3837. tbl_tx_iqlo_cal_iqimb_ladder_40);
  3838. } else {
  3839. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  3840. tbl_tx_iqlo_cal_loft_ladder_20);
  3841. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  3842. tbl_tx_iqlo_cal_iqimb_ladder_20);
  3843. }
  3844. }
  3845. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  3846. if (!dev->phy.is_40mhz)
  3847. freq = 2500;
  3848. else
  3849. freq = 5000;
  3850. if (nphy->mphase_cal_phase_id > 2)
  3851. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  3852. 0xFFFF, 0, true, false);
  3853. else
  3854. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  3855. if (error == 0) {
  3856. if (nphy->mphase_cal_phase_id > 2) {
  3857. table = nphy->mphase_txcal_bestcoeffs;
  3858. length = 11;
  3859. if (dev->phy.rev < 3)
  3860. length -= 2;
  3861. } else {
  3862. if (!full && nphy->txiqlocal_coeffsvalid) {
  3863. table = nphy->txiqlocal_bestc;
  3864. length = 11;
  3865. if (dev->phy.rev < 3)
  3866. length -= 2;
  3867. } else {
  3868. full = true;
  3869. if (dev->phy.rev >= 3) {
  3870. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  3871. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  3872. } else {
  3873. table = tbl_tx_iqlo_cal_startcoefs;
  3874. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  3875. }
  3876. }
  3877. }
  3878. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  3879. if (full) {
  3880. if (dev->phy.rev >= 3)
  3881. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  3882. else
  3883. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  3884. } else {
  3885. if (dev->phy.rev >= 3)
  3886. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  3887. else
  3888. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  3889. }
  3890. if (mphase) {
  3891. count = nphy->mphase_txcal_cmdidx;
  3892. numb = min(max,
  3893. (u16)(count + nphy->mphase_txcal_numcmds));
  3894. } else {
  3895. count = 0;
  3896. numb = max;
  3897. }
  3898. for (; count < numb; count++) {
  3899. if (full) {
  3900. if (dev->phy.rev >= 3)
  3901. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  3902. else
  3903. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  3904. } else {
  3905. if (dev->phy.rev >= 3)
  3906. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  3907. else
  3908. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  3909. }
  3910. core = (cmd & 0x3000) >> 12;
  3911. type = (cmd & 0x0F00) >> 8;
  3912. if (phy6or5x && updated[core] == 0) {
  3913. b43_nphy_update_tx_cal_ladder(dev, core);
  3914. updated[core] = true;
  3915. }
  3916. tmp = (params[core].ncorr[type] << 8) | 0x66;
  3917. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  3918. if (type == 1 || type == 3 || type == 4) {
  3919. buffer[0] = b43_ntab_read(dev,
  3920. B43_NTAB16(15, 69 + core));
  3921. diq_start = buffer[0];
  3922. buffer[0] = 0;
  3923. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  3924. 0);
  3925. }
  3926. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  3927. for (i = 0; i < 2000; i++) {
  3928. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  3929. if (tmp & 0xC000)
  3930. break;
  3931. udelay(10);
  3932. }
  3933. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3934. buffer);
  3935. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  3936. buffer);
  3937. if (type == 1 || type == 3 || type == 4)
  3938. buffer[0] = diq_start;
  3939. }
  3940. if (mphase)
  3941. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  3942. last = (dev->phy.rev < 3) ? 6 : 7;
  3943. if (!mphase || nphy->mphase_cal_phase_id == last) {
  3944. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  3945. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  3946. if (dev->phy.rev < 3) {
  3947. buffer[0] = 0;
  3948. buffer[1] = 0;
  3949. buffer[2] = 0;
  3950. buffer[3] = 0;
  3951. }
  3952. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3953. buffer);
  3954. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  3955. buffer);
  3956. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3957. buffer);
  3958. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3959. buffer);
  3960. length = 11;
  3961. if (dev->phy.rev < 3)
  3962. length -= 2;
  3963. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3964. nphy->txiqlocal_bestc);
  3965. nphy->txiqlocal_coeffsvalid = true;
  3966. nphy->txiqlocal_chanspec.center_freq =
  3967. dev->phy.channel_freq;
  3968. nphy->txiqlocal_chanspec.channel_type =
  3969. dev->phy.channel_type;
  3970. } else {
  3971. length = 11;
  3972. if (dev->phy.rev < 3)
  3973. length -= 2;
  3974. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3975. nphy->mphase_txcal_bestcoeffs);
  3976. }
  3977. b43_nphy_stop_playback(dev);
  3978. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  3979. }
  3980. b43_nphy_tx_cal_phy_cleanup(dev);
  3981. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3982. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  3983. b43_nphy_tx_iq_workaround(dev);
  3984. if (dev->phy.rev >= 4)
  3985. nphy->hang_avoid = avoid;
  3986. b43_nphy_stay_in_carrier_search(dev, false);
  3987. return error;
  3988. }
  3989. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  3990. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  3991. {
  3992. struct b43_phy_n *nphy = dev->phy.n;
  3993. u8 i;
  3994. u16 buffer[7];
  3995. bool equal = true;
  3996. if (!nphy->txiqlocal_coeffsvalid ||
  3997. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  3998. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  3999. return;
  4000. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  4001. for (i = 0; i < 4; i++) {
  4002. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  4003. equal = false;
  4004. break;
  4005. }
  4006. }
  4007. if (!equal) {
  4008. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  4009. nphy->txiqlocal_bestc);
  4010. for (i = 0; i < 4; i++)
  4011. buffer[i] = 0;
  4012. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  4013. buffer);
  4014. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  4015. &nphy->txiqlocal_bestc[5]);
  4016. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  4017. &nphy->txiqlocal_bestc[5]);
  4018. }
  4019. }
  4020. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  4021. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  4022. struct nphy_txgains target, u8 type, bool debug)
  4023. {
  4024. struct b43_phy_n *nphy = dev->phy.n;
  4025. int i, j, index;
  4026. u8 rfctl[2];
  4027. u8 afectl_core;
  4028. u16 tmp[6];
  4029. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  4030. u32 real, imag;
  4031. enum ieee80211_band band;
  4032. u8 use;
  4033. u16 cur_hpf;
  4034. u16 lna[3] = { 3, 3, 1 };
  4035. u16 hpf1[3] = { 7, 2, 0 };
  4036. u16 hpf2[3] = { 2, 0, 0 };
  4037. u32 power[3] = { };
  4038. u16 gain_save[2];
  4039. u16 cal_gain[2];
  4040. struct nphy_iqcal_params cal_params[2];
  4041. struct nphy_iq_est est;
  4042. int ret = 0;
  4043. bool playtone = true;
  4044. int desired = 13;
  4045. b43_nphy_stay_in_carrier_search(dev, 1);
  4046. if (dev->phy.rev < 2)
  4047. b43_nphy_reapply_tx_cal_coeffs(dev);
  4048. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  4049. for (i = 0; i < 2; i++) {
  4050. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  4051. cal_gain[i] = cal_params[i].cal_gain;
  4052. }
  4053. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  4054. for (i = 0; i < 2; i++) {
  4055. if (i == 0) {
  4056. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  4057. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  4058. afectl_core = B43_NPHY_AFECTL_C1;
  4059. } else {
  4060. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  4061. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  4062. afectl_core = B43_NPHY_AFECTL_C2;
  4063. }
  4064. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  4065. tmp[2] = b43_phy_read(dev, afectl_core);
  4066. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  4067. tmp[4] = b43_phy_read(dev, rfctl[0]);
  4068. tmp[5] = b43_phy_read(dev, rfctl[1]);
  4069. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  4070. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  4071. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  4072. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  4073. (1 - i));
  4074. b43_phy_set(dev, afectl_core, 0x0006);
  4075. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  4076. band = b43_current_band(dev->wl);
  4077. if (nphy->rxcalparams & 0xFF000000) {
  4078. if (band == IEEE80211_BAND_5GHZ)
  4079. b43_phy_write(dev, rfctl[0], 0x140);
  4080. else
  4081. b43_phy_write(dev, rfctl[0], 0x110);
  4082. } else {
  4083. if (band == IEEE80211_BAND_5GHZ)
  4084. b43_phy_write(dev, rfctl[0], 0x180);
  4085. else
  4086. b43_phy_write(dev, rfctl[0], 0x120);
  4087. }
  4088. if (band == IEEE80211_BAND_5GHZ)
  4089. b43_phy_write(dev, rfctl[1], 0x148);
  4090. else
  4091. b43_phy_write(dev, rfctl[1], 0x114);
  4092. if (nphy->rxcalparams & 0x10000) {
  4093. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  4094. (i + 1));
  4095. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  4096. (2 - i));
  4097. }
  4098. for (j = 0; j < 4; j++) {
  4099. if (j < 3) {
  4100. cur_lna = lna[j];
  4101. cur_hpf1 = hpf1[j];
  4102. cur_hpf2 = hpf2[j];
  4103. } else {
  4104. if (power[1] > 10000) {
  4105. use = 1;
  4106. cur_hpf = cur_hpf1;
  4107. index = 2;
  4108. } else {
  4109. if (power[0] > 10000) {
  4110. use = 1;
  4111. cur_hpf = cur_hpf1;
  4112. index = 1;
  4113. } else {
  4114. index = 0;
  4115. use = 2;
  4116. cur_hpf = cur_hpf2;
  4117. }
  4118. }
  4119. cur_lna = lna[index];
  4120. cur_hpf1 = hpf1[index];
  4121. cur_hpf2 = hpf2[index];
  4122. cur_hpf += desired - hweight32(power[index]);
  4123. cur_hpf = clamp_val(cur_hpf, 0, 10);
  4124. if (use == 1)
  4125. cur_hpf1 = cur_hpf;
  4126. else
  4127. cur_hpf2 = cur_hpf;
  4128. }
  4129. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  4130. (cur_lna << 2));
  4131. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  4132. false);
  4133. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4134. b43_nphy_stop_playback(dev);
  4135. if (playtone) {
  4136. ret = b43_nphy_tx_tone(dev, 4000,
  4137. (nphy->rxcalparams & 0xFFFF),
  4138. false, false);
  4139. playtone = false;
  4140. } else {
  4141. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  4142. false, false);
  4143. }
  4144. if (ret == 0) {
  4145. if (j < 3) {
  4146. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  4147. false);
  4148. if (i == 0) {
  4149. real = est.i0_pwr;
  4150. imag = est.q0_pwr;
  4151. } else {
  4152. real = est.i1_pwr;
  4153. imag = est.q1_pwr;
  4154. }
  4155. power[i] = ((real + imag) / 1024) + 1;
  4156. } else {
  4157. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  4158. }
  4159. b43_nphy_stop_playback(dev);
  4160. }
  4161. if (ret != 0)
  4162. break;
  4163. }
  4164. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  4165. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  4166. b43_phy_write(dev, rfctl[1], tmp[5]);
  4167. b43_phy_write(dev, rfctl[0], tmp[4]);
  4168. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  4169. b43_phy_write(dev, afectl_core, tmp[2]);
  4170. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  4171. if (ret != 0)
  4172. break;
  4173. }
  4174. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  4175. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4176. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  4177. b43_nphy_stay_in_carrier_search(dev, 0);
  4178. return ret;
  4179. }
  4180. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  4181. struct nphy_txgains target, u8 type, bool debug)
  4182. {
  4183. return -1;
  4184. }
  4185. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  4186. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  4187. struct nphy_txgains target, u8 type, bool debug)
  4188. {
  4189. if (dev->phy.rev >= 3)
  4190. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  4191. else
  4192. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  4193. }
  4194. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  4195. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  4196. {
  4197. struct b43_phy *phy = &dev->phy;
  4198. struct b43_phy_n *nphy = phy->n;
  4199. /* u16 buf[16]; it's rev3+ */
  4200. nphy->phyrxchain = mask;
  4201. if (0 /* FIXME clk */)
  4202. return;
  4203. b43_mac_suspend(dev);
  4204. if (nphy->hang_avoid)
  4205. b43_nphy_stay_in_carrier_search(dev, true);
  4206. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  4207. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  4208. if ((mask & 0x3) != 0x3) {
  4209. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  4210. if (dev->phy.rev >= 3) {
  4211. /* TODO */
  4212. }
  4213. } else {
  4214. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  4215. if (dev->phy.rev >= 3) {
  4216. /* TODO */
  4217. }
  4218. }
  4219. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4220. if (nphy->hang_avoid)
  4221. b43_nphy_stay_in_carrier_search(dev, false);
  4222. b43_mac_enable(dev);
  4223. }
  4224. /**************************************************
  4225. * N-PHY init
  4226. **************************************************/
  4227. /*
  4228. * Upload the N-PHY tables.
  4229. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  4230. */
  4231. static void b43_nphy_tables_init(struct b43_wldev *dev)
  4232. {
  4233. if (dev->phy.rev < 3)
  4234. b43_nphy_rev0_1_2_tables_init(dev);
  4235. else
  4236. b43_nphy_rev3plus_tables_init(dev);
  4237. }
  4238. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  4239. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  4240. {
  4241. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  4242. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  4243. if (preamble == 1)
  4244. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  4245. else
  4246. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  4247. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  4248. }
  4249. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  4250. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  4251. {
  4252. unsigned int i;
  4253. u16 val;
  4254. val = 0x1E1F;
  4255. for (i = 0; i < 16; i++) {
  4256. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  4257. val -= 0x202;
  4258. }
  4259. val = 0x3E3F;
  4260. for (i = 0; i < 16; i++) {
  4261. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  4262. val -= 0x202;
  4263. }
  4264. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  4265. }
  4266. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  4267. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  4268. {
  4269. if (dev->phy.rev >= 3) {
  4270. if (!init)
  4271. return;
  4272. if (0 /* FIXME */) {
  4273. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  4274. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  4275. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  4276. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  4277. }
  4278. } else {
  4279. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  4280. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  4281. switch (dev->dev->bus_type) {
  4282. #ifdef CONFIG_B43_BCMA
  4283. case B43_BUS_BCMA:
  4284. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  4285. 0xFC00, 0xFC00);
  4286. break;
  4287. #endif
  4288. #ifdef CONFIG_B43_SSB
  4289. case B43_BUS_SSB:
  4290. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  4291. 0xFC00, 0xFC00);
  4292. break;
  4293. #endif
  4294. }
  4295. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  4296. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xFC00);
  4297. b43_maskset16(dev, B43_MMIO_GPIO_CONTROL, (~0xFC00 & 0xFFFF),
  4298. 0);
  4299. if (init) {
  4300. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  4301. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  4302. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  4303. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  4304. }
  4305. }
  4306. }
  4307. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N */
  4308. static int b43_phy_initn(struct b43_wldev *dev)
  4309. {
  4310. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4311. struct b43_phy *phy = &dev->phy;
  4312. struct b43_phy_n *nphy = phy->n;
  4313. u8 tx_pwr_state;
  4314. struct nphy_txgains target;
  4315. u16 tmp;
  4316. enum ieee80211_band tmp2;
  4317. bool do_rssi_cal;
  4318. u16 clip[2];
  4319. bool do_cal = false;
  4320. if ((dev->phy.rev >= 3) &&
  4321. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  4322. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  4323. switch (dev->dev->bus_type) {
  4324. #ifdef CONFIG_B43_BCMA
  4325. case B43_BUS_BCMA:
  4326. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  4327. BCMA_CC_CHIPCTL, 0x40);
  4328. break;
  4329. #endif
  4330. #ifdef CONFIG_B43_SSB
  4331. case B43_BUS_SSB:
  4332. chipco_set32(&dev->dev->sdev->bus->chipco,
  4333. SSB_CHIPCO_CHIPCTL, 0x40);
  4334. break;
  4335. #endif
  4336. }
  4337. }
  4338. nphy->deaf_count = 0;
  4339. b43_nphy_tables_init(dev);
  4340. nphy->crsminpwr_adjusted = false;
  4341. nphy->noisevars_adjusted = false;
  4342. /* Clear all overrides */
  4343. if (dev->phy.rev >= 3) {
  4344. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  4345. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  4346. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  4347. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  4348. } else {
  4349. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  4350. }
  4351. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  4352. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  4353. if (dev->phy.rev < 6) {
  4354. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  4355. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  4356. }
  4357. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  4358. ~(B43_NPHY_RFSEQMODE_CAOVER |
  4359. B43_NPHY_RFSEQMODE_TROVER));
  4360. if (dev->phy.rev >= 3)
  4361. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  4362. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  4363. if (dev->phy.rev <= 2) {
  4364. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  4365. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  4366. ~B43_NPHY_BPHY_CTL3_SCALE,
  4367. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  4368. }
  4369. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  4370. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  4371. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  4372. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  4373. dev->dev->board_type == 0x8B))
  4374. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  4375. else
  4376. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  4377. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  4378. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  4379. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  4380. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  4381. b43_nphy_update_txrx_chain(dev);
  4382. if (phy->rev < 2) {
  4383. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  4384. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  4385. }
  4386. tmp2 = b43_current_band(dev->wl);
  4387. if (b43_nphy_ipa(dev)) {
  4388. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  4389. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  4390. nphy->papd_epsilon_offset[0] << 7);
  4391. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  4392. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  4393. nphy->papd_epsilon_offset[1] << 7);
  4394. b43_nphy_int_pa_set_tx_dig_filters(dev);
  4395. } else if (phy->rev >= 5) {
  4396. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  4397. }
  4398. b43_nphy_workarounds(dev);
  4399. /* Reset CCA, in init code it differs a little from standard way */
  4400. b43_phy_force_clock(dev, 1);
  4401. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  4402. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  4403. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  4404. b43_phy_force_clock(dev, 0);
  4405. b43_mac_phy_clock_set(dev, true);
  4406. b43_nphy_pa_override(dev, false);
  4407. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  4408. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4409. b43_nphy_pa_override(dev, true);
  4410. b43_nphy_classifier(dev, 0, 0);
  4411. b43_nphy_read_clip_detection(dev, clip);
  4412. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4413. b43_nphy_bphy_init(dev);
  4414. tx_pwr_state = nphy->txpwrctrl;
  4415. b43_nphy_tx_power_ctrl(dev, false);
  4416. b43_nphy_tx_power_fix(dev);
  4417. b43_nphy_tx_power_ctl_idle_tssi(dev);
  4418. b43_nphy_tx_power_ctl_setup(dev);
  4419. b43_nphy_tx_gain_table_upload(dev);
  4420. if (nphy->phyrxchain != 3)
  4421. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  4422. if (nphy->mphase_cal_phase_id > 0)
  4423. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  4424. do_rssi_cal = false;
  4425. if (phy->rev >= 3) {
  4426. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4427. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  4428. else
  4429. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  4430. if (do_rssi_cal)
  4431. b43_nphy_rssi_cal(dev);
  4432. else
  4433. b43_nphy_restore_rssi_cal(dev);
  4434. } else {
  4435. b43_nphy_rssi_cal(dev);
  4436. }
  4437. if (!((nphy->measure_hold & 0x6) != 0)) {
  4438. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4439. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  4440. else
  4441. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  4442. if (nphy->mute)
  4443. do_cal = false;
  4444. if (do_cal) {
  4445. target = b43_nphy_get_tx_gains(dev);
  4446. if (nphy->antsel_type == 2)
  4447. b43_nphy_superswitch_init(dev, true);
  4448. if (nphy->perical != 2) {
  4449. b43_nphy_rssi_cal(dev);
  4450. if (phy->rev >= 3) {
  4451. nphy->cal_orig_pwr_idx[0] =
  4452. nphy->txpwrindex[0].index_internal;
  4453. nphy->cal_orig_pwr_idx[1] =
  4454. nphy->txpwrindex[1].index_internal;
  4455. /* TODO N PHY Pre Calibrate TX Gain */
  4456. target = b43_nphy_get_tx_gains(dev);
  4457. }
  4458. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  4459. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  4460. b43_nphy_save_cal(dev);
  4461. } else if (nphy->mphase_cal_phase_id == 0)
  4462. ;/* N PHY Periodic Calibration with arg 3 */
  4463. } else {
  4464. b43_nphy_restore_cal(dev);
  4465. }
  4466. }
  4467. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  4468. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  4469. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  4470. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  4471. if (phy->rev >= 3 && phy->rev <= 6)
  4472. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  4473. b43_nphy_tx_lp_fbw(dev);
  4474. if (phy->rev >= 3)
  4475. b43_nphy_spur_workaround(dev);
  4476. return 0;
  4477. }
  4478. /**************************************************
  4479. * Channel switching ops.
  4480. **************************************************/
  4481. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  4482. const struct b43_phy_n_sfo_cfg *e)
  4483. {
  4484. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  4485. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  4486. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  4487. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  4488. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  4489. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  4490. }
  4491. /* http://bcm-v4.sipsolutions.net/802.11/PmuSpurAvoid */
  4492. static void b43_nphy_pmu_spur_avoid(struct b43_wldev *dev, bool avoid)
  4493. {
  4494. switch (dev->dev->bus_type) {
  4495. #ifdef CONFIG_B43_BCMA
  4496. case B43_BUS_BCMA:
  4497. bcma_pmu_spuravoid_pllupdate(&dev->dev->bdev->bus->drv_cc,
  4498. avoid);
  4499. break;
  4500. #endif
  4501. #ifdef CONFIG_B43_SSB
  4502. case B43_BUS_SSB:
  4503. /* FIXME */
  4504. break;
  4505. #endif
  4506. }
  4507. }
  4508. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  4509. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  4510. const struct b43_phy_n_sfo_cfg *e,
  4511. struct ieee80211_channel *new_channel)
  4512. {
  4513. struct b43_phy *phy = &dev->phy;
  4514. struct b43_phy_n *nphy = dev->phy.n;
  4515. int ch = new_channel->hw_value;
  4516. u16 old_band_5ghz;
  4517. u32 tmp32;
  4518. old_band_5ghz =
  4519. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  4520. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  4521. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  4522. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  4523. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  4524. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  4525. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  4526. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  4527. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  4528. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  4529. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  4530. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  4531. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  4532. }
  4533. b43_chantab_phy_upload(dev, e);
  4534. if (new_channel->hw_value == 14) {
  4535. b43_nphy_classifier(dev, 2, 0);
  4536. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  4537. } else {
  4538. b43_nphy_classifier(dev, 2, 2);
  4539. if (new_channel->band == IEEE80211_BAND_2GHZ)
  4540. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  4541. }
  4542. if (!nphy->txpwrctrl)
  4543. b43_nphy_tx_power_fix(dev);
  4544. if (dev->phy.rev < 3)
  4545. b43_nphy_adjust_lna_gain_table(dev);
  4546. b43_nphy_tx_lp_fbw(dev);
  4547. if (dev->phy.rev >= 3 &&
  4548. dev->phy.n->spur_avoid != B43_SPUR_AVOID_DISABLE) {
  4549. bool avoid = false;
  4550. if (dev->phy.n->spur_avoid == B43_SPUR_AVOID_FORCE) {
  4551. avoid = true;
  4552. } else if (!b43_channel_type_is_40mhz(phy->channel_type)) {
  4553. if ((ch >= 5 && ch <= 8) || ch == 13 || ch == 14)
  4554. avoid = true;
  4555. } else { /* 40MHz */
  4556. if (nphy->aband_spurwar_en &&
  4557. (ch == 38 || ch == 102 || ch == 118))
  4558. avoid = dev->dev->chip_id == 0x4716;
  4559. }
  4560. b43_nphy_pmu_spur_avoid(dev, avoid);
  4561. if (dev->dev->chip_id == 43222 || dev->dev->chip_id == 43224 ||
  4562. dev->dev->chip_id == 43225) {
  4563. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW,
  4564. avoid ? 0x5341 : 0x8889);
  4565. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  4566. }
  4567. if (dev->phy.rev == 3 || dev->phy.rev == 4)
  4568. ; /* TODO: reset PLL */
  4569. if (avoid)
  4570. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTRX);
  4571. else
  4572. b43_phy_mask(dev, B43_NPHY_BBCFG,
  4573. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  4574. b43_nphy_reset_cca(dev);
  4575. /* wl sets useless phy_isspuravoid here */
  4576. }
  4577. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  4578. if (phy->rev >= 3)
  4579. b43_nphy_spur_workaround(dev);
  4580. }
  4581. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  4582. static int b43_nphy_set_channel(struct b43_wldev *dev,
  4583. struct ieee80211_channel *channel,
  4584. enum nl80211_channel_type channel_type)
  4585. {
  4586. struct b43_phy *phy = &dev->phy;
  4587. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  4588. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  4589. u8 tmp;
  4590. if (dev->phy.rev >= 3) {
  4591. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  4592. channel->center_freq);
  4593. if (!tabent_r3)
  4594. return -ESRCH;
  4595. } else {
  4596. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  4597. channel->hw_value);
  4598. if (!tabent_r2)
  4599. return -ESRCH;
  4600. }
  4601. /* Channel is set later in common code, but we need to set it on our
  4602. own to let this function's subcalls work properly. */
  4603. phy->channel = channel->hw_value;
  4604. phy->channel_freq = channel->center_freq;
  4605. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  4606. b43_channel_type_is_40mhz(channel_type))
  4607. ; /* TODO: BMAC BW Set (channel_type) */
  4608. if (channel_type == NL80211_CHAN_HT40PLUS)
  4609. b43_phy_set(dev, B43_NPHY_RXCTL,
  4610. B43_NPHY_RXCTL_BSELU20);
  4611. else if (channel_type == NL80211_CHAN_HT40MINUS)
  4612. b43_phy_mask(dev, B43_NPHY_RXCTL,
  4613. ~B43_NPHY_RXCTL_BSELU20);
  4614. if (dev->phy.rev >= 3) {
  4615. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  4616. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  4617. b43_radio_2056_setup(dev, tabent_r3);
  4618. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  4619. } else {
  4620. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  4621. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  4622. b43_radio_2055_setup(dev, tabent_r2);
  4623. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  4624. }
  4625. return 0;
  4626. }
  4627. /**************************************************
  4628. * Basic PHY ops.
  4629. **************************************************/
  4630. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  4631. {
  4632. struct b43_phy_n *nphy;
  4633. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  4634. if (!nphy)
  4635. return -ENOMEM;
  4636. dev->phy.n = nphy;
  4637. return 0;
  4638. }
  4639. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  4640. {
  4641. struct b43_phy *phy = &dev->phy;
  4642. struct b43_phy_n *nphy = phy->n;
  4643. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4644. memset(nphy, 0, sizeof(*nphy));
  4645. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  4646. nphy->spur_avoid = (phy->rev >= 3) ?
  4647. B43_SPUR_AVOID_AUTO : B43_SPUR_AVOID_DISABLE;
  4648. nphy->init_por = true;
  4649. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  4650. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  4651. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  4652. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  4653. /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
  4654. * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
  4655. nphy->tx_pwr_idx[0] = 128;
  4656. nphy->tx_pwr_idx[1] = 128;
  4657. /* Hardware TX power control and 5GHz power gain */
  4658. nphy->txpwrctrl = false;
  4659. nphy->pwg_gain_5ghz = false;
  4660. if (dev->phy.rev >= 3 ||
  4661. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  4662. (dev->dev->core_rev == 11 || dev->dev->core_rev == 12))) {
  4663. nphy->txpwrctrl = true;
  4664. nphy->pwg_gain_5ghz = true;
  4665. } else if (sprom->revision >= 4) {
  4666. if (dev->phy.rev >= 2 &&
  4667. (sprom->boardflags2_lo & B43_BFL2_TXPWRCTRL_EN)) {
  4668. nphy->txpwrctrl = true;
  4669. #ifdef CONFIG_B43_SSB
  4670. if (dev->dev->bus_type == B43_BUS_SSB &&
  4671. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI) {
  4672. struct pci_dev *pdev =
  4673. dev->dev->sdev->bus->host_pci;
  4674. if (pdev->device == 0x4328 ||
  4675. pdev->device == 0x432a)
  4676. nphy->pwg_gain_5ghz = true;
  4677. }
  4678. #endif
  4679. } else if (sprom->boardflags2_lo & B43_BFL2_5G_PWRGAIN) {
  4680. nphy->pwg_gain_5ghz = true;
  4681. }
  4682. }
  4683. if (dev->phy.rev >= 3) {
  4684. nphy->ipa2g_on = sprom->fem.ghz2.extpa_gain == 2;
  4685. nphy->ipa5g_on = sprom->fem.ghz5.extpa_gain == 2;
  4686. }
  4687. nphy->init_por = true;
  4688. }
  4689. static void b43_nphy_op_free(struct b43_wldev *dev)
  4690. {
  4691. struct b43_phy *phy = &dev->phy;
  4692. struct b43_phy_n *nphy = phy->n;
  4693. kfree(nphy);
  4694. phy->n = NULL;
  4695. }
  4696. static int b43_nphy_op_init(struct b43_wldev *dev)
  4697. {
  4698. return b43_phy_initn(dev);
  4699. }
  4700. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  4701. {
  4702. #if B43_DEBUG
  4703. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  4704. /* OFDM registers are onnly available on A/G-PHYs */
  4705. b43err(dev->wl, "Invalid OFDM PHY access at "
  4706. "0x%04X on N-PHY\n", offset);
  4707. dump_stack();
  4708. }
  4709. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  4710. /* Ext-G registers are only available on G-PHYs */
  4711. b43err(dev->wl, "Invalid EXT-G PHY access at "
  4712. "0x%04X on N-PHY\n", offset);
  4713. dump_stack();
  4714. }
  4715. #endif /* B43_DEBUG */
  4716. }
  4717. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  4718. {
  4719. check_phyreg(dev, reg);
  4720. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4721. return b43_read16(dev, B43_MMIO_PHY_DATA);
  4722. }
  4723. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  4724. {
  4725. check_phyreg(dev, reg);
  4726. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4727. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  4728. }
  4729. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  4730. u16 set)
  4731. {
  4732. check_phyreg(dev, reg);
  4733. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4734. b43_maskset16(dev, B43_MMIO_PHY_DATA, mask, set);
  4735. }
  4736. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  4737. {
  4738. /* Register 1 is a 32-bit register. */
  4739. B43_WARN_ON(reg == 1);
  4740. /* N-PHY needs 0x100 for read access */
  4741. reg |= 0x100;
  4742. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  4743. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  4744. }
  4745. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  4746. {
  4747. /* Register 1 is a 32-bit register. */
  4748. B43_WARN_ON(reg == 1);
  4749. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  4750. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  4751. }
  4752. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  4753. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  4754. bool blocked)
  4755. {
  4756. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  4757. b43err(dev->wl, "MAC not suspended\n");
  4758. if (blocked) {
  4759. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  4760. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  4761. if (dev->phy.rev >= 7) {
  4762. /* TODO */
  4763. } else if (dev->phy.rev >= 3) {
  4764. b43_radio_mask(dev, 0x09, ~0x2);
  4765. b43_radio_write(dev, 0x204D, 0);
  4766. b43_radio_write(dev, 0x2053, 0);
  4767. b43_radio_write(dev, 0x2058, 0);
  4768. b43_radio_write(dev, 0x205E, 0);
  4769. b43_radio_mask(dev, 0x2062, ~0xF0);
  4770. b43_radio_write(dev, 0x2064, 0);
  4771. b43_radio_write(dev, 0x304D, 0);
  4772. b43_radio_write(dev, 0x3053, 0);
  4773. b43_radio_write(dev, 0x3058, 0);
  4774. b43_radio_write(dev, 0x305E, 0);
  4775. b43_radio_mask(dev, 0x3062, ~0xF0);
  4776. b43_radio_write(dev, 0x3064, 0);
  4777. }
  4778. } else {
  4779. if (dev->phy.rev >= 7) {
  4780. b43_radio_2057_init(dev);
  4781. b43_switch_channel(dev, dev->phy.channel);
  4782. } else if (dev->phy.rev >= 3) {
  4783. b43_radio_init2056(dev);
  4784. b43_switch_channel(dev, dev->phy.channel);
  4785. } else {
  4786. b43_radio_init2055(dev);
  4787. }
  4788. }
  4789. }
  4790. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  4791. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  4792. {
  4793. u16 override = on ? 0x0 : 0x7FFF;
  4794. u16 core = on ? 0xD : 0x00FD;
  4795. if (dev->phy.rev >= 3) {
  4796. if (on) {
  4797. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  4798. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  4799. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  4800. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4801. } else {
  4802. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  4803. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  4804. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4805. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  4806. }
  4807. } else {
  4808. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4809. }
  4810. }
  4811. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  4812. unsigned int new_channel)
  4813. {
  4814. struct ieee80211_channel *channel = dev->wl->hw->conf.chandef.chan;
  4815. enum nl80211_channel_type channel_type =
  4816. cfg80211_get_chandef_type(&dev->wl->hw->conf.chandef);
  4817. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  4818. if ((new_channel < 1) || (new_channel > 14))
  4819. return -EINVAL;
  4820. } else {
  4821. if (new_channel > 200)
  4822. return -EINVAL;
  4823. }
  4824. return b43_nphy_set_channel(dev, channel, channel_type);
  4825. }
  4826. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  4827. {
  4828. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4829. return 1;
  4830. return 36;
  4831. }
  4832. const struct b43_phy_operations b43_phyops_n = {
  4833. .allocate = b43_nphy_op_allocate,
  4834. .free = b43_nphy_op_free,
  4835. .prepare_structs = b43_nphy_op_prepare_structs,
  4836. .init = b43_nphy_op_init,
  4837. .phy_read = b43_nphy_op_read,
  4838. .phy_write = b43_nphy_op_write,
  4839. .phy_maskset = b43_nphy_op_maskset,
  4840. .radio_read = b43_nphy_op_radio_read,
  4841. .radio_write = b43_nphy_op_radio_write,
  4842. .software_rfkill = b43_nphy_op_software_rfkill,
  4843. .switch_analog = b43_nphy_op_switch_analog,
  4844. .switch_channel = b43_nphy_op_switch_channel,
  4845. .get_default_chan = b43_nphy_op_get_default_chan,
  4846. .recalc_txpower = b43_nphy_op_recalc_txpower,
  4847. .adjust_txpower = b43_nphy_op_adjust_txpower,
  4848. };