mainstone.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. /*
  2. * linux/arch/arm/mach-pxa/mainstone.c
  3. *
  4. * Support for the Intel HCDDBBVA0 Development Platform.
  5. * (go figure how they came up with such name...)
  6. *
  7. * Author: Nicolas Pitre
  8. * Created: Nov 05, 2002
  9. * Copyright: MontaVista Software Inc.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/sysdev.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sched.h>
  20. #include <linux/bitops.h>
  21. #include <linux/fb.h>
  22. #include <linux/ioport.h>
  23. #include <linux/mtd/mtd.h>
  24. #include <linux/mtd/partitions.h>
  25. #include <linux/backlight.h>
  26. #include <asm/types.h>
  27. #include <asm/setup.h>
  28. #include <asm/memory.h>
  29. #include <asm/mach-types.h>
  30. #include <asm/hardware.h>
  31. #include <asm/irq.h>
  32. #include <asm/sizes.h>
  33. #include <asm/mach/arch.h>
  34. #include <asm/mach/map.h>
  35. #include <asm/mach/irq.h>
  36. #include <asm/mach/flash.h>
  37. #include <asm/arch/pxa-regs.h>
  38. #include <asm/arch/mainstone.h>
  39. #include <asm/arch/audio.h>
  40. #include <asm/arch/pxafb.h>
  41. #include <asm/arch/mmc.h>
  42. #include <asm/arch/irda.h>
  43. #include <asm/arch/ohci.h>
  44. #include "generic.h"
  45. #include "devices.h"
  46. static unsigned long mainstone_irq_enabled;
  47. static void mainstone_mask_irq(unsigned int irq)
  48. {
  49. int mainstone_irq = (irq - MAINSTONE_IRQ(0));
  50. MST_INTMSKENA = (mainstone_irq_enabled &= ~(1 << mainstone_irq));
  51. }
  52. static void mainstone_unmask_irq(unsigned int irq)
  53. {
  54. int mainstone_irq = (irq - MAINSTONE_IRQ(0));
  55. /* the irq can be acknowledged only if deasserted, so it's done here */
  56. MST_INTSETCLR &= ~(1 << mainstone_irq);
  57. MST_INTMSKENA = (mainstone_irq_enabled |= (1 << mainstone_irq));
  58. }
  59. static struct irq_chip mainstone_irq_chip = {
  60. .name = "FPGA",
  61. .ack = mainstone_mask_irq,
  62. .mask = mainstone_mask_irq,
  63. .unmask = mainstone_unmask_irq,
  64. };
  65. static void mainstone_irq_handler(unsigned int irq, struct irq_desc *desc)
  66. {
  67. unsigned long pending = MST_INTSETCLR & mainstone_irq_enabled;
  68. do {
  69. GEDR(0) = GPIO_bit(0); /* clear useless edge notification */
  70. if (likely(pending)) {
  71. irq = MAINSTONE_IRQ(0) + __ffs(pending);
  72. desc = irq_desc + irq;
  73. desc_handle_irq(irq, desc);
  74. }
  75. pending = MST_INTSETCLR & mainstone_irq_enabled;
  76. } while (pending);
  77. }
  78. static void __init mainstone_init_irq(void)
  79. {
  80. int irq;
  81. pxa27x_init_irq();
  82. /* setup extra Mainstone irqs */
  83. for(irq = MAINSTONE_IRQ(0); irq <= MAINSTONE_IRQ(15); irq++) {
  84. set_irq_chip(irq, &mainstone_irq_chip);
  85. set_irq_handler(irq, handle_level_irq);
  86. if (irq == MAINSTONE_IRQ(10) || irq == MAINSTONE_IRQ(14))
  87. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE | IRQF_NOAUTOEN);
  88. else
  89. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  90. }
  91. set_irq_flags(MAINSTONE_IRQ(8), 0);
  92. set_irq_flags(MAINSTONE_IRQ(12), 0);
  93. MST_INTMSKENA = 0;
  94. MST_INTSETCLR = 0;
  95. set_irq_chained_handler(IRQ_GPIO(0), mainstone_irq_handler);
  96. set_irq_type(IRQ_GPIO(0), IRQT_FALLING);
  97. }
  98. #ifdef CONFIG_PM
  99. static int mainstone_irq_resume(struct sys_device *dev)
  100. {
  101. MST_INTMSKENA = mainstone_irq_enabled;
  102. return 0;
  103. }
  104. static struct sysdev_class mainstone_irq_sysclass = {
  105. .name = "cpld_irq",
  106. .resume = mainstone_irq_resume,
  107. };
  108. static struct sys_device mainstone_irq_device = {
  109. .cls = &mainstone_irq_sysclass,
  110. };
  111. static int __init mainstone_irq_device_init(void)
  112. {
  113. int ret = sysdev_class_register(&mainstone_irq_sysclass);
  114. if (ret == 0)
  115. ret = sysdev_register(&mainstone_irq_device);
  116. return ret;
  117. }
  118. device_initcall(mainstone_irq_device_init);
  119. #endif
  120. static struct resource smc91x_resources[] = {
  121. [0] = {
  122. .start = (MST_ETH_PHYS + 0x300),
  123. .end = (MST_ETH_PHYS + 0xfffff),
  124. .flags = IORESOURCE_MEM,
  125. },
  126. [1] = {
  127. .start = MAINSTONE_IRQ(3),
  128. .end = MAINSTONE_IRQ(3),
  129. .flags = IORESOURCE_IRQ,
  130. }
  131. };
  132. static struct platform_device smc91x_device = {
  133. .name = "smc91x",
  134. .id = 0,
  135. .num_resources = ARRAY_SIZE(smc91x_resources),
  136. .resource = smc91x_resources,
  137. };
  138. static int mst_audio_startup(struct snd_pcm_substream *substream, void *priv)
  139. {
  140. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  141. MST_MSCWR2 &= ~MST_MSCWR2_AC97_SPKROFF;
  142. return 0;
  143. }
  144. static void mst_audio_shutdown(struct snd_pcm_substream *substream, void *priv)
  145. {
  146. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  147. MST_MSCWR2 |= MST_MSCWR2_AC97_SPKROFF;
  148. }
  149. static long mst_audio_suspend_mask;
  150. static void mst_audio_suspend(void *priv)
  151. {
  152. mst_audio_suspend_mask = MST_MSCWR2;
  153. MST_MSCWR2 |= MST_MSCWR2_AC97_SPKROFF;
  154. }
  155. static void mst_audio_resume(void *priv)
  156. {
  157. MST_MSCWR2 &= mst_audio_suspend_mask | ~MST_MSCWR2_AC97_SPKROFF;
  158. }
  159. static pxa2xx_audio_ops_t mst_audio_ops = {
  160. .startup = mst_audio_startup,
  161. .shutdown = mst_audio_shutdown,
  162. .suspend = mst_audio_suspend,
  163. .resume = mst_audio_resume,
  164. };
  165. static struct platform_device mst_audio_device = {
  166. .name = "pxa2xx-ac97",
  167. .id = -1,
  168. .dev = { .platform_data = &mst_audio_ops },
  169. };
  170. static struct resource flash_resources[] = {
  171. [0] = {
  172. .start = PXA_CS0_PHYS,
  173. .end = PXA_CS0_PHYS + SZ_64M - 1,
  174. .flags = IORESOURCE_MEM,
  175. },
  176. [1] = {
  177. .start = PXA_CS1_PHYS,
  178. .end = PXA_CS1_PHYS + SZ_64M - 1,
  179. .flags = IORESOURCE_MEM,
  180. },
  181. };
  182. static struct mtd_partition mainstoneflash0_partitions[] = {
  183. {
  184. .name = "Bootloader",
  185. .size = 0x00040000,
  186. .offset = 0,
  187. .mask_flags = MTD_WRITEABLE /* force read-only */
  188. },{
  189. .name = "Kernel",
  190. .size = 0x00400000,
  191. .offset = 0x00040000,
  192. },{
  193. .name = "Filesystem",
  194. .size = MTDPART_SIZ_FULL,
  195. .offset = 0x00440000
  196. }
  197. };
  198. static struct flash_platform_data mst_flash_data[2] = {
  199. {
  200. .map_name = "cfi_probe",
  201. .parts = mainstoneflash0_partitions,
  202. .nr_parts = ARRAY_SIZE(mainstoneflash0_partitions),
  203. }, {
  204. .map_name = "cfi_probe",
  205. .parts = NULL,
  206. .nr_parts = 0,
  207. }
  208. };
  209. static struct platform_device mst_flash_device[2] = {
  210. {
  211. .name = "pxa2xx-flash",
  212. .id = 0,
  213. .dev = {
  214. .platform_data = &mst_flash_data[0],
  215. },
  216. .resource = &flash_resources[0],
  217. .num_resources = 1,
  218. },
  219. {
  220. .name = "pxa2xx-flash",
  221. .id = 1,
  222. .dev = {
  223. .platform_data = &mst_flash_data[1],
  224. },
  225. .resource = &flash_resources[1],
  226. .num_resources = 1,
  227. },
  228. };
  229. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  230. static int mainstone_backlight_update_status(struct backlight_device *bl)
  231. {
  232. int brightness = bl->props.brightness;
  233. if (bl->props.power != FB_BLANK_UNBLANK ||
  234. bl->props.fb_blank != FB_BLANK_UNBLANK)
  235. brightness = 0;
  236. if (brightness != 0) {
  237. pxa_gpio_mode(GPIO16_PWM0_MD);
  238. pxa_set_cken(CKEN_PWM0, 1);
  239. }
  240. PWM_CTRL0 = 0;
  241. PWM_PWDUTY0 = brightness;
  242. PWM_PERVAL0 = bl->props.max_brightness;
  243. if (brightness == 0)
  244. pxa_set_cken(CKEN_PWM0, 0);
  245. return 0; /* pointless return value */
  246. }
  247. static int mainstone_backlight_get_brightness(struct backlight_device *bl)
  248. {
  249. return PWM_PWDUTY0;
  250. }
  251. static /*const*/ struct backlight_ops mainstone_backlight_ops = {
  252. .update_status = mainstone_backlight_update_status,
  253. .get_brightness = mainstone_backlight_get_brightness,
  254. };
  255. static void __init mainstone_backlight_register(void)
  256. {
  257. struct backlight_device *bl;
  258. bl = backlight_device_register("mainstone-bl", &pxa_device_fb.dev,
  259. NULL, &mainstone_backlight_ops);
  260. if (IS_ERR(bl)) {
  261. printk(KERN_ERR "mainstone: unable to register backlight: %ld\n",
  262. PTR_ERR(bl));
  263. return;
  264. }
  265. /*
  266. * broken design - register-then-setup interfaces are
  267. * utterly broken by definition.
  268. */
  269. bl->props.max_brightness = 1023;
  270. bl->props.brightness = 1023;
  271. backlight_update_status(bl);
  272. }
  273. #else
  274. #define mainstone_backlight_register() do { } while (0)
  275. #endif
  276. static struct pxafb_mode_info toshiba_ltm04c380k_mode = {
  277. .pixclock = 50000,
  278. .xres = 640,
  279. .yres = 480,
  280. .bpp = 16,
  281. .hsync_len = 1,
  282. .left_margin = 0x9f,
  283. .right_margin = 1,
  284. .vsync_len = 44,
  285. .upper_margin = 0,
  286. .lower_margin = 0,
  287. .sync = FB_SYNC_HOR_HIGH_ACT|FB_SYNC_VERT_HIGH_ACT,
  288. };
  289. static struct pxafb_mode_info toshiba_ltm035a776c_mode = {
  290. .pixclock = 110000,
  291. .xres = 240,
  292. .yres = 320,
  293. .bpp = 16,
  294. .hsync_len = 4,
  295. .left_margin = 8,
  296. .right_margin = 20,
  297. .vsync_len = 3,
  298. .upper_margin = 1,
  299. .lower_margin = 10,
  300. .sync = FB_SYNC_HOR_HIGH_ACT|FB_SYNC_VERT_HIGH_ACT,
  301. };
  302. static struct pxafb_mach_info mainstone_pxafb_info = {
  303. .num_modes = 1,
  304. .lccr0 = LCCR0_Act,
  305. .lccr3 = LCCR3_PCP,
  306. };
  307. static int mainstone_mci_init(struct device *dev, irq_handler_t mstone_detect_int, void *data)
  308. {
  309. int err;
  310. /*
  311. * setup GPIO for PXA27x MMC controller
  312. */
  313. pxa_gpio_mode(GPIO32_MMCCLK_MD);
  314. pxa_gpio_mode(GPIO112_MMCCMD_MD);
  315. pxa_gpio_mode(GPIO92_MMCDAT0_MD);
  316. pxa_gpio_mode(GPIO109_MMCDAT1_MD);
  317. pxa_gpio_mode(GPIO110_MMCDAT2_MD);
  318. pxa_gpio_mode(GPIO111_MMCDAT3_MD);
  319. /* make sure SD/Memory Stick multiplexer's signals
  320. * are routed to MMC controller
  321. */
  322. MST_MSCWR1 &= ~MST_MSCWR1_MS_SEL;
  323. err = request_irq(MAINSTONE_MMC_IRQ, mstone_detect_int, IRQF_DISABLED,
  324. "MMC card detect", data);
  325. if (err) {
  326. printk(KERN_ERR "mainstone_mci_init: MMC/SD: can't request MMC card detect IRQ\n");
  327. return -1;
  328. }
  329. return 0;
  330. }
  331. static void mainstone_mci_setpower(struct device *dev, unsigned int vdd)
  332. {
  333. struct pxamci_platform_data* p_d = dev->platform_data;
  334. if (( 1 << vdd) & p_d->ocr_mask) {
  335. printk(KERN_DEBUG "%s: on\n", __FUNCTION__);
  336. MST_MSCWR1 |= MST_MSCWR1_MMC_ON;
  337. MST_MSCWR1 &= ~MST_MSCWR1_MS_SEL;
  338. } else {
  339. printk(KERN_DEBUG "%s: off\n", __FUNCTION__);
  340. MST_MSCWR1 &= ~MST_MSCWR1_MMC_ON;
  341. }
  342. }
  343. static void mainstone_mci_exit(struct device *dev, void *data)
  344. {
  345. free_irq(MAINSTONE_MMC_IRQ, data);
  346. }
  347. static struct pxamci_platform_data mainstone_mci_platform_data = {
  348. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  349. .init = mainstone_mci_init,
  350. .setpower = mainstone_mci_setpower,
  351. .exit = mainstone_mci_exit,
  352. };
  353. static void mainstone_irda_transceiver_mode(struct device *dev, int mode)
  354. {
  355. unsigned long flags;
  356. local_irq_save(flags);
  357. if (mode & IR_SIRMODE) {
  358. MST_MSCWR1 &= ~MST_MSCWR1_IRDA_FIR;
  359. } else if (mode & IR_FIRMODE) {
  360. MST_MSCWR1 |= MST_MSCWR1_IRDA_FIR;
  361. }
  362. if (mode & IR_OFF) {
  363. MST_MSCWR1 = (MST_MSCWR1 & ~MST_MSCWR1_IRDA_MASK) | MST_MSCWR1_IRDA_OFF;
  364. } else {
  365. MST_MSCWR1 = (MST_MSCWR1 & ~MST_MSCWR1_IRDA_MASK) | MST_MSCWR1_IRDA_FULL;
  366. }
  367. local_irq_restore(flags);
  368. }
  369. static struct pxaficp_platform_data mainstone_ficp_platform_data = {
  370. .transceiver_cap = IR_SIRMODE | IR_FIRMODE | IR_OFF,
  371. .transceiver_mode = mainstone_irda_transceiver_mode,
  372. };
  373. static struct platform_device *platform_devices[] __initdata = {
  374. &smc91x_device,
  375. &mst_audio_device,
  376. &mst_flash_device[0],
  377. &mst_flash_device[1],
  378. };
  379. static int mainstone_ohci_init(struct device *dev)
  380. {
  381. /* setup Port1 GPIO pin. */
  382. pxa_gpio_mode( 88 | GPIO_ALT_FN_1_IN); /* USBHPWR1 */
  383. pxa_gpio_mode( 89 | GPIO_ALT_FN_2_OUT); /* USBHPEN1 */
  384. /* Set the Power Control Polarity Low and Power Sense
  385. Polarity Low to active low. */
  386. UHCHR = (UHCHR | UHCHR_PCPL | UHCHR_PSPL) &
  387. ~(UHCHR_SSEP1 | UHCHR_SSEP2 | UHCHR_SSEP3 | UHCHR_SSE);
  388. return 0;
  389. }
  390. static struct pxaohci_platform_data mainstone_ohci_platform_data = {
  391. .port_mode = PMM_PERPORT_MODE,
  392. .init = mainstone_ohci_init,
  393. };
  394. static void __init mainstone_init(void)
  395. {
  396. int SW7 = 0; /* FIXME: get from SCR (Mst doc section 3.2.1.1) */
  397. mst_flash_data[0].width = (BOOT_DEF & 1) ? 2 : 4;
  398. mst_flash_data[1].width = 4;
  399. /* Compensate for SW7 which swaps the flash banks */
  400. mst_flash_data[SW7].name = "processor-flash";
  401. mst_flash_data[SW7 ^ 1].name = "mainboard-flash";
  402. printk(KERN_NOTICE "Mainstone configured to boot from %s\n",
  403. mst_flash_data[0].name);
  404. /* system bus arbiter setting
  405. * - Core_Park
  406. * - LCD_wt:DMA_wt:CORE_Wt = 2:3:4
  407. */
  408. ARB_CNTRL = ARB_CORE_PARK | 0x234;
  409. /*
  410. * On Mainstone, we route AC97_SYSCLK via GPIO45 to
  411. * the audio daughter card
  412. */
  413. pxa_gpio_mode(GPIO45_SYSCLK_AC97_MD);
  414. GPSR(GPIO48_nPOE) =
  415. GPIO_bit(GPIO48_nPOE) |
  416. GPIO_bit(GPIO49_nPWE) |
  417. GPIO_bit(GPIO50_nPIOR) |
  418. GPIO_bit(GPIO51_nPIOW) |
  419. GPIO_bit(GPIO85_nPCE_1) |
  420. GPIO_bit(GPIO54_nPCE_2);
  421. pxa_gpio_mode(GPIO48_nPOE_MD);
  422. pxa_gpio_mode(GPIO49_nPWE_MD);
  423. pxa_gpio_mode(GPIO50_nPIOR_MD);
  424. pxa_gpio_mode(GPIO51_nPIOW_MD);
  425. pxa_gpio_mode(GPIO85_nPCE_1_MD);
  426. pxa_gpio_mode(GPIO54_nPCE_2_MD);
  427. pxa_gpio_mode(GPIO79_pSKTSEL_MD);
  428. pxa_gpio_mode(GPIO55_nPREG_MD);
  429. pxa_gpio_mode(GPIO56_nPWAIT_MD);
  430. pxa_gpio_mode(GPIO57_nIOIS16_MD);
  431. platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
  432. /* reading Mainstone's "Virtual Configuration Register"
  433. might be handy to select LCD type here */
  434. if (0)
  435. mainstone_pxafb_info.modes = &toshiba_ltm04c380k_mode;
  436. else
  437. mainstone_pxafb_info.modes = &toshiba_ltm035a776c_mode;
  438. set_pxa_fb_info(&mainstone_pxafb_info);
  439. mainstone_backlight_register();
  440. pxa_set_mci_info(&mainstone_mci_platform_data);
  441. pxa_set_ficp_info(&mainstone_ficp_platform_data);
  442. pxa_set_ohci_info(&mainstone_ohci_platform_data);
  443. }
  444. static struct map_desc mainstone_io_desc[] __initdata = {
  445. { /* CPLD */
  446. .virtual = MST_FPGA_VIRT,
  447. .pfn = __phys_to_pfn(MST_FPGA_PHYS),
  448. .length = 0x00100000,
  449. .type = MT_DEVICE
  450. }
  451. };
  452. static void __init mainstone_map_io(void)
  453. {
  454. pxa_map_io();
  455. iotable_init(mainstone_io_desc, ARRAY_SIZE(mainstone_io_desc));
  456. /* initialize sleep mode regs (wake-up sources, etc) */
  457. PGSR0 = 0x00008800;
  458. PGSR1 = 0x00000002;
  459. PGSR2 = 0x0001FC00;
  460. PGSR3 = 0x00001F81;
  461. PWER = 0xC0000002;
  462. PRER = 0x00000002;
  463. PFER = 0x00000002;
  464. /* for use I SRAM as framebuffer. */
  465. PSLR |= 0xF04;
  466. PCFR = 0x66;
  467. /* For Keypad wakeup. */
  468. KPC &=~KPC_ASACT;
  469. KPC |=KPC_AS;
  470. PKWR = 0x000FD000;
  471. /* Need read PKWR back after set it. */
  472. PKWR;
  473. }
  474. MACHINE_START(MAINSTONE, "Intel HCDDBBVA0 Development Platform (aka Mainstone)")
  475. /* Maintainer: MontaVista Software Inc. */
  476. .phys_io = 0x40000000,
  477. .boot_params = 0xa0000100, /* BLOB boot parameter setting */
  478. .io_pg_offst = (io_p2v(0x40000000) >> 18) & 0xfffc,
  479. .map_io = mainstone_map_io,
  480. .init_irq = mainstone_init_irq,
  481. .timer = &pxa_timer,
  482. .init_machine = mainstone_init,
  483. MACHINE_END