book3s_hv_rmhandlers.S 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * Copyright 2011 Paul Mackerras, IBM Corp. <paulus@au1.ibm.com>
  12. *
  13. * Derived from book3s_rmhandlers.S and other files, which are:
  14. *
  15. * Copyright SUSE Linux Products GmbH 2009
  16. *
  17. * Authors: Alexander Graf <agraf@suse.de>
  18. */
  19. #include <asm/ppc_asm.h>
  20. #include <asm/kvm_asm.h>
  21. #include <asm/reg.h>
  22. #include <asm/page.h>
  23. #include <asm/asm-offsets.h>
  24. #include <asm/exception-64s.h>
  25. /*****************************************************************************
  26. * *
  27. * Real Mode handlers that need to be in the linear mapping *
  28. * *
  29. ****************************************************************************/
  30. .globl kvmppc_skip_interrupt
  31. kvmppc_skip_interrupt:
  32. mfspr r13,SPRN_SRR0
  33. addi r13,r13,4
  34. mtspr SPRN_SRR0,r13
  35. GET_SCRATCH0(r13)
  36. rfid
  37. b .
  38. .globl kvmppc_skip_Hinterrupt
  39. kvmppc_skip_Hinterrupt:
  40. mfspr r13,SPRN_HSRR0
  41. addi r13,r13,4
  42. mtspr SPRN_HSRR0,r13
  43. GET_SCRATCH0(r13)
  44. hrfid
  45. b .
  46. /*
  47. * Call kvmppc_handler_trampoline_enter in real mode.
  48. * Must be called with interrupts hard-disabled.
  49. *
  50. * Input Registers:
  51. *
  52. * LR = return address to continue at after eventually re-enabling MMU
  53. */
  54. _GLOBAL(kvmppc_hv_entry_trampoline)
  55. mfmsr r10
  56. LOAD_REG_ADDR(r5, kvmppc_hv_entry)
  57. li r0,MSR_RI
  58. andc r0,r10,r0
  59. li r6,MSR_IR | MSR_DR
  60. andc r6,r10,r6
  61. mtmsrd r0,1 /* clear RI in MSR */
  62. mtsrr0 r5
  63. mtsrr1 r6
  64. RFI
  65. #define ULONG_SIZE 8
  66. #define VCPU_GPR(n) (VCPU_GPRS + (n * ULONG_SIZE))
  67. /******************************************************************************
  68. * *
  69. * Entry code *
  70. * *
  71. *****************************************************************************/
  72. #define XICS_XIRR 4
  73. #define XICS_QIRR 0xc
  74. /*
  75. * We come in here when wakened from nap mode on a secondary hw thread.
  76. * Relocation is off and most register values are lost.
  77. * r13 points to the PACA.
  78. */
  79. .globl kvm_start_guest
  80. kvm_start_guest:
  81. ld r1,PACAEMERGSP(r13)
  82. subi r1,r1,STACK_FRAME_OVERHEAD
  83. /* get vcpu pointer */
  84. ld r4, HSTATE_KVM_VCPU(r13)
  85. /* We got here with an IPI; clear it */
  86. ld r5, HSTATE_XICS_PHYS(r13)
  87. li r0, 0xff
  88. li r6, XICS_QIRR
  89. li r7, XICS_XIRR
  90. lwzcix r8, r5, r7 /* ack the interrupt */
  91. sync
  92. stbcix r0, r5, r6 /* clear it */
  93. stwcix r8, r5, r7 /* EOI it */
  94. .global kvmppc_hv_entry
  95. kvmppc_hv_entry:
  96. /* Required state:
  97. *
  98. * R4 = vcpu pointer
  99. * MSR = ~IR|DR
  100. * R13 = PACA
  101. * R1 = host R1
  102. * all other volatile GPRS = free
  103. */
  104. mflr r0
  105. std r0, HSTATE_VMHANDLER(r13)
  106. ld r14, VCPU_GPR(r14)(r4)
  107. ld r15, VCPU_GPR(r15)(r4)
  108. ld r16, VCPU_GPR(r16)(r4)
  109. ld r17, VCPU_GPR(r17)(r4)
  110. ld r18, VCPU_GPR(r18)(r4)
  111. ld r19, VCPU_GPR(r19)(r4)
  112. ld r20, VCPU_GPR(r20)(r4)
  113. ld r21, VCPU_GPR(r21)(r4)
  114. ld r22, VCPU_GPR(r22)(r4)
  115. ld r23, VCPU_GPR(r23)(r4)
  116. ld r24, VCPU_GPR(r24)(r4)
  117. ld r25, VCPU_GPR(r25)(r4)
  118. ld r26, VCPU_GPR(r26)(r4)
  119. ld r27, VCPU_GPR(r27)(r4)
  120. ld r28, VCPU_GPR(r28)(r4)
  121. ld r29, VCPU_GPR(r29)(r4)
  122. ld r30, VCPU_GPR(r30)(r4)
  123. ld r31, VCPU_GPR(r31)(r4)
  124. /* Load guest PMU registers */
  125. /* R4 is live here (vcpu pointer) */
  126. li r3, 1
  127. sldi r3, r3, 31 /* MMCR0_FC (freeze counters) bit */
  128. mtspr SPRN_MMCR0, r3 /* freeze all counters, disable ints */
  129. isync
  130. lwz r3, VCPU_PMC(r4) /* always load up guest PMU registers */
  131. lwz r5, VCPU_PMC + 4(r4) /* to prevent information leak */
  132. lwz r6, VCPU_PMC + 8(r4)
  133. lwz r7, VCPU_PMC + 12(r4)
  134. lwz r8, VCPU_PMC + 16(r4)
  135. lwz r9, VCPU_PMC + 20(r4)
  136. mtspr SPRN_PMC1, r3
  137. mtspr SPRN_PMC2, r5
  138. mtspr SPRN_PMC3, r6
  139. mtspr SPRN_PMC4, r7
  140. mtspr SPRN_PMC5, r8
  141. mtspr SPRN_PMC6, r9
  142. ld r3, VCPU_MMCR(r4)
  143. ld r5, VCPU_MMCR + 8(r4)
  144. ld r6, VCPU_MMCR + 16(r4)
  145. mtspr SPRN_MMCR1, r5
  146. mtspr SPRN_MMCRA, r6
  147. mtspr SPRN_MMCR0, r3
  148. isync
  149. /* Load up FP, VMX and VSX registers */
  150. bl kvmppc_load_fp
  151. /* Switch DSCR to guest value */
  152. ld r5, VCPU_DSCR(r4)
  153. mtspr SPRN_DSCR, r5
  154. /*
  155. * Set the decrementer to the guest decrementer.
  156. */
  157. ld r8,VCPU_DEC_EXPIRES(r4)
  158. mftb r7
  159. subf r3,r7,r8
  160. mtspr SPRN_DEC,r3
  161. stw r3,VCPU_DEC(r4)
  162. ld r5, VCPU_SPRG0(r4)
  163. ld r6, VCPU_SPRG1(r4)
  164. ld r7, VCPU_SPRG2(r4)
  165. ld r8, VCPU_SPRG3(r4)
  166. mtspr SPRN_SPRG0, r5
  167. mtspr SPRN_SPRG1, r6
  168. mtspr SPRN_SPRG2, r7
  169. mtspr SPRN_SPRG3, r8
  170. /* Save R1 in the PACA */
  171. std r1, HSTATE_HOST_R1(r13)
  172. /* Increment yield count if they have a VPA */
  173. ld r3, VCPU_VPA(r4)
  174. cmpdi r3, 0
  175. beq 25f
  176. lwz r5, LPPACA_YIELDCOUNT(r3)
  177. addi r5, r5, 1
  178. stw r5, LPPACA_YIELDCOUNT(r3)
  179. 25:
  180. /* Load up DAR and DSISR */
  181. ld r5, VCPU_DAR(r4)
  182. lwz r6, VCPU_DSISR(r4)
  183. mtspr SPRN_DAR, r5
  184. mtspr SPRN_DSISR, r6
  185. /* Set partition DABR */
  186. li r5,3
  187. ld r6,VCPU_DABR(r4)
  188. mtspr SPRN_DABRX,r5
  189. mtspr SPRN_DABR,r6
  190. /* Restore AMR and UAMOR, set AMOR to all 1s */
  191. ld r5,VCPU_AMR(r4)
  192. ld r6,VCPU_UAMOR(r4)
  193. li r7,-1
  194. mtspr SPRN_AMR,r5
  195. mtspr SPRN_UAMOR,r6
  196. mtspr SPRN_AMOR,r7
  197. /* Clear out SLB */
  198. li r6,0
  199. slbmte r6,r6
  200. slbia
  201. ptesync
  202. /* Increment entry count iff exit count is zero. */
  203. ld r5,HSTATE_KVM_VCORE(r13)
  204. addi r9,r5,VCORE_ENTRY_EXIT
  205. 21: lwarx r3,0,r9
  206. cmpwi r3,0x100 /* any threads starting to exit? */
  207. bge secondary_too_late /* if so we're too late to the party */
  208. addi r3,r3,1
  209. stwcx. r3,0,r9
  210. bne 21b
  211. /* Primary thread switches to guest partition. */
  212. lwz r6,VCPU_PTID(r4)
  213. cmpwi r6,0
  214. bne 20f
  215. ld r9,VCPU_KVM(r4) /* pointer to struct kvm */
  216. ld r6,KVM_SDR1(r9)
  217. lwz r7,KVM_LPID(r9)
  218. li r0,LPID_RSVD /* switch to reserved LPID */
  219. mtspr SPRN_LPID,r0
  220. ptesync
  221. mtspr SPRN_SDR1,r6 /* switch to partition page table */
  222. mtspr SPRN_LPID,r7
  223. isync
  224. li r0,1
  225. stb r0,VCORE_IN_GUEST(r5) /* signal secondaries to continue */
  226. b 10f
  227. /* Secondary threads wait for primary to have done partition switch */
  228. 20: lbz r0,VCORE_IN_GUEST(r5)
  229. cmpwi r0,0
  230. beq 20b
  231. 10: ld r8,VCPU_LPCR(r4)
  232. mtspr SPRN_LPCR,r8
  233. isync
  234. /* Check if HDEC expires soon */
  235. mfspr r3,SPRN_HDEC
  236. cmpwi r3,10
  237. li r12,BOOK3S_INTERRUPT_HV_DECREMENTER
  238. mr r9,r4
  239. blt hdec_soon
  240. /*
  241. * Invalidate the TLB if we could possibly have stale TLB
  242. * entries for this partition on this core due to the use
  243. * of tlbiel.
  244. * XXX maybe only need this on primary thread?
  245. */
  246. ld r9,VCPU_KVM(r4) /* pointer to struct kvm */
  247. lwz r5,VCPU_VCPUID(r4)
  248. lhz r6,PACAPACAINDEX(r13)
  249. rldimi r6,r5,0,62 /* XXX map as if threads 1:1 p:v */
  250. lhz r8,VCPU_LAST_CPU(r4)
  251. sldi r7,r6,1 /* see if this is the same vcpu */
  252. add r7,r7,r9 /* as last ran on this pcpu */
  253. lhz r0,KVM_LAST_VCPU(r7)
  254. cmpw r6,r8 /* on the same cpu core as last time? */
  255. bne 3f
  256. cmpw r0,r5 /* same vcpu as this core last ran? */
  257. beq 1f
  258. 3: sth r6,VCPU_LAST_CPU(r4) /* if not, invalidate partition TLB */
  259. sth r5,KVM_LAST_VCPU(r7)
  260. li r6,128
  261. mtctr r6
  262. li r7,0x800 /* IS field = 0b10 */
  263. ptesync
  264. 2: tlbiel r7
  265. addi r7,r7,0x1000
  266. bdnz 2b
  267. ptesync
  268. 1:
  269. /* Save purr/spurr */
  270. mfspr r5,SPRN_PURR
  271. mfspr r6,SPRN_SPURR
  272. std r5,HSTATE_PURR(r13)
  273. std r6,HSTATE_SPURR(r13)
  274. ld r7,VCPU_PURR(r4)
  275. ld r8,VCPU_SPURR(r4)
  276. mtspr SPRN_PURR,r7
  277. mtspr SPRN_SPURR,r8
  278. /* Load up guest SLB entries */
  279. lwz r5,VCPU_SLB_MAX(r4)
  280. cmpwi r5,0
  281. beq 9f
  282. mtctr r5
  283. addi r6,r4,VCPU_SLB
  284. 1: ld r8,VCPU_SLB_E(r6)
  285. ld r9,VCPU_SLB_V(r6)
  286. slbmte r9,r8
  287. addi r6,r6,VCPU_SLB_SIZE
  288. bdnz 1b
  289. 9:
  290. /* Restore state of CTRL run bit; assume 1 on entry */
  291. lwz r5,VCPU_CTRL(r4)
  292. andi. r5,r5,1
  293. bne 4f
  294. mfspr r6,SPRN_CTRLF
  295. clrrdi r6,r6,1
  296. mtspr SPRN_CTRLT,r6
  297. 4:
  298. ld r6, VCPU_CTR(r4)
  299. lwz r7, VCPU_XER(r4)
  300. mtctr r6
  301. mtxer r7
  302. /* Move SRR0 and SRR1 into the respective regs */
  303. ld r6, VCPU_SRR0(r4)
  304. ld r7, VCPU_SRR1(r4)
  305. mtspr SPRN_SRR0, r6
  306. mtspr SPRN_SRR1, r7
  307. ld r10, VCPU_PC(r4)
  308. ld r11, VCPU_MSR(r4) /* r10 = vcpu->arch.msr & ~MSR_HV */
  309. rldicl r11, r11, 63 - MSR_HV_LG, 1
  310. rotldi r11, r11, 1 + MSR_HV_LG
  311. ori r11, r11, MSR_ME
  312. fast_guest_return:
  313. mtspr SPRN_HSRR0,r10
  314. mtspr SPRN_HSRR1,r11
  315. /* Activate guest mode, so faults get handled by KVM */
  316. li r9, KVM_GUEST_MODE_GUEST
  317. stb r9, HSTATE_IN_GUEST(r13)
  318. /* Enter guest */
  319. ld r5, VCPU_LR(r4)
  320. lwz r6, VCPU_CR(r4)
  321. mtlr r5
  322. mtcr r6
  323. ld r0, VCPU_GPR(r0)(r4)
  324. ld r1, VCPU_GPR(r1)(r4)
  325. ld r2, VCPU_GPR(r2)(r4)
  326. ld r3, VCPU_GPR(r3)(r4)
  327. ld r5, VCPU_GPR(r5)(r4)
  328. ld r6, VCPU_GPR(r6)(r4)
  329. ld r7, VCPU_GPR(r7)(r4)
  330. ld r8, VCPU_GPR(r8)(r4)
  331. ld r9, VCPU_GPR(r9)(r4)
  332. ld r10, VCPU_GPR(r10)(r4)
  333. ld r11, VCPU_GPR(r11)(r4)
  334. ld r12, VCPU_GPR(r12)(r4)
  335. ld r13, VCPU_GPR(r13)(r4)
  336. ld r4, VCPU_GPR(r4)(r4)
  337. hrfid
  338. b .
  339. /******************************************************************************
  340. * *
  341. * Exit code *
  342. * *
  343. *****************************************************************************/
  344. /*
  345. * We come here from the first-level interrupt handlers.
  346. */
  347. .globl kvmppc_interrupt
  348. kvmppc_interrupt:
  349. /*
  350. * Register contents:
  351. * R12 = interrupt vector
  352. * R13 = PACA
  353. * guest CR, R12 saved in shadow VCPU SCRATCH1/0
  354. * guest R13 saved in SPRN_SCRATCH0
  355. */
  356. /* abuse host_r2 as third scratch area; we get r2 from PACATOC(r13) */
  357. std r9, HSTATE_HOST_R2(r13)
  358. ld r9, HSTATE_KVM_VCPU(r13)
  359. /* Save registers */
  360. std r0, VCPU_GPR(r0)(r9)
  361. std r1, VCPU_GPR(r1)(r9)
  362. std r2, VCPU_GPR(r2)(r9)
  363. std r3, VCPU_GPR(r3)(r9)
  364. std r4, VCPU_GPR(r4)(r9)
  365. std r5, VCPU_GPR(r5)(r9)
  366. std r6, VCPU_GPR(r6)(r9)
  367. std r7, VCPU_GPR(r7)(r9)
  368. std r8, VCPU_GPR(r8)(r9)
  369. ld r0, HSTATE_HOST_R2(r13)
  370. std r0, VCPU_GPR(r9)(r9)
  371. std r10, VCPU_GPR(r10)(r9)
  372. std r11, VCPU_GPR(r11)(r9)
  373. ld r3, HSTATE_SCRATCH0(r13)
  374. lwz r4, HSTATE_SCRATCH1(r13)
  375. std r3, VCPU_GPR(r12)(r9)
  376. stw r4, VCPU_CR(r9)
  377. /* Restore R1/R2 so we can handle faults */
  378. ld r1, HSTATE_HOST_R1(r13)
  379. ld r2, PACATOC(r13)
  380. mfspr r10, SPRN_SRR0
  381. mfspr r11, SPRN_SRR1
  382. std r10, VCPU_SRR0(r9)
  383. std r11, VCPU_SRR1(r9)
  384. andi. r0, r12, 2 /* need to read HSRR0/1? */
  385. beq 1f
  386. mfspr r10, SPRN_HSRR0
  387. mfspr r11, SPRN_HSRR1
  388. clrrdi r12, r12, 2
  389. 1: std r10, VCPU_PC(r9)
  390. std r11, VCPU_MSR(r9)
  391. GET_SCRATCH0(r3)
  392. mflr r4
  393. std r3, VCPU_GPR(r13)(r9)
  394. std r4, VCPU_LR(r9)
  395. /* Unset guest mode */
  396. li r0, KVM_GUEST_MODE_NONE
  397. stb r0, HSTATE_IN_GUEST(r13)
  398. stw r12,VCPU_TRAP(r9)
  399. /* See if this is a leftover HDEC interrupt */
  400. cmpwi r12,BOOK3S_INTERRUPT_HV_DECREMENTER
  401. bne 2f
  402. mfspr r3,SPRN_HDEC
  403. cmpwi r3,0
  404. bge ignore_hdec
  405. 2:
  406. /* See if this is something we can handle in real mode */
  407. cmpwi r12,BOOK3S_INTERRUPT_SYSCALL
  408. beq hcall_try_real_mode
  409. hcall_real_cont:
  410. /* Check for mediated interrupts (could be done earlier really ...) */
  411. cmpwi r12,BOOK3S_INTERRUPT_EXTERNAL
  412. bne+ 1f
  413. ld r5,VCPU_LPCR(r9)
  414. andi. r0,r11,MSR_EE
  415. beq 1f
  416. andi. r0,r5,LPCR_MER
  417. bne bounce_ext_interrupt
  418. 1:
  419. /* Save DEC */
  420. mfspr r5,SPRN_DEC
  421. mftb r6
  422. extsw r5,r5
  423. add r5,r5,r6
  424. std r5,VCPU_DEC_EXPIRES(r9)
  425. /* Save HEIR (HV emulation assist reg) in last_inst
  426. if this is an HEI (HV emulation interrupt, e40) */
  427. li r3,-1
  428. cmpwi r12,BOOK3S_INTERRUPT_H_EMUL_ASSIST
  429. bne 11f
  430. mfspr r3,SPRN_HEIR
  431. 11: stw r3,VCPU_LAST_INST(r9)
  432. /* Save more register state */
  433. mfxer r5
  434. mfdar r6
  435. mfdsisr r7
  436. mfctr r8
  437. stw r5, VCPU_XER(r9)
  438. std r6, VCPU_DAR(r9)
  439. stw r7, VCPU_DSISR(r9)
  440. std r8, VCPU_CTR(r9)
  441. /* grab HDAR & HDSISR if HV data storage interrupt (HDSI) */
  442. cmpwi r12,BOOK3S_INTERRUPT_H_DATA_STORAGE
  443. beq 6f
  444. 7: std r6, VCPU_FAULT_DAR(r9)
  445. stw r7, VCPU_FAULT_DSISR(r9)
  446. /* Save guest CTRL register, set runlatch to 1 */
  447. mfspr r6,SPRN_CTRLF
  448. stw r6,VCPU_CTRL(r9)
  449. andi. r0,r6,1
  450. bne 4f
  451. ori r6,r6,1
  452. mtspr SPRN_CTRLT,r6
  453. 4:
  454. /* Read the guest SLB and save it away */
  455. lwz r0,VCPU_SLB_NR(r9) /* number of entries in SLB */
  456. mtctr r0
  457. li r6,0
  458. addi r7,r9,VCPU_SLB
  459. li r5,0
  460. 1: slbmfee r8,r6
  461. andis. r0,r8,SLB_ESID_V@h
  462. beq 2f
  463. add r8,r8,r6 /* put index in */
  464. slbmfev r3,r6
  465. std r8,VCPU_SLB_E(r7)
  466. std r3,VCPU_SLB_V(r7)
  467. addi r7,r7,VCPU_SLB_SIZE
  468. addi r5,r5,1
  469. 2: addi r6,r6,1
  470. bdnz 1b
  471. stw r5,VCPU_SLB_MAX(r9)
  472. /*
  473. * Save the guest PURR/SPURR
  474. */
  475. mfspr r5,SPRN_PURR
  476. mfspr r6,SPRN_SPURR
  477. ld r7,VCPU_PURR(r9)
  478. ld r8,VCPU_SPURR(r9)
  479. std r5,VCPU_PURR(r9)
  480. std r6,VCPU_SPURR(r9)
  481. subf r5,r7,r5
  482. subf r6,r8,r6
  483. /*
  484. * Restore host PURR/SPURR and add guest times
  485. * so that the time in the guest gets accounted.
  486. */
  487. ld r3,HSTATE_PURR(r13)
  488. ld r4,HSTATE_SPURR(r13)
  489. add r3,r3,r5
  490. add r4,r4,r6
  491. mtspr SPRN_PURR,r3
  492. mtspr SPRN_SPURR,r4
  493. /* Clear out SLB */
  494. li r5,0
  495. slbmte r5,r5
  496. slbia
  497. ptesync
  498. hdec_soon:
  499. /* Increment the threads-exiting-guest count in the 0xff00
  500. bits of vcore->entry_exit_count */
  501. lwsync
  502. ld r5,HSTATE_KVM_VCORE(r13)
  503. addi r6,r5,VCORE_ENTRY_EXIT
  504. 41: lwarx r3,0,r6
  505. addi r0,r3,0x100
  506. stwcx. r0,0,r6
  507. bne 41b
  508. /*
  509. * At this point we have an interrupt that we have to pass
  510. * up to the kernel or qemu; we can't handle it in real mode.
  511. * Thus we have to do a partition switch, so we have to
  512. * collect the other threads, if we are the first thread
  513. * to take an interrupt. To do this, we set the HDEC to 0,
  514. * which causes an HDEC interrupt in all threads within 2ns
  515. * because the HDEC register is shared between all 4 threads.
  516. * However, we don't need to bother if this is an HDEC
  517. * interrupt, since the other threads will already be on their
  518. * way here in that case.
  519. */
  520. cmpwi r12,BOOK3S_INTERRUPT_HV_DECREMENTER
  521. beq 40f
  522. cmpwi r3,0x100 /* Are we the first here? */
  523. bge 40f
  524. cmpwi r3,1
  525. ble 40f
  526. li r0,0
  527. mtspr SPRN_HDEC,r0
  528. 40:
  529. /* Secondary threads wait for primary to do partition switch */
  530. ld r4,VCPU_KVM(r9) /* pointer to struct kvm */
  531. ld r5,HSTATE_KVM_VCORE(r13)
  532. lwz r3,VCPU_PTID(r9)
  533. cmpwi r3,0
  534. beq 15f
  535. HMT_LOW
  536. 13: lbz r3,VCORE_IN_GUEST(r5)
  537. cmpwi r3,0
  538. bne 13b
  539. HMT_MEDIUM
  540. b 16f
  541. /* Primary thread waits for all the secondaries to exit guest */
  542. 15: lwz r3,VCORE_ENTRY_EXIT(r5)
  543. srwi r0,r3,8
  544. clrldi r3,r3,56
  545. cmpw r3,r0
  546. bne 15b
  547. isync
  548. /* Primary thread switches back to host partition */
  549. ld r6,KVM_HOST_SDR1(r4)
  550. lwz r7,KVM_HOST_LPID(r4)
  551. li r8,LPID_RSVD /* switch to reserved LPID */
  552. mtspr SPRN_LPID,r8
  553. ptesync
  554. mtspr SPRN_SDR1,r6 /* switch to partition page table */
  555. mtspr SPRN_LPID,r7
  556. isync
  557. li r0,0
  558. stb r0,VCORE_IN_GUEST(r5)
  559. lis r8,0x7fff /* MAX_INT@h */
  560. mtspr SPRN_HDEC,r8
  561. 16: ld r8,KVM_HOST_LPCR(r4)
  562. mtspr SPRN_LPCR,r8
  563. isync
  564. /* load host SLB entries */
  565. ld r8,PACA_SLBSHADOWPTR(r13)
  566. .rept SLB_NUM_BOLTED
  567. ld r5,SLBSHADOW_SAVEAREA(r8)
  568. ld r6,SLBSHADOW_SAVEAREA+8(r8)
  569. andis. r7,r5,SLB_ESID_V@h
  570. beq 1f
  571. slbmte r6,r5
  572. 1: addi r8,r8,16
  573. .endr
  574. /* Save and reset AMR and UAMOR before turning on the MMU */
  575. mfspr r5,SPRN_AMR
  576. mfspr r6,SPRN_UAMOR
  577. std r5,VCPU_AMR(r9)
  578. std r6,VCPU_UAMOR(r9)
  579. li r6,0
  580. mtspr SPRN_AMR,r6
  581. /* Restore host DABR and DABRX */
  582. ld r5,HSTATE_DABR(r13)
  583. li r6,7
  584. mtspr SPRN_DABR,r5
  585. mtspr SPRN_DABRX,r6
  586. /* Switch DSCR back to host value */
  587. mfspr r8, SPRN_DSCR
  588. ld r7, HSTATE_DSCR(r13)
  589. std r8, VCPU_DSCR(r7)
  590. mtspr SPRN_DSCR, r7
  591. /* Save non-volatile GPRs */
  592. std r14, VCPU_GPR(r14)(r9)
  593. std r15, VCPU_GPR(r15)(r9)
  594. std r16, VCPU_GPR(r16)(r9)
  595. std r17, VCPU_GPR(r17)(r9)
  596. std r18, VCPU_GPR(r18)(r9)
  597. std r19, VCPU_GPR(r19)(r9)
  598. std r20, VCPU_GPR(r20)(r9)
  599. std r21, VCPU_GPR(r21)(r9)
  600. std r22, VCPU_GPR(r22)(r9)
  601. std r23, VCPU_GPR(r23)(r9)
  602. std r24, VCPU_GPR(r24)(r9)
  603. std r25, VCPU_GPR(r25)(r9)
  604. std r26, VCPU_GPR(r26)(r9)
  605. std r27, VCPU_GPR(r27)(r9)
  606. std r28, VCPU_GPR(r28)(r9)
  607. std r29, VCPU_GPR(r29)(r9)
  608. std r30, VCPU_GPR(r30)(r9)
  609. std r31, VCPU_GPR(r31)(r9)
  610. /* Save SPRGs */
  611. mfspr r3, SPRN_SPRG0
  612. mfspr r4, SPRN_SPRG1
  613. mfspr r5, SPRN_SPRG2
  614. mfspr r6, SPRN_SPRG3
  615. std r3, VCPU_SPRG0(r9)
  616. std r4, VCPU_SPRG1(r9)
  617. std r5, VCPU_SPRG2(r9)
  618. std r6, VCPU_SPRG3(r9)
  619. /* Increment yield count if they have a VPA */
  620. ld r8, VCPU_VPA(r9) /* do they have a VPA? */
  621. cmpdi r8, 0
  622. beq 25f
  623. lwz r3, LPPACA_YIELDCOUNT(r8)
  624. addi r3, r3, 1
  625. stw r3, LPPACA_YIELDCOUNT(r8)
  626. 25:
  627. /* Save PMU registers if requested */
  628. /* r8 and cr0.eq are live here */
  629. li r3, 1
  630. sldi r3, r3, 31 /* MMCR0_FC (freeze counters) bit */
  631. mfspr r4, SPRN_MMCR0 /* save MMCR0 */
  632. mtspr SPRN_MMCR0, r3 /* freeze all counters, disable ints */
  633. isync
  634. beq 21f /* if no VPA, save PMU stuff anyway */
  635. lbz r7, LPPACA_PMCINUSE(r8)
  636. cmpwi r7, 0 /* did they ask for PMU stuff to be saved? */
  637. bne 21f
  638. std r3, VCPU_MMCR(r9) /* if not, set saved MMCR0 to FC */
  639. b 22f
  640. 21: mfspr r5, SPRN_MMCR1
  641. mfspr r6, SPRN_MMCRA
  642. std r4, VCPU_MMCR(r9)
  643. std r5, VCPU_MMCR + 8(r9)
  644. std r6, VCPU_MMCR + 16(r9)
  645. mfspr r3, SPRN_PMC1
  646. mfspr r4, SPRN_PMC2
  647. mfspr r5, SPRN_PMC3
  648. mfspr r6, SPRN_PMC4
  649. mfspr r7, SPRN_PMC5
  650. mfspr r8, SPRN_PMC6
  651. stw r3, VCPU_PMC(r9)
  652. stw r4, VCPU_PMC + 4(r9)
  653. stw r5, VCPU_PMC + 8(r9)
  654. stw r6, VCPU_PMC + 12(r9)
  655. stw r7, VCPU_PMC + 16(r9)
  656. stw r8, VCPU_PMC + 20(r9)
  657. 22:
  658. /* save FP state */
  659. mr r3, r9
  660. bl .kvmppc_save_fp
  661. /* Secondary threads go off to take a nap */
  662. lwz r0,VCPU_PTID(r3)
  663. cmpwi r0,0
  664. bne secondary_nap
  665. /*
  666. * Reload DEC. HDEC interrupts were disabled when
  667. * we reloaded the host's LPCR value.
  668. */
  669. ld r3, HSTATE_DECEXP(r13)
  670. mftb r4
  671. subf r4, r4, r3
  672. mtspr SPRN_DEC, r4
  673. /* Reload the host's PMU registers */
  674. ld r3, PACALPPACAPTR(r13) /* is the host using the PMU? */
  675. lbz r4, LPPACA_PMCINUSE(r3)
  676. cmpwi r4, 0
  677. beq 23f /* skip if not */
  678. lwz r3, HSTATE_PMC(r13)
  679. lwz r4, HSTATE_PMC + 4(r13)
  680. lwz r5, HSTATE_PMC + 8(r13)
  681. lwz r6, HSTATE_PMC + 12(r13)
  682. lwz r8, HSTATE_PMC + 16(r13)
  683. lwz r9, HSTATE_PMC + 20(r13)
  684. mtspr SPRN_PMC1, r3
  685. mtspr SPRN_PMC2, r4
  686. mtspr SPRN_PMC3, r5
  687. mtspr SPRN_PMC4, r6
  688. mtspr SPRN_PMC5, r8
  689. mtspr SPRN_PMC6, r9
  690. ld r3, HSTATE_MMCR(r13)
  691. ld r4, HSTATE_MMCR + 8(r13)
  692. ld r5, HSTATE_MMCR + 16(r13)
  693. mtspr SPRN_MMCR1, r4
  694. mtspr SPRN_MMCRA, r5
  695. mtspr SPRN_MMCR0, r3
  696. isync
  697. 23:
  698. /*
  699. * For external and machine check interrupts, we need
  700. * to call the Linux handler to process the interrupt.
  701. * We do that by jumping to the interrupt vector address
  702. * which we have in r12. The [h]rfid at the end of the
  703. * handler will return to the book3s_hv_interrupts.S code.
  704. * For other interrupts we do the rfid to get back
  705. * to the book3s_interrupts.S code here.
  706. */
  707. ld r8, HSTATE_VMHANDLER(r13)
  708. ld r7, HSTATE_HOST_MSR(r13)
  709. cmpwi r12, BOOK3S_INTERRUPT_EXTERNAL
  710. beq 11f
  711. cmpwi r12, BOOK3S_INTERRUPT_MACHINE_CHECK
  712. /* RFI into the highmem handler, or branch to interrupt handler */
  713. mfmsr r6
  714. mtctr r12
  715. li r0, MSR_RI
  716. andc r6, r6, r0
  717. mtmsrd r6, 1 /* Clear RI in MSR */
  718. mtsrr0 r8
  719. mtsrr1 r7
  720. beqctr
  721. RFI
  722. 11: mtspr SPRN_HSRR0, r8
  723. mtspr SPRN_HSRR1, r7
  724. ba 0x500
  725. 6: mfspr r6,SPRN_HDAR
  726. mfspr r7,SPRN_HDSISR
  727. b 7b
  728. /*
  729. * Try to handle an hcall in real mode.
  730. * Returns to the guest if we handle it, or continues on up to
  731. * the kernel if we can't (i.e. if we don't have a handler for
  732. * it, or if the handler returns H_TOO_HARD).
  733. */
  734. .globl hcall_try_real_mode
  735. hcall_try_real_mode:
  736. ld r3,VCPU_GPR(r3)(r9)
  737. andi. r0,r11,MSR_PR
  738. bne hcall_real_cont
  739. clrrdi r3,r3,2
  740. cmpldi r3,hcall_real_table_end - hcall_real_table
  741. bge hcall_real_cont
  742. LOAD_REG_ADDR(r4, hcall_real_table)
  743. lwzx r3,r3,r4
  744. cmpwi r3,0
  745. beq hcall_real_cont
  746. add r3,r3,r4
  747. mtctr r3
  748. mr r3,r9 /* get vcpu pointer */
  749. ld r4,VCPU_GPR(r4)(r9)
  750. bctrl
  751. cmpdi r3,H_TOO_HARD
  752. beq hcall_real_fallback
  753. ld r4,HSTATE_KVM_VCPU(r13)
  754. std r3,VCPU_GPR(r3)(r4)
  755. ld r10,VCPU_PC(r4)
  756. ld r11,VCPU_MSR(r4)
  757. b fast_guest_return
  758. /* We've attempted a real mode hcall, but it's punted it back
  759. * to userspace. We need to restore some clobbered volatiles
  760. * before resuming the pass-it-to-qemu path */
  761. hcall_real_fallback:
  762. li r12,BOOK3S_INTERRUPT_SYSCALL
  763. ld r9, HSTATE_KVM_VCPU(r13)
  764. ld r11, VCPU_MSR(r9)
  765. b hcall_real_cont
  766. .globl hcall_real_table
  767. hcall_real_table:
  768. .long 0 /* 0 - unused */
  769. .long .kvmppc_h_remove - hcall_real_table
  770. .long .kvmppc_h_enter - hcall_real_table
  771. .long .kvmppc_h_read - hcall_real_table
  772. .long 0 /* 0x10 - H_CLEAR_MOD */
  773. .long 0 /* 0x14 - H_CLEAR_REF */
  774. .long .kvmppc_h_protect - hcall_real_table
  775. .long 0 /* 0x1c - H_GET_TCE */
  776. .long .kvmppc_h_put_tce - hcall_real_table
  777. .long 0 /* 0x24 - H_SET_SPRG0 */
  778. .long .kvmppc_h_set_dabr - hcall_real_table
  779. .long 0 /* 0x2c */
  780. .long 0 /* 0x30 */
  781. .long 0 /* 0x34 */
  782. .long 0 /* 0x38 */
  783. .long 0 /* 0x3c */
  784. .long 0 /* 0x40 */
  785. .long 0 /* 0x44 */
  786. .long 0 /* 0x48 */
  787. .long 0 /* 0x4c */
  788. .long 0 /* 0x50 */
  789. .long 0 /* 0x54 */
  790. .long 0 /* 0x58 */
  791. .long 0 /* 0x5c */
  792. .long 0 /* 0x60 */
  793. .long 0 /* 0x64 */
  794. .long 0 /* 0x68 */
  795. .long 0 /* 0x6c */
  796. .long 0 /* 0x70 */
  797. .long 0 /* 0x74 */
  798. .long 0 /* 0x78 */
  799. .long 0 /* 0x7c */
  800. .long 0 /* 0x80 */
  801. .long 0 /* 0x84 */
  802. .long 0 /* 0x88 */
  803. .long 0 /* 0x8c */
  804. .long 0 /* 0x90 */
  805. .long 0 /* 0x94 */
  806. .long 0 /* 0x98 */
  807. .long 0 /* 0x9c */
  808. .long 0 /* 0xa0 */
  809. .long 0 /* 0xa4 */
  810. .long 0 /* 0xa8 */
  811. .long 0 /* 0xac */
  812. .long 0 /* 0xb0 */
  813. .long 0 /* 0xb4 */
  814. .long 0 /* 0xb8 */
  815. .long 0 /* 0xbc */
  816. .long 0 /* 0xc0 */
  817. .long 0 /* 0xc4 */
  818. .long 0 /* 0xc8 */
  819. .long 0 /* 0xcc */
  820. .long 0 /* 0xd0 */
  821. .long 0 /* 0xd4 */
  822. .long 0 /* 0xd8 */
  823. .long 0 /* 0xdc */
  824. .long 0 /* 0xe0 */
  825. .long 0 /* 0xe4 */
  826. .long 0 /* 0xe8 */
  827. .long 0 /* 0xec */
  828. .long 0 /* 0xf0 */
  829. .long 0 /* 0xf4 */
  830. .long 0 /* 0xf8 */
  831. .long 0 /* 0xfc */
  832. .long 0 /* 0x100 */
  833. .long 0 /* 0x104 */
  834. .long 0 /* 0x108 */
  835. .long 0 /* 0x10c */
  836. .long 0 /* 0x110 */
  837. .long 0 /* 0x114 */
  838. .long 0 /* 0x118 */
  839. .long 0 /* 0x11c */
  840. .long 0 /* 0x120 */
  841. .long .kvmppc_h_bulk_remove - hcall_real_table
  842. hcall_real_table_end:
  843. ignore_hdec:
  844. mr r4,r9
  845. b fast_guest_return
  846. bounce_ext_interrupt:
  847. mr r4,r9
  848. mtspr SPRN_SRR0,r10
  849. mtspr SPRN_SRR1,r11
  850. li r10,BOOK3S_INTERRUPT_EXTERNAL
  851. LOAD_REG_IMMEDIATE(r11,MSR_SF | MSR_ME);
  852. b fast_guest_return
  853. _GLOBAL(kvmppc_h_set_dabr)
  854. std r4,VCPU_DABR(r3)
  855. mtspr SPRN_DABR,r4
  856. li r3,0
  857. blr
  858. secondary_too_late:
  859. ld r5,HSTATE_KVM_VCORE(r13)
  860. HMT_LOW
  861. 13: lbz r3,VCORE_IN_GUEST(r5)
  862. cmpwi r3,0
  863. bne 13b
  864. HMT_MEDIUM
  865. ld r11,PACA_SLBSHADOWPTR(r13)
  866. .rept SLB_NUM_BOLTED
  867. ld r5,SLBSHADOW_SAVEAREA(r11)
  868. ld r6,SLBSHADOW_SAVEAREA+8(r11)
  869. andis. r7,r5,SLB_ESID_V@h
  870. beq 1f
  871. slbmte r6,r5
  872. 1: addi r11,r11,16
  873. .endr
  874. b 50f
  875. secondary_nap:
  876. /* Clear any pending IPI */
  877. 50: ld r5, HSTATE_XICS_PHYS(r13)
  878. li r0, 0xff
  879. li r6, XICS_QIRR
  880. stbcix r0, r5, r6
  881. /* increment the nap count and then go to nap mode */
  882. ld r4, HSTATE_KVM_VCORE(r13)
  883. addi r4, r4, VCORE_NAP_COUNT
  884. lwsync /* make previous updates visible */
  885. 51: lwarx r3, 0, r4
  886. addi r3, r3, 1
  887. stwcx. r3, 0, r4
  888. bne 51b
  889. isync
  890. mfspr r4, SPRN_LPCR
  891. li r0, LPCR_PECE
  892. andc r4, r4, r0
  893. ori r4, r4, LPCR_PECE0 /* exit nap on interrupt */
  894. mtspr SPRN_LPCR, r4
  895. li r0, 0
  896. std r0, HSTATE_SCRATCH0(r13)
  897. ptesync
  898. ld r0, HSTATE_SCRATCH0(r13)
  899. 1: cmpd r0, r0
  900. bne 1b
  901. nap
  902. b .
  903. /*
  904. * Save away FP, VMX and VSX registers.
  905. * r3 = vcpu pointer
  906. */
  907. _GLOBAL(kvmppc_save_fp)
  908. mfmsr r9
  909. ori r8,r9,MSR_FP
  910. #ifdef CONFIG_ALTIVEC
  911. BEGIN_FTR_SECTION
  912. oris r8,r8,MSR_VEC@h
  913. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  914. #endif
  915. #ifdef CONFIG_VSX
  916. BEGIN_FTR_SECTION
  917. oris r8,r8,MSR_VSX@h
  918. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  919. #endif
  920. mtmsrd r8
  921. isync
  922. #ifdef CONFIG_VSX
  923. BEGIN_FTR_SECTION
  924. reg = 0
  925. .rept 32
  926. li r6,reg*16+VCPU_VSRS
  927. stxvd2x reg,r6,r3
  928. reg = reg + 1
  929. .endr
  930. FTR_SECTION_ELSE
  931. #endif
  932. reg = 0
  933. .rept 32
  934. stfd reg,reg*8+VCPU_FPRS(r3)
  935. reg = reg + 1
  936. .endr
  937. #ifdef CONFIG_VSX
  938. ALT_FTR_SECTION_END_IFSET(CPU_FTR_VSX)
  939. #endif
  940. mffs fr0
  941. stfd fr0,VCPU_FPSCR(r3)
  942. #ifdef CONFIG_ALTIVEC
  943. BEGIN_FTR_SECTION
  944. reg = 0
  945. .rept 32
  946. li r6,reg*16+VCPU_VRS
  947. stvx reg,r6,r3
  948. reg = reg + 1
  949. .endr
  950. mfvscr vr0
  951. li r6,VCPU_VSCR
  952. stvx vr0,r6,r3
  953. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  954. #endif
  955. mfspr r6,SPRN_VRSAVE
  956. stw r6,VCPU_VRSAVE(r3)
  957. mtmsrd r9
  958. isync
  959. blr
  960. /*
  961. * Load up FP, VMX and VSX registers
  962. * r4 = vcpu pointer
  963. */
  964. .globl kvmppc_load_fp
  965. kvmppc_load_fp:
  966. mfmsr r9
  967. ori r8,r9,MSR_FP
  968. #ifdef CONFIG_ALTIVEC
  969. BEGIN_FTR_SECTION
  970. oris r8,r8,MSR_VEC@h
  971. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  972. #endif
  973. #ifdef CONFIG_VSX
  974. BEGIN_FTR_SECTION
  975. oris r8,r8,MSR_VSX@h
  976. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  977. #endif
  978. mtmsrd r8
  979. isync
  980. lfd fr0,VCPU_FPSCR(r4)
  981. MTFSF_L(fr0)
  982. #ifdef CONFIG_VSX
  983. BEGIN_FTR_SECTION
  984. reg = 0
  985. .rept 32
  986. li r7,reg*16+VCPU_VSRS
  987. lxvd2x reg,r7,r4
  988. reg = reg + 1
  989. .endr
  990. FTR_SECTION_ELSE
  991. #endif
  992. reg = 0
  993. .rept 32
  994. lfd reg,reg*8+VCPU_FPRS(r4)
  995. reg = reg + 1
  996. .endr
  997. #ifdef CONFIG_VSX
  998. ALT_FTR_SECTION_END_IFSET(CPU_FTR_VSX)
  999. #endif
  1000. #ifdef CONFIG_ALTIVEC
  1001. BEGIN_FTR_SECTION
  1002. li r7,VCPU_VSCR
  1003. lvx vr0,r7,r4
  1004. mtvscr vr0
  1005. reg = 0
  1006. .rept 32
  1007. li r7,reg*16+VCPU_VRS
  1008. lvx reg,r7,r4
  1009. reg = reg + 1
  1010. .endr
  1011. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  1012. #endif
  1013. lwz r7,VCPU_VRSAVE(r4)
  1014. mtspr SPRN_VRSAVE,r7
  1015. blr