phy_ht.h 3.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. #ifndef B43_PHY_HT_H_
  2. #define B43_PHY_HT_H_
  3. #include "phy_common.h"
  4. #define B43_PHY_HT_BBCFG 0x001 /* BB config */
  5. #define B43_PHY_HT_BBCFG_RSTCCA 0x4000 /* Reset CCA */
  6. #define B43_PHY_HT_BBCFG_RSTRX 0x8000 /* Reset RX */
  7. #define B43_PHY_HT_BANDCTL 0x009 /* Band control */
  8. #define B43_PHY_HT_BANDCTL_5GHZ 0x0001 /* Use the 5GHz band */
  9. #define B43_PHY_HT_TABLE_ADDR 0x072 /* Table address */
  10. #define B43_PHY_HT_TABLE_DATALO 0x073 /* Table data low */
  11. #define B43_PHY_HT_TABLE_DATAHI 0x074 /* Table data high */
  12. #define B43_PHY_HT_CLASS_CTL 0x0B0 /* Classifier control */
  13. #define B43_PHY_HT_CLASS_CTL_CCK_EN 0x0001 /* CCK enable */
  14. #define B43_PHY_HT_CLASS_CTL_OFDM_EN 0x0002 /* OFDM enable */
  15. #define B43_PHY_HT_CLASS_CTL_WAITED_EN 0x0004 /* Waited enable */
  16. #define B43_PHY_HT_IQLOCAL_CMDGCTL 0x0C2 /* I/Q LO cal command G control */
  17. #define B43_PHY_HT_SAMP_CMD 0x0C3 /* Sample command */
  18. #define B43_PHY_HT_SAMP_CMD_STOP 0x0002 /* Stop */
  19. #define B43_PHY_HT_SAMP_STAT 0x0C7 /* Sample status */
  20. #define B43_PHY_HT_BW1 0x1CE
  21. #define B43_PHY_HT_BW2 0x1CF
  22. #define B43_PHY_HT_BW3 0x1D0
  23. #define B43_PHY_HT_BW4 0x1D1
  24. #define B43_PHY_HT_BW5 0x1D2
  25. #define B43_PHY_HT_BW6 0x1D3
  26. #define B43_PHY_HT_TXPCTL_CMD_C1 0x1E7 /* TX power control command */
  27. #define B43_PHY_HT_TXPCTL_CMD_C1_INIT 0x007F /* Init */
  28. #define B43_PHY_HT_TXPCTL_CMD_C1_COEFF 0x2000 /* Power control coefficients */
  29. #define B43_PHY_HT_TXPCTL_CMD_C1_HWPCTLEN 0x4000 /* Hardware TX power control enable */
  30. #define B43_PHY_HT_TXPCTL_CMD_C1_PCTLEN 0x8000 /* TX power control enable */
  31. #define B43_PHY_HT_TXPCTL_CMD_C2 0x222
  32. #define B43_PHY_HT_TXPCTL_CMD_C2_INIT 0x007F
  33. #define B43_PHY_HT_C1_CLIP1THRES B43_PHY_OFDM(0x00E)
  34. #define B43_PHY_HT_C2_CLIP1THRES B43_PHY_OFDM(0x04E)
  35. #define B43_PHY_HT_C3_CLIP1THRES B43_PHY_OFDM(0x08E)
  36. #define B43_PHY_HT_RF_SEQ_MODE B43_PHY_EXTG(0x000)
  37. #define B43_PHY_HT_RF_SEQ_TRIG B43_PHY_EXTG(0x003)
  38. #define B43_PHY_HT_RF_SEQ_TRIG_RX2TX 0x0001 /* RX2TX */
  39. #define B43_PHY_HT_RF_SEQ_TRIG_TX2RX 0x0002 /* TX2RX */
  40. #define B43_PHY_HT_RF_SEQ_TRIG_UPGH 0x0004 /* Update gain H */
  41. #define B43_PHY_HT_RF_SEQ_TRIG_UPGL 0x0008 /* Update gain L */
  42. #define B43_PHY_HT_RF_SEQ_TRIG_UPGU 0x0010 /* Update gain U */
  43. #define B43_PHY_HT_RF_SEQ_TRIG_RST2RX 0x0020 /* Reset to RX */
  44. #define B43_PHY_HT_RF_SEQ_STATUS B43_PHY_EXTG(0x004)
  45. /* Values for the status are the same as for the trigger */
  46. #define B43_PHY_HT_RF_CTL1 B43_PHY_EXTG(0x010)
  47. #define B43_PHY_HT_RF_CTL_INT_C1 B43_PHY_EXTG(0x04c)
  48. #define B43_PHY_HT_RF_CTL_INT_C2 B43_PHY_EXTG(0x06c)
  49. #define B43_PHY_HT_RF_CTL_INT_C3 B43_PHY_EXTG(0x08c)
  50. #define B43_PHY_HT_AFE_C1_OVER B43_PHY_EXTG(0x110)
  51. #define B43_PHY_HT_AFE_C1 B43_PHY_EXTG(0x111)
  52. #define B43_PHY_HT_AFE_C2_OVER B43_PHY_EXTG(0x114)
  53. #define B43_PHY_HT_AFE_C2 B43_PHY_EXTG(0x115)
  54. #define B43_PHY_HT_AFE_C3_OVER B43_PHY_EXTG(0x118)
  55. #define B43_PHY_HT_AFE_C3 B43_PHY_EXTG(0x119)
  56. #define B43_PHY_HT_TXPCTL_CMD_C3 B43_PHY_EXTG(0x164)
  57. #define B43_PHY_HT_TXPCTL_CMD_C3_INIT 0x007F
  58. #define B43_PHY_HT_TEST B43_PHY_N_BMODE(0x00A)
  59. /* Values for PHY registers used on channel switching */
  60. struct b43_phy_ht_channeltab_e_phy {
  61. u16 bw1;
  62. u16 bw2;
  63. u16 bw3;
  64. u16 bw4;
  65. u16 bw5;
  66. u16 bw6;
  67. };
  68. struct b43_phy_ht {
  69. u16 rf_ctl_int_save[3];
  70. bool tx_pwr_ctl;
  71. u8 tx_pwr_idx[3];
  72. s32 bb_mult_save[3];
  73. };
  74. struct b43_phy_operations;
  75. extern const struct b43_phy_operations b43_phyops_ht;
  76. #endif /* B43_PHY_HT_H_ */