phy_g.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11g PHY driver
  4. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  5. Copyright (c) 2005-2007 Stefano Brivio <stefano.brivio@polimi.it>
  6. Copyright (c) 2005-2008 Michael Buesch <mb@bu3sch.de>
  7. Copyright (c) 2005, 2006 Danny van Dyk <kugelfang@gentoo.org>
  8. Copyright (c) 2005, 2006 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  9. This program is free software; you can redistribute it and/or modify
  10. it under the terms of the GNU General Public License as published by
  11. the Free Software Foundation; either version 2 of the License, or
  12. (at your option) any later version.
  13. This program is distributed in the hope that it will be useful,
  14. but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. GNU General Public License for more details.
  17. You should have received a copy of the GNU General Public License
  18. along with this program; see the file COPYING. If not, write to
  19. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  20. Boston, MA 02110-1301, USA.
  21. */
  22. #include "b43.h"
  23. #include "phy_g.h"
  24. #include "phy_common.h"
  25. #include "lo.h"
  26. #include "main.h"
  27. #include <linux/bitrev.h>
  28. static const s8 b43_tssi2dbm_g_table[] = {
  29. 77, 77, 77, 76,
  30. 76, 76, 75, 75,
  31. 74, 74, 73, 73,
  32. 73, 72, 72, 71,
  33. 71, 70, 70, 69,
  34. 68, 68, 67, 67,
  35. 66, 65, 65, 64,
  36. 63, 63, 62, 61,
  37. 60, 59, 58, 57,
  38. 56, 55, 54, 53,
  39. 52, 50, 49, 47,
  40. 45, 43, 40, 37,
  41. 33, 28, 22, 14,
  42. 5, -7, -20, -20,
  43. -20, -20, -20, -20,
  44. -20, -20, -20, -20,
  45. };
  46. static const u8 b43_radio_channel_codes_bg[] = {
  47. 12, 17, 22, 27,
  48. 32, 37, 42, 47,
  49. 52, 57, 62, 67,
  50. 72, 84,
  51. };
  52. static void b43_calc_nrssi_threshold(struct b43_wldev *dev);
  53. #define bitrev4(tmp) (bitrev8(tmp) >> 4)
  54. /* Get the freq, as it has to be written to the device. */
  55. static inline u16 channel2freq_bg(u8 channel)
  56. {
  57. B43_WARN_ON(!(channel >= 1 && channel <= 14));
  58. return b43_radio_channel_codes_bg[channel - 1];
  59. }
  60. static void generate_rfatt_list(struct b43_wldev *dev,
  61. struct b43_rfatt_list *list)
  62. {
  63. struct b43_phy *phy = &dev->phy;
  64. /* APHY.rev < 5 || GPHY.rev < 6 */
  65. static const struct b43_rfatt rfatt_0[] = {
  66. {.att = 3,.with_padmix = 0,},
  67. {.att = 1,.with_padmix = 0,},
  68. {.att = 5,.with_padmix = 0,},
  69. {.att = 7,.with_padmix = 0,},
  70. {.att = 9,.with_padmix = 0,},
  71. {.att = 2,.with_padmix = 0,},
  72. {.att = 0,.with_padmix = 0,},
  73. {.att = 4,.with_padmix = 0,},
  74. {.att = 6,.with_padmix = 0,},
  75. {.att = 8,.with_padmix = 0,},
  76. {.att = 1,.with_padmix = 1,},
  77. {.att = 2,.with_padmix = 1,},
  78. {.att = 3,.with_padmix = 1,},
  79. {.att = 4,.with_padmix = 1,},
  80. };
  81. /* Radio.rev == 8 && Radio.version == 0x2050 */
  82. static const struct b43_rfatt rfatt_1[] = {
  83. {.att = 2,.with_padmix = 1,},
  84. {.att = 4,.with_padmix = 1,},
  85. {.att = 6,.with_padmix = 1,},
  86. {.att = 8,.with_padmix = 1,},
  87. {.att = 10,.with_padmix = 1,},
  88. {.att = 12,.with_padmix = 1,},
  89. {.att = 14,.with_padmix = 1,},
  90. };
  91. /* Otherwise */
  92. static const struct b43_rfatt rfatt_2[] = {
  93. {.att = 0,.with_padmix = 1,},
  94. {.att = 2,.with_padmix = 1,},
  95. {.att = 4,.with_padmix = 1,},
  96. {.att = 6,.with_padmix = 1,},
  97. {.att = 8,.with_padmix = 1,},
  98. {.att = 9,.with_padmix = 1,},
  99. {.att = 9,.with_padmix = 1,},
  100. };
  101. if (!b43_has_hardware_pctl(dev)) {
  102. /* Software pctl */
  103. list->list = rfatt_0;
  104. list->len = ARRAY_SIZE(rfatt_0);
  105. list->min_val = 0;
  106. list->max_val = 9;
  107. return;
  108. }
  109. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  110. /* Hardware pctl */
  111. list->list = rfatt_1;
  112. list->len = ARRAY_SIZE(rfatt_1);
  113. list->min_val = 0;
  114. list->max_val = 14;
  115. return;
  116. }
  117. /* Hardware pctl */
  118. list->list = rfatt_2;
  119. list->len = ARRAY_SIZE(rfatt_2);
  120. list->min_val = 0;
  121. list->max_val = 9;
  122. }
  123. static void generate_bbatt_list(struct b43_wldev *dev,
  124. struct b43_bbatt_list *list)
  125. {
  126. static const struct b43_bbatt bbatt_0[] = {
  127. {.att = 0,},
  128. {.att = 1,},
  129. {.att = 2,},
  130. {.att = 3,},
  131. {.att = 4,},
  132. {.att = 5,},
  133. {.att = 6,},
  134. {.att = 7,},
  135. {.att = 8,},
  136. };
  137. list->list = bbatt_0;
  138. list->len = ARRAY_SIZE(bbatt_0);
  139. list->min_val = 0;
  140. list->max_val = 8;
  141. }
  142. static void b43_shm_clear_tssi(struct b43_wldev *dev)
  143. {
  144. b43_shm_write16(dev, B43_SHM_SHARED, 0x0058, 0x7F7F);
  145. b43_shm_write16(dev, B43_SHM_SHARED, 0x005a, 0x7F7F);
  146. b43_shm_write16(dev, B43_SHM_SHARED, 0x0070, 0x7F7F);
  147. b43_shm_write16(dev, B43_SHM_SHARED, 0x0072, 0x7F7F);
  148. }
  149. /* Synthetic PU workaround */
  150. static void b43_synth_pu_workaround(struct b43_wldev *dev, u8 channel)
  151. {
  152. struct b43_phy *phy = &dev->phy;
  153. might_sleep();
  154. if (phy->radio_ver != 0x2050 || phy->radio_rev >= 6) {
  155. /* We do not need the workaround. */
  156. return;
  157. }
  158. if (channel <= 10) {
  159. b43_write16(dev, B43_MMIO_CHANNEL,
  160. channel2freq_bg(channel + 4));
  161. } else {
  162. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(1));
  163. }
  164. msleep(1);
  165. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  166. }
  167. /* Set the baseband attenuation value on chip. */
  168. void b43_gphy_set_baseband_attenuation(struct b43_wldev *dev,
  169. u16 baseband_attenuation)
  170. {
  171. struct b43_phy *phy = &dev->phy;
  172. if (phy->analog == 0) {
  173. b43_write16(dev, B43_MMIO_PHY0, (b43_read16(dev, B43_MMIO_PHY0)
  174. & 0xFFF0) |
  175. baseband_attenuation);
  176. } else if (phy->analog > 1) {
  177. b43_phy_maskset(dev, B43_PHY_DACCTL, 0xFFC3, (baseband_attenuation << 2));
  178. } else {
  179. b43_phy_maskset(dev, B43_PHY_DACCTL, 0xFF87, (baseband_attenuation << 3));
  180. }
  181. }
  182. /* Adjust the transmission power output (G-PHY) */
  183. static void b43_set_txpower_g(struct b43_wldev *dev,
  184. const struct b43_bbatt *bbatt,
  185. const struct b43_rfatt *rfatt, u8 tx_control)
  186. {
  187. struct b43_phy *phy = &dev->phy;
  188. struct b43_phy_g *gphy = phy->g;
  189. struct b43_txpower_lo_control *lo = gphy->lo_control;
  190. u16 bb, rf;
  191. u16 tx_bias, tx_magn;
  192. bb = bbatt->att;
  193. rf = rfatt->att;
  194. tx_bias = lo->tx_bias;
  195. tx_magn = lo->tx_magn;
  196. if (unlikely(tx_bias == 0xFF))
  197. tx_bias = 0;
  198. /* Save the values for later. Use memmove, because it's valid
  199. * to pass &gphy->rfatt as rfatt pointer argument. Same for bbatt. */
  200. gphy->tx_control = tx_control;
  201. memmove(&gphy->rfatt, rfatt, sizeof(*rfatt));
  202. gphy->rfatt.with_padmix = !!(tx_control & B43_TXCTL_TXMIX);
  203. memmove(&gphy->bbatt, bbatt, sizeof(*bbatt));
  204. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  205. b43dbg(dev->wl, "Tuning TX-power to bbatt(%u), "
  206. "rfatt(%u), tx_control(0x%02X), "
  207. "tx_bias(0x%02X), tx_magn(0x%02X)\n",
  208. bb, rf, tx_control, tx_bias, tx_magn);
  209. }
  210. b43_gphy_set_baseband_attenuation(dev, bb);
  211. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_RFATT, rf);
  212. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  213. b43_radio_write16(dev, 0x43,
  214. (rf & 0x000F) | (tx_control & 0x0070));
  215. } else {
  216. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  217. & 0xFFF0) | (rf & 0x000F));
  218. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  219. & ~0x0070) | (tx_control &
  220. 0x0070));
  221. }
  222. if (has_tx_magnification(phy)) {
  223. b43_radio_write16(dev, 0x52, tx_magn | tx_bias);
  224. } else {
  225. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  226. & 0xFFF0) | (tx_bias & 0x000F));
  227. }
  228. b43_lo_g_adjust(dev);
  229. }
  230. /* GPHY_TSSI_Power_Lookup_Table_Init */
  231. static void b43_gphy_tssi_power_lt_init(struct b43_wldev *dev)
  232. {
  233. struct b43_phy_g *gphy = dev->phy.g;
  234. int i;
  235. u16 value;
  236. for (i = 0; i < 32; i++)
  237. b43_ofdmtab_write16(dev, 0x3C20, i, gphy->tssi2dbm[i]);
  238. for (i = 32; i < 64; i++)
  239. b43_ofdmtab_write16(dev, 0x3C00, i - 32, gphy->tssi2dbm[i]);
  240. for (i = 0; i < 64; i += 2) {
  241. value = (u16) gphy->tssi2dbm[i];
  242. value |= ((u16) gphy->tssi2dbm[i + 1]) << 8;
  243. b43_phy_write(dev, 0x380 + (i / 2), value);
  244. }
  245. }
  246. /* GPHY_Gain_Lookup_Table_Init */
  247. static void b43_gphy_gain_lt_init(struct b43_wldev *dev)
  248. {
  249. struct b43_phy *phy = &dev->phy;
  250. struct b43_phy_g *gphy = phy->g;
  251. struct b43_txpower_lo_control *lo = gphy->lo_control;
  252. u16 nr_written = 0;
  253. u16 tmp;
  254. u8 rf, bb;
  255. for (rf = 0; rf < lo->rfatt_list.len; rf++) {
  256. for (bb = 0; bb < lo->bbatt_list.len; bb++) {
  257. if (nr_written >= 0x40)
  258. return;
  259. tmp = lo->bbatt_list.list[bb].att;
  260. tmp <<= 8;
  261. if (phy->radio_rev == 8)
  262. tmp |= 0x50;
  263. else
  264. tmp |= 0x40;
  265. tmp |= lo->rfatt_list.list[rf].att;
  266. b43_phy_write(dev, 0x3C0 + nr_written, tmp);
  267. nr_written++;
  268. }
  269. }
  270. }
  271. static void b43_set_all_gains(struct b43_wldev *dev,
  272. s16 first, s16 second, s16 third)
  273. {
  274. struct b43_phy *phy = &dev->phy;
  275. u16 i;
  276. u16 start = 0x08, end = 0x18;
  277. u16 tmp;
  278. u16 table;
  279. if (phy->rev <= 1) {
  280. start = 0x10;
  281. end = 0x20;
  282. }
  283. table = B43_OFDMTAB_GAINX;
  284. if (phy->rev <= 1)
  285. table = B43_OFDMTAB_GAINX_R1;
  286. for (i = 0; i < 4; i++)
  287. b43_ofdmtab_write16(dev, table, i, first);
  288. for (i = start; i < end; i++)
  289. b43_ofdmtab_write16(dev, table, i, second);
  290. if (third != -1) {
  291. tmp = ((u16) third << 14) | ((u16) third << 6);
  292. b43_phy_maskset(dev, 0x04A0, 0xBFBF, tmp);
  293. b43_phy_maskset(dev, 0x04A1, 0xBFBF, tmp);
  294. b43_phy_maskset(dev, 0x04A2, 0xBFBF, tmp);
  295. }
  296. b43_dummy_transmission(dev);
  297. }
  298. static void b43_set_original_gains(struct b43_wldev *dev)
  299. {
  300. struct b43_phy *phy = &dev->phy;
  301. u16 i, tmp;
  302. u16 table;
  303. u16 start = 0x0008, end = 0x0018;
  304. if (phy->rev <= 1) {
  305. start = 0x0010;
  306. end = 0x0020;
  307. }
  308. table = B43_OFDMTAB_GAINX;
  309. if (phy->rev <= 1)
  310. table = B43_OFDMTAB_GAINX_R1;
  311. for (i = 0; i < 4; i++) {
  312. tmp = (i & 0xFFFC);
  313. tmp |= (i & 0x0001) << 1;
  314. tmp |= (i & 0x0002) >> 1;
  315. b43_ofdmtab_write16(dev, table, i, tmp);
  316. }
  317. for (i = start; i < end; i++)
  318. b43_ofdmtab_write16(dev, table, i, i - start);
  319. b43_phy_maskset(dev, 0x04A0, 0xBFBF, 0x4040);
  320. b43_phy_maskset(dev, 0x04A1, 0xBFBF, 0x4040);
  321. b43_phy_maskset(dev, 0x04A2, 0xBFBF, 0x4000);
  322. b43_dummy_transmission(dev);
  323. }
  324. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  325. static void b43_nrssi_hw_write(struct b43_wldev *dev, u16 offset, s16 val)
  326. {
  327. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  328. b43_phy_write(dev, B43_PHY_NRSSILT_DATA, (u16) val);
  329. }
  330. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  331. static s16 b43_nrssi_hw_read(struct b43_wldev *dev, u16 offset)
  332. {
  333. u16 val;
  334. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  335. val = b43_phy_read(dev, B43_PHY_NRSSILT_DATA);
  336. return (s16) val;
  337. }
  338. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  339. static void b43_nrssi_hw_update(struct b43_wldev *dev, u16 val)
  340. {
  341. u16 i;
  342. s16 tmp;
  343. for (i = 0; i < 64; i++) {
  344. tmp = b43_nrssi_hw_read(dev, i);
  345. tmp -= val;
  346. tmp = clamp_val(tmp, -32, 31);
  347. b43_nrssi_hw_write(dev, i, tmp);
  348. }
  349. }
  350. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  351. static void b43_nrssi_mem_update(struct b43_wldev *dev)
  352. {
  353. struct b43_phy_g *gphy = dev->phy.g;
  354. s16 i, delta;
  355. s32 tmp;
  356. delta = 0x1F - gphy->nrssi[0];
  357. for (i = 0; i < 64; i++) {
  358. tmp = (i - delta) * gphy->nrssislope;
  359. tmp /= 0x10000;
  360. tmp += 0x3A;
  361. tmp = clamp_val(tmp, 0, 0x3F);
  362. gphy->nrssi_lt[i] = tmp;
  363. }
  364. }
  365. static void b43_calc_nrssi_offset(struct b43_wldev *dev)
  366. {
  367. struct b43_phy *phy = &dev->phy;
  368. u16 backup[20] = { 0 };
  369. s16 v47F;
  370. u16 i;
  371. u16 saved = 0xFFFF;
  372. backup[0] = b43_phy_read(dev, 0x0001);
  373. backup[1] = b43_phy_read(dev, 0x0811);
  374. backup[2] = b43_phy_read(dev, 0x0812);
  375. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  376. backup[3] = b43_phy_read(dev, 0x0814);
  377. backup[4] = b43_phy_read(dev, 0x0815);
  378. }
  379. backup[5] = b43_phy_read(dev, 0x005A);
  380. backup[6] = b43_phy_read(dev, 0x0059);
  381. backup[7] = b43_phy_read(dev, 0x0058);
  382. backup[8] = b43_phy_read(dev, 0x000A);
  383. backup[9] = b43_phy_read(dev, 0x0003);
  384. backup[10] = b43_radio_read16(dev, 0x007A);
  385. backup[11] = b43_radio_read16(dev, 0x0043);
  386. b43_phy_mask(dev, 0x0429, 0x7FFF);
  387. b43_phy_maskset(dev, 0x0001, 0x3FFF, 0x4000);
  388. b43_phy_set(dev, 0x0811, 0x000C);
  389. b43_phy_maskset(dev, 0x0812, 0xFFF3, 0x0004);
  390. b43_phy_mask(dev, 0x0802, ~(0x1 | 0x2));
  391. if (phy->rev >= 6) {
  392. backup[12] = b43_phy_read(dev, 0x002E);
  393. backup[13] = b43_phy_read(dev, 0x002F);
  394. backup[14] = b43_phy_read(dev, 0x080F);
  395. backup[15] = b43_phy_read(dev, 0x0810);
  396. backup[16] = b43_phy_read(dev, 0x0801);
  397. backup[17] = b43_phy_read(dev, 0x0060);
  398. backup[18] = b43_phy_read(dev, 0x0014);
  399. backup[19] = b43_phy_read(dev, 0x0478);
  400. b43_phy_write(dev, 0x002E, 0);
  401. b43_phy_write(dev, 0x002F, 0);
  402. b43_phy_write(dev, 0x080F, 0);
  403. b43_phy_write(dev, 0x0810, 0);
  404. b43_phy_set(dev, 0x0478, 0x0100);
  405. b43_phy_set(dev, 0x0801, 0x0040);
  406. b43_phy_set(dev, 0x0060, 0x0040);
  407. b43_phy_set(dev, 0x0014, 0x0200);
  408. }
  409. b43_radio_set(dev, 0x007A, 0x0070);
  410. b43_radio_set(dev, 0x007A, 0x0080);
  411. udelay(30);
  412. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  413. if (v47F >= 0x20)
  414. v47F -= 0x40;
  415. if (v47F == 31) {
  416. for (i = 7; i >= 4; i--) {
  417. b43_radio_write16(dev, 0x007B, i);
  418. udelay(20);
  419. v47F =
  420. (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  421. if (v47F >= 0x20)
  422. v47F -= 0x40;
  423. if (v47F < 31 && saved == 0xFFFF)
  424. saved = i;
  425. }
  426. if (saved == 0xFFFF)
  427. saved = 4;
  428. } else {
  429. b43_radio_mask(dev, 0x007A, 0x007F);
  430. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  431. b43_phy_set(dev, 0x0814, 0x0001);
  432. b43_phy_mask(dev, 0x0815, 0xFFFE);
  433. }
  434. b43_phy_set(dev, 0x0811, 0x000C);
  435. b43_phy_set(dev, 0x0812, 0x000C);
  436. b43_phy_set(dev, 0x0811, 0x0030);
  437. b43_phy_set(dev, 0x0812, 0x0030);
  438. b43_phy_write(dev, 0x005A, 0x0480);
  439. b43_phy_write(dev, 0x0059, 0x0810);
  440. b43_phy_write(dev, 0x0058, 0x000D);
  441. if (phy->rev == 0) {
  442. b43_phy_write(dev, 0x0003, 0x0122);
  443. } else {
  444. b43_phy_set(dev, 0x000A, 0x2000);
  445. }
  446. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  447. b43_phy_set(dev, 0x0814, 0x0004);
  448. b43_phy_mask(dev, 0x0815, 0xFFFB);
  449. }
  450. b43_phy_maskset(dev, 0x0003, 0xFF9F, 0x0040);
  451. b43_radio_set(dev, 0x007A, 0x000F);
  452. b43_set_all_gains(dev, 3, 0, 1);
  453. b43_radio_write16(dev, 0x0043, (b43_radio_read16(dev, 0x0043)
  454. & 0x00F0) | 0x000F);
  455. udelay(30);
  456. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  457. if (v47F >= 0x20)
  458. v47F -= 0x40;
  459. if (v47F == -32) {
  460. for (i = 0; i < 4; i++) {
  461. b43_radio_write16(dev, 0x007B, i);
  462. udelay(20);
  463. v47F =
  464. (s16) ((b43_phy_read(dev, 0x047F) >> 8) &
  465. 0x003F);
  466. if (v47F >= 0x20)
  467. v47F -= 0x40;
  468. if (v47F > -31 && saved == 0xFFFF)
  469. saved = i;
  470. }
  471. if (saved == 0xFFFF)
  472. saved = 3;
  473. } else
  474. saved = 0;
  475. }
  476. b43_radio_write16(dev, 0x007B, saved);
  477. if (phy->rev >= 6) {
  478. b43_phy_write(dev, 0x002E, backup[12]);
  479. b43_phy_write(dev, 0x002F, backup[13]);
  480. b43_phy_write(dev, 0x080F, backup[14]);
  481. b43_phy_write(dev, 0x0810, backup[15]);
  482. }
  483. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  484. b43_phy_write(dev, 0x0814, backup[3]);
  485. b43_phy_write(dev, 0x0815, backup[4]);
  486. }
  487. b43_phy_write(dev, 0x005A, backup[5]);
  488. b43_phy_write(dev, 0x0059, backup[6]);
  489. b43_phy_write(dev, 0x0058, backup[7]);
  490. b43_phy_write(dev, 0x000A, backup[8]);
  491. b43_phy_write(dev, 0x0003, backup[9]);
  492. b43_radio_write16(dev, 0x0043, backup[11]);
  493. b43_radio_write16(dev, 0x007A, backup[10]);
  494. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x1 | 0x2);
  495. b43_phy_set(dev, 0x0429, 0x8000);
  496. b43_set_original_gains(dev);
  497. if (phy->rev >= 6) {
  498. b43_phy_write(dev, 0x0801, backup[16]);
  499. b43_phy_write(dev, 0x0060, backup[17]);
  500. b43_phy_write(dev, 0x0014, backup[18]);
  501. b43_phy_write(dev, 0x0478, backup[19]);
  502. }
  503. b43_phy_write(dev, 0x0001, backup[0]);
  504. b43_phy_write(dev, 0x0812, backup[2]);
  505. b43_phy_write(dev, 0x0811, backup[1]);
  506. }
  507. static void b43_calc_nrssi_slope(struct b43_wldev *dev)
  508. {
  509. struct b43_phy *phy = &dev->phy;
  510. struct b43_phy_g *gphy = phy->g;
  511. u16 backup[18] = { 0 };
  512. u16 tmp;
  513. s16 nrssi0, nrssi1;
  514. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  515. if (phy->radio_rev >= 9)
  516. return;
  517. if (phy->radio_rev == 8)
  518. b43_calc_nrssi_offset(dev);
  519. b43_phy_mask(dev, B43_PHY_G_CRS, 0x7FFF);
  520. b43_phy_mask(dev, 0x0802, 0xFFFC);
  521. backup[7] = b43_read16(dev, 0x03E2);
  522. b43_write16(dev, 0x03E2, b43_read16(dev, 0x03E2) | 0x8000);
  523. backup[0] = b43_radio_read16(dev, 0x007A);
  524. backup[1] = b43_radio_read16(dev, 0x0052);
  525. backup[2] = b43_radio_read16(dev, 0x0043);
  526. backup[3] = b43_phy_read(dev, 0x0015);
  527. backup[4] = b43_phy_read(dev, 0x005A);
  528. backup[5] = b43_phy_read(dev, 0x0059);
  529. backup[6] = b43_phy_read(dev, 0x0058);
  530. backup[8] = b43_read16(dev, 0x03E6);
  531. backup[9] = b43_read16(dev, B43_MMIO_CHANNEL_EXT);
  532. if (phy->rev >= 3) {
  533. backup[10] = b43_phy_read(dev, 0x002E);
  534. backup[11] = b43_phy_read(dev, 0x002F);
  535. backup[12] = b43_phy_read(dev, 0x080F);
  536. backup[13] = b43_phy_read(dev, B43_PHY_G_LO_CONTROL);
  537. backup[14] = b43_phy_read(dev, 0x0801);
  538. backup[15] = b43_phy_read(dev, 0x0060);
  539. backup[16] = b43_phy_read(dev, 0x0014);
  540. backup[17] = b43_phy_read(dev, 0x0478);
  541. b43_phy_write(dev, 0x002E, 0);
  542. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, 0);
  543. switch (phy->rev) {
  544. case 4:
  545. case 6:
  546. case 7:
  547. b43_phy_set(dev, 0x0478, 0x0100);
  548. b43_phy_set(dev, 0x0801, 0x0040);
  549. break;
  550. case 3:
  551. case 5:
  552. b43_phy_mask(dev, 0x0801, 0xFFBF);
  553. break;
  554. }
  555. b43_phy_set(dev, 0x0060, 0x0040);
  556. b43_phy_set(dev, 0x0014, 0x0200);
  557. }
  558. b43_radio_set(dev, 0x007A, 0x0070);
  559. b43_set_all_gains(dev, 0, 8, 0);
  560. b43_radio_mask(dev, 0x007A, 0x00F7);
  561. if (phy->rev >= 2) {
  562. b43_phy_maskset(dev, 0x0811, 0xFFCF, 0x0030);
  563. b43_phy_maskset(dev, 0x0812, 0xFFCF, 0x0010);
  564. }
  565. b43_radio_set(dev, 0x007A, 0x0080);
  566. udelay(20);
  567. nrssi0 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  568. if (nrssi0 >= 0x0020)
  569. nrssi0 -= 0x0040;
  570. b43_radio_mask(dev, 0x007A, 0x007F);
  571. if (phy->rev >= 2) {
  572. b43_phy_maskset(dev, 0x0003, 0xFF9F, 0x0040);
  573. }
  574. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  575. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  576. | 0x2000);
  577. b43_radio_set(dev, 0x007A, 0x000F);
  578. b43_phy_write(dev, 0x0015, 0xF330);
  579. if (phy->rev >= 2) {
  580. b43_phy_maskset(dev, 0x0812, 0xFFCF, 0x0020);
  581. b43_phy_maskset(dev, 0x0811, 0xFFCF, 0x0020);
  582. }
  583. b43_set_all_gains(dev, 3, 0, 1);
  584. if (phy->radio_rev == 8) {
  585. b43_radio_write16(dev, 0x0043, 0x001F);
  586. } else {
  587. tmp = b43_radio_read16(dev, 0x0052) & 0xFF0F;
  588. b43_radio_write16(dev, 0x0052, tmp | 0x0060);
  589. tmp = b43_radio_read16(dev, 0x0043) & 0xFFF0;
  590. b43_radio_write16(dev, 0x0043, tmp | 0x0009);
  591. }
  592. b43_phy_write(dev, 0x005A, 0x0480);
  593. b43_phy_write(dev, 0x0059, 0x0810);
  594. b43_phy_write(dev, 0x0058, 0x000D);
  595. udelay(20);
  596. nrssi1 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  597. if (nrssi1 >= 0x0020)
  598. nrssi1 -= 0x0040;
  599. if (nrssi0 == nrssi1)
  600. gphy->nrssislope = 0x00010000;
  601. else
  602. gphy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
  603. if (nrssi0 >= -4) {
  604. gphy->nrssi[0] = nrssi1;
  605. gphy->nrssi[1] = nrssi0;
  606. }
  607. if (phy->rev >= 3) {
  608. b43_phy_write(dev, 0x002E, backup[10]);
  609. b43_phy_write(dev, 0x002F, backup[11]);
  610. b43_phy_write(dev, 0x080F, backup[12]);
  611. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, backup[13]);
  612. }
  613. if (phy->rev >= 2) {
  614. b43_phy_mask(dev, 0x0812, 0xFFCF);
  615. b43_phy_mask(dev, 0x0811, 0xFFCF);
  616. }
  617. b43_radio_write16(dev, 0x007A, backup[0]);
  618. b43_radio_write16(dev, 0x0052, backup[1]);
  619. b43_radio_write16(dev, 0x0043, backup[2]);
  620. b43_write16(dev, 0x03E2, backup[7]);
  621. b43_write16(dev, 0x03E6, backup[8]);
  622. b43_write16(dev, B43_MMIO_CHANNEL_EXT, backup[9]);
  623. b43_phy_write(dev, 0x0015, backup[3]);
  624. b43_phy_write(dev, 0x005A, backup[4]);
  625. b43_phy_write(dev, 0x0059, backup[5]);
  626. b43_phy_write(dev, 0x0058, backup[6]);
  627. b43_synth_pu_workaround(dev, phy->channel);
  628. b43_phy_set(dev, 0x0802, (0x0001 | 0x0002));
  629. b43_set_original_gains(dev);
  630. b43_phy_set(dev, B43_PHY_G_CRS, 0x8000);
  631. if (phy->rev >= 3) {
  632. b43_phy_write(dev, 0x0801, backup[14]);
  633. b43_phy_write(dev, 0x0060, backup[15]);
  634. b43_phy_write(dev, 0x0014, backup[16]);
  635. b43_phy_write(dev, 0x0478, backup[17]);
  636. }
  637. b43_nrssi_mem_update(dev);
  638. b43_calc_nrssi_threshold(dev);
  639. }
  640. static void b43_calc_nrssi_threshold(struct b43_wldev *dev)
  641. {
  642. struct b43_phy *phy = &dev->phy;
  643. struct b43_phy_g *gphy = phy->g;
  644. s32 a, b;
  645. s16 tmp16;
  646. u16 tmp_u16;
  647. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  648. if (!phy->gmode ||
  649. !(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI)) {
  650. tmp16 = b43_nrssi_hw_read(dev, 0x20);
  651. if (tmp16 >= 0x20)
  652. tmp16 -= 0x40;
  653. if (tmp16 < 3) {
  654. b43_phy_maskset(dev, 0x048A, 0xF000, 0x09EB);
  655. } else {
  656. b43_phy_maskset(dev, 0x048A, 0xF000, 0x0AED);
  657. }
  658. } else {
  659. if (gphy->interfmode == B43_INTERFMODE_NONWLAN) {
  660. a = 0xE;
  661. b = 0xA;
  662. } else if (!gphy->aci_wlan_automatic && gphy->aci_enable) {
  663. a = 0x13;
  664. b = 0x12;
  665. } else {
  666. a = 0xE;
  667. b = 0x11;
  668. }
  669. a = a * (gphy->nrssi[1] - gphy->nrssi[0]);
  670. a += (gphy->nrssi[0] << 6);
  671. if (a < 32)
  672. a += 31;
  673. else
  674. a += 32;
  675. a = a >> 6;
  676. a = clamp_val(a, -31, 31);
  677. b = b * (gphy->nrssi[1] - gphy->nrssi[0]);
  678. b += (gphy->nrssi[0] << 6);
  679. if (b < 32)
  680. b += 31;
  681. else
  682. b += 32;
  683. b = b >> 6;
  684. b = clamp_val(b, -31, 31);
  685. tmp_u16 = b43_phy_read(dev, 0x048A) & 0xF000;
  686. tmp_u16 |= ((u32) b & 0x0000003F);
  687. tmp_u16 |= (((u32) a & 0x0000003F) << 6);
  688. b43_phy_write(dev, 0x048A, tmp_u16);
  689. }
  690. }
  691. /* Stack implementation to save/restore values from the
  692. * interference mitigation code.
  693. * It is save to restore values in random order.
  694. */
  695. static void _stack_save(u32 * _stackptr, size_t * stackidx,
  696. u8 id, u16 offset, u16 value)
  697. {
  698. u32 *stackptr = &(_stackptr[*stackidx]);
  699. B43_WARN_ON(offset & 0xF000);
  700. B43_WARN_ON(id & 0xF0);
  701. *stackptr = offset;
  702. *stackptr |= ((u32) id) << 12;
  703. *stackptr |= ((u32) value) << 16;
  704. (*stackidx)++;
  705. B43_WARN_ON(*stackidx >= B43_INTERFSTACK_SIZE);
  706. }
  707. static u16 _stack_restore(u32 * stackptr, u8 id, u16 offset)
  708. {
  709. size_t i;
  710. B43_WARN_ON(offset & 0xF000);
  711. B43_WARN_ON(id & 0xF0);
  712. for (i = 0; i < B43_INTERFSTACK_SIZE; i++, stackptr++) {
  713. if ((*stackptr & 0x00000FFF) != offset)
  714. continue;
  715. if (((*stackptr & 0x0000F000) >> 12) != id)
  716. continue;
  717. return ((*stackptr & 0xFFFF0000) >> 16);
  718. }
  719. B43_WARN_ON(1);
  720. return 0;
  721. }
  722. #define phy_stacksave(offset) \
  723. do { \
  724. _stack_save(stack, &stackidx, 0x1, (offset), \
  725. b43_phy_read(dev, (offset))); \
  726. } while (0)
  727. #define phy_stackrestore(offset) \
  728. do { \
  729. b43_phy_write(dev, (offset), \
  730. _stack_restore(stack, 0x1, \
  731. (offset))); \
  732. } while (0)
  733. #define radio_stacksave(offset) \
  734. do { \
  735. _stack_save(stack, &stackidx, 0x2, (offset), \
  736. b43_radio_read16(dev, (offset))); \
  737. } while (0)
  738. #define radio_stackrestore(offset) \
  739. do { \
  740. b43_radio_write16(dev, (offset), \
  741. _stack_restore(stack, 0x2, \
  742. (offset))); \
  743. } while (0)
  744. #define ofdmtab_stacksave(table, offset) \
  745. do { \
  746. _stack_save(stack, &stackidx, 0x3, (offset)|(table), \
  747. b43_ofdmtab_read16(dev, (table), (offset))); \
  748. } while (0)
  749. #define ofdmtab_stackrestore(table, offset) \
  750. do { \
  751. b43_ofdmtab_write16(dev, (table), (offset), \
  752. _stack_restore(stack, 0x3, \
  753. (offset)|(table))); \
  754. } while (0)
  755. static void
  756. b43_radio_interference_mitigation_enable(struct b43_wldev *dev, int mode)
  757. {
  758. struct b43_phy *phy = &dev->phy;
  759. struct b43_phy_g *gphy = phy->g;
  760. u16 tmp, flipped;
  761. size_t stackidx = 0;
  762. u32 *stack = gphy->interfstack;
  763. switch (mode) {
  764. case B43_INTERFMODE_NONWLAN:
  765. if (phy->rev != 1) {
  766. b43_phy_set(dev, 0x042B, 0x0800);
  767. b43_phy_mask(dev, B43_PHY_G_CRS, ~0x4000);
  768. break;
  769. }
  770. radio_stacksave(0x0078);
  771. tmp = (b43_radio_read16(dev, 0x0078) & 0x001E);
  772. B43_WARN_ON(tmp > 15);
  773. flipped = bitrev4(tmp);
  774. if (flipped < 10 && flipped >= 8)
  775. flipped = 7;
  776. else if (flipped >= 10)
  777. flipped -= 3;
  778. flipped = (bitrev4(flipped) << 1) | 0x0020;
  779. b43_radio_write16(dev, 0x0078, flipped);
  780. b43_calc_nrssi_threshold(dev);
  781. phy_stacksave(0x0406);
  782. b43_phy_write(dev, 0x0406, 0x7E28);
  783. b43_phy_set(dev, 0x042B, 0x0800);
  784. b43_phy_set(dev, B43_PHY_RADIO_BITFIELD, 0x1000);
  785. phy_stacksave(0x04A0);
  786. b43_phy_maskset(dev, 0x04A0, 0xC0C0, 0x0008);
  787. phy_stacksave(0x04A1);
  788. b43_phy_maskset(dev, 0x04A1, 0xC0C0, 0x0605);
  789. phy_stacksave(0x04A2);
  790. b43_phy_maskset(dev, 0x04A2, 0xC0C0, 0x0204);
  791. phy_stacksave(0x04A8);
  792. b43_phy_maskset(dev, 0x04A8, 0xC0C0, 0x0803);
  793. phy_stacksave(0x04AB);
  794. b43_phy_maskset(dev, 0x04AB, 0xC0C0, 0x0605);
  795. phy_stacksave(0x04A7);
  796. b43_phy_write(dev, 0x04A7, 0x0002);
  797. phy_stacksave(0x04A3);
  798. b43_phy_write(dev, 0x04A3, 0x287A);
  799. phy_stacksave(0x04A9);
  800. b43_phy_write(dev, 0x04A9, 0x2027);
  801. phy_stacksave(0x0493);
  802. b43_phy_write(dev, 0x0493, 0x32F5);
  803. phy_stacksave(0x04AA);
  804. b43_phy_write(dev, 0x04AA, 0x2027);
  805. phy_stacksave(0x04AC);
  806. b43_phy_write(dev, 0x04AC, 0x32F5);
  807. break;
  808. case B43_INTERFMODE_MANUALWLAN:
  809. if (b43_phy_read(dev, 0x0033) & 0x0800)
  810. break;
  811. gphy->aci_enable = 1;
  812. phy_stacksave(B43_PHY_RADIO_BITFIELD);
  813. phy_stacksave(B43_PHY_G_CRS);
  814. if (phy->rev < 2) {
  815. phy_stacksave(0x0406);
  816. } else {
  817. phy_stacksave(0x04C0);
  818. phy_stacksave(0x04C1);
  819. }
  820. phy_stacksave(0x0033);
  821. phy_stacksave(0x04A7);
  822. phy_stacksave(0x04A3);
  823. phy_stacksave(0x04A9);
  824. phy_stacksave(0x04AA);
  825. phy_stacksave(0x04AC);
  826. phy_stacksave(0x0493);
  827. phy_stacksave(0x04A1);
  828. phy_stacksave(0x04A0);
  829. phy_stacksave(0x04A2);
  830. phy_stacksave(0x048A);
  831. phy_stacksave(0x04A8);
  832. phy_stacksave(0x04AB);
  833. if (phy->rev == 2) {
  834. phy_stacksave(0x04AD);
  835. phy_stacksave(0x04AE);
  836. } else if (phy->rev >= 3) {
  837. phy_stacksave(0x04AD);
  838. phy_stacksave(0x0415);
  839. phy_stacksave(0x0416);
  840. phy_stacksave(0x0417);
  841. ofdmtab_stacksave(0x1A00, 0x2);
  842. ofdmtab_stacksave(0x1A00, 0x3);
  843. }
  844. phy_stacksave(0x042B);
  845. phy_stacksave(0x048C);
  846. b43_phy_mask(dev, B43_PHY_RADIO_BITFIELD, ~0x1000);
  847. b43_phy_maskset(dev, B43_PHY_G_CRS, 0xFFFC, 0x0002);
  848. b43_phy_write(dev, 0x0033, 0x0800);
  849. b43_phy_write(dev, 0x04A3, 0x2027);
  850. b43_phy_write(dev, 0x04A9, 0x1CA8);
  851. b43_phy_write(dev, 0x0493, 0x287A);
  852. b43_phy_write(dev, 0x04AA, 0x1CA8);
  853. b43_phy_write(dev, 0x04AC, 0x287A);
  854. b43_phy_maskset(dev, 0x04A0, 0xFFC0, 0x001A);
  855. b43_phy_write(dev, 0x04A7, 0x000D);
  856. if (phy->rev < 2) {
  857. b43_phy_write(dev, 0x0406, 0xFF0D);
  858. } else if (phy->rev == 2) {
  859. b43_phy_write(dev, 0x04C0, 0xFFFF);
  860. b43_phy_write(dev, 0x04C1, 0x00A9);
  861. } else {
  862. b43_phy_write(dev, 0x04C0, 0x00C1);
  863. b43_phy_write(dev, 0x04C1, 0x0059);
  864. }
  865. b43_phy_maskset(dev, 0x04A1, 0xC0FF, 0x1800);
  866. b43_phy_maskset(dev, 0x04A1, 0xFFC0, 0x0015);
  867. b43_phy_maskset(dev, 0x04A8, 0xCFFF, 0x1000);
  868. b43_phy_maskset(dev, 0x04A8, 0xF0FF, 0x0A00);
  869. b43_phy_maskset(dev, 0x04AB, 0xCFFF, 0x1000);
  870. b43_phy_maskset(dev, 0x04AB, 0xF0FF, 0x0800);
  871. b43_phy_maskset(dev, 0x04AB, 0xFFCF, 0x0010);
  872. b43_phy_maskset(dev, 0x04AB, 0xFFF0, 0x0005);
  873. b43_phy_maskset(dev, 0x04A8, 0xFFCF, 0x0010);
  874. b43_phy_maskset(dev, 0x04A8, 0xFFF0, 0x0006);
  875. b43_phy_maskset(dev, 0x04A2, 0xF0FF, 0x0800);
  876. b43_phy_maskset(dev, 0x04A0, 0xF0FF, 0x0500);
  877. b43_phy_maskset(dev, 0x04A2, 0xFFF0, 0x000B);
  878. if (phy->rev >= 3) {
  879. b43_phy_mask(dev, 0x048A, ~0x8000);
  880. b43_phy_maskset(dev, 0x0415, 0x8000, 0x36D8);
  881. b43_phy_maskset(dev, 0x0416, 0x8000, 0x36D8);
  882. b43_phy_maskset(dev, 0x0417, 0xFE00, 0x016D);
  883. } else {
  884. b43_phy_set(dev, 0x048A, 0x1000);
  885. b43_phy_maskset(dev, 0x048A, 0x9FFF, 0x2000);
  886. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_ACIW);
  887. }
  888. if (phy->rev >= 2) {
  889. b43_phy_set(dev, 0x042B, 0x0800);
  890. }
  891. b43_phy_maskset(dev, 0x048C, 0xF0FF, 0x0200);
  892. if (phy->rev == 2) {
  893. b43_phy_maskset(dev, 0x04AE, 0xFF00, 0x007F);
  894. b43_phy_maskset(dev, 0x04AD, 0x00FF, 0x1300);
  895. } else if (phy->rev >= 6) {
  896. b43_ofdmtab_write16(dev, 0x1A00, 0x3, 0x007F);
  897. b43_ofdmtab_write16(dev, 0x1A00, 0x2, 0x007F);
  898. b43_phy_mask(dev, 0x04AD, 0x00FF);
  899. }
  900. b43_calc_nrssi_slope(dev);
  901. break;
  902. default:
  903. B43_WARN_ON(1);
  904. }
  905. }
  906. static void
  907. b43_radio_interference_mitigation_disable(struct b43_wldev *dev, int mode)
  908. {
  909. struct b43_phy *phy = &dev->phy;
  910. struct b43_phy_g *gphy = phy->g;
  911. u32 *stack = gphy->interfstack;
  912. switch (mode) {
  913. case B43_INTERFMODE_NONWLAN:
  914. if (phy->rev != 1) {
  915. b43_phy_mask(dev, 0x042B, ~0x0800);
  916. b43_phy_set(dev, B43_PHY_G_CRS, 0x4000);
  917. break;
  918. }
  919. radio_stackrestore(0x0078);
  920. b43_calc_nrssi_threshold(dev);
  921. phy_stackrestore(0x0406);
  922. b43_phy_mask(dev, 0x042B, ~0x0800);
  923. if (!dev->bad_frames_preempt) {
  924. b43_phy_mask(dev, B43_PHY_RADIO_BITFIELD, ~(1 << 11));
  925. }
  926. b43_phy_set(dev, B43_PHY_G_CRS, 0x4000);
  927. phy_stackrestore(0x04A0);
  928. phy_stackrestore(0x04A1);
  929. phy_stackrestore(0x04A2);
  930. phy_stackrestore(0x04A8);
  931. phy_stackrestore(0x04AB);
  932. phy_stackrestore(0x04A7);
  933. phy_stackrestore(0x04A3);
  934. phy_stackrestore(0x04A9);
  935. phy_stackrestore(0x0493);
  936. phy_stackrestore(0x04AA);
  937. phy_stackrestore(0x04AC);
  938. break;
  939. case B43_INTERFMODE_MANUALWLAN:
  940. if (!(b43_phy_read(dev, 0x0033) & 0x0800))
  941. break;
  942. gphy->aci_enable = 0;
  943. phy_stackrestore(B43_PHY_RADIO_BITFIELD);
  944. phy_stackrestore(B43_PHY_G_CRS);
  945. phy_stackrestore(0x0033);
  946. phy_stackrestore(0x04A3);
  947. phy_stackrestore(0x04A9);
  948. phy_stackrestore(0x0493);
  949. phy_stackrestore(0x04AA);
  950. phy_stackrestore(0x04AC);
  951. phy_stackrestore(0x04A0);
  952. phy_stackrestore(0x04A7);
  953. if (phy->rev >= 2) {
  954. phy_stackrestore(0x04C0);
  955. phy_stackrestore(0x04C1);
  956. } else
  957. phy_stackrestore(0x0406);
  958. phy_stackrestore(0x04A1);
  959. phy_stackrestore(0x04AB);
  960. phy_stackrestore(0x04A8);
  961. if (phy->rev == 2) {
  962. phy_stackrestore(0x04AD);
  963. phy_stackrestore(0x04AE);
  964. } else if (phy->rev >= 3) {
  965. phy_stackrestore(0x04AD);
  966. phy_stackrestore(0x0415);
  967. phy_stackrestore(0x0416);
  968. phy_stackrestore(0x0417);
  969. ofdmtab_stackrestore(0x1A00, 0x2);
  970. ofdmtab_stackrestore(0x1A00, 0x3);
  971. }
  972. phy_stackrestore(0x04A2);
  973. phy_stackrestore(0x048A);
  974. phy_stackrestore(0x042B);
  975. phy_stackrestore(0x048C);
  976. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_ACIW);
  977. b43_calc_nrssi_slope(dev);
  978. break;
  979. default:
  980. B43_WARN_ON(1);
  981. }
  982. }
  983. #undef phy_stacksave
  984. #undef phy_stackrestore
  985. #undef radio_stacksave
  986. #undef radio_stackrestore
  987. #undef ofdmtab_stacksave
  988. #undef ofdmtab_stackrestore
  989. static u16 b43_radio_core_calibration_value(struct b43_wldev *dev)
  990. {
  991. u16 reg, index, ret;
  992. static const u8 rcc_table[] = {
  993. 0x02, 0x03, 0x01, 0x0F,
  994. 0x06, 0x07, 0x05, 0x0F,
  995. 0x0A, 0x0B, 0x09, 0x0F,
  996. 0x0E, 0x0F, 0x0D, 0x0F,
  997. };
  998. reg = b43_radio_read16(dev, 0x60);
  999. index = (reg & 0x001E) >> 1;
  1000. ret = rcc_table[index] << 1;
  1001. ret |= (reg & 0x0001);
  1002. ret |= 0x0020;
  1003. return ret;
  1004. }
  1005. #define LPD(L, P, D) (((L) << 2) | ((P) << 1) | ((D) << 0))
  1006. static u16 radio2050_rfover_val(struct b43_wldev *dev,
  1007. u16 phy_register, unsigned int lpd)
  1008. {
  1009. struct b43_phy *phy = &dev->phy;
  1010. struct b43_phy_g *gphy = phy->g;
  1011. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  1012. if (!phy->gmode)
  1013. return 0;
  1014. if (has_loopback_gain(phy)) {
  1015. int max_lb_gain = gphy->max_lb_gain;
  1016. u16 extlna;
  1017. u16 i;
  1018. if (phy->radio_rev == 8)
  1019. max_lb_gain += 0x3E;
  1020. else
  1021. max_lb_gain += 0x26;
  1022. if (max_lb_gain >= 0x46) {
  1023. extlna = 0x3000;
  1024. max_lb_gain -= 0x46;
  1025. } else if (max_lb_gain >= 0x3A) {
  1026. extlna = 0x1000;
  1027. max_lb_gain -= 0x3A;
  1028. } else if (max_lb_gain >= 0x2E) {
  1029. extlna = 0x2000;
  1030. max_lb_gain -= 0x2E;
  1031. } else {
  1032. extlna = 0;
  1033. max_lb_gain -= 0x10;
  1034. }
  1035. for (i = 0; i < 16; i++) {
  1036. max_lb_gain -= (i * 6);
  1037. if (max_lb_gain < 6)
  1038. break;
  1039. }
  1040. if ((phy->rev < 7) ||
  1041. !(sprom->boardflags_lo & B43_BFL_EXTLNA)) {
  1042. if (phy_register == B43_PHY_RFOVER) {
  1043. return 0x1B3;
  1044. } else if (phy_register == B43_PHY_RFOVERVAL) {
  1045. extlna |= (i << 8);
  1046. switch (lpd) {
  1047. case LPD(0, 1, 1):
  1048. return 0x0F92;
  1049. case LPD(0, 0, 1):
  1050. case LPD(1, 0, 1):
  1051. return (0x0092 | extlna);
  1052. case LPD(1, 0, 0):
  1053. return (0x0093 | extlna);
  1054. }
  1055. B43_WARN_ON(1);
  1056. }
  1057. B43_WARN_ON(1);
  1058. } else {
  1059. if (phy_register == B43_PHY_RFOVER) {
  1060. return 0x9B3;
  1061. } else if (phy_register == B43_PHY_RFOVERVAL) {
  1062. if (extlna)
  1063. extlna |= 0x8000;
  1064. extlna |= (i << 8);
  1065. switch (lpd) {
  1066. case LPD(0, 1, 1):
  1067. return 0x8F92;
  1068. case LPD(0, 0, 1):
  1069. return (0x8092 | extlna);
  1070. case LPD(1, 0, 1):
  1071. return (0x2092 | extlna);
  1072. case LPD(1, 0, 0):
  1073. return (0x2093 | extlna);
  1074. }
  1075. B43_WARN_ON(1);
  1076. }
  1077. B43_WARN_ON(1);
  1078. }
  1079. } else {
  1080. if ((phy->rev < 7) ||
  1081. !(sprom->boardflags_lo & B43_BFL_EXTLNA)) {
  1082. if (phy_register == B43_PHY_RFOVER) {
  1083. return 0x1B3;
  1084. } else if (phy_register == B43_PHY_RFOVERVAL) {
  1085. switch (lpd) {
  1086. case LPD(0, 1, 1):
  1087. return 0x0FB2;
  1088. case LPD(0, 0, 1):
  1089. return 0x00B2;
  1090. case LPD(1, 0, 1):
  1091. return 0x30B2;
  1092. case LPD(1, 0, 0):
  1093. return 0x30B3;
  1094. }
  1095. B43_WARN_ON(1);
  1096. }
  1097. B43_WARN_ON(1);
  1098. } else {
  1099. if (phy_register == B43_PHY_RFOVER) {
  1100. return 0x9B3;
  1101. } else if (phy_register == B43_PHY_RFOVERVAL) {
  1102. switch (lpd) {
  1103. case LPD(0, 1, 1):
  1104. return 0x8FB2;
  1105. case LPD(0, 0, 1):
  1106. return 0x80B2;
  1107. case LPD(1, 0, 1):
  1108. return 0x20B2;
  1109. case LPD(1, 0, 0):
  1110. return 0x20B3;
  1111. }
  1112. B43_WARN_ON(1);
  1113. }
  1114. B43_WARN_ON(1);
  1115. }
  1116. }
  1117. return 0;
  1118. }
  1119. struct init2050_saved_values {
  1120. /* Core registers */
  1121. u16 reg_3EC;
  1122. u16 reg_3E6;
  1123. u16 reg_3F4;
  1124. /* Radio registers */
  1125. u16 radio_43;
  1126. u16 radio_51;
  1127. u16 radio_52;
  1128. /* PHY registers */
  1129. u16 phy_pgactl;
  1130. u16 phy_cck_5A;
  1131. u16 phy_cck_59;
  1132. u16 phy_cck_58;
  1133. u16 phy_cck_30;
  1134. u16 phy_rfover;
  1135. u16 phy_rfoverval;
  1136. u16 phy_analogover;
  1137. u16 phy_analogoverval;
  1138. u16 phy_crs0;
  1139. u16 phy_classctl;
  1140. u16 phy_lo_mask;
  1141. u16 phy_lo_ctl;
  1142. u16 phy_syncctl;
  1143. };
  1144. static u16 b43_radio_init2050(struct b43_wldev *dev)
  1145. {
  1146. struct b43_phy *phy = &dev->phy;
  1147. struct init2050_saved_values sav;
  1148. u16 rcc;
  1149. u16 radio78;
  1150. u16 ret;
  1151. u16 i, j;
  1152. u32 tmp1 = 0, tmp2 = 0;
  1153. memset(&sav, 0, sizeof(sav)); /* get rid of "may be used uninitialized..." */
  1154. sav.radio_43 = b43_radio_read16(dev, 0x43);
  1155. sav.radio_51 = b43_radio_read16(dev, 0x51);
  1156. sav.radio_52 = b43_radio_read16(dev, 0x52);
  1157. sav.phy_pgactl = b43_phy_read(dev, B43_PHY_PGACTL);
  1158. sav.phy_cck_5A = b43_phy_read(dev, B43_PHY_CCK(0x5A));
  1159. sav.phy_cck_59 = b43_phy_read(dev, B43_PHY_CCK(0x59));
  1160. sav.phy_cck_58 = b43_phy_read(dev, B43_PHY_CCK(0x58));
  1161. if (phy->type == B43_PHYTYPE_B) {
  1162. sav.phy_cck_30 = b43_phy_read(dev, B43_PHY_CCK(0x30));
  1163. sav.reg_3EC = b43_read16(dev, 0x3EC);
  1164. b43_phy_write(dev, B43_PHY_CCK(0x30), 0xFF);
  1165. b43_write16(dev, 0x3EC, 0x3F3F);
  1166. } else if (phy->gmode || phy->rev >= 2) {
  1167. sav.phy_rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  1168. sav.phy_rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  1169. sav.phy_analogover = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  1170. sav.phy_analogoverval =
  1171. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  1172. sav.phy_crs0 = b43_phy_read(dev, B43_PHY_CRS0);
  1173. sav.phy_classctl = b43_phy_read(dev, B43_PHY_CLASSCTL);
  1174. b43_phy_set(dev, B43_PHY_ANALOGOVER, 0x0003);
  1175. b43_phy_mask(dev, B43_PHY_ANALOGOVERVAL, 0xFFFC);
  1176. b43_phy_mask(dev, B43_PHY_CRS0, 0x7FFF);
  1177. b43_phy_mask(dev, B43_PHY_CLASSCTL, 0xFFFC);
  1178. if (has_loopback_gain(phy)) {
  1179. sav.phy_lo_mask = b43_phy_read(dev, B43_PHY_LO_MASK);
  1180. sav.phy_lo_ctl = b43_phy_read(dev, B43_PHY_LO_CTL);
  1181. if (phy->rev >= 3)
  1182. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  1183. else
  1184. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  1185. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  1186. }
  1187. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1188. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  1189. LPD(0, 1, 1)));
  1190. b43_phy_write(dev, B43_PHY_RFOVER,
  1191. radio2050_rfover_val(dev, B43_PHY_RFOVER, 0));
  1192. }
  1193. b43_write16(dev, 0x3E2, b43_read16(dev, 0x3E2) | 0x8000);
  1194. sav.phy_syncctl = b43_phy_read(dev, B43_PHY_SYNCCTL);
  1195. b43_phy_mask(dev, B43_PHY_SYNCCTL, 0xFF7F);
  1196. sav.reg_3E6 = b43_read16(dev, 0x3E6);
  1197. sav.reg_3F4 = b43_read16(dev, 0x3F4);
  1198. if (phy->analog == 0) {
  1199. b43_write16(dev, 0x03E6, 0x0122);
  1200. } else {
  1201. if (phy->analog >= 2) {
  1202. b43_phy_maskset(dev, B43_PHY_CCK(0x03), 0xFFBF, 0x40);
  1203. }
  1204. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  1205. (b43_read16(dev, B43_MMIO_CHANNEL_EXT) | 0x2000));
  1206. }
  1207. rcc = b43_radio_core_calibration_value(dev);
  1208. if (phy->type == B43_PHYTYPE_B)
  1209. b43_radio_write16(dev, 0x78, 0x26);
  1210. if (phy->gmode || phy->rev >= 2) {
  1211. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1212. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  1213. LPD(0, 1, 1)));
  1214. }
  1215. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFAF);
  1216. b43_phy_write(dev, B43_PHY_CCK(0x2B), 0x1403);
  1217. if (phy->gmode || phy->rev >= 2) {
  1218. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1219. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  1220. LPD(0, 0, 1)));
  1221. }
  1222. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFA0);
  1223. b43_radio_set(dev, 0x51, 0x0004);
  1224. if (phy->radio_rev == 8) {
  1225. b43_radio_write16(dev, 0x43, 0x1F);
  1226. } else {
  1227. b43_radio_write16(dev, 0x52, 0);
  1228. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  1229. & 0xFFF0) | 0x0009);
  1230. }
  1231. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  1232. for (i = 0; i < 16; i++) {
  1233. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0480);
  1234. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  1235. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  1236. if (phy->gmode || phy->rev >= 2) {
  1237. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1238. radio2050_rfover_val(dev,
  1239. B43_PHY_RFOVERVAL,
  1240. LPD(1, 0, 1)));
  1241. }
  1242. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  1243. udelay(10);
  1244. if (phy->gmode || phy->rev >= 2) {
  1245. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1246. radio2050_rfover_val(dev,
  1247. B43_PHY_RFOVERVAL,
  1248. LPD(1, 0, 1)));
  1249. }
  1250. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  1251. udelay(10);
  1252. if (phy->gmode || phy->rev >= 2) {
  1253. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1254. radio2050_rfover_val(dev,
  1255. B43_PHY_RFOVERVAL,
  1256. LPD(1, 0, 0)));
  1257. }
  1258. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  1259. udelay(20);
  1260. tmp1 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  1261. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  1262. if (phy->gmode || phy->rev >= 2) {
  1263. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1264. radio2050_rfover_val(dev,
  1265. B43_PHY_RFOVERVAL,
  1266. LPD(1, 0, 1)));
  1267. }
  1268. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  1269. }
  1270. udelay(10);
  1271. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  1272. tmp1++;
  1273. tmp1 >>= 9;
  1274. for (i = 0; i < 16; i++) {
  1275. radio78 = (bitrev4(i) << 1) | 0x0020;
  1276. b43_radio_write16(dev, 0x78, radio78);
  1277. udelay(10);
  1278. for (j = 0; j < 16; j++) {
  1279. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0D80);
  1280. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  1281. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  1282. if (phy->gmode || phy->rev >= 2) {
  1283. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1284. radio2050_rfover_val(dev,
  1285. B43_PHY_RFOVERVAL,
  1286. LPD(1, 0,
  1287. 1)));
  1288. }
  1289. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  1290. udelay(10);
  1291. if (phy->gmode || phy->rev >= 2) {
  1292. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1293. radio2050_rfover_val(dev,
  1294. B43_PHY_RFOVERVAL,
  1295. LPD(1, 0,
  1296. 1)));
  1297. }
  1298. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  1299. udelay(10);
  1300. if (phy->gmode || phy->rev >= 2) {
  1301. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1302. radio2050_rfover_val(dev,
  1303. B43_PHY_RFOVERVAL,
  1304. LPD(1, 0,
  1305. 0)));
  1306. }
  1307. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  1308. udelay(10);
  1309. tmp2 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  1310. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  1311. if (phy->gmode || phy->rev >= 2) {
  1312. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1313. radio2050_rfover_val(dev,
  1314. B43_PHY_RFOVERVAL,
  1315. LPD(1, 0,
  1316. 1)));
  1317. }
  1318. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  1319. }
  1320. tmp2++;
  1321. tmp2 >>= 8;
  1322. if (tmp1 < tmp2)
  1323. break;
  1324. }
  1325. /* Restore the registers */
  1326. b43_phy_write(dev, B43_PHY_PGACTL, sav.phy_pgactl);
  1327. b43_radio_write16(dev, 0x51, sav.radio_51);
  1328. b43_radio_write16(dev, 0x52, sav.radio_52);
  1329. b43_radio_write16(dev, 0x43, sav.radio_43);
  1330. b43_phy_write(dev, B43_PHY_CCK(0x5A), sav.phy_cck_5A);
  1331. b43_phy_write(dev, B43_PHY_CCK(0x59), sav.phy_cck_59);
  1332. b43_phy_write(dev, B43_PHY_CCK(0x58), sav.phy_cck_58);
  1333. b43_write16(dev, 0x3E6, sav.reg_3E6);
  1334. if (phy->analog != 0)
  1335. b43_write16(dev, 0x3F4, sav.reg_3F4);
  1336. b43_phy_write(dev, B43_PHY_SYNCCTL, sav.phy_syncctl);
  1337. b43_synth_pu_workaround(dev, phy->channel);
  1338. if (phy->type == B43_PHYTYPE_B) {
  1339. b43_phy_write(dev, B43_PHY_CCK(0x30), sav.phy_cck_30);
  1340. b43_write16(dev, 0x3EC, sav.reg_3EC);
  1341. } else if (phy->gmode) {
  1342. b43_write16(dev, B43_MMIO_PHY_RADIO,
  1343. b43_read16(dev, B43_MMIO_PHY_RADIO)
  1344. & 0x7FFF);
  1345. b43_phy_write(dev, B43_PHY_RFOVER, sav.phy_rfover);
  1346. b43_phy_write(dev, B43_PHY_RFOVERVAL, sav.phy_rfoverval);
  1347. b43_phy_write(dev, B43_PHY_ANALOGOVER, sav.phy_analogover);
  1348. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1349. sav.phy_analogoverval);
  1350. b43_phy_write(dev, B43_PHY_CRS0, sav.phy_crs0);
  1351. b43_phy_write(dev, B43_PHY_CLASSCTL, sav.phy_classctl);
  1352. if (has_loopback_gain(phy)) {
  1353. b43_phy_write(dev, B43_PHY_LO_MASK, sav.phy_lo_mask);
  1354. b43_phy_write(dev, B43_PHY_LO_CTL, sav.phy_lo_ctl);
  1355. }
  1356. }
  1357. if (i > 15)
  1358. ret = radio78;
  1359. else
  1360. ret = rcc;
  1361. return ret;
  1362. }
  1363. static void b43_phy_initb5(struct b43_wldev *dev)
  1364. {
  1365. struct ssb_bus *bus = dev->dev->bus;
  1366. struct b43_phy *phy = &dev->phy;
  1367. struct b43_phy_g *gphy = phy->g;
  1368. u16 offset, value;
  1369. u8 old_channel;
  1370. if (phy->analog == 1) {
  1371. b43_radio_set(dev, 0x007A, 0x0050);
  1372. }
  1373. if ((bus->boardinfo.vendor != SSB_BOARDVENDOR_BCM) &&
  1374. (bus->boardinfo.type != SSB_BOARD_BU4306)) {
  1375. value = 0x2120;
  1376. for (offset = 0x00A8; offset < 0x00C7; offset++) {
  1377. b43_phy_write(dev, offset, value);
  1378. value += 0x202;
  1379. }
  1380. }
  1381. b43_phy_maskset(dev, 0x0035, 0xF0FF, 0x0700);
  1382. if (phy->radio_ver == 0x2050)
  1383. b43_phy_write(dev, 0x0038, 0x0667);
  1384. if (phy->gmode || phy->rev >= 2) {
  1385. if (phy->radio_ver == 0x2050) {
  1386. b43_radio_set(dev, 0x007A, 0x0020);
  1387. b43_radio_set(dev, 0x0051, 0x0004);
  1388. }
  1389. b43_write16(dev, B43_MMIO_PHY_RADIO, 0x0000);
  1390. b43_phy_set(dev, 0x0802, 0x0100);
  1391. b43_phy_set(dev, 0x042B, 0x2000);
  1392. b43_phy_write(dev, 0x001C, 0x186A);
  1393. b43_phy_maskset(dev, 0x0013, 0x00FF, 0x1900);
  1394. b43_phy_maskset(dev, 0x0035, 0xFFC0, 0x0064);
  1395. b43_phy_maskset(dev, 0x005D, 0xFF80, 0x000A);
  1396. }
  1397. if (dev->bad_frames_preempt) {
  1398. b43_phy_set(dev, B43_PHY_RADIO_BITFIELD, (1 << 11));
  1399. }
  1400. if (phy->analog == 1) {
  1401. b43_phy_write(dev, 0x0026, 0xCE00);
  1402. b43_phy_write(dev, 0x0021, 0x3763);
  1403. b43_phy_write(dev, 0x0022, 0x1BC3);
  1404. b43_phy_write(dev, 0x0023, 0x06F9);
  1405. b43_phy_write(dev, 0x0024, 0x037E);
  1406. } else
  1407. b43_phy_write(dev, 0x0026, 0xCC00);
  1408. b43_phy_write(dev, 0x0030, 0x00C6);
  1409. b43_write16(dev, 0x03EC, 0x3F22);
  1410. if (phy->analog == 1)
  1411. b43_phy_write(dev, 0x0020, 0x3E1C);
  1412. else
  1413. b43_phy_write(dev, 0x0020, 0x301C);
  1414. if (phy->analog == 0)
  1415. b43_write16(dev, 0x03E4, 0x3000);
  1416. old_channel = phy->channel;
  1417. /* Force to channel 7, even if not supported. */
  1418. b43_gphy_channel_switch(dev, 7, 0);
  1419. if (phy->radio_ver != 0x2050) {
  1420. b43_radio_write16(dev, 0x0075, 0x0080);
  1421. b43_radio_write16(dev, 0x0079, 0x0081);
  1422. }
  1423. b43_radio_write16(dev, 0x0050, 0x0020);
  1424. b43_radio_write16(dev, 0x0050, 0x0023);
  1425. if (phy->radio_ver == 0x2050) {
  1426. b43_radio_write16(dev, 0x0050, 0x0020);
  1427. b43_radio_write16(dev, 0x005A, 0x0070);
  1428. }
  1429. b43_radio_write16(dev, 0x005B, 0x007B);
  1430. b43_radio_write16(dev, 0x005C, 0x00B0);
  1431. b43_radio_set(dev, 0x007A, 0x0007);
  1432. b43_gphy_channel_switch(dev, old_channel, 0);
  1433. b43_phy_write(dev, 0x0014, 0x0080);
  1434. b43_phy_write(dev, 0x0032, 0x00CA);
  1435. b43_phy_write(dev, 0x002A, 0x88A3);
  1436. b43_set_txpower_g(dev, &gphy->bbatt, &gphy->rfatt, gphy->tx_control);
  1437. if (phy->radio_ver == 0x2050)
  1438. b43_radio_write16(dev, 0x005D, 0x000D);
  1439. b43_write16(dev, 0x03E4, (b43_read16(dev, 0x03E4) & 0xFFC0) | 0x0004);
  1440. }
  1441. static void b43_phy_initb6(struct b43_wldev *dev)
  1442. {
  1443. struct b43_phy *phy = &dev->phy;
  1444. struct b43_phy_g *gphy = phy->g;
  1445. u16 offset, val;
  1446. u8 old_channel;
  1447. b43_phy_write(dev, 0x003E, 0x817A);
  1448. b43_radio_write16(dev, 0x007A,
  1449. (b43_radio_read16(dev, 0x007A) | 0x0058));
  1450. if (phy->radio_rev == 4 || phy->radio_rev == 5) {
  1451. b43_radio_write16(dev, 0x51, 0x37);
  1452. b43_radio_write16(dev, 0x52, 0x70);
  1453. b43_radio_write16(dev, 0x53, 0xB3);
  1454. b43_radio_write16(dev, 0x54, 0x9B);
  1455. b43_radio_write16(dev, 0x5A, 0x88);
  1456. b43_radio_write16(dev, 0x5B, 0x88);
  1457. b43_radio_write16(dev, 0x5D, 0x88);
  1458. b43_radio_write16(dev, 0x5E, 0x88);
  1459. b43_radio_write16(dev, 0x7D, 0x88);
  1460. b43_hf_write(dev, b43_hf_read(dev)
  1461. | B43_HF_TSSIRPSMW);
  1462. }
  1463. B43_WARN_ON(phy->radio_rev == 6 || phy->radio_rev == 7); /* We had code for these revs here... */
  1464. if (phy->radio_rev == 8) {
  1465. b43_radio_write16(dev, 0x51, 0);
  1466. b43_radio_write16(dev, 0x52, 0x40);
  1467. b43_radio_write16(dev, 0x53, 0xB7);
  1468. b43_radio_write16(dev, 0x54, 0x98);
  1469. b43_radio_write16(dev, 0x5A, 0x88);
  1470. b43_radio_write16(dev, 0x5B, 0x6B);
  1471. b43_radio_write16(dev, 0x5C, 0x0F);
  1472. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_ALTIQ) {
  1473. b43_radio_write16(dev, 0x5D, 0xFA);
  1474. b43_radio_write16(dev, 0x5E, 0xD8);
  1475. } else {
  1476. b43_radio_write16(dev, 0x5D, 0xF5);
  1477. b43_radio_write16(dev, 0x5E, 0xB8);
  1478. }
  1479. b43_radio_write16(dev, 0x0073, 0x0003);
  1480. b43_radio_write16(dev, 0x007D, 0x00A8);
  1481. b43_radio_write16(dev, 0x007C, 0x0001);
  1482. b43_radio_write16(dev, 0x007E, 0x0008);
  1483. }
  1484. val = 0x1E1F;
  1485. for (offset = 0x0088; offset < 0x0098; offset++) {
  1486. b43_phy_write(dev, offset, val);
  1487. val -= 0x0202;
  1488. }
  1489. val = 0x3E3F;
  1490. for (offset = 0x0098; offset < 0x00A8; offset++) {
  1491. b43_phy_write(dev, offset, val);
  1492. val -= 0x0202;
  1493. }
  1494. val = 0x2120;
  1495. for (offset = 0x00A8; offset < 0x00C8; offset++) {
  1496. b43_phy_write(dev, offset, (val & 0x3F3F));
  1497. val += 0x0202;
  1498. }
  1499. if (phy->type == B43_PHYTYPE_G) {
  1500. b43_radio_set(dev, 0x007A, 0x0020);
  1501. b43_radio_set(dev, 0x0051, 0x0004);
  1502. b43_phy_set(dev, 0x0802, 0x0100);
  1503. b43_phy_set(dev, 0x042B, 0x2000);
  1504. b43_phy_write(dev, 0x5B, 0);
  1505. b43_phy_write(dev, 0x5C, 0);
  1506. }
  1507. old_channel = phy->channel;
  1508. if (old_channel >= 8)
  1509. b43_gphy_channel_switch(dev, 1, 0);
  1510. else
  1511. b43_gphy_channel_switch(dev, 13, 0);
  1512. b43_radio_write16(dev, 0x0050, 0x0020);
  1513. b43_radio_write16(dev, 0x0050, 0x0023);
  1514. udelay(40);
  1515. if (phy->radio_rev < 6 || phy->radio_rev == 8) {
  1516. b43_radio_write16(dev, 0x7C, (b43_radio_read16(dev, 0x7C)
  1517. | 0x0002));
  1518. b43_radio_write16(dev, 0x50, 0x20);
  1519. }
  1520. if (phy->radio_rev <= 2) {
  1521. b43_radio_write16(dev, 0x7C, 0x20);
  1522. b43_radio_write16(dev, 0x5A, 0x70);
  1523. b43_radio_write16(dev, 0x5B, 0x7B);
  1524. b43_radio_write16(dev, 0x5C, 0xB0);
  1525. }
  1526. b43_radio_write16(dev, 0x007A,
  1527. (b43_radio_read16(dev, 0x007A) & 0x00F8) | 0x0007);
  1528. b43_gphy_channel_switch(dev, old_channel, 0);
  1529. b43_phy_write(dev, 0x0014, 0x0200);
  1530. if (phy->radio_rev >= 6)
  1531. b43_phy_write(dev, 0x2A, 0x88C2);
  1532. else
  1533. b43_phy_write(dev, 0x2A, 0x8AC0);
  1534. b43_phy_write(dev, 0x0038, 0x0668);
  1535. b43_set_txpower_g(dev, &gphy->bbatt, &gphy->rfatt, gphy->tx_control);
  1536. if (phy->radio_rev <= 5) {
  1537. b43_phy_maskset(dev, 0x5D, 0xFF80, 0x0003);
  1538. }
  1539. if (phy->radio_rev <= 2)
  1540. b43_radio_write16(dev, 0x005D, 0x000D);
  1541. if (phy->analog == 4) {
  1542. b43_write16(dev, 0x3E4, 9);
  1543. b43_phy_mask(dev, 0x61, 0x0FFF);
  1544. } else {
  1545. b43_phy_maskset(dev, 0x0002, 0xFFC0, 0x0004);
  1546. }
  1547. if (phy->type == B43_PHYTYPE_B)
  1548. B43_WARN_ON(1);
  1549. else if (phy->type == B43_PHYTYPE_G)
  1550. b43_write16(dev, 0x03E6, 0x0);
  1551. }
  1552. static void b43_calc_loopback_gain(struct b43_wldev *dev)
  1553. {
  1554. struct b43_phy *phy = &dev->phy;
  1555. struct b43_phy_g *gphy = phy->g;
  1556. u16 backup_phy[16] = { 0 };
  1557. u16 backup_radio[3];
  1558. u16 backup_bband;
  1559. u16 i, j, loop_i_max;
  1560. u16 trsw_rx;
  1561. u16 loop1_outer_done, loop1_inner_done;
  1562. backup_phy[0] = b43_phy_read(dev, B43_PHY_CRS0);
  1563. backup_phy[1] = b43_phy_read(dev, B43_PHY_CCKBBANDCFG);
  1564. backup_phy[2] = b43_phy_read(dev, B43_PHY_RFOVER);
  1565. backup_phy[3] = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  1566. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1567. backup_phy[4] = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  1568. backup_phy[5] = b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  1569. }
  1570. backup_phy[6] = b43_phy_read(dev, B43_PHY_CCK(0x5A));
  1571. backup_phy[7] = b43_phy_read(dev, B43_PHY_CCK(0x59));
  1572. backup_phy[8] = b43_phy_read(dev, B43_PHY_CCK(0x58));
  1573. backup_phy[9] = b43_phy_read(dev, B43_PHY_CCK(0x0A));
  1574. backup_phy[10] = b43_phy_read(dev, B43_PHY_CCK(0x03));
  1575. backup_phy[11] = b43_phy_read(dev, B43_PHY_LO_MASK);
  1576. backup_phy[12] = b43_phy_read(dev, B43_PHY_LO_CTL);
  1577. backup_phy[13] = b43_phy_read(dev, B43_PHY_CCK(0x2B));
  1578. backup_phy[14] = b43_phy_read(dev, B43_PHY_PGACTL);
  1579. backup_phy[15] = b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  1580. backup_bband = gphy->bbatt.att;
  1581. backup_radio[0] = b43_radio_read16(dev, 0x52);
  1582. backup_radio[1] = b43_radio_read16(dev, 0x43);
  1583. backup_radio[2] = b43_radio_read16(dev, 0x7A);
  1584. b43_phy_mask(dev, B43_PHY_CRS0, 0x3FFF);
  1585. b43_phy_set(dev, B43_PHY_CCKBBANDCFG, 0x8000);
  1586. b43_phy_set(dev, B43_PHY_RFOVER, 0x0002);
  1587. b43_phy_mask(dev, B43_PHY_RFOVERVAL, 0xFFFD);
  1588. b43_phy_set(dev, B43_PHY_RFOVER, 0x0001);
  1589. b43_phy_mask(dev, B43_PHY_RFOVERVAL, 0xFFFE);
  1590. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1591. b43_phy_set(dev, B43_PHY_ANALOGOVER, 0x0001);
  1592. b43_phy_mask(dev, B43_PHY_ANALOGOVERVAL, 0xFFFE);
  1593. b43_phy_set(dev, B43_PHY_ANALOGOVER, 0x0002);
  1594. b43_phy_mask(dev, B43_PHY_ANALOGOVERVAL, 0xFFFD);
  1595. }
  1596. b43_phy_set(dev, B43_PHY_RFOVER, 0x000C);
  1597. b43_phy_set(dev, B43_PHY_RFOVERVAL, 0x000C);
  1598. b43_phy_set(dev, B43_PHY_RFOVER, 0x0030);
  1599. b43_phy_maskset(dev, B43_PHY_RFOVERVAL, 0xFFCF, 0x10);
  1600. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0780);
  1601. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  1602. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  1603. b43_phy_set(dev, B43_PHY_CCK(0x0A), 0x2000);
  1604. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1605. b43_phy_set(dev, B43_PHY_ANALOGOVER, 0x0004);
  1606. b43_phy_mask(dev, B43_PHY_ANALOGOVERVAL, 0xFFFB);
  1607. }
  1608. b43_phy_maskset(dev, B43_PHY_CCK(0x03), 0xFF9F, 0x40);
  1609. if (phy->radio_rev == 8) {
  1610. b43_radio_write16(dev, 0x43, 0x000F);
  1611. } else {
  1612. b43_radio_write16(dev, 0x52, 0);
  1613. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  1614. & 0xFFF0) | 0x9);
  1615. }
  1616. b43_gphy_set_baseband_attenuation(dev, 11);
  1617. if (phy->rev >= 3)
  1618. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  1619. else
  1620. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  1621. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  1622. b43_phy_maskset(dev, B43_PHY_CCK(0x2B), 0xFFC0, 0x01);
  1623. b43_phy_maskset(dev, B43_PHY_CCK(0x2B), 0xC0FF, 0x800);
  1624. b43_phy_set(dev, B43_PHY_RFOVER, 0x0100);
  1625. b43_phy_mask(dev, B43_PHY_RFOVERVAL, 0xCFFF);
  1626. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_EXTLNA) {
  1627. if (phy->rev >= 7) {
  1628. b43_phy_set(dev, B43_PHY_RFOVER, 0x0800);
  1629. b43_phy_set(dev, B43_PHY_RFOVERVAL, 0x8000);
  1630. }
  1631. }
  1632. b43_radio_mask(dev, 0x7A, 0x00F7);
  1633. j = 0;
  1634. loop_i_max = (phy->radio_rev == 8) ? 15 : 9;
  1635. for (i = 0; i < loop_i_max; i++) {
  1636. for (j = 0; j < 16; j++) {
  1637. b43_radio_write16(dev, 0x43, i);
  1638. b43_phy_maskset(dev, B43_PHY_RFOVERVAL, 0xF0FF, (j << 8));
  1639. b43_phy_maskset(dev, B43_PHY_PGACTL, 0x0FFF, 0xA000);
  1640. b43_phy_set(dev, B43_PHY_PGACTL, 0xF000);
  1641. udelay(20);
  1642. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1643. goto exit_loop1;
  1644. }
  1645. }
  1646. exit_loop1:
  1647. loop1_outer_done = i;
  1648. loop1_inner_done = j;
  1649. if (j >= 8) {
  1650. b43_phy_set(dev, B43_PHY_RFOVERVAL, 0x30);
  1651. trsw_rx = 0x1B;
  1652. for (j = j - 8; j < 16; j++) {
  1653. b43_phy_maskset(dev, B43_PHY_RFOVERVAL, 0xF0FF, (j << 8));
  1654. b43_phy_maskset(dev, B43_PHY_PGACTL, 0x0FFF, 0xA000);
  1655. b43_phy_set(dev, B43_PHY_PGACTL, 0xF000);
  1656. udelay(20);
  1657. trsw_rx -= 3;
  1658. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1659. goto exit_loop2;
  1660. }
  1661. } else
  1662. trsw_rx = 0x18;
  1663. exit_loop2:
  1664. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1665. b43_phy_write(dev, B43_PHY_ANALOGOVER, backup_phy[4]);
  1666. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, backup_phy[5]);
  1667. }
  1668. b43_phy_write(dev, B43_PHY_CCK(0x5A), backup_phy[6]);
  1669. b43_phy_write(dev, B43_PHY_CCK(0x59), backup_phy[7]);
  1670. b43_phy_write(dev, B43_PHY_CCK(0x58), backup_phy[8]);
  1671. b43_phy_write(dev, B43_PHY_CCK(0x0A), backup_phy[9]);
  1672. b43_phy_write(dev, B43_PHY_CCK(0x03), backup_phy[10]);
  1673. b43_phy_write(dev, B43_PHY_LO_MASK, backup_phy[11]);
  1674. b43_phy_write(dev, B43_PHY_LO_CTL, backup_phy[12]);
  1675. b43_phy_write(dev, B43_PHY_CCK(0x2B), backup_phy[13]);
  1676. b43_phy_write(dev, B43_PHY_PGACTL, backup_phy[14]);
  1677. b43_gphy_set_baseband_attenuation(dev, backup_bband);
  1678. b43_radio_write16(dev, 0x52, backup_radio[0]);
  1679. b43_radio_write16(dev, 0x43, backup_radio[1]);
  1680. b43_radio_write16(dev, 0x7A, backup_radio[2]);
  1681. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2] | 0x0003);
  1682. udelay(10);
  1683. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2]);
  1684. b43_phy_write(dev, B43_PHY_RFOVERVAL, backup_phy[3]);
  1685. b43_phy_write(dev, B43_PHY_CRS0, backup_phy[0]);
  1686. b43_phy_write(dev, B43_PHY_CCKBBANDCFG, backup_phy[1]);
  1687. gphy->max_lb_gain =
  1688. ((loop1_inner_done * 6) - (loop1_outer_done * 4)) - 11;
  1689. gphy->trsw_rx_gain = trsw_rx * 2;
  1690. }
  1691. static void b43_hardware_pctl_early_init(struct b43_wldev *dev)
  1692. {
  1693. struct b43_phy *phy = &dev->phy;
  1694. if (!b43_has_hardware_pctl(dev)) {
  1695. b43_phy_write(dev, 0x047A, 0xC111);
  1696. return;
  1697. }
  1698. b43_phy_mask(dev, 0x0036, 0xFEFF);
  1699. b43_phy_write(dev, 0x002F, 0x0202);
  1700. b43_phy_set(dev, 0x047C, 0x0002);
  1701. b43_phy_set(dev, 0x047A, 0xF000);
  1702. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  1703. b43_phy_maskset(dev, 0x047A, 0xFF0F, 0x0010);
  1704. b43_phy_set(dev, 0x005D, 0x8000);
  1705. b43_phy_maskset(dev, 0x004E, 0xFFC0, 0x0010);
  1706. b43_phy_write(dev, 0x002E, 0xC07F);
  1707. b43_phy_set(dev, 0x0036, 0x0400);
  1708. } else {
  1709. b43_phy_set(dev, 0x0036, 0x0200);
  1710. b43_phy_set(dev, 0x0036, 0x0400);
  1711. b43_phy_mask(dev, 0x005D, 0x7FFF);
  1712. b43_phy_mask(dev, 0x004F, 0xFFFE);
  1713. b43_phy_maskset(dev, 0x004E, 0xFFC0, 0x0010);
  1714. b43_phy_write(dev, 0x002E, 0xC07F);
  1715. b43_phy_maskset(dev, 0x047A, 0xFF0F, 0x0010);
  1716. }
  1717. }
  1718. /* Hardware power control for G-PHY */
  1719. static void b43_hardware_pctl_init_gphy(struct b43_wldev *dev)
  1720. {
  1721. struct b43_phy *phy = &dev->phy;
  1722. struct b43_phy_g *gphy = phy->g;
  1723. if (!b43_has_hardware_pctl(dev)) {
  1724. /* No hardware power control */
  1725. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_HWPCTL);
  1726. return;
  1727. }
  1728. b43_phy_maskset(dev, 0x0036, 0xFFC0, (gphy->tgt_idle_tssi - gphy->cur_idle_tssi));
  1729. b43_phy_maskset(dev, 0x0478, 0xFF00, (gphy->tgt_idle_tssi - gphy->cur_idle_tssi));
  1730. b43_gphy_tssi_power_lt_init(dev);
  1731. b43_gphy_gain_lt_init(dev);
  1732. b43_phy_mask(dev, 0x0060, 0xFFBF);
  1733. b43_phy_write(dev, 0x0014, 0x0000);
  1734. B43_WARN_ON(phy->rev < 6);
  1735. b43_phy_set(dev, 0x0478, 0x0800);
  1736. b43_phy_mask(dev, 0x0478, 0xFEFF);
  1737. b43_phy_mask(dev, 0x0801, 0xFFBF);
  1738. b43_gphy_dc_lt_init(dev, 1);
  1739. /* Enable hardware pctl in firmware. */
  1740. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_HWPCTL);
  1741. }
  1742. /* Intialize B/G PHY power control */
  1743. static void b43_phy_init_pctl(struct b43_wldev *dev)
  1744. {
  1745. struct ssb_bus *bus = dev->dev->bus;
  1746. struct b43_phy *phy = &dev->phy;
  1747. struct b43_phy_g *gphy = phy->g;
  1748. struct b43_rfatt old_rfatt;
  1749. struct b43_bbatt old_bbatt;
  1750. u8 old_tx_control = 0;
  1751. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  1752. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  1753. (bus->boardinfo.type == SSB_BOARD_BU4306))
  1754. return;
  1755. b43_phy_write(dev, 0x0028, 0x8018);
  1756. /* This does something with the Analog... */
  1757. b43_write16(dev, B43_MMIO_PHY0, b43_read16(dev, B43_MMIO_PHY0)
  1758. & 0xFFDF);
  1759. if (!phy->gmode)
  1760. return;
  1761. b43_hardware_pctl_early_init(dev);
  1762. if (gphy->cur_idle_tssi == 0) {
  1763. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  1764. b43_radio_write16(dev, 0x0076,
  1765. (b43_radio_read16(dev, 0x0076)
  1766. & 0x00F7) | 0x0084);
  1767. } else {
  1768. struct b43_rfatt rfatt;
  1769. struct b43_bbatt bbatt;
  1770. memcpy(&old_rfatt, &gphy->rfatt, sizeof(old_rfatt));
  1771. memcpy(&old_bbatt, &gphy->bbatt, sizeof(old_bbatt));
  1772. old_tx_control = gphy->tx_control;
  1773. bbatt.att = 11;
  1774. if (phy->radio_rev == 8) {
  1775. rfatt.att = 15;
  1776. rfatt.with_padmix = 1;
  1777. } else {
  1778. rfatt.att = 9;
  1779. rfatt.with_padmix = 0;
  1780. }
  1781. b43_set_txpower_g(dev, &bbatt, &rfatt, 0);
  1782. }
  1783. b43_dummy_transmission(dev);
  1784. gphy->cur_idle_tssi = b43_phy_read(dev, B43_PHY_ITSSI);
  1785. if (B43_DEBUG) {
  1786. /* Current-Idle-TSSI sanity check. */
  1787. if (abs(gphy->cur_idle_tssi - gphy->tgt_idle_tssi) >= 20) {
  1788. b43dbg(dev->wl,
  1789. "!WARNING! Idle-TSSI phy->cur_idle_tssi "
  1790. "measuring failed. (cur=%d, tgt=%d). Disabling TX power "
  1791. "adjustment.\n", gphy->cur_idle_tssi,
  1792. gphy->tgt_idle_tssi);
  1793. gphy->cur_idle_tssi = 0;
  1794. }
  1795. }
  1796. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  1797. b43_radio_mask(dev, 0x0076, 0xFF7B);
  1798. } else {
  1799. b43_set_txpower_g(dev, &old_bbatt,
  1800. &old_rfatt, old_tx_control);
  1801. }
  1802. }
  1803. b43_hardware_pctl_init_gphy(dev);
  1804. b43_shm_clear_tssi(dev);
  1805. }
  1806. static void b43_phy_initg(struct b43_wldev *dev)
  1807. {
  1808. struct b43_phy *phy = &dev->phy;
  1809. struct b43_phy_g *gphy = phy->g;
  1810. u16 tmp;
  1811. if (phy->rev == 1)
  1812. b43_phy_initb5(dev);
  1813. else
  1814. b43_phy_initb6(dev);
  1815. if (phy->rev >= 2 || phy->gmode)
  1816. b43_phy_inita(dev);
  1817. if (phy->rev >= 2) {
  1818. b43_phy_write(dev, B43_PHY_ANALOGOVER, 0);
  1819. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, 0);
  1820. }
  1821. if (phy->rev == 2) {
  1822. b43_phy_write(dev, B43_PHY_RFOVER, 0);
  1823. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  1824. }
  1825. if (phy->rev > 5) {
  1826. b43_phy_write(dev, B43_PHY_RFOVER, 0x400);
  1827. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  1828. }
  1829. if (phy->gmode || phy->rev >= 2) {
  1830. tmp = b43_phy_read(dev, B43_PHY_VERSION_OFDM);
  1831. tmp &= B43_PHYVER_VERSION;
  1832. if (tmp == 3 || tmp == 5) {
  1833. b43_phy_write(dev, B43_PHY_OFDM(0xC2), 0x1816);
  1834. b43_phy_write(dev, B43_PHY_OFDM(0xC3), 0x8006);
  1835. }
  1836. if (tmp == 5) {
  1837. b43_phy_maskset(dev, B43_PHY_OFDM(0xCC), 0x00FF, 0x1F00);
  1838. }
  1839. }
  1840. if ((phy->rev <= 2 && phy->gmode) || phy->rev >= 2)
  1841. b43_phy_write(dev, B43_PHY_OFDM(0x7E), 0x78);
  1842. if (phy->radio_rev == 8) {
  1843. b43_phy_set(dev, B43_PHY_EXTG(0x01), 0x80);
  1844. b43_phy_set(dev, B43_PHY_OFDM(0x3E), 0x4);
  1845. }
  1846. if (has_loopback_gain(phy))
  1847. b43_calc_loopback_gain(dev);
  1848. if (phy->radio_rev != 8) {
  1849. if (gphy->initval == 0xFFFF)
  1850. gphy->initval = b43_radio_init2050(dev);
  1851. else
  1852. b43_radio_write16(dev, 0x0078, gphy->initval);
  1853. }
  1854. b43_lo_g_init(dev);
  1855. if (has_tx_magnification(phy)) {
  1856. b43_radio_write16(dev, 0x52,
  1857. (b43_radio_read16(dev, 0x52) & 0xFF00)
  1858. | gphy->lo_control->tx_bias | gphy->
  1859. lo_control->tx_magn);
  1860. } else {
  1861. b43_radio_write16(dev, 0x52,
  1862. (b43_radio_read16(dev, 0x52) & 0xFFF0)
  1863. | gphy->lo_control->tx_bias);
  1864. }
  1865. if (phy->rev >= 6) {
  1866. b43_phy_maskset(dev, B43_PHY_CCK(0x36), 0x0FFF, (gphy->lo_control->tx_bias << 12));
  1867. }
  1868. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)
  1869. b43_phy_write(dev, B43_PHY_CCK(0x2E), 0x8075);
  1870. else
  1871. b43_phy_write(dev, B43_PHY_CCK(0x2E), 0x807F);
  1872. if (phy->rev < 2)
  1873. b43_phy_write(dev, B43_PHY_CCK(0x2F), 0x101);
  1874. else
  1875. b43_phy_write(dev, B43_PHY_CCK(0x2F), 0x202);
  1876. if (phy->gmode || phy->rev >= 2) {
  1877. b43_lo_g_adjust(dev);
  1878. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8078);
  1879. }
  1880. if (!(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI)) {
  1881. /* The specs state to update the NRSSI LT with
  1882. * the value 0x7FFFFFFF here. I think that is some weird
  1883. * compiler optimization in the original driver.
  1884. * Essentially, what we do here is resetting all NRSSI LT
  1885. * entries to -32 (see the clamp_val() in nrssi_hw_update())
  1886. */
  1887. b43_nrssi_hw_update(dev, 0xFFFF); //FIXME?
  1888. b43_calc_nrssi_threshold(dev);
  1889. } else if (phy->gmode || phy->rev >= 2) {
  1890. if (gphy->nrssi[0] == -1000) {
  1891. B43_WARN_ON(gphy->nrssi[1] != -1000);
  1892. b43_calc_nrssi_slope(dev);
  1893. } else
  1894. b43_calc_nrssi_threshold(dev);
  1895. }
  1896. if (phy->radio_rev == 8)
  1897. b43_phy_write(dev, B43_PHY_EXTG(0x05), 0x3230);
  1898. b43_phy_init_pctl(dev);
  1899. /* FIXME: The spec says in the following if, the 0 should be replaced
  1900. 'if OFDM may not be used in the current locale'
  1901. but OFDM is legal everywhere */
  1902. if ((dev->dev->bus->chip_id == 0x4306
  1903. && dev->dev->bus->chip_package == 2) || 0) {
  1904. b43_phy_mask(dev, B43_PHY_CRS0, 0xBFFF);
  1905. b43_phy_mask(dev, B43_PHY_OFDM(0xC3), 0x7FFF);
  1906. }
  1907. }
  1908. void b43_gphy_channel_switch(struct b43_wldev *dev,
  1909. unsigned int channel,
  1910. bool synthetic_pu_workaround)
  1911. {
  1912. if (synthetic_pu_workaround)
  1913. b43_synth_pu_workaround(dev, channel);
  1914. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  1915. if (channel == 14) {
  1916. if (dev->dev->bus->sprom.country_code ==
  1917. SSB_SPROM1CCODE_JAPAN)
  1918. b43_hf_write(dev,
  1919. b43_hf_read(dev) & ~B43_HF_ACPR);
  1920. else
  1921. b43_hf_write(dev,
  1922. b43_hf_read(dev) | B43_HF_ACPR);
  1923. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  1924. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  1925. | (1 << 11));
  1926. } else {
  1927. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  1928. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  1929. & 0xF7BF);
  1930. }
  1931. }
  1932. static void default_baseband_attenuation(struct b43_wldev *dev,
  1933. struct b43_bbatt *bb)
  1934. {
  1935. struct b43_phy *phy = &dev->phy;
  1936. if (phy->radio_ver == 0x2050 && phy->radio_rev < 6)
  1937. bb->att = 0;
  1938. else
  1939. bb->att = 2;
  1940. }
  1941. static void default_radio_attenuation(struct b43_wldev *dev,
  1942. struct b43_rfatt *rf)
  1943. {
  1944. struct ssb_bus *bus = dev->dev->bus;
  1945. struct b43_phy *phy = &dev->phy;
  1946. rf->with_padmix = 0;
  1947. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM &&
  1948. bus->boardinfo.type == SSB_BOARD_BCM4309G) {
  1949. if (bus->boardinfo.rev < 0x43) {
  1950. rf->att = 2;
  1951. return;
  1952. } else if (bus->boardinfo.rev < 0x51) {
  1953. rf->att = 3;
  1954. return;
  1955. }
  1956. }
  1957. if (phy->type == B43_PHYTYPE_A) {
  1958. rf->att = 0x60;
  1959. return;
  1960. }
  1961. switch (phy->radio_ver) {
  1962. case 0x2053:
  1963. switch (phy->radio_rev) {
  1964. case 1:
  1965. rf->att = 6;
  1966. return;
  1967. }
  1968. break;
  1969. case 0x2050:
  1970. switch (phy->radio_rev) {
  1971. case 0:
  1972. rf->att = 5;
  1973. return;
  1974. case 1:
  1975. if (phy->type == B43_PHYTYPE_G) {
  1976. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  1977. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  1978. && bus->boardinfo.rev >= 30)
  1979. rf->att = 3;
  1980. else if (bus->boardinfo.vendor ==
  1981. SSB_BOARDVENDOR_BCM
  1982. && bus->boardinfo.type ==
  1983. SSB_BOARD_BU4306)
  1984. rf->att = 3;
  1985. else
  1986. rf->att = 1;
  1987. } else {
  1988. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  1989. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  1990. && bus->boardinfo.rev >= 30)
  1991. rf->att = 7;
  1992. else
  1993. rf->att = 6;
  1994. }
  1995. return;
  1996. case 2:
  1997. if (phy->type == B43_PHYTYPE_G) {
  1998. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  1999. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  2000. && bus->boardinfo.rev >= 30)
  2001. rf->att = 3;
  2002. else if (bus->boardinfo.vendor ==
  2003. SSB_BOARDVENDOR_BCM
  2004. && bus->boardinfo.type ==
  2005. SSB_BOARD_BU4306)
  2006. rf->att = 5;
  2007. else if (bus->chip_id == 0x4320)
  2008. rf->att = 4;
  2009. else
  2010. rf->att = 3;
  2011. } else
  2012. rf->att = 6;
  2013. return;
  2014. case 3:
  2015. rf->att = 5;
  2016. return;
  2017. case 4:
  2018. case 5:
  2019. rf->att = 1;
  2020. return;
  2021. case 6:
  2022. case 7:
  2023. rf->att = 5;
  2024. return;
  2025. case 8:
  2026. rf->att = 0xA;
  2027. rf->with_padmix = 1;
  2028. return;
  2029. case 9:
  2030. default:
  2031. rf->att = 5;
  2032. return;
  2033. }
  2034. }
  2035. rf->att = 5;
  2036. }
  2037. static u16 default_tx_control(struct b43_wldev *dev)
  2038. {
  2039. struct b43_phy *phy = &dev->phy;
  2040. if (phy->radio_ver != 0x2050)
  2041. return 0;
  2042. if (phy->radio_rev == 1)
  2043. return B43_TXCTL_PA2DB | B43_TXCTL_TXMIX;
  2044. if (phy->radio_rev < 6)
  2045. return B43_TXCTL_PA2DB;
  2046. if (phy->radio_rev == 8)
  2047. return B43_TXCTL_TXMIX;
  2048. return 0;
  2049. }
  2050. static u8 b43_gphy_aci_detect(struct b43_wldev *dev, u8 channel)
  2051. {
  2052. struct b43_phy *phy = &dev->phy;
  2053. struct b43_phy_g *gphy = phy->g;
  2054. u8 ret = 0;
  2055. u16 saved, rssi, temp;
  2056. int i, j = 0;
  2057. saved = b43_phy_read(dev, 0x0403);
  2058. b43_switch_channel(dev, channel);
  2059. b43_phy_write(dev, 0x0403, (saved & 0xFFF8) | 5);
  2060. if (gphy->aci_hw_rssi)
  2061. rssi = b43_phy_read(dev, 0x048A) & 0x3F;
  2062. else
  2063. rssi = saved & 0x3F;
  2064. /* clamp temp to signed 5bit */
  2065. if (rssi > 32)
  2066. rssi -= 64;
  2067. for (i = 0; i < 100; i++) {
  2068. temp = (b43_phy_read(dev, 0x047F) >> 8) & 0x3F;
  2069. if (temp > 32)
  2070. temp -= 64;
  2071. if (temp < rssi)
  2072. j++;
  2073. if (j >= 20)
  2074. ret = 1;
  2075. }
  2076. b43_phy_write(dev, 0x0403, saved);
  2077. return ret;
  2078. }
  2079. static u8 b43_gphy_aci_scan(struct b43_wldev *dev)
  2080. {
  2081. struct b43_phy *phy = &dev->phy;
  2082. u8 ret[13];
  2083. unsigned int channel = phy->channel;
  2084. unsigned int i, j, start, end;
  2085. if (!((phy->type == B43_PHYTYPE_G) && (phy->rev > 0)))
  2086. return 0;
  2087. b43_phy_lock(dev);
  2088. b43_radio_lock(dev);
  2089. b43_phy_mask(dev, 0x0802, 0xFFFC);
  2090. b43_phy_mask(dev, B43_PHY_G_CRS, 0x7FFF);
  2091. b43_set_all_gains(dev, 3, 8, 1);
  2092. start = (channel - 5 > 0) ? channel - 5 : 1;
  2093. end = (channel + 5 < 14) ? channel + 5 : 13;
  2094. for (i = start; i <= end; i++) {
  2095. if (abs(channel - i) > 2)
  2096. ret[i - 1] = b43_gphy_aci_detect(dev, i);
  2097. }
  2098. b43_switch_channel(dev, channel);
  2099. b43_phy_maskset(dev, 0x0802, 0xFFFC, 0x0003);
  2100. b43_phy_mask(dev, 0x0403, 0xFFF8);
  2101. b43_phy_set(dev, B43_PHY_G_CRS, 0x8000);
  2102. b43_set_original_gains(dev);
  2103. for (i = 0; i < 13; i++) {
  2104. if (!ret[i])
  2105. continue;
  2106. end = (i + 5 < 13) ? i + 5 : 13;
  2107. for (j = i; j < end; j++)
  2108. ret[j] = 1;
  2109. }
  2110. b43_radio_unlock(dev);
  2111. b43_phy_unlock(dev);
  2112. return ret[channel - 1];
  2113. }
  2114. static s32 b43_tssi2dbm_ad(s32 num, s32 den)
  2115. {
  2116. if (num < 0)
  2117. return num / den;
  2118. else
  2119. return (num + den / 2) / den;
  2120. }
  2121. static s8 b43_tssi2dbm_entry(s8 entry[], u8 index,
  2122. s16 pab0, s16 pab1, s16 pab2)
  2123. {
  2124. s32 m1, m2, f = 256, q, delta;
  2125. s8 i = 0;
  2126. m1 = b43_tssi2dbm_ad(16 * pab0 + index * pab1, 32);
  2127. m2 = max(b43_tssi2dbm_ad(32768 + index * pab2, 256), 1);
  2128. do {
  2129. if (i > 15)
  2130. return -EINVAL;
  2131. q = b43_tssi2dbm_ad(f * 4096 -
  2132. b43_tssi2dbm_ad(m2 * f, 16) * f, 2048);
  2133. delta = abs(q - f);
  2134. f = q;
  2135. i++;
  2136. } while (delta >= 2);
  2137. entry[index] = clamp_val(b43_tssi2dbm_ad(m1 * f, 8192), -127, 128);
  2138. return 0;
  2139. }
  2140. u8 * b43_generate_dyn_tssi2dbm_tab(struct b43_wldev *dev,
  2141. s16 pab0, s16 pab1, s16 pab2)
  2142. {
  2143. unsigned int i;
  2144. u8 *tab;
  2145. int err;
  2146. tab = kmalloc(64, GFP_KERNEL);
  2147. if (!tab) {
  2148. b43err(dev->wl, "Could not allocate memory "
  2149. "for tssi2dbm table\n");
  2150. return NULL;
  2151. }
  2152. for (i = 0; i < 64; i++) {
  2153. err = b43_tssi2dbm_entry(tab, i, pab0, pab1, pab2);
  2154. if (err) {
  2155. b43err(dev->wl, "Could not generate "
  2156. "tssi2dBm table\n");
  2157. kfree(tab);
  2158. return NULL;
  2159. }
  2160. }
  2161. return tab;
  2162. }
  2163. /* Initialise the TSSI->dBm lookup table */
  2164. static int b43_gphy_init_tssi2dbm_table(struct b43_wldev *dev)
  2165. {
  2166. struct b43_phy *phy = &dev->phy;
  2167. struct b43_phy_g *gphy = phy->g;
  2168. s16 pab0, pab1, pab2;
  2169. pab0 = (s16) (dev->dev->bus->sprom.pa0b0);
  2170. pab1 = (s16) (dev->dev->bus->sprom.pa0b1);
  2171. pab2 = (s16) (dev->dev->bus->sprom.pa0b2);
  2172. B43_WARN_ON((dev->dev->bus->chip_id == 0x4301) &&
  2173. (phy->radio_ver != 0x2050)); /* Not supported anymore */
  2174. gphy->dyn_tssi_tbl = 0;
  2175. if (pab0 != 0 && pab1 != 0 && pab2 != 0 &&
  2176. pab0 != -1 && pab1 != -1 && pab2 != -1) {
  2177. /* The pabX values are set in SPROM. Use them. */
  2178. if ((s8) dev->dev->bus->sprom.itssi_bg != 0 &&
  2179. (s8) dev->dev->bus->sprom.itssi_bg != -1) {
  2180. gphy->tgt_idle_tssi =
  2181. (s8) (dev->dev->bus->sprom.itssi_bg);
  2182. } else
  2183. gphy->tgt_idle_tssi = 62;
  2184. gphy->tssi2dbm = b43_generate_dyn_tssi2dbm_tab(dev, pab0,
  2185. pab1, pab2);
  2186. if (!gphy->tssi2dbm)
  2187. return -ENOMEM;
  2188. gphy->dyn_tssi_tbl = 1;
  2189. } else {
  2190. /* pabX values not set in SPROM. */
  2191. gphy->tgt_idle_tssi = 52;
  2192. gphy->tssi2dbm = b43_tssi2dbm_g_table;
  2193. }
  2194. return 0;
  2195. }
  2196. static int b43_gphy_op_allocate(struct b43_wldev *dev)
  2197. {
  2198. struct b43_phy_g *gphy;
  2199. struct b43_txpower_lo_control *lo;
  2200. int err;
  2201. gphy = kzalloc(sizeof(*gphy), GFP_KERNEL);
  2202. if (!gphy) {
  2203. err = -ENOMEM;
  2204. goto error;
  2205. }
  2206. dev->phy.g = gphy;
  2207. lo = kzalloc(sizeof(*lo), GFP_KERNEL);
  2208. if (!lo) {
  2209. err = -ENOMEM;
  2210. goto err_free_gphy;
  2211. }
  2212. gphy->lo_control = lo;
  2213. err = b43_gphy_init_tssi2dbm_table(dev);
  2214. if (err)
  2215. goto err_free_lo;
  2216. return 0;
  2217. err_free_lo:
  2218. kfree(lo);
  2219. err_free_gphy:
  2220. kfree(gphy);
  2221. error:
  2222. return err;
  2223. }
  2224. static void b43_gphy_op_prepare_structs(struct b43_wldev *dev)
  2225. {
  2226. struct b43_phy *phy = &dev->phy;
  2227. struct b43_phy_g *gphy = phy->g;
  2228. const void *tssi2dbm;
  2229. int tgt_idle_tssi;
  2230. struct b43_txpower_lo_control *lo;
  2231. unsigned int i;
  2232. /* tssi2dbm table is constant, so it is initialized at alloc time.
  2233. * Save a copy of the pointer. */
  2234. tssi2dbm = gphy->tssi2dbm;
  2235. tgt_idle_tssi = gphy->tgt_idle_tssi;
  2236. /* Save the LO pointer. */
  2237. lo = gphy->lo_control;
  2238. /* Zero out the whole PHY structure. */
  2239. memset(gphy, 0, sizeof(*gphy));
  2240. /* Restore pointers. */
  2241. gphy->tssi2dbm = tssi2dbm;
  2242. gphy->tgt_idle_tssi = tgt_idle_tssi;
  2243. gphy->lo_control = lo;
  2244. memset(gphy->minlowsig, 0xFF, sizeof(gphy->minlowsig));
  2245. /* NRSSI */
  2246. for (i = 0; i < ARRAY_SIZE(gphy->nrssi); i++)
  2247. gphy->nrssi[i] = -1000;
  2248. for (i = 0; i < ARRAY_SIZE(gphy->nrssi_lt); i++)
  2249. gphy->nrssi_lt[i] = i;
  2250. gphy->lofcal = 0xFFFF;
  2251. gphy->initval = 0xFFFF;
  2252. gphy->interfmode = B43_INTERFMODE_NONE;
  2253. /* OFDM-table address caching. */
  2254. gphy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
  2255. gphy->average_tssi = 0xFF;
  2256. /* Local Osciallator structure */
  2257. lo->tx_bias = 0xFF;
  2258. INIT_LIST_HEAD(&lo->calib_list);
  2259. }
  2260. static void b43_gphy_op_free(struct b43_wldev *dev)
  2261. {
  2262. struct b43_phy *phy = &dev->phy;
  2263. struct b43_phy_g *gphy = phy->g;
  2264. kfree(gphy->lo_control);
  2265. if (gphy->dyn_tssi_tbl)
  2266. kfree(gphy->tssi2dbm);
  2267. gphy->dyn_tssi_tbl = 0;
  2268. gphy->tssi2dbm = NULL;
  2269. kfree(gphy);
  2270. dev->phy.g = NULL;
  2271. }
  2272. static int b43_gphy_op_prepare_hardware(struct b43_wldev *dev)
  2273. {
  2274. struct b43_phy *phy = &dev->phy;
  2275. struct b43_phy_g *gphy = phy->g;
  2276. struct b43_txpower_lo_control *lo = gphy->lo_control;
  2277. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2278. default_baseband_attenuation(dev, &gphy->bbatt);
  2279. default_radio_attenuation(dev, &gphy->rfatt);
  2280. gphy->tx_control = (default_tx_control(dev) << 4);
  2281. generate_rfatt_list(dev, &lo->rfatt_list);
  2282. generate_bbatt_list(dev, &lo->bbatt_list);
  2283. /* Commit previous writes */
  2284. b43_read32(dev, B43_MMIO_MACCTL);
  2285. if (phy->rev == 1) {
  2286. /* Workaround: Temporarly disable gmode through the early init
  2287. * phase, as the gmode stuff is not needed for phy rev 1 */
  2288. phy->gmode = 0;
  2289. b43_wireless_core_reset(dev, 0);
  2290. b43_phy_initg(dev);
  2291. phy->gmode = 1;
  2292. b43_wireless_core_reset(dev, B43_TMSLOW_GMODE);
  2293. }
  2294. return 0;
  2295. }
  2296. static int b43_gphy_op_init(struct b43_wldev *dev)
  2297. {
  2298. b43_phy_initg(dev);
  2299. return 0;
  2300. }
  2301. static void b43_gphy_op_exit(struct b43_wldev *dev)
  2302. {
  2303. b43_lo_g_cleanup(dev);
  2304. }
  2305. static u16 b43_gphy_op_read(struct b43_wldev *dev, u16 reg)
  2306. {
  2307. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2308. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2309. }
  2310. static void b43_gphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2311. {
  2312. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2313. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2314. }
  2315. static u16 b43_gphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2316. {
  2317. /* Register 1 is a 32-bit register. */
  2318. B43_WARN_ON(reg == 1);
  2319. /* G-PHY needs 0x80 for read access. */
  2320. reg |= 0x80;
  2321. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2322. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2323. }
  2324. static void b43_gphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2325. {
  2326. /* Register 1 is a 32-bit register. */
  2327. B43_WARN_ON(reg == 1);
  2328. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2329. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2330. }
  2331. static bool b43_gphy_op_supports_hwpctl(struct b43_wldev *dev)
  2332. {
  2333. return (dev->phy.rev >= 6);
  2334. }
  2335. static void b43_gphy_op_software_rfkill(struct b43_wldev *dev,
  2336. enum rfkill_state state)
  2337. {
  2338. struct b43_phy *phy = &dev->phy;
  2339. struct b43_phy_g *gphy = phy->g;
  2340. unsigned int channel;
  2341. might_sleep();
  2342. if (state == RFKILL_STATE_UNBLOCKED) {
  2343. /* Turn radio ON */
  2344. if (phy->radio_on)
  2345. return;
  2346. b43_phy_write(dev, 0x0015, 0x8000);
  2347. b43_phy_write(dev, 0x0015, 0xCC00);
  2348. b43_phy_write(dev, 0x0015, (phy->gmode ? 0x00C0 : 0x0000));
  2349. if (gphy->radio_off_context.valid) {
  2350. /* Restore the RFover values. */
  2351. b43_phy_write(dev, B43_PHY_RFOVER,
  2352. gphy->radio_off_context.rfover);
  2353. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  2354. gphy->radio_off_context.rfoverval);
  2355. gphy->radio_off_context.valid = 0;
  2356. }
  2357. channel = phy->channel;
  2358. b43_gphy_channel_switch(dev, 6, 1);
  2359. b43_gphy_channel_switch(dev, channel, 0);
  2360. } else {
  2361. /* Turn radio OFF */
  2362. u16 rfover, rfoverval;
  2363. rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  2364. rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  2365. gphy->radio_off_context.rfover = rfover;
  2366. gphy->radio_off_context.rfoverval = rfoverval;
  2367. gphy->radio_off_context.valid = 1;
  2368. b43_phy_write(dev, B43_PHY_RFOVER, rfover | 0x008C);
  2369. b43_phy_write(dev, B43_PHY_RFOVERVAL, rfoverval & 0xFF73);
  2370. }
  2371. }
  2372. static int b43_gphy_op_switch_channel(struct b43_wldev *dev,
  2373. unsigned int new_channel)
  2374. {
  2375. if ((new_channel < 1) || (new_channel > 14))
  2376. return -EINVAL;
  2377. b43_gphy_channel_switch(dev, new_channel, 0);
  2378. return 0;
  2379. }
  2380. static unsigned int b43_gphy_op_get_default_chan(struct b43_wldev *dev)
  2381. {
  2382. return 1; /* Default to channel 1 */
  2383. }
  2384. static void b43_gphy_op_set_rx_antenna(struct b43_wldev *dev, int antenna)
  2385. {
  2386. struct b43_phy *phy = &dev->phy;
  2387. u64 hf;
  2388. u16 tmp;
  2389. int autodiv = 0;
  2390. if (antenna == B43_ANTENNA_AUTO0 || antenna == B43_ANTENNA_AUTO1)
  2391. autodiv = 1;
  2392. hf = b43_hf_read(dev);
  2393. hf &= ~B43_HF_ANTDIVHELP;
  2394. b43_hf_write(dev, hf);
  2395. tmp = b43_phy_read(dev, B43_PHY_BBANDCFG);
  2396. tmp &= ~B43_PHY_BBANDCFG_RXANT;
  2397. tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
  2398. << B43_PHY_BBANDCFG_RXANT_SHIFT;
  2399. b43_phy_write(dev, B43_PHY_BBANDCFG, tmp);
  2400. if (autodiv) {
  2401. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  2402. if (antenna == B43_ANTENNA_AUTO0)
  2403. tmp &= ~B43_PHY_ANTDWELL_AUTODIV1;
  2404. else
  2405. tmp |= B43_PHY_ANTDWELL_AUTODIV1;
  2406. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  2407. }
  2408. tmp = b43_phy_read(dev, B43_PHY_ANTWRSETT);
  2409. if (autodiv)
  2410. tmp |= B43_PHY_ANTWRSETT_ARXDIV;
  2411. else
  2412. tmp &= ~B43_PHY_ANTWRSETT_ARXDIV;
  2413. b43_phy_write(dev, B43_PHY_ANTWRSETT, tmp);
  2414. if (phy->rev >= 2) {
  2415. tmp = b43_phy_read(dev, B43_PHY_OFDM61);
  2416. tmp |= B43_PHY_OFDM61_10;
  2417. b43_phy_write(dev, B43_PHY_OFDM61, tmp);
  2418. tmp =
  2419. b43_phy_read(dev, B43_PHY_DIVSRCHGAINBACK);
  2420. tmp = (tmp & 0xFF00) | 0x15;
  2421. b43_phy_write(dev, B43_PHY_DIVSRCHGAINBACK,
  2422. tmp);
  2423. if (phy->rev == 2) {
  2424. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  2425. 8);
  2426. } else {
  2427. tmp =
  2428. b43_phy_read(dev,
  2429. B43_PHY_ADIVRELATED);
  2430. tmp = (tmp & 0xFF00) | 8;
  2431. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  2432. tmp);
  2433. }
  2434. }
  2435. if (phy->rev >= 6)
  2436. b43_phy_write(dev, B43_PHY_OFDM9B, 0xDC);
  2437. hf |= B43_HF_ANTDIVHELP;
  2438. b43_hf_write(dev, hf);
  2439. }
  2440. static int b43_gphy_op_interf_mitigation(struct b43_wldev *dev,
  2441. enum b43_interference_mitigation mode)
  2442. {
  2443. struct b43_phy *phy = &dev->phy;
  2444. struct b43_phy_g *gphy = phy->g;
  2445. int currentmode;
  2446. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2447. if ((phy->rev == 0) || (!phy->gmode))
  2448. return -ENODEV;
  2449. gphy->aci_wlan_automatic = 0;
  2450. switch (mode) {
  2451. case B43_INTERFMODE_AUTOWLAN:
  2452. gphy->aci_wlan_automatic = 1;
  2453. if (gphy->aci_enable)
  2454. mode = B43_INTERFMODE_MANUALWLAN;
  2455. else
  2456. mode = B43_INTERFMODE_NONE;
  2457. break;
  2458. case B43_INTERFMODE_NONE:
  2459. case B43_INTERFMODE_NONWLAN:
  2460. case B43_INTERFMODE_MANUALWLAN:
  2461. break;
  2462. default:
  2463. return -EINVAL;
  2464. }
  2465. currentmode = gphy->interfmode;
  2466. if (currentmode == mode)
  2467. return 0;
  2468. if (currentmode != B43_INTERFMODE_NONE)
  2469. b43_radio_interference_mitigation_disable(dev, currentmode);
  2470. if (mode == B43_INTERFMODE_NONE) {
  2471. gphy->aci_enable = 0;
  2472. gphy->aci_hw_rssi = 0;
  2473. } else
  2474. b43_radio_interference_mitigation_enable(dev, mode);
  2475. gphy->interfmode = mode;
  2476. return 0;
  2477. }
  2478. /* http://bcm-specs.sipsolutions.net/EstimatePowerOut
  2479. * This function converts a TSSI value to dBm in Q5.2
  2480. */
  2481. static s8 b43_gphy_estimate_power_out(struct b43_wldev *dev, s8 tssi)
  2482. {
  2483. struct b43_phy_g *gphy = dev->phy.g;
  2484. s8 dbm;
  2485. s32 tmp;
  2486. tmp = (gphy->tgt_idle_tssi - gphy->cur_idle_tssi + tssi);
  2487. tmp = clamp_val(tmp, 0x00, 0x3F);
  2488. dbm = gphy->tssi2dbm[tmp];
  2489. return dbm;
  2490. }
  2491. static void b43_put_attenuation_into_ranges(struct b43_wldev *dev,
  2492. int *_bbatt, int *_rfatt)
  2493. {
  2494. int rfatt = *_rfatt;
  2495. int bbatt = *_bbatt;
  2496. struct b43_txpower_lo_control *lo = dev->phy.g->lo_control;
  2497. /* Get baseband and radio attenuation values into their permitted ranges.
  2498. * Radio attenuation affects power level 4 times as much as baseband. */
  2499. /* Range constants */
  2500. const int rf_min = lo->rfatt_list.min_val;
  2501. const int rf_max = lo->rfatt_list.max_val;
  2502. const int bb_min = lo->bbatt_list.min_val;
  2503. const int bb_max = lo->bbatt_list.max_val;
  2504. while (1) {
  2505. if (rfatt > rf_max && bbatt > bb_max - 4)
  2506. break; /* Can not get it into ranges */
  2507. if (rfatt < rf_min && bbatt < bb_min + 4)
  2508. break; /* Can not get it into ranges */
  2509. if (bbatt > bb_max && rfatt > rf_max - 1)
  2510. break; /* Can not get it into ranges */
  2511. if (bbatt < bb_min && rfatt < rf_min + 1)
  2512. break; /* Can not get it into ranges */
  2513. if (bbatt > bb_max) {
  2514. bbatt -= 4;
  2515. rfatt += 1;
  2516. continue;
  2517. }
  2518. if (bbatt < bb_min) {
  2519. bbatt += 4;
  2520. rfatt -= 1;
  2521. continue;
  2522. }
  2523. if (rfatt > rf_max) {
  2524. rfatt -= 1;
  2525. bbatt += 4;
  2526. continue;
  2527. }
  2528. if (rfatt < rf_min) {
  2529. rfatt += 1;
  2530. bbatt -= 4;
  2531. continue;
  2532. }
  2533. break;
  2534. }
  2535. *_rfatt = clamp_val(rfatt, rf_min, rf_max);
  2536. *_bbatt = clamp_val(bbatt, bb_min, bb_max);
  2537. }
  2538. static void b43_gphy_op_adjust_txpower(struct b43_wldev *dev)
  2539. {
  2540. struct b43_phy *phy = &dev->phy;
  2541. struct b43_phy_g *gphy = phy->g;
  2542. int rfatt, bbatt;
  2543. u8 tx_control;
  2544. b43_mac_suspend(dev);
  2545. spin_lock_irq(&dev->wl->irq_lock);
  2546. /* Calculate the new attenuation values. */
  2547. bbatt = gphy->bbatt.att;
  2548. bbatt += gphy->bbatt_delta;
  2549. rfatt = gphy->rfatt.att;
  2550. rfatt += gphy->rfatt_delta;
  2551. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  2552. tx_control = gphy->tx_control;
  2553. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 2)) {
  2554. if (rfatt <= 1) {
  2555. if (tx_control == 0) {
  2556. tx_control =
  2557. B43_TXCTL_PA2DB |
  2558. B43_TXCTL_TXMIX;
  2559. rfatt += 2;
  2560. bbatt += 2;
  2561. } else if (dev->dev->bus->sprom.
  2562. boardflags_lo &
  2563. B43_BFL_PACTRL) {
  2564. bbatt += 4 * (rfatt - 2);
  2565. rfatt = 2;
  2566. }
  2567. } else if (rfatt > 4 && tx_control) {
  2568. tx_control = 0;
  2569. if (bbatt < 3) {
  2570. rfatt -= 3;
  2571. bbatt += 2;
  2572. } else {
  2573. rfatt -= 2;
  2574. bbatt -= 2;
  2575. }
  2576. }
  2577. }
  2578. /* Save the control values */
  2579. gphy->tx_control = tx_control;
  2580. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  2581. gphy->rfatt.att = rfatt;
  2582. gphy->bbatt.att = bbatt;
  2583. /* We drop the lock early, so we can sleep during hardware
  2584. * adjustment. Possible races with op_recalc_txpower are harmless,
  2585. * as we will be called once again in case we raced. */
  2586. spin_unlock_irq(&dev->wl->irq_lock);
  2587. if (b43_debug(dev, B43_DBG_XMITPOWER))
  2588. b43dbg(dev->wl, "Adjusting TX power\n");
  2589. /* Adjust the hardware */
  2590. b43_phy_lock(dev);
  2591. b43_radio_lock(dev);
  2592. b43_set_txpower_g(dev, &gphy->bbatt, &gphy->rfatt,
  2593. gphy->tx_control);
  2594. b43_radio_unlock(dev);
  2595. b43_phy_unlock(dev);
  2596. b43_mac_enable(dev);
  2597. }
  2598. static enum b43_txpwr_result b43_gphy_op_recalc_txpower(struct b43_wldev *dev,
  2599. bool ignore_tssi)
  2600. {
  2601. struct b43_phy *phy = &dev->phy;
  2602. struct b43_phy_g *gphy = phy->g;
  2603. unsigned int average_tssi;
  2604. int cck_result, ofdm_result;
  2605. int estimated_pwr, desired_pwr, pwr_adjust;
  2606. int rfatt_delta, bbatt_delta;
  2607. unsigned int max_pwr;
  2608. /* First get the average TSSI */
  2609. cck_result = b43_phy_shm_tssi_read(dev, B43_SHM_SH_TSSI_CCK);
  2610. ofdm_result = b43_phy_shm_tssi_read(dev, B43_SHM_SH_TSSI_OFDM_G);
  2611. if ((cck_result < 0) && (ofdm_result < 0)) {
  2612. /* No TSSI information available */
  2613. if (!ignore_tssi)
  2614. goto no_adjustment_needed;
  2615. cck_result = 0;
  2616. ofdm_result = 0;
  2617. }
  2618. if (cck_result < 0)
  2619. average_tssi = ofdm_result;
  2620. else if (ofdm_result < 0)
  2621. average_tssi = cck_result;
  2622. else
  2623. average_tssi = (cck_result + ofdm_result) / 2;
  2624. /* Merge the average with the stored value. */
  2625. if (likely(gphy->average_tssi != 0xFF))
  2626. average_tssi = (average_tssi + gphy->average_tssi) / 2;
  2627. gphy->average_tssi = average_tssi;
  2628. B43_WARN_ON(average_tssi >= B43_TSSI_MAX);
  2629. /* Estimate the TX power emission based on the TSSI */
  2630. estimated_pwr = b43_gphy_estimate_power_out(dev, average_tssi);
  2631. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2632. max_pwr = dev->dev->bus->sprom.maxpwr_bg;
  2633. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)
  2634. max_pwr -= 3; /* minus 0.75 */
  2635. if (unlikely(max_pwr >= INT_TO_Q52(30/*dBm*/))) {
  2636. b43warn(dev->wl,
  2637. "Invalid max-TX-power value in SPROM.\n");
  2638. max_pwr = INT_TO_Q52(20); /* fake it */
  2639. dev->dev->bus->sprom.maxpwr_bg = max_pwr;
  2640. }
  2641. /* Get desired power (in Q5.2) */
  2642. if (phy->desired_txpower < 0)
  2643. desired_pwr = INT_TO_Q52(0);
  2644. else
  2645. desired_pwr = INT_TO_Q52(phy->desired_txpower);
  2646. /* And limit it. max_pwr already is Q5.2 */
  2647. desired_pwr = clamp_val(desired_pwr, 0, max_pwr);
  2648. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  2649. b43dbg(dev->wl,
  2650. "[TX power] current = " Q52_FMT
  2651. " dBm, desired = " Q52_FMT
  2652. " dBm, max = " Q52_FMT "\n",
  2653. Q52_ARG(estimated_pwr),
  2654. Q52_ARG(desired_pwr),
  2655. Q52_ARG(max_pwr));
  2656. }
  2657. /* Calculate the adjustment delta. */
  2658. pwr_adjust = desired_pwr - estimated_pwr;
  2659. if (pwr_adjust == 0)
  2660. goto no_adjustment_needed;
  2661. /* RF attenuation delta. */
  2662. rfatt_delta = ((pwr_adjust + 7) / 8);
  2663. /* Lower attenuation => Bigger power output. Negate it. */
  2664. rfatt_delta = -rfatt_delta;
  2665. /* Baseband attenuation delta. */
  2666. bbatt_delta = pwr_adjust / 2;
  2667. /* Lower attenuation => Bigger power output. Negate it. */
  2668. bbatt_delta = -bbatt_delta;
  2669. /* RF att affects power level 4 times as much as
  2670. * Baseband attennuation. Subtract it. */
  2671. bbatt_delta -= 4 * rfatt_delta;
  2672. #if B43_DEBUG
  2673. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  2674. int dbm = pwr_adjust < 0 ? -pwr_adjust : pwr_adjust;
  2675. b43dbg(dev->wl,
  2676. "[TX power deltas] %s" Q52_FMT " dBm => "
  2677. "bbatt-delta = %d, rfatt-delta = %d\n",
  2678. (pwr_adjust < 0 ? "-" : ""), Q52_ARG(dbm),
  2679. bbatt_delta, rfatt_delta);
  2680. }
  2681. #endif /* DEBUG */
  2682. /* So do we finally need to adjust something in hardware? */
  2683. if ((rfatt_delta == 0) && (bbatt_delta == 0))
  2684. goto no_adjustment_needed;
  2685. /* Save the deltas for later when we adjust the power. */
  2686. gphy->bbatt_delta = bbatt_delta;
  2687. gphy->rfatt_delta = rfatt_delta;
  2688. /* We need to adjust the TX power on the device. */
  2689. return B43_TXPWR_RES_NEED_ADJUST;
  2690. no_adjustment_needed:
  2691. return B43_TXPWR_RES_DONE;
  2692. }
  2693. static void b43_gphy_op_pwork_15sec(struct b43_wldev *dev)
  2694. {
  2695. struct b43_phy *phy = &dev->phy;
  2696. struct b43_phy_g *gphy = phy->g;
  2697. b43_mac_suspend(dev);
  2698. //TODO: update_aci_moving_average
  2699. if (gphy->aci_enable && gphy->aci_wlan_automatic) {
  2700. if (!gphy->aci_enable && 1 /*TODO: not scanning? */ ) {
  2701. if (0 /*TODO: bunch of conditions */ ) {
  2702. phy->ops->interf_mitigation(dev,
  2703. B43_INTERFMODE_MANUALWLAN);
  2704. }
  2705. } else if (0 /*TODO*/) {
  2706. if (/*(aci_average > 1000) &&*/ !b43_gphy_aci_scan(dev))
  2707. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2708. }
  2709. } else if (gphy->interfmode == B43_INTERFMODE_NONWLAN &&
  2710. phy->rev == 1) {
  2711. //TODO: implement rev1 workaround
  2712. }
  2713. b43_lo_g_maintanance_work(dev);
  2714. b43_mac_enable(dev);
  2715. }
  2716. static void b43_gphy_op_pwork_60sec(struct b43_wldev *dev)
  2717. {
  2718. struct b43_phy *phy = &dev->phy;
  2719. if (!(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI))
  2720. return;
  2721. b43_mac_suspend(dev);
  2722. b43_calc_nrssi_slope(dev);
  2723. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
  2724. u8 old_chan = phy->channel;
  2725. /* VCO Calibration */
  2726. if (old_chan >= 8)
  2727. b43_switch_channel(dev, 1);
  2728. else
  2729. b43_switch_channel(dev, 13);
  2730. b43_switch_channel(dev, old_chan);
  2731. }
  2732. b43_mac_enable(dev);
  2733. }
  2734. const struct b43_phy_operations b43_phyops_g = {
  2735. .allocate = b43_gphy_op_allocate,
  2736. .free = b43_gphy_op_free,
  2737. .prepare_structs = b43_gphy_op_prepare_structs,
  2738. .prepare_hardware = b43_gphy_op_prepare_hardware,
  2739. .init = b43_gphy_op_init,
  2740. .exit = b43_gphy_op_exit,
  2741. .phy_read = b43_gphy_op_read,
  2742. .phy_write = b43_gphy_op_write,
  2743. .radio_read = b43_gphy_op_radio_read,
  2744. .radio_write = b43_gphy_op_radio_write,
  2745. .supports_hwpctl = b43_gphy_op_supports_hwpctl,
  2746. .software_rfkill = b43_gphy_op_software_rfkill,
  2747. .switch_analog = b43_phyop_switch_analog_generic,
  2748. .switch_channel = b43_gphy_op_switch_channel,
  2749. .get_default_chan = b43_gphy_op_get_default_chan,
  2750. .set_rx_antenna = b43_gphy_op_set_rx_antenna,
  2751. .interf_mitigation = b43_gphy_op_interf_mitigation,
  2752. .recalc_txpower = b43_gphy_op_recalc_txpower,
  2753. .adjust_txpower = b43_gphy_op_adjust_txpower,
  2754. .pwork_15sec = b43_gphy_op_pwork_15sec,
  2755. .pwork_60sec = b43_gphy_op_pwork_60sec,
  2756. };