Kconfig 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_AOUT
  5. select HAVE_DMA_API_DEBUG
  6. select HAVE_IDE
  7. select HAVE_MEMBLOCK
  8. select RTC_LIB
  9. select SYS_SUPPORTS_APM_EMULATION
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  12. select HAVE_ARCH_KGDB
  13. select HAVE_KPROBES if !XIP_KERNEL
  14. select HAVE_KRETPROBES if (HAVE_KPROBES)
  15. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  16. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  17. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  18. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  19. select HAVE_GENERIC_DMA_COHERENT
  20. select HAVE_KERNEL_GZIP
  21. select HAVE_KERNEL_LZO
  22. select HAVE_KERNEL_LZMA
  23. select HAVE_IRQ_WORK
  24. select HAVE_PERF_EVENTS
  25. select PERF_USE_VMALLOC
  26. select HAVE_REGS_AND_STACK_ACCESS_API
  27. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  28. select HAVE_C_RECORDMCOUNT
  29. select HAVE_GENERIC_HARDIRQS
  30. select HAVE_SPARSE_IRQ
  31. select GENERIC_IRQ_SHOW
  32. help
  33. The ARM series is a line of low-power-consumption RISC chip designs
  34. licensed by ARM Ltd and targeted at embedded applications and
  35. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  36. manufactured, but legacy ARM-based PC hardware remains popular in
  37. Europe. There is an ARM Linux project with a web page at
  38. <http://www.arm.linux.org.uk/>.
  39. config ARM_HAS_SG_CHAIN
  40. bool
  41. config HAVE_PWM
  42. bool
  43. config MIGHT_HAVE_PCI
  44. bool
  45. config SYS_SUPPORTS_APM_EMULATION
  46. bool
  47. config HAVE_SCHED_CLOCK
  48. bool
  49. config GENERIC_GPIO
  50. bool
  51. config ARCH_USES_GETTIMEOFFSET
  52. bool
  53. default n
  54. config GENERIC_CLOCKEVENTS
  55. bool
  56. config GENERIC_CLOCKEVENTS_BROADCAST
  57. bool
  58. depends on GENERIC_CLOCKEVENTS
  59. default y if SMP
  60. config KTIME_SCALAR
  61. bool
  62. default y
  63. config HAVE_TCM
  64. bool
  65. select GENERIC_ALLOCATOR
  66. config HAVE_PROC_CPU
  67. bool
  68. config NO_IOPORT
  69. bool
  70. config EISA
  71. bool
  72. ---help---
  73. The Extended Industry Standard Architecture (EISA) bus was
  74. developed as an open alternative to the IBM MicroChannel bus.
  75. The EISA bus provided some of the features of the IBM MicroChannel
  76. bus while maintaining backward compatibility with cards made for
  77. the older ISA bus. The EISA bus saw limited use between 1988 and
  78. 1995 when it was made obsolete by the PCI bus.
  79. Say Y here if you are building a kernel for an EISA-based machine.
  80. Otherwise, say N.
  81. config SBUS
  82. bool
  83. config MCA
  84. bool
  85. help
  86. MicroChannel Architecture is found in some IBM PS/2 machines and
  87. laptops. It is a bus system similar to PCI or ISA. See
  88. <file:Documentation/mca.txt> (and especially the web page given
  89. there) before attempting to build an MCA bus kernel.
  90. config STACKTRACE_SUPPORT
  91. bool
  92. default y
  93. config HAVE_LATENCYTOP_SUPPORT
  94. bool
  95. depends on !SMP
  96. default y
  97. config LOCKDEP_SUPPORT
  98. bool
  99. default y
  100. config TRACE_IRQFLAGS_SUPPORT
  101. bool
  102. default y
  103. config HARDIRQS_SW_RESEND
  104. bool
  105. default y
  106. config GENERIC_IRQ_PROBE
  107. bool
  108. default y
  109. config GENERIC_LOCKBREAK
  110. bool
  111. default y
  112. depends on SMP && PREEMPT
  113. config RWSEM_GENERIC_SPINLOCK
  114. bool
  115. default y
  116. config RWSEM_XCHGADD_ALGORITHM
  117. bool
  118. config ARCH_HAS_ILOG2_U32
  119. bool
  120. config ARCH_HAS_ILOG2_U64
  121. bool
  122. config ARCH_HAS_CPUFREQ
  123. bool
  124. help
  125. Internal node to signify that the ARCH has CPUFREQ support
  126. and that the relevant menu configurations are displayed for
  127. it.
  128. config ARCH_HAS_CPU_IDLE_WAIT
  129. def_bool y
  130. config GENERIC_HWEIGHT
  131. bool
  132. default y
  133. config GENERIC_CALIBRATE_DELAY
  134. bool
  135. default y
  136. config ARCH_MAY_HAVE_PC_FDC
  137. bool
  138. config ZONE_DMA
  139. bool
  140. config NEED_DMA_MAP_STATE
  141. def_bool y
  142. config GENERIC_ISA_DMA
  143. bool
  144. config FIQ
  145. bool
  146. config ARCH_MTD_XIP
  147. bool
  148. config VECTORS_BASE
  149. hex
  150. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  151. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  152. default 0x00000000
  153. help
  154. The base address of exception vectors.
  155. config ARM_PATCH_PHYS_VIRT
  156. bool "Patch physical to virtual translations at runtime"
  157. depends on !XIP_KERNEL && MMU
  158. depends on !ARCH_REALVIEW || !SPARSEMEM
  159. help
  160. Patch phys-to-virt and virt-to-phys translation functions at
  161. boot and module load time according to the position of the
  162. kernel in system memory.
  163. This can only be used with non-XIP MMU kernels where the base
  164. of physical memory is at a 16MB boundary, or theoretically 64K
  165. for the MSM machine class.
  166. config ARM_PATCH_PHYS_VIRT_16BIT
  167. def_bool y
  168. depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM
  169. help
  170. This option extends the physical to virtual translation patching
  171. to allow physical memory down to a theoretical minimum of 64K
  172. boundaries.
  173. source "init/Kconfig"
  174. source "kernel/Kconfig.freezer"
  175. menu "System Type"
  176. config MMU
  177. bool "MMU-based Paged Memory Management Support"
  178. default y
  179. help
  180. Select if you want MMU-based virtualised addressing space
  181. support by paged memory management. If unsure, say 'Y'.
  182. #
  183. # The "ARM system type" choice list is ordered alphabetically by option
  184. # text. Please add new entries in the option alphabetic order.
  185. #
  186. choice
  187. prompt "ARM system type"
  188. default ARCH_VERSATILE
  189. config ARCH_INTEGRATOR
  190. bool "ARM Ltd. Integrator family"
  191. select ARM_AMBA
  192. select ARCH_HAS_CPUFREQ
  193. select CLKDEV_LOOKUP
  194. select HAVE_MACH_CLKDEV
  195. select ICST
  196. select GENERIC_CLOCKEVENTS
  197. select PLAT_VERSATILE
  198. select PLAT_VERSATILE_FPGA_IRQ
  199. help
  200. Support for ARM's Integrator platform.
  201. config ARCH_REALVIEW
  202. bool "ARM Ltd. RealView family"
  203. select ARM_AMBA
  204. select CLKDEV_LOOKUP
  205. select HAVE_MACH_CLKDEV
  206. select ICST
  207. select GENERIC_CLOCKEVENTS
  208. select ARCH_WANT_OPTIONAL_GPIOLIB
  209. select PLAT_VERSATILE
  210. select PLAT_VERSATILE_CLCD
  211. select ARM_TIMER_SP804
  212. select GPIO_PL061 if GPIOLIB
  213. help
  214. This enables support for ARM Ltd RealView boards.
  215. config ARCH_VERSATILE
  216. bool "ARM Ltd. Versatile family"
  217. select ARM_AMBA
  218. select ARM_VIC
  219. select CLKDEV_LOOKUP
  220. select HAVE_MACH_CLKDEV
  221. select ICST
  222. select GENERIC_CLOCKEVENTS
  223. select ARCH_WANT_OPTIONAL_GPIOLIB
  224. select PLAT_VERSATILE
  225. select PLAT_VERSATILE_CLCD
  226. select PLAT_VERSATILE_FPGA_IRQ
  227. select ARM_TIMER_SP804
  228. help
  229. This enables support for ARM Ltd Versatile board.
  230. config ARCH_VEXPRESS
  231. bool "ARM Ltd. Versatile Express family"
  232. select ARCH_WANT_OPTIONAL_GPIOLIB
  233. select ARM_AMBA
  234. select ARM_TIMER_SP804
  235. select CLKDEV_LOOKUP
  236. select HAVE_MACH_CLKDEV
  237. select GENERIC_CLOCKEVENTS
  238. select HAVE_CLK
  239. select HAVE_PATA_PLATFORM
  240. select ICST
  241. select PLAT_VERSATILE
  242. select PLAT_VERSATILE_CLCD
  243. help
  244. This enables support for the ARM Ltd Versatile Express boards.
  245. config ARCH_AT91
  246. bool "Atmel AT91"
  247. select ARCH_REQUIRE_GPIOLIB
  248. select HAVE_CLK
  249. select CLKDEV_LOOKUP
  250. select ARM_PATCH_PHYS_VIRT if MMU
  251. help
  252. This enables support for systems based on the Atmel AT91RM9200,
  253. AT91SAM9 and AT91CAP9 processors.
  254. config ARCH_BCMRING
  255. bool "Broadcom BCMRING"
  256. depends on MMU
  257. select CPU_V6
  258. select ARM_AMBA
  259. select ARM_TIMER_SP804
  260. select CLKDEV_LOOKUP
  261. select GENERIC_CLOCKEVENTS
  262. select ARCH_WANT_OPTIONAL_GPIOLIB
  263. help
  264. Support for Broadcom's BCMRing platform.
  265. config ARCH_CLPS711X
  266. bool "Cirrus Logic CLPS711x/EP721x-based"
  267. select CPU_ARM720T
  268. select ARCH_USES_GETTIMEOFFSET
  269. help
  270. Support for Cirrus Logic 711x/721x based boards.
  271. config ARCH_CNS3XXX
  272. bool "Cavium Networks CNS3XXX family"
  273. select CPU_V6K
  274. select GENERIC_CLOCKEVENTS
  275. select ARM_GIC
  276. select MIGHT_HAVE_PCI
  277. select PCI_DOMAINS if PCI
  278. help
  279. Support for Cavium Networks CNS3XXX platform.
  280. config ARCH_GEMINI
  281. bool "Cortina Systems Gemini"
  282. select CPU_FA526
  283. select ARCH_REQUIRE_GPIOLIB
  284. select ARCH_USES_GETTIMEOFFSET
  285. help
  286. Support for the Cortina Systems Gemini family SoCs
  287. config ARCH_PRIMA2
  288. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  289. select CPU_V7
  290. select GENERIC_TIME
  291. select NO_IOPORT
  292. select GENERIC_CLOCKEVENTS
  293. select CLKDEV_LOOKUP
  294. select GENERIC_IRQ_CHIP
  295. select USE_OF
  296. select ZONE_DMA
  297. help
  298. Support for CSR SiRFSoC ARM Cortex A9 Platform
  299. config ARCH_EBSA110
  300. bool "EBSA-110"
  301. select CPU_SA110
  302. select ISA
  303. select NO_IOPORT
  304. select ARCH_USES_GETTIMEOFFSET
  305. help
  306. This is an evaluation board for the StrongARM processor available
  307. from Digital. It has limited hardware on-board, including an
  308. Ethernet interface, two PCMCIA sockets, two serial ports and a
  309. parallel port.
  310. config ARCH_EP93XX
  311. bool "EP93xx-based"
  312. select CPU_ARM920T
  313. select ARM_AMBA
  314. select ARM_VIC
  315. select CLKDEV_LOOKUP
  316. select ARCH_REQUIRE_GPIOLIB
  317. select ARCH_HAS_HOLES_MEMORYMODEL
  318. select ARCH_USES_GETTIMEOFFSET
  319. help
  320. This enables support for the Cirrus EP93xx series of CPUs.
  321. config ARCH_FOOTBRIDGE
  322. bool "FootBridge"
  323. select CPU_SA110
  324. select FOOTBRIDGE
  325. select GENERIC_CLOCKEVENTS
  326. help
  327. Support for systems based on the DC21285 companion chip
  328. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  329. config ARCH_MXC
  330. bool "Freescale MXC/iMX-based"
  331. select GENERIC_CLOCKEVENTS
  332. select ARCH_REQUIRE_GPIOLIB
  333. select CLKDEV_LOOKUP
  334. select CLKSRC_MMIO
  335. select GENERIC_IRQ_CHIP
  336. select HAVE_SCHED_CLOCK
  337. help
  338. Support for Freescale MXC/iMX-based family of processors
  339. config ARCH_MXS
  340. bool "Freescale MXS-based"
  341. select GENERIC_CLOCKEVENTS
  342. select ARCH_REQUIRE_GPIOLIB
  343. select CLKDEV_LOOKUP
  344. select CLKSRC_MMIO
  345. help
  346. Support for Freescale MXS-based family of processors
  347. config ARCH_NETX
  348. bool "Hilscher NetX based"
  349. select CLKSRC_MMIO
  350. select CPU_ARM926T
  351. select ARM_VIC
  352. select GENERIC_CLOCKEVENTS
  353. help
  354. This enables support for systems based on the Hilscher NetX Soc
  355. config ARCH_H720X
  356. bool "Hynix HMS720x-based"
  357. select CPU_ARM720T
  358. select ISA_DMA_API
  359. select ARCH_USES_GETTIMEOFFSET
  360. help
  361. This enables support for systems based on the Hynix HMS720x
  362. config ARCH_IOP13XX
  363. bool "IOP13xx-based"
  364. depends on MMU
  365. select CPU_XSC3
  366. select PLAT_IOP
  367. select PCI
  368. select ARCH_SUPPORTS_MSI
  369. select VMSPLIT_1G
  370. help
  371. Support for Intel's IOP13XX (XScale) family of processors.
  372. config ARCH_IOP32X
  373. bool "IOP32x-based"
  374. depends on MMU
  375. select CPU_XSCALE
  376. select PLAT_IOP
  377. select PCI
  378. select ARCH_REQUIRE_GPIOLIB
  379. help
  380. Support for Intel's 80219 and IOP32X (XScale) family of
  381. processors.
  382. config ARCH_IOP33X
  383. bool "IOP33x-based"
  384. depends on MMU
  385. select CPU_XSCALE
  386. select PLAT_IOP
  387. select PCI
  388. select ARCH_REQUIRE_GPIOLIB
  389. help
  390. Support for Intel's IOP33X (XScale) family of processors.
  391. config ARCH_IXP23XX
  392. bool "IXP23XX-based"
  393. depends on MMU
  394. select CPU_XSC3
  395. select PCI
  396. select ARCH_USES_GETTIMEOFFSET
  397. help
  398. Support for Intel's IXP23xx (XScale) family of processors.
  399. config ARCH_IXP2000
  400. bool "IXP2400/2800-based"
  401. depends on MMU
  402. select CPU_XSCALE
  403. select PCI
  404. select ARCH_USES_GETTIMEOFFSET
  405. help
  406. Support for Intel's IXP2400/2800 (XScale) family of processors.
  407. config ARCH_IXP4XX
  408. bool "IXP4xx-based"
  409. depends on MMU
  410. select CLKSRC_MMIO
  411. select CPU_XSCALE
  412. select GENERIC_GPIO
  413. select GENERIC_CLOCKEVENTS
  414. select HAVE_SCHED_CLOCK
  415. select MIGHT_HAVE_PCI
  416. select DMABOUNCE if PCI
  417. help
  418. Support for Intel's IXP4XX (XScale) family of processors.
  419. config ARCH_DOVE
  420. bool "Marvell Dove"
  421. select CPU_V7
  422. select PCI
  423. select ARCH_REQUIRE_GPIOLIB
  424. select GENERIC_CLOCKEVENTS
  425. select PLAT_ORION
  426. help
  427. Support for the Marvell Dove SoC 88AP510
  428. config ARCH_KIRKWOOD
  429. bool "Marvell Kirkwood"
  430. select CPU_FEROCEON
  431. select PCI
  432. select ARCH_REQUIRE_GPIOLIB
  433. select GENERIC_CLOCKEVENTS
  434. select PLAT_ORION
  435. help
  436. Support for the following Marvell Kirkwood series SoCs:
  437. 88F6180, 88F6192 and 88F6281.
  438. config ARCH_LPC32XX
  439. bool "NXP LPC32XX"
  440. select CLKSRC_MMIO
  441. select CPU_ARM926T
  442. select ARCH_REQUIRE_GPIOLIB
  443. select HAVE_IDE
  444. select ARM_AMBA
  445. select USB_ARCH_HAS_OHCI
  446. select CLKDEV_LOOKUP
  447. select GENERIC_TIME
  448. select GENERIC_CLOCKEVENTS
  449. help
  450. Support for the NXP LPC32XX family of processors
  451. config ARCH_MV78XX0
  452. bool "Marvell MV78xx0"
  453. select CPU_FEROCEON
  454. select PCI
  455. select ARCH_REQUIRE_GPIOLIB
  456. select GENERIC_CLOCKEVENTS
  457. select PLAT_ORION
  458. help
  459. Support for the following Marvell MV78xx0 series SoCs:
  460. MV781x0, MV782x0.
  461. config ARCH_ORION5X
  462. bool "Marvell Orion"
  463. depends on MMU
  464. select CPU_FEROCEON
  465. select PCI
  466. select ARCH_REQUIRE_GPIOLIB
  467. select GENERIC_CLOCKEVENTS
  468. select PLAT_ORION
  469. help
  470. Support for the following Marvell Orion 5x series SoCs:
  471. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  472. Orion-2 (5281), Orion-1-90 (6183).
  473. config ARCH_MMP
  474. bool "Marvell PXA168/910/MMP2"
  475. depends on MMU
  476. select ARCH_REQUIRE_GPIOLIB
  477. select CLKDEV_LOOKUP
  478. select GENERIC_CLOCKEVENTS
  479. select HAVE_SCHED_CLOCK
  480. select TICK_ONESHOT
  481. select PLAT_PXA
  482. select SPARSE_IRQ
  483. help
  484. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  485. config ARCH_KS8695
  486. bool "Micrel/Kendin KS8695"
  487. select CPU_ARM922T
  488. select ARCH_REQUIRE_GPIOLIB
  489. select ARCH_USES_GETTIMEOFFSET
  490. help
  491. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  492. System-on-Chip devices.
  493. config ARCH_W90X900
  494. bool "Nuvoton W90X900 CPU"
  495. select CPU_ARM926T
  496. select ARCH_REQUIRE_GPIOLIB
  497. select CLKDEV_LOOKUP
  498. select CLKSRC_MMIO
  499. select GENERIC_CLOCKEVENTS
  500. help
  501. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  502. At present, the w90x900 has been renamed nuc900, regarding
  503. the ARM series product line, you can login the following
  504. link address to know more.
  505. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  506. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  507. config ARCH_NUC93X
  508. bool "Nuvoton NUC93X CPU"
  509. select CPU_ARM926T
  510. select CLKDEV_LOOKUP
  511. help
  512. Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
  513. low-power and high performance MPEG-4/JPEG multimedia controller chip.
  514. config ARCH_TEGRA
  515. bool "NVIDIA Tegra"
  516. select CLKDEV_LOOKUP
  517. select CLKSRC_MMIO
  518. select GENERIC_TIME
  519. select GENERIC_CLOCKEVENTS
  520. select GENERIC_GPIO
  521. select HAVE_CLK
  522. select HAVE_SCHED_CLOCK
  523. select ARCH_HAS_CPUFREQ
  524. help
  525. This enables support for NVIDIA Tegra based systems (Tegra APX,
  526. Tegra 6xx and Tegra 2 series).
  527. config ARCH_PNX4008
  528. bool "Philips Nexperia PNX4008 Mobile"
  529. select CPU_ARM926T
  530. select CLKDEV_LOOKUP
  531. select ARCH_USES_GETTIMEOFFSET
  532. help
  533. This enables support for Philips PNX4008 mobile platform.
  534. config ARCH_PXA
  535. bool "PXA2xx/PXA3xx-based"
  536. depends on MMU
  537. select ARCH_MTD_XIP
  538. select ARCH_HAS_CPUFREQ
  539. select CLKDEV_LOOKUP
  540. select CLKSRC_MMIO
  541. select ARCH_REQUIRE_GPIOLIB
  542. select GENERIC_CLOCKEVENTS
  543. select HAVE_SCHED_CLOCK
  544. select TICK_ONESHOT
  545. select PLAT_PXA
  546. select SPARSE_IRQ
  547. select AUTO_ZRELADDR
  548. select MULTI_IRQ_HANDLER
  549. help
  550. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  551. config ARCH_MSM
  552. bool "Qualcomm MSM"
  553. select HAVE_CLK
  554. select GENERIC_CLOCKEVENTS
  555. select ARCH_REQUIRE_GPIOLIB
  556. select CLKDEV_LOOKUP
  557. help
  558. Support for Qualcomm MSM/QSD based systems. This runs on the
  559. apps processor of the MSM/QSD and depends on a shared memory
  560. interface to the modem processor which runs the baseband
  561. stack and controls some vital subsystems
  562. (clock and power control, etc).
  563. config ARCH_SHMOBILE
  564. bool "Renesas SH-Mobile / R-Mobile"
  565. select HAVE_CLK
  566. select CLKDEV_LOOKUP
  567. select HAVE_MACH_CLKDEV
  568. select GENERIC_CLOCKEVENTS
  569. select NO_IOPORT
  570. select SPARSE_IRQ
  571. select MULTI_IRQ_HANDLER
  572. select PM_GENERIC_DOMAINS if PM
  573. help
  574. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  575. config ARCH_RPC
  576. bool "RiscPC"
  577. select ARCH_ACORN
  578. select FIQ
  579. select TIMER_ACORN
  580. select ARCH_MAY_HAVE_PC_FDC
  581. select HAVE_PATA_PLATFORM
  582. select ISA_DMA_API
  583. select NO_IOPORT
  584. select ARCH_SPARSEMEM_ENABLE
  585. select ARCH_USES_GETTIMEOFFSET
  586. help
  587. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  588. CD-ROM interface, serial and parallel port, and the floppy drive.
  589. config ARCH_SA1100
  590. bool "SA1100-based"
  591. select CLKSRC_MMIO
  592. select CPU_SA1100
  593. select ISA
  594. select ARCH_SPARSEMEM_ENABLE
  595. select ARCH_MTD_XIP
  596. select ARCH_HAS_CPUFREQ
  597. select CPU_FREQ
  598. select GENERIC_CLOCKEVENTS
  599. select HAVE_CLK
  600. select HAVE_SCHED_CLOCK
  601. select TICK_ONESHOT
  602. select ARCH_REQUIRE_GPIOLIB
  603. help
  604. Support for StrongARM 11x0 based boards.
  605. config ARCH_S3C2410
  606. bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
  607. select GENERIC_GPIO
  608. select ARCH_HAS_CPUFREQ
  609. select HAVE_CLK
  610. select CLKDEV_LOOKUP
  611. select ARCH_USES_GETTIMEOFFSET
  612. select HAVE_S3C2410_I2C if I2C
  613. help
  614. Samsung S3C2410X CPU based systems, such as the Simtec Electronics
  615. BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
  616. the Samsung SMDK2410 development board (and derivatives).
  617. Note, the S3C2416 and the S3C2450 are so close that they even share
  618. the same SoC ID code. This means that there is no separate machine
  619. directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
  620. config ARCH_S3C64XX
  621. bool "Samsung S3C64XX"
  622. select PLAT_SAMSUNG
  623. select CPU_V6
  624. select ARM_VIC
  625. select HAVE_CLK
  626. select CLKDEV_LOOKUP
  627. select NO_IOPORT
  628. select ARCH_USES_GETTIMEOFFSET
  629. select ARCH_HAS_CPUFREQ
  630. select ARCH_REQUIRE_GPIOLIB
  631. select SAMSUNG_CLKSRC
  632. select SAMSUNG_IRQ_VIC_TIMER
  633. select SAMSUNG_IRQ_UART
  634. select S3C_GPIO_TRACK
  635. select S3C_GPIO_PULL_UPDOWN
  636. select S3C_GPIO_CFG_S3C24XX
  637. select S3C_GPIO_CFG_S3C64XX
  638. select S3C_DEV_NAND
  639. select USB_ARCH_HAS_OHCI
  640. select SAMSUNG_GPIOLIB_4BIT
  641. select HAVE_S3C2410_I2C if I2C
  642. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  643. help
  644. Samsung S3C64XX series based systems
  645. config ARCH_S5P64X0
  646. bool "Samsung S5P6440 S5P6450"
  647. select CPU_V6
  648. select GENERIC_GPIO
  649. select HAVE_CLK
  650. select CLKDEV_LOOKUP
  651. select CLKSRC_MMIO
  652. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  653. select GENERIC_CLOCKEVENTS
  654. select HAVE_SCHED_CLOCK
  655. select HAVE_S3C2410_I2C if I2C
  656. select HAVE_S3C_RTC if RTC_CLASS
  657. help
  658. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  659. SMDK6450.
  660. config ARCH_S5PC100
  661. bool "Samsung S5PC100"
  662. select GENERIC_GPIO
  663. select HAVE_CLK
  664. select CLKDEV_LOOKUP
  665. select CPU_V7
  666. select ARM_L1_CACHE_SHIFT_6
  667. select ARCH_USES_GETTIMEOFFSET
  668. select HAVE_S3C2410_I2C if I2C
  669. select HAVE_S3C_RTC if RTC_CLASS
  670. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  671. help
  672. Samsung S5PC100 series based systems
  673. config ARCH_S5PV210
  674. bool "Samsung S5PV210/S5PC110"
  675. select CPU_V7
  676. select ARCH_SPARSEMEM_ENABLE
  677. select ARCH_HAS_HOLES_MEMORYMODEL
  678. select GENERIC_GPIO
  679. select HAVE_CLK
  680. select CLKDEV_LOOKUP
  681. select CLKSRC_MMIO
  682. select ARM_L1_CACHE_SHIFT_6
  683. select ARCH_HAS_CPUFREQ
  684. select GENERIC_CLOCKEVENTS
  685. select HAVE_SCHED_CLOCK
  686. select HAVE_S3C2410_I2C if I2C
  687. select HAVE_S3C_RTC if RTC_CLASS
  688. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  689. help
  690. Samsung S5PV210/S5PC110 series based systems
  691. config ARCH_EXYNOS4
  692. bool "Samsung EXYNOS4"
  693. select CPU_V7
  694. select ARCH_SPARSEMEM_ENABLE
  695. select ARCH_HAS_HOLES_MEMORYMODEL
  696. select GENERIC_GPIO
  697. select HAVE_CLK
  698. select CLKDEV_LOOKUP
  699. select ARCH_HAS_CPUFREQ
  700. select GENERIC_CLOCKEVENTS
  701. select HAVE_S3C_RTC if RTC_CLASS
  702. select HAVE_S3C2410_I2C if I2C
  703. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  704. help
  705. Samsung EXYNOS4 series based systems
  706. config ARCH_SHARK
  707. bool "Shark"
  708. select CPU_SA110
  709. select ISA
  710. select ISA_DMA
  711. select ZONE_DMA
  712. select PCI
  713. select ARCH_USES_GETTIMEOFFSET
  714. help
  715. Support for the StrongARM based Digital DNARD machine, also known
  716. as "Shark" (<http://www.shark-linux.de/shark.html>).
  717. config ARCH_TCC_926
  718. bool "Telechips TCC ARM926-based systems"
  719. select CLKSRC_MMIO
  720. select CPU_ARM926T
  721. select HAVE_CLK
  722. select CLKDEV_LOOKUP
  723. select GENERIC_CLOCKEVENTS
  724. help
  725. Support for Telechips TCC ARM926-based systems.
  726. config ARCH_U300
  727. bool "ST-Ericsson U300 Series"
  728. depends on MMU
  729. select CLKSRC_MMIO
  730. select CPU_ARM926T
  731. select HAVE_SCHED_CLOCK
  732. select HAVE_TCM
  733. select ARM_AMBA
  734. select ARM_VIC
  735. select GENERIC_CLOCKEVENTS
  736. select CLKDEV_LOOKUP
  737. select HAVE_MACH_CLKDEV
  738. select GENERIC_GPIO
  739. select ARCH_REQUIRE_GPIOLIB
  740. help
  741. Support for ST-Ericsson U300 series mobile platforms.
  742. config ARCH_U8500
  743. bool "ST-Ericsson U8500 Series"
  744. select CPU_V7
  745. select ARM_AMBA
  746. select GENERIC_CLOCKEVENTS
  747. select CLKDEV_LOOKUP
  748. select ARCH_REQUIRE_GPIOLIB
  749. select ARCH_HAS_CPUFREQ
  750. help
  751. Support for ST-Ericsson's Ux500 architecture
  752. config ARCH_NOMADIK
  753. bool "STMicroelectronics Nomadik"
  754. select ARM_AMBA
  755. select ARM_VIC
  756. select CPU_ARM926T
  757. select CLKDEV_LOOKUP
  758. select GENERIC_CLOCKEVENTS
  759. select ARCH_REQUIRE_GPIOLIB
  760. help
  761. Support for the Nomadik platform by ST-Ericsson
  762. config ARCH_DAVINCI
  763. bool "TI DaVinci"
  764. select GENERIC_CLOCKEVENTS
  765. select ARCH_REQUIRE_GPIOLIB
  766. select ZONE_DMA
  767. select HAVE_IDE
  768. select CLKDEV_LOOKUP
  769. select GENERIC_ALLOCATOR
  770. select GENERIC_IRQ_CHIP
  771. select ARCH_HAS_HOLES_MEMORYMODEL
  772. help
  773. Support for TI's DaVinci platform.
  774. config ARCH_OMAP
  775. bool "TI OMAP"
  776. select HAVE_CLK
  777. select ARCH_REQUIRE_GPIOLIB
  778. select ARCH_HAS_CPUFREQ
  779. select CLKSRC_MMIO
  780. select GENERIC_CLOCKEVENTS
  781. select HAVE_SCHED_CLOCK
  782. select ARCH_HAS_HOLES_MEMORYMODEL
  783. help
  784. Support for TI's OMAP platform (OMAP1/2/3/4).
  785. config PLAT_SPEAR
  786. bool "ST SPEAr"
  787. select ARM_AMBA
  788. select ARCH_REQUIRE_GPIOLIB
  789. select CLKDEV_LOOKUP
  790. select CLKSRC_MMIO
  791. select GENERIC_CLOCKEVENTS
  792. select HAVE_CLK
  793. help
  794. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  795. config ARCH_VT8500
  796. bool "VIA/WonderMedia 85xx"
  797. select CPU_ARM926T
  798. select GENERIC_GPIO
  799. select ARCH_HAS_CPUFREQ
  800. select GENERIC_CLOCKEVENTS
  801. select ARCH_REQUIRE_GPIOLIB
  802. select HAVE_PWM
  803. help
  804. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  805. config ARCH_ZYNQ
  806. bool "Xilinx Zynq ARM Cortex A9 Platform"
  807. select CPU_V7
  808. select GENERIC_TIME
  809. select GENERIC_CLOCKEVENTS
  810. select CLKDEV_LOOKUP
  811. select ARM_GIC
  812. select ARM_AMBA
  813. select ICST
  814. select USE_OF
  815. help
  816. Support for Xilinx Zynq ARM Cortex A9 Platform
  817. endchoice
  818. #
  819. # This is sorted alphabetically by mach-* pathname. However, plat-*
  820. # Kconfigs may be included either alphabetically (according to the
  821. # plat- suffix) or along side the corresponding mach-* source.
  822. #
  823. source "arch/arm/mach-at91/Kconfig"
  824. source "arch/arm/mach-bcmring/Kconfig"
  825. source "arch/arm/mach-clps711x/Kconfig"
  826. source "arch/arm/mach-cns3xxx/Kconfig"
  827. source "arch/arm/mach-davinci/Kconfig"
  828. source "arch/arm/mach-dove/Kconfig"
  829. source "arch/arm/mach-ep93xx/Kconfig"
  830. source "arch/arm/mach-footbridge/Kconfig"
  831. source "arch/arm/mach-gemini/Kconfig"
  832. source "arch/arm/mach-h720x/Kconfig"
  833. source "arch/arm/mach-integrator/Kconfig"
  834. source "arch/arm/mach-iop32x/Kconfig"
  835. source "arch/arm/mach-iop33x/Kconfig"
  836. source "arch/arm/mach-iop13xx/Kconfig"
  837. source "arch/arm/mach-ixp4xx/Kconfig"
  838. source "arch/arm/mach-ixp2000/Kconfig"
  839. source "arch/arm/mach-ixp23xx/Kconfig"
  840. source "arch/arm/mach-kirkwood/Kconfig"
  841. source "arch/arm/mach-ks8695/Kconfig"
  842. source "arch/arm/mach-lpc32xx/Kconfig"
  843. source "arch/arm/mach-msm/Kconfig"
  844. source "arch/arm/mach-mv78xx0/Kconfig"
  845. source "arch/arm/plat-mxc/Kconfig"
  846. source "arch/arm/mach-mxs/Kconfig"
  847. source "arch/arm/mach-netx/Kconfig"
  848. source "arch/arm/mach-nomadik/Kconfig"
  849. source "arch/arm/plat-nomadik/Kconfig"
  850. source "arch/arm/mach-nuc93x/Kconfig"
  851. source "arch/arm/plat-omap/Kconfig"
  852. source "arch/arm/mach-omap1/Kconfig"
  853. source "arch/arm/mach-omap2/Kconfig"
  854. source "arch/arm/mach-orion5x/Kconfig"
  855. source "arch/arm/mach-pxa/Kconfig"
  856. source "arch/arm/plat-pxa/Kconfig"
  857. source "arch/arm/mach-mmp/Kconfig"
  858. source "arch/arm/mach-realview/Kconfig"
  859. source "arch/arm/mach-sa1100/Kconfig"
  860. source "arch/arm/plat-samsung/Kconfig"
  861. source "arch/arm/plat-s3c24xx/Kconfig"
  862. source "arch/arm/plat-s5p/Kconfig"
  863. source "arch/arm/plat-spear/Kconfig"
  864. source "arch/arm/plat-tcc/Kconfig"
  865. if ARCH_S3C2410
  866. source "arch/arm/mach-s3c2410/Kconfig"
  867. source "arch/arm/mach-s3c2412/Kconfig"
  868. source "arch/arm/mach-s3c2416/Kconfig"
  869. source "arch/arm/mach-s3c2440/Kconfig"
  870. source "arch/arm/mach-s3c2443/Kconfig"
  871. endif
  872. if ARCH_S3C64XX
  873. source "arch/arm/mach-s3c64xx/Kconfig"
  874. endif
  875. source "arch/arm/mach-s5p64x0/Kconfig"
  876. source "arch/arm/mach-s5pc100/Kconfig"
  877. source "arch/arm/mach-s5pv210/Kconfig"
  878. source "arch/arm/mach-exynos4/Kconfig"
  879. source "arch/arm/mach-shmobile/Kconfig"
  880. source "arch/arm/mach-tegra/Kconfig"
  881. source "arch/arm/mach-u300/Kconfig"
  882. source "arch/arm/mach-ux500/Kconfig"
  883. source "arch/arm/mach-versatile/Kconfig"
  884. source "arch/arm/mach-vexpress/Kconfig"
  885. source "arch/arm/plat-versatile/Kconfig"
  886. source "arch/arm/mach-vt8500/Kconfig"
  887. source "arch/arm/mach-w90x900/Kconfig"
  888. # Definitions to make life easier
  889. config ARCH_ACORN
  890. bool
  891. config PLAT_IOP
  892. bool
  893. select GENERIC_CLOCKEVENTS
  894. select HAVE_SCHED_CLOCK
  895. config PLAT_ORION
  896. bool
  897. select CLKSRC_MMIO
  898. select GENERIC_IRQ_CHIP
  899. select HAVE_SCHED_CLOCK
  900. config PLAT_PXA
  901. bool
  902. config PLAT_VERSATILE
  903. bool
  904. config ARM_TIMER_SP804
  905. bool
  906. select CLKSRC_MMIO
  907. source arch/arm/mm/Kconfig
  908. config IWMMXT
  909. bool "Enable iWMMXt support"
  910. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  911. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  912. help
  913. Enable support for iWMMXt context switching at run time if
  914. running on a CPU that supports it.
  915. # bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
  916. config XSCALE_PMU
  917. bool
  918. depends on CPU_XSCALE && !XSCALE_PMU_TIMER
  919. default y
  920. config CPU_HAS_PMU
  921. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  922. (!ARCH_OMAP3 || OMAP3_EMU)
  923. default y
  924. bool
  925. config MULTI_IRQ_HANDLER
  926. bool
  927. help
  928. Allow each machine to specify it's own IRQ handler at run time.
  929. if !MMU
  930. source "arch/arm/Kconfig-nommu"
  931. endif
  932. config ARM_ERRATA_411920
  933. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  934. depends on CPU_V6 || CPU_V6K
  935. help
  936. Invalidation of the Instruction Cache operation can
  937. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  938. It does not affect the MPCore. This option enables the ARM Ltd.
  939. recommended workaround.
  940. config ARM_ERRATA_430973
  941. bool "ARM errata: Stale prediction on replaced interworking branch"
  942. depends on CPU_V7
  943. help
  944. This option enables the workaround for the 430973 Cortex-A8
  945. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  946. interworking branch is replaced with another code sequence at the
  947. same virtual address, whether due to self-modifying code or virtual
  948. to physical address re-mapping, Cortex-A8 does not recover from the
  949. stale interworking branch prediction. This results in Cortex-A8
  950. executing the new code sequence in the incorrect ARM or Thumb state.
  951. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  952. and also flushes the branch target cache at every context switch.
  953. Note that setting specific bits in the ACTLR register may not be
  954. available in non-secure mode.
  955. config ARM_ERRATA_458693
  956. bool "ARM errata: Processor deadlock when a false hazard is created"
  957. depends on CPU_V7
  958. help
  959. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  960. erratum. For very specific sequences of memory operations, it is
  961. possible for a hazard condition intended for a cache line to instead
  962. be incorrectly associated with a different cache line. This false
  963. hazard might then cause a processor deadlock. The workaround enables
  964. the L1 caching of the NEON accesses and disables the PLD instruction
  965. in the ACTLR register. Note that setting specific bits in the ACTLR
  966. register may not be available in non-secure mode.
  967. config ARM_ERRATA_460075
  968. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  969. depends on CPU_V7
  970. help
  971. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  972. erratum. Any asynchronous access to the L2 cache may encounter a
  973. situation in which recent store transactions to the L2 cache are lost
  974. and overwritten with stale memory contents from external memory. The
  975. workaround disables the write-allocate mode for the L2 cache via the
  976. ACTLR register. Note that setting specific bits in the ACTLR register
  977. may not be available in non-secure mode.
  978. config ARM_ERRATA_742230
  979. bool "ARM errata: DMB operation may be faulty"
  980. depends on CPU_V7 && SMP
  981. help
  982. This option enables the workaround for the 742230 Cortex-A9
  983. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  984. between two write operations may not ensure the correct visibility
  985. ordering of the two writes. This workaround sets a specific bit in
  986. the diagnostic register of the Cortex-A9 which causes the DMB
  987. instruction to behave as a DSB, ensuring the correct behaviour of
  988. the two writes.
  989. config ARM_ERRATA_742231
  990. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  991. depends on CPU_V7 && SMP
  992. help
  993. This option enables the workaround for the 742231 Cortex-A9
  994. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  995. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  996. accessing some data located in the same cache line, may get corrupted
  997. data due to bad handling of the address hazard when the line gets
  998. replaced from one of the CPUs at the same time as another CPU is
  999. accessing it. This workaround sets specific bits in the diagnostic
  1000. register of the Cortex-A9 which reduces the linefill issuing
  1001. capabilities of the processor.
  1002. config PL310_ERRATA_588369
  1003. bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
  1004. depends on CACHE_L2X0
  1005. help
  1006. The PL310 L2 cache controller implements three types of Clean &
  1007. Invalidate maintenance operations: by Physical Address
  1008. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1009. They are architecturally defined to behave as the execution of a
  1010. clean operation followed immediately by an invalidate operation,
  1011. both performing to the same memory location. This functionality
  1012. is not correctly implemented in PL310 as clean lines are not
  1013. invalidated as a result of these operations.
  1014. config ARM_ERRATA_720789
  1015. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1016. depends on CPU_V7 && SMP
  1017. help
  1018. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1019. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1020. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1021. As a consequence of this erratum, some TLB entries which should be
  1022. invalidated are not, resulting in an incoherency in the system page
  1023. tables. The workaround changes the TLB flushing routines to invalidate
  1024. entries regardless of the ASID.
  1025. config PL310_ERRATA_727915
  1026. bool "Background Clean & Invalidate by Way operation can cause data corruption"
  1027. depends on CACHE_L2X0
  1028. help
  1029. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1030. operation (offset 0x7FC). This operation runs in background so that
  1031. PL310 can handle normal accesses while it is in progress. Under very
  1032. rare circumstances, due to this erratum, write data can be lost when
  1033. PL310 treats a cacheable write transaction during a Clean &
  1034. Invalidate by Way operation.
  1035. config ARM_ERRATA_743622
  1036. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1037. depends on CPU_V7
  1038. help
  1039. This option enables the workaround for the 743622 Cortex-A9
  1040. (r2p0..r2p2) erratum. Under very rare conditions, a faulty
  1041. optimisation in the Cortex-A9 Store Buffer may lead to data
  1042. corruption. This workaround sets a specific bit in the diagnostic
  1043. register of the Cortex-A9 which disables the Store Buffer
  1044. optimisation, preventing the defect from occurring. This has no
  1045. visible impact on the overall performance or power consumption of the
  1046. processor.
  1047. config ARM_ERRATA_751472
  1048. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1049. depends on CPU_V7 && SMP
  1050. help
  1051. This option enables the workaround for the 751472 Cortex-A9 (prior
  1052. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1053. completion of a following broadcasted operation if the second
  1054. operation is received by a CPU before the ICIALLUIS has completed,
  1055. potentially leading to corrupted entries in the cache or TLB.
  1056. config ARM_ERRATA_753970
  1057. bool "ARM errata: cache sync operation may be faulty"
  1058. depends on CACHE_PL310
  1059. help
  1060. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1061. Under some condition the effect of cache sync operation on
  1062. the store buffer still remains when the operation completes.
  1063. This means that the store buffer is always asked to drain and
  1064. this prevents it from merging any further writes. The workaround
  1065. is to replace the normal offset of cache sync operation (0x730)
  1066. by another offset targeting an unmapped PL310 register 0x740.
  1067. This has the same effect as the cache sync operation: store buffer
  1068. drain and waiting for all buffers empty.
  1069. config ARM_ERRATA_754322
  1070. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1071. depends on CPU_V7
  1072. help
  1073. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1074. r3p*) erratum. A speculative memory access may cause a page table walk
  1075. which starts prior to an ASID switch but completes afterwards. This
  1076. can populate the micro-TLB with a stale entry which may be hit with
  1077. the new ASID. This workaround places two dsb instructions in the mm
  1078. switching code so that no page table walks can cross the ASID switch.
  1079. config ARM_ERRATA_754327
  1080. bool "ARM errata: no automatic Store Buffer drain"
  1081. depends on CPU_V7 && SMP
  1082. help
  1083. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1084. r2p0) erratum. The Store Buffer does not have any automatic draining
  1085. mechanism and therefore a livelock may occur if an external agent
  1086. continuously polls a memory location waiting to observe an update.
  1087. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1088. written polling loops from denying visibility of updates to memory.
  1089. config ARM_ERRATA_364296
  1090. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1091. depends on CPU_V6 && !SMP
  1092. help
  1093. This options enables the workaround for the 364296 ARM1136
  1094. r0p2 erratum (possible cache data corruption with
  1095. hit-under-miss enabled). It sets the undocumented bit 31 in
  1096. the auxiliary control register and the FI bit in the control
  1097. register, thus disabling hit-under-miss without putting the
  1098. processor into full low interrupt latency mode. ARM11MPCore
  1099. is not affected.
  1100. config ARM_ERRATA_764369
  1101. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1102. depends on CPU_V7 && SMP
  1103. help
  1104. This option enables the workaround for erratum 764369
  1105. affecting Cortex-A9 MPCore with two or more processors (all
  1106. current revisions). Under certain timing circumstances, a data
  1107. cache line maintenance operation by MVA targeting an Inner
  1108. Shareable memory region may fail to proceed up to either the
  1109. Point of Coherency or to the Point of Unification of the
  1110. system. This workaround adds a DSB instruction before the
  1111. relevant cache maintenance functions and sets a specific bit
  1112. in the diagnostic control register of the SCU.
  1113. endmenu
  1114. source "arch/arm/common/Kconfig"
  1115. menu "Bus support"
  1116. config ARM_AMBA
  1117. bool
  1118. config ISA
  1119. bool
  1120. help
  1121. Find out whether you have ISA slots on your motherboard. ISA is the
  1122. name of a bus system, i.e. the way the CPU talks to the other stuff
  1123. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1124. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1125. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1126. # Select ISA DMA controller support
  1127. config ISA_DMA
  1128. bool
  1129. select ISA_DMA_API
  1130. # Select ISA DMA interface
  1131. config ISA_DMA_API
  1132. bool
  1133. config PCI
  1134. bool "PCI support" if MIGHT_HAVE_PCI
  1135. help
  1136. Find out whether you have a PCI motherboard. PCI is the name of a
  1137. bus system, i.e. the way the CPU talks to the other stuff inside
  1138. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1139. VESA. If you have PCI, say Y, otherwise N.
  1140. config PCI_DOMAINS
  1141. bool
  1142. depends on PCI
  1143. config PCI_NANOENGINE
  1144. bool "BSE nanoEngine PCI support"
  1145. depends on SA1100_NANOENGINE
  1146. help
  1147. Enable PCI on the BSE nanoEngine board.
  1148. config PCI_SYSCALL
  1149. def_bool PCI
  1150. # Select the host bridge type
  1151. config PCI_HOST_VIA82C505
  1152. bool
  1153. depends on PCI && ARCH_SHARK
  1154. default y
  1155. config PCI_HOST_ITE8152
  1156. bool
  1157. depends on PCI && MACH_ARMCORE
  1158. default y
  1159. select DMABOUNCE
  1160. source "drivers/pci/Kconfig"
  1161. source "drivers/pcmcia/Kconfig"
  1162. endmenu
  1163. menu "Kernel Features"
  1164. source "kernel/time/Kconfig"
  1165. config SMP
  1166. bool "Symmetric Multi-Processing"
  1167. depends on CPU_V6K || CPU_V7
  1168. depends on GENERIC_CLOCKEVENTS
  1169. depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
  1170. MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
  1171. ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
  1172. ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
  1173. select USE_GENERIC_SMP_HELPERS
  1174. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1175. help
  1176. This enables support for systems with more than one CPU. If you have
  1177. a system with only one CPU, like most personal computers, say N. If
  1178. you have a system with more than one CPU, say Y.
  1179. If you say N here, the kernel will run on single and multiprocessor
  1180. machines, but will use only one CPU of a multiprocessor machine. If
  1181. you say Y here, the kernel will run on many, but not all, single
  1182. processor machines. On a single processor machine, the kernel will
  1183. run faster if you say N here.
  1184. See also <file:Documentation/i386/IO-APIC.txt>,
  1185. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1186. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1187. If you don't know what to do here, say N.
  1188. config SMP_ON_UP
  1189. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1190. depends on EXPERIMENTAL
  1191. depends on SMP && !XIP_KERNEL
  1192. default y
  1193. help
  1194. SMP kernels contain instructions which fail on non-SMP processors.
  1195. Enabling this option allows the kernel to modify itself to make
  1196. these instructions safe. Disabling it allows about 1K of space
  1197. savings.
  1198. If you don't know what to do here, say Y.
  1199. config HAVE_ARM_SCU
  1200. bool
  1201. help
  1202. This option enables support for the ARM system coherency unit
  1203. config HAVE_ARM_TWD
  1204. bool
  1205. depends on SMP
  1206. select TICK_ONESHOT
  1207. help
  1208. This options enables support for the ARM timer and watchdog unit
  1209. choice
  1210. prompt "Memory split"
  1211. default VMSPLIT_3G
  1212. help
  1213. Select the desired split between kernel and user memory.
  1214. If you are not absolutely sure what you are doing, leave this
  1215. option alone!
  1216. config VMSPLIT_3G
  1217. bool "3G/1G user/kernel split"
  1218. config VMSPLIT_2G
  1219. bool "2G/2G user/kernel split"
  1220. config VMSPLIT_1G
  1221. bool "1G/3G user/kernel split"
  1222. endchoice
  1223. config PAGE_OFFSET
  1224. hex
  1225. default 0x40000000 if VMSPLIT_1G
  1226. default 0x80000000 if VMSPLIT_2G
  1227. default 0xC0000000
  1228. config NR_CPUS
  1229. int "Maximum number of CPUs (2-32)"
  1230. range 2 32
  1231. depends on SMP
  1232. default "4"
  1233. config HOTPLUG_CPU
  1234. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1235. depends on SMP && HOTPLUG && EXPERIMENTAL
  1236. help
  1237. Say Y here to experiment with turning CPUs off and on. CPUs
  1238. can be controlled through /sys/devices/system/cpu.
  1239. config LOCAL_TIMERS
  1240. bool "Use local timer interrupts"
  1241. depends on SMP
  1242. default y
  1243. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1244. help
  1245. Enable support for local timers on SMP platforms, rather then the
  1246. legacy IPI broadcast method. Local timers allows the system
  1247. accounting to be spread across the timer interval, preventing a
  1248. "thundering herd" at every timer tick.
  1249. source kernel/Kconfig.preempt
  1250. config HZ
  1251. int
  1252. default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
  1253. ARCH_S5PV210 || ARCH_EXYNOS4
  1254. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1255. default AT91_TIMER_HZ if ARCH_AT91
  1256. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1257. default 100
  1258. config THUMB2_KERNEL
  1259. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1260. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1261. select AEABI
  1262. select ARM_ASM_UNIFIED
  1263. help
  1264. By enabling this option, the kernel will be compiled in
  1265. Thumb-2 mode. A compiler/assembler that understand the unified
  1266. ARM-Thumb syntax is needed.
  1267. If unsure, say N.
  1268. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1269. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1270. depends on THUMB2_KERNEL && MODULES
  1271. default y
  1272. help
  1273. Various binutils versions can resolve Thumb-2 branches to
  1274. locally-defined, preemptible global symbols as short-range "b.n"
  1275. branch instructions.
  1276. This is a problem, because there's no guarantee the final
  1277. destination of the symbol, or any candidate locations for a
  1278. trampoline, are within range of the branch. For this reason, the
  1279. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1280. relocation in modules at all, and it makes little sense to add
  1281. support.
  1282. The symptom is that the kernel fails with an "unsupported
  1283. relocation" error when loading some modules.
  1284. Until fixed tools are available, passing
  1285. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1286. code which hits this problem, at the cost of a bit of extra runtime
  1287. stack usage in some cases.
  1288. The problem is described in more detail at:
  1289. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1290. Only Thumb-2 kernels are affected.
  1291. Unless you are sure your tools don't have this problem, say Y.
  1292. config ARM_ASM_UNIFIED
  1293. bool
  1294. config AEABI
  1295. bool "Use the ARM EABI to compile the kernel"
  1296. help
  1297. This option allows for the kernel to be compiled using the latest
  1298. ARM ABI (aka EABI). This is only useful if you are using a user
  1299. space environment that is also compiled with EABI.
  1300. Since there are major incompatibilities between the legacy ABI and
  1301. EABI, especially with regard to structure member alignment, this
  1302. option also changes the kernel syscall calling convention to
  1303. disambiguate both ABIs and allow for backward compatibility support
  1304. (selected with CONFIG_OABI_COMPAT).
  1305. To use this you need GCC version 4.0.0 or later.
  1306. config OABI_COMPAT
  1307. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1308. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1309. default y
  1310. help
  1311. This option preserves the old syscall interface along with the
  1312. new (ARM EABI) one. It also provides a compatibility layer to
  1313. intercept syscalls that have structure arguments which layout
  1314. in memory differs between the legacy ABI and the new ARM EABI
  1315. (only for non "thumb" binaries). This option adds a tiny
  1316. overhead to all syscalls and produces a slightly larger kernel.
  1317. If you know you'll be using only pure EABI user space then you
  1318. can say N here. If this option is not selected and you attempt
  1319. to execute a legacy ABI binary then the result will be
  1320. UNPREDICTABLE (in fact it can be predicted that it won't work
  1321. at all). If in doubt say Y.
  1322. config ARCH_HAS_HOLES_MEMORYMODEL
  1323. bool
  1324. config ARCH_SPARSEMEM_ENABLE
  1325. bool
  1326. config ARCH_SPARSEMEM_DEFAULT
  1327. def_bool ARCH_SPARSEMEM_ENABLE
  1328. config ARCH_SELECT_MEMORY_MODEL
  1329. def_bool ARCH_SPARSEMEM_ENABLE
  1330. config HAVE_ARCH_PFN_VALID
  1331. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1332. config HIGHMEM
  1333. bool "High Memory Support"
  1334. depends on MMU
  1335. help
  1336. The address space of ARM processors is only 4 Gigabytes large
  1337. and it has to accommodate user address space, kernel address
  1338. space as well as some memory mapped IO. That means that, if you
  1339. have a large amount of physical memory and/or IO, not all of the
  1340. memory can be "permanently mapped" by the kernel. The physical
  1341. memory that is not permanently mapped is called "high memory".
  1342. Depending on the selected kernel/user memory split, minimum
  1343. vmalloc space and actual amount of RAM, you may not need this
  1344. option which should result in a slightly faster kernel.
  1345. If unsure, say n.
  1346. config HIGHPTE
  1347. bool "Allocate 2nd-level pagetables from highmem"
  1348. depends on HIGHMEM
  1349. config HW_PERF_EVENTS
  1350. bool "Enable hardware performance counter support for perf events"
  1351. depends on PERF_EVENTS && CPU_HAS_PMU
  1352. default y
  1353. help
  1354. Enable hardware performance counter support for perf events. If
  1355. disabled, perf events will use software events only.
  1356. source "mm/Kconfig"
  1357. config FORCE_MAX_ZONEORDER
  1358. int "Maximum zone order" if ARCH_SHMOBILE
  1359. range 11 64 if ARCH_SHMOBILE
  1360. default "9" if SA1111
  1361. default "11"
  1362. help
  1363. The kernel memory allocator divides physically contiguous memory
  1364. blocks into "zones", where each zone is a power of two number of
  1365. pages. This option selects the largest power of two that the kernel
  1366. keeps in the memory allocator. If you need to allocate very large
  1367. blocks of physically contiguous memory, then you may need to
  1368. increase this value.
  1369. This config option is actually maximum order plus one. For example,
  1370. a value of 11 means that the largest free memory block is 2^10 pages.
  1371. config LEDS
  1372. bool "Timer and CPU usage LEDs"
  1373. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1374. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1375. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1376. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1377. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1378. ARCH_AT91 || ARCH_DAVINCI || \
  1379. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1380. help
  1381. If you say Y here, the LEDs on your machine will be used
  1382. to provide useful information about your current system status.
  1383. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1384. be able to select which LEDs are active using the options below. If
  1385. you are compiling a kernel for the EBSA-110 or the LART however, the
  1386. red LED will simply flash regularly to indicate that the system is
  1387. still functional. It is safe to say Y here if you have a CATS
  1388. system, but the driver will do nothing.
  1389. config LEDS_TIMER
  1390. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1391. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1392. || MACH_OMAP_PERSEUS2
  1393. depends on LEDS
  1394. depends on !GENERIC_CLOCKEVENTS
  1395. default y if ARCH_EBSA110
  1396. help
  1397. If you say Y here, one of the system LEDs (the green one on the
  1398. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1399. will flash regularly to indicate that the system is still
  1400. operational. This is mainly useful to kernel hackers who are
  1401. debugging unstable kernels.
  1402. The LART uses the same LED for both Timer LED and CPU usage LED
  1403. functions. You may choose to use both, but the Timer LED function
  1404. will overrule the CPU usage LED.
  1405. config LEDS_CPU
  1406. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1407. !ARCH_OMAP) \
  1408. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1409. || MACH_OMAP_PERSEUS2
  1410. depends on LEDS
  1411. help
  1412. If you say Y here, the red LED will be used to give a good real
  1413. time indication of CPU usage, by lighting whenever the idle task
  1414. is not currently executing.
  1415. The LART uses the same LED for both Timer LED and CPU usage LED
  1416. functions. You may choose to use both, but the Timer LED function
  1417. will overrule the CPU usage LED.
  1418. config ALIGNMENT_TRAP
  1419. bool
  1420. depends on CPU_CP15_MMU
  1421. default y if !ARCH_EBSA110
  1422. select HAVE_PROC_CPU if PROC_FS
  1423. help
  1424. ARM processors cannot fetch/store information which is not
  1425. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1426. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1427. fetch/store instructions will be emulated in software if you say
  1428. here, which has a severe performance impact. This is necessary for
  1429. correct operation of some network protocols. With an IP-only
  1430. configuration it is safe to say N, otherwise say Y.
  1431. config UACCESS_WITH_MEMCPY
  1432. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1433. depends on MMU && EXPERIMENTAL
  1434. default y if CPU_FEROCEON
  1435. help
  1436. Implement faster copy_to_user and clear_user methods for CPU
  1437. cores where a 8-word STM instruction give significantly higher
  1438. memory write throughput than a sequence of individual 32bit stores.
  1439. A possible side effect is a slight increase in scheduling latency
  1440. between threads sharing the same address space if they invoke
  1441. such copy operations with large buffers.
  1442. However, if the CPU data cache is using a write-allocate mode,
  1443. this option is unlikely to provide any performance gain.
  1444. config SECCOMP
  1445. bool
  1446. prompt "Enable seccomp to safely compute untrusted bytecode"
  1447. ---help---
  1448. This kernel feature is useful for number crunching applications
  1449. that may need to compute untrusted bytecode during their
  1450. execution. By using pipes or other transports made available to
  1451. the process as file descriptors supporting the read/write
  1452. syscalls, it's possible to isolate those applications in
  1453. their own address space using seccomp. Once seccomp is
  1454. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1455. and the task is only allowed to execute a few safe syscalls
  1456. defined by each seccomp mode.
  1457. config CC_STACKPROTECTOR
  1458. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1459. depends on EXPERIMENTAL
  1460. help
  1461. This option turns on the -fstack-protector GCC feature. This
  1462. feature puts, at the beginning of functions, a canary value on
  1463. the stack just before the return address, and validates
  1464. the value just before actually returning. Stack based buffer
  1465. overflows (that need to overwrite this return address) now also
  1466. overwrite the canary, which gets detected and the attack is then
  1467. neutralized via a kernel panic.
  1468. This feature requires gcc version 4.2 or above.
  1469. config DEPRECATED_PARAM_STRUCT
  1470. bool "Provide old way to pass kernel parameters"
  1471. help
  1472. This was deprecated in 2001 and announced to live on for 5 years.
  1473. Some old boot loaders still use this way.
  1474. endmenu
  1475. menu "Boot options"
  1476. config USE_OF
  1477. bool "Flattened Device Tree support"
  1478. select OF
  1479. select OF_EARLY_FLATTREE
  1480. select IRQ_DOMAIN
  1481. help
  1482. Include support for flattened device tree machine descriptions.
  1483. # Compressed boot loader in ROM. Yes, we really want to ask about
  1484. # TEXT and BSS so we preserve their values in the config files.
  1485. config ZBOOT_ROM_TEXT
  1486. hex "Compressed ROM boot loader base address"
  1487. default "0"
  1488. help
  1489. The physical address at which the ROM-able zImage is to be
  1490. placed in the target. Platforms which normally make use of
  1491. ROM-able zImage formats normally set this to a suitable
  1492. value in their defconfig file.
  1493. If ZBOOT_ROM is not enabled, this has no effect.
  1494. config ZBOOT_ROM_BSS
  1495. hex "Compressed ROM boot loader BSS address"
  1496. default "0"
  1497. help
  1498. The base address of an area of read/write memory in the target
  1499. for the ROM-able zImage which must be available while the
  1500. decompressor is running. It must be large enough to hold the
  1501. entire decompressed kernel plus an additional 128 KiB.
  1502. Platforms which normally make use of ROM-able zImage formats
  1503. normally set this to a suitable value in their defconfig file.
  1504. If ZBOOT_ROM is not enabled, this has no effect.
  1505. config ZBOOT_ROM
  1506. bool "Compressed boot loader in ROM/flash"
  1507. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1508. help
  1509. Say Y here if you intend to execute your compressed kernel image
  1510. (zImage) directly from ROM or flash. If unsure, say N.
  1511. choice
  1512. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1513. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1514. default ZBOOT_ROM_NONE
  1515. help
  1516. Include experimental SD/MMC loading code in the ROM-able zImage.
  1517. With this enabled it is possible to write the the ROM-able zImage
  1518. kernel image to an MMC or SD card and boot the kernel straight
  1519. from the reset vector. At reset the processor Mask ROM will load
  1520. the first part of the the ROM-able zImage which in turn loads the
  1521. rest the kernel image to RAM.
  1522. config ZBOOT_ROM_NONE
  1523. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1524. help
  1525. Do not load image from SD or MMC
  1526. config ZBOOT_ROM_MMCIF
  1527. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1528. help
  1529. Load image from MMCIF hardware block.
  1530. config ZBOOT_ROM_SH_MOBILE_SDHI
  1531. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1532. help
  1533. Load image from SDHI hardware block
  1534. endchoice
  1535. config CMDLINE
  1536. string "Default kernel command string"
  1537. default ""
  1538. help
  1539. On some architectures (EBSA110 and CATS), there is currently no way
  1540. for the boot loader to pass arguments to the kernel. For these
  1541. architectures, you should supply some command-line options at build
  1542. time by entering them here. As a minimum, you should specify the
  1543. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1544. choice
  1545. prompt "Kernel command line type" if CMDLINE != ""
  1546. default CMDLINE_FROM_BOOTLOADER
  1547. config CMDLINE_FROM_BOOTLOADER
  1548. bool "Use bootloader kernel arguments if available"
  1549. help
  1550. Uses the command-line options passed by the boot loader. If
  1551. the boot loader doesn't provide any, the default kernel command
  1552. string provided in CMDLINE will be used.
  1553. config CMDLINE_EXTEND
  1554. bool "Extend bootloader kernel arguments"
  1555. help
  1556. The command-line arguments provided by the boot loader will be
  1557. appended to the default kernel command string.
  1558. config CMDLINE_FORCE
  1559. bool "Always use the default kernel command string"
  1560. help
  1561. Always use the default kernel command string, even if the boot
  1562. loader passes other arguments to the kernel.
  1563. This is useful if you cannot or don't want to change the
  1564. command-line options your boot loader passes to the kernel.
  1565. endchoice
  1566. config XIP_KERNEL
  1567. bool "Kernel Execute-In-Place from ROM"
  1568. depends on !ZBOOT_ROM
  1569. help
  1570. Execute-In-Place allows the kernel to run from non-volatile storage
  1571. directly addressable by the CPU, such as NOR flash. This saves RAM
  1572. space since the text section of the kernel is not loaded from flash
  1573. to RAM. Read-write sections, such as the data section and stack,
  1574. are still copied to RAM. The XIP kernel is not compressed since
  1575. it has to run directly from flash, so it will take more space to
  1576. store it. The flash address used to link the kernel object files,
  1577. and for storing it, is configuration dependent. Therefore, if you
  1578. say Y here, you must know the proper physical address where to
  1579. store the kernel image depending on your own flash memory usage.
  1580. Also note that the make target becomes "make xipImage" rather than
  1581. "make zImage" or "make Image". The final kernel binary to put in
  1582. ROM memory will be arch/arm/boot/xipImage.
  1583. If unsure, say N.
  1584. config XIP_PHYS_ADDR
  1585. hex "XIP Kernel Physical Location"
  1586. depends on XIP_KERNEL
  1587. default "0x00080000"
  1588. help
  1589. This is the physical address in your flash memory the kernel will
  1590. be linked for and stored to. This address is dependent on your
  1591. own flash usage.
  1592. config KEXEC
  1593. bool "Kexec system call (EXPERIMENTAL)"
  1594. depends on EXPERIMENTAL
  1595. help
  1596. kexec is a system call that implements the ability to shutdown your
  1597. current kernel, and to start another kernel. It is like a reboot
  1598. but it is independent of the system firmware. And like a reboot
  1599. you can start any kernel with it, not just Linux.
  1600. It is an ongoing process to be certain the hardware in a machine
  1601. is properly shutdown, so do not be surprised if this code does not
  1602. initially work for you. It may help to enable device hotplugging
  1603. support.
  1604. config ATAGS_PROC
  1605. bool "Export atags in procfs"
  1606. depends on KEXEC
  1607. default y
  1608. help
  1609. Should the atags used to boot the kernel be exported in an "atags"
  1610. file in procfs. Useful with kexec.
  1611. config CRASH_DUMP
  1612. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1613. depends on EXPERIMENTAL
  1614. help
  1615. Generate crash dump after being started by kexec. This should
  1616. be normally only set in special crash dump kernels which are
  1617. loaded in the main kernel with kexec-tools into a specially
  1618. reserved region and then later executed after a crash by
  1619. kdump/kexec. The crash dump kernel must be compiled to a
  1620. memory address not used by the main kernel
  1621. For more details see Documentation/kdump/kdump.txt
  1622. config AUTO_ZRELADDR
  1623. bool "Auto calculation of the decompressed kernel image address"
  1624. depends on !ZBOOT_ROM && !ARCH_U300
  1625. help
  1626. ZRELADDR is the physical address where the decompressed kernel
  1627. image will be placed. If AUTO_ZRELADDR is selected, the address
  1628. will be determined at run-time by masking the current IP with
  1629. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1630. from start of memory.
  1631. endmenu
  1632. menu "CPU Power Management"
  1633. if ARCH_HAS_CPUFREQ
  1634. source "drivers/cpufreq/Kconfig"
  1635. config CPU_FREQ_IMX
  1636. tristate "CPUfreq driver for i.MX CPUs"
  1637. depends on ARCH_MXC && CPU_FREQ
  1638. help
  1639. This enables the CPUfreq driver for i.MX CPUs.
  1640. config CPU_FREQ_SA1100
  1641. bool
  1642. config CPU_FREQ_SA1110
  1643. bool
  1644. config CPU_FREQ_INTEGRATOR
  1645. tristate "CPUfreq driver for ARM Integrator CPUs"
  1646. depends on ARCH_INTEGRATOR && CPU_FREQ
  1647. default y
  1648. help
  1649. This enables the CPUfreq driver for ARM Integrator CPUs.
  1650. For details, take a look at <file:Documentation/cpu-freq>.
  1651. If in doubt, say Y.
  1652. config CPU_FREQ_PXA
  1653. bool
  1654. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1655. default y
  1656. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1657. config CPU_FREQ_S3C
  1658. bool
  1659. help
  1660. Internal configuration node for common cpufreq on Samsung SoC
  1661. config CPU_FREQ_S3C24XX
  1662. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1663. depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
  1664. select CPU_FREQ_S3C
  1665. help
  1666. This enables the CPUfreq driver for the Samsung S3C24XX family
  1667. of CPUs.
  1668. For details, take a look at <file:Documentation/cpu-freq>.
  1669. If in doubt, say N.
  1670. config CPU_FREQ_S3C24XX_PLL
  1671. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1672. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1673. help
  1674. Compile in support for changing the PLL frequency from the
  1675. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1676. after a frequency change, so by default it is not enabled.
  1677. This also means that the PLL tables for the selected CPU(s) will
  1678. be built which may increase the size of the kernel image.
  1679. config CPU_FREQ_S3C24XX_DEBUG
  1680. bool "Debug CPUfreq Samsung driver core"
  1681. depends on CPU_FREQ_S3C24XX
  1682. help
  1683. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1684. config CPU_FREQ_S3C24XX_IODEBUG
  1685. bool "Debug CPUfreq Samsung driver IO timing"
  1686. depends on CPU_FREQ_S3C24XX
  1687. help
  1688. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1689. config CPU_FREQ_S3C24XX_DEBUGFS
  1690. bool "Export debugfs for CPUFreq"
  1691. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1692. help
  1693. Export status information via debugfs.
  1694. endif
  1695. source "drivers/cpuidle/Kconfig"
  1696. endmenu
  1697. menu "Floating point emulation"
  1698. comment "At least one emulation must be selected"
  1699. config FPE_NWFPE
  1700. bool "NWFPE math emulation"
  1701. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1702. ---help---
  1703. Say Y to include the NWFPE floating point emulator in the kernel.
  1704. This is necessary to run most binaries. Linux does not currently
  1705. support floating point hardware so you need to say Y here even if
  1706. your machine has an FPA or floating point co-processor podule.
  1707. You may say N here if you are going to load the Acorn FPEmulator
  1708. early in the bootup.
  1709. config FPE_NWFPE_XP
  1710. bool "Support extended precision"
  1711. depends on FPE_NWFPE
  1712. help
  1713. Say Y to include 80-bit support in the kernel floating-point
  1714. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1715. Note that gcc does not generate 80-bit operations by default,
  1716. so in most cases this option only enlarges the size of the
  1717. floating point emulator without any good reason.
  1718. You almost surely want to say N here.
  1719. config FPE_FASTFPE
  1720. bool "FastFPE math emulation (EXPERIMENTAL)"
  1721. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1722. ---help---
  1723. Say Y here to include the FAST floating point emulator in the kernel.
  1724. This is an experimental much faster emulator which now also has full
  1725. precision for the mantissa. It does not support any exceptions.
  1726. It is very simple, and approximately 3-6 times faster than NWFPE.
  1727. It should be sufficient for most programs. It may be not suitable
  1728. for scientific calculations, but you have to check this for yourself.
  1729. If you do not feel you need a faster FP emulation you should better
  1730. choose NWFPE.
  1731. config VFP
  1732. bool "VFP-format floating point maths"
  1733. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1734. help
  1735. Say Y to include VFP support code in the kernel. This is needed
  1736. if your hardware includes a VFP unit.
  1737. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1738. release notes and additional status information.
  1739. Say N if your target does not have VFP hardware.
  1740. config VFPv3
  1741. bool
  1742. depends on VFP
  1743. default y if CPU_V7
  1744. config NEON
  1745. bool "Advanced SIMD (NEON) Extension support"
  1746. depends on VFPv3 && CPU_V7
  1747. help
  1748. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1749. Extension.
  1750. endmenu
  1751. menu "Userspace binary formats"
  1752. source "fs/Kconfig.binfmt"
  1753. config ARTHUR
  1754. tristate "RISC OS personality"
  1755. depends on !AEABI
  1756. help
  1757. Say Y here to include the kernel code necessary if you want to run
  1758. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1759. experimental; if this sounds frightening, say N and sleep in peace.
  1760. You can also say M here to compile this support as a module (which
  1761. will be called arthur).
  1762. endmenu
  1763. menu "Power management options"
  1764. source "kernel/power/Kconfig"
  1765. config ARCH_SUSPEND_POSSIBLE
  1766. depends on !ARCH_S5P64X0 && !ARCH_S5PC100
  1767. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1768. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  1769. def_bool y
  1770. endmenu
  1771. source "net/Kconfig"
  1772. source "drivers/Kconfig"
  1773. source "fs/Kconfig"
  1774. source "arch/arm/Kconfig.debug"
  1775. source "security/Kconfig"
  1776. source "crypto/Kconfig"
  1777. source "lib/Kconfig"