twl4030.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377
  1. /*
  2. * ALSA SoC TWL4030 codec driver
  3. *
  4. * Author: Steve Sakoman, <steve@sakoman.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/pm.h>
  26. #include <linux/i2c.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/i2c/twl.h>
  29. #include <sound/core.h>
  30. #include <sound/pcm.h>
  31. #include <sound/pcm_params.h>
  32. #include <sound/soc.h>
  33. #include <sound/soc-dapm.h>
  34. #include <sound/initval.h>
  35. #include <sound/tlv.h>
  36. #include "twl4030.h"
  37. /*
  38. * twl4030 register cache & default register settings
  39. */
  40. static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
  41. 0x00, /* this register not used */
  42. 0x91, /* REG_CODEC_MODE (0x1) */
  43. 0xc3, /* REG_OPTION (0x2) */
  44. 0x00, /* REG_UNKNOWN (0x3) */
  45. 0x00, /* REG_MICBIAS_CTL (0x4) */
  46. 0x20, /* REG_ANAMICL (0x5) */
  47. 0x00, /* REG_ANAMICR (0x6) */
  48. 0x00, /* REG_AVADC_CTL (0x7) */
  49. 0x00, /* REG_ADCMICSEL (0x8) */
  50. 0x00, /* REG_DIGMIXING (0x9) */
  51. 0x0c, /* REG_ATXL1PGA (0xA) */
  52. 0x0c, /* REG_ATXR1PGA (0xB) */
  53. 0x00, /* REG_AVTXL2PGA (0xC) */
  54. 0x00, /* REG_AVTXR2PGA (0xD) */
  55. 0x00, /* REG_AUDIO_IF (0xE) */
  56. 0x00, /* REG_VOICE_IF (0xF) */
  57. 0x00, /* REG_ARXR1PGA (0x10) */
  58. 0x00, /* REG_ARXL1PGA (0x11) */
  59. 0x6c, /* REG_ARXR2PGA (0x12) */
  60. 0x6c, /* REG_ARXL2PGA (0x13) */
  61. 0x00, /* REG_VRXPGA (0x14) */
  62. 0x00, /* REG_VSTPGA (0x15) */
  63. 0x00, /* REG_VRX2ARXPGA (0x16) */
  64. 0x00, /* REG_AVDAC_CTL (0x17) */
  65. 0x00, /* REG_ARX2VTXPGA (0x18) */
  66. 0x00, /* REG_ARXL1_APGA_CTL (0x19) */
  67. 0x00, /* REG_ARXR1_APGA_CTL (0x1A) */
  68. 0x4a, /* REG_ARXL2_APGA_CTL (0x1B) */
  69. 0x4a, /* REG_ARXR2_APGA_CTL (0x1C) */
  70. 0x00, /* REG_ATX2ARXPGA (0x1D) */
  71. 0x00, /* REG_BT_IF (0x1E) */
  72. 0x00, /* REG_BTPGA (0x1F) */
  73. 0x00, /* REG_BTSTPGA (0x20) */
  74. 0x00, /* REG_EAR_CTL (0x21) */
  75. 0x00, /* REG_HS_SEL (0x22) */
  76. 0x00, /* REG_HS_GAIN_SET (0x23) */
  77. 0x00, /* REG_HS_POPN_SET (0x24) */
  78. 0x00, /* REG_PREDL_CTL (0x25) */
  79. 0x00, /* REG_PREDR_CTL (0x26) */
  80. 0x00, /* REG_PRECKL_CTL (0x27) */
  81. 0x00, /* REG_PRECKR_CTL (0x28) */
  82. 0x00, /* REG_HFL_CTL (0x29) */
  83. 0x00, /* REG_HFR_CTL (0x2A) */
  84. 0x00, /* REG_ALC_CTL (0x2B) */
  85. 0x00, /* REG_ALC_SET1 (0x2C) */
  86. 0x00, /* REG_ALC_SET2 (0x2D) */
  87. 0x00, /* REG_BOOST_CTL (0x2E) */
  88. 0x00, /* REG_SOFTVOL_CTL (0x2F) */
  89. 0x00, /* REG_DTMF_FREQSEL (0x30) */
  90. 0x00, /* REG_DTMF_TONEXT1H (0x31) */
  91. 0x00, /* REG_DTMF_TONEXT1L (0x32) */
  92. 0x00, /* REG_DTMF_TONEXT2H (0x33) */
  93. 0x00, /* REG_DTMF_TONEXT2L (0x34) */
  94. 0x00, /* REG_DTMF_TONOFF (0x35) */
  95. 0x00, /* REG_DTMF_WANONOFF (0x36) */
  96. 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
  97. 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
  98. 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
  99. 0x06, /* REG_APLL_CTL (0x3A) */
  100. 0x00, /* REG_DTMF_CTL (0x3B) */
  101. 0x00, /* REG_DTMF_PGA_CTL2 (0x3C) */
  102. 0x00, /* REG_DTMF_PGA_CTL1 (0x3D) */
  103. 0x00, /* REG_MISC_SET_1 (0x3E) */
  104. 0x00, /* REG_PCMBTMUX (0x3F) */
  105. 0x00, /* not used (0x40) */
  106. 0x00, /* not used (0x41) */
  107. 0x00, /* not used (0x42) */
  108. 0x00, /* REG_RX_PATH_SEL (0x43) */
  109. 0x00, /* REG_VDL_APGA_CTL (0x44) */
  110. 0x00, /* REG_VIBRA_CTL (0x45) */
  111. 0x00, /* REG_VIBRA_SET (0x46) */
  112. 0x00, /* REG_VIBRA_PWM_SET (0x47) */
  113. 0x00, /* REG_ANAMIC_GAIN (0x48) */
  114. 0x00, /* REG_MISC_SET_2 (0x49) */
  115. 0x00, /* REG_SW_SHADOW (0x4A) - Shadow, non HW register */
  116. };
  117. /* codec private data */
  118. struct twl4030_priv {
  119. struct snd_soc_codec codec;
  120. unsigned int codec_powered;
  121. /* reference counts of AIF/APLL users */
  122. unsigned int apll_enabled;
  123. struct snd_pcm_substream *master_substream;
  124. struct snd_pcm_substream *slave_substream;
  125. unsigned int configured;
  126. unsigned int rate;
  127. unsigned int sample_bits;
  128. unsigned int channels;
  129. unsigned int sysclk;
  130. /* Output (with associated amp) states */
  131. u8 hsl_enabled, hsr_enabled;
  132. u8 earpiece_enabled;
  133. u8 predrivel_enabled, predriver_enabled;
  134. u8 carkitl_enabled, carkitr_enabled;
  135. };
  136. /*
  137. * read twl4030 register cache
  138. */
  139. static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
  140. unsigned int reg)
  141. {
  142. u8 *cache = codec->reg_cache;
  143. if (reg >= TWL4030_CACHEREGNUM)
  144. return -EIO;
  145. return cache[reg];
  146. }
  147. /*
  148. * write twl4030 register cache
  149. */
  150. static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
  151. u8 reg, u8 value)
  152. {
  153. u8 *cache = codec->reg_cache;
  154. if (reg >= TWL4030_CACHEREGNUM)
  155. return;
  156. cache[reg] = value;
  157. }
  158. /*
  159. * write to the twl4030 register space
  160. */
  161. static int twl4030_write(struct snd_soc_codec *codec,
  162. unsigned int reg, unsigned int value)
  163. {
  164. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  165. int write_to_reg = 0;
  166. twl4030_write_reg_cache(codec, reg, value);
  167. if (likely(reg < TWL4030_REG_SW_SHADOW)) {
  168. /* Decide if the given register can be written */
  169. switch (reg) {
  170. case TWL4030_REG_EAR_CTL:
  171. if (twl4030->earpiece_enabled)
  172. write_to_reg = 1;
  173. break;
  174. case TWL4030_REG_PREDL_CTL:
  175. if (twl4030->predrivel_enabled)
  176. write_to_reg = 1;
  177. break;
  178. case TWL4030_REG_PREDR_CTL:
  179. if (twl4030->predriver_enabled)
  180. write_to_reg = 1;
  181. break;
  182. case TWL4030_REG_PRECKL_CTL:
  183. if (twl4030->carkitl_enabled)
  184. write_to_reg = 1;
  185. break;
  186. case TWL4030_REG_PRECKR_CTL:
  187. if (twl4030->carkitr_enabled)
  188. write_to_reg = 1;
  189. break;
  190. case TWL4030_REG_HS_GAIN_SET:
  191. if (twl4030->hsl_enabled || twl4030->hsr_enabled)
  192. write_to_reg = 1;
  193. break;
  194. default:
  195. /* All other register can be written */
  196. write_to_reg = 1;
  197. break;
  198. }
  199. if (write_to_reg)
  200. return twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  201. value, reg);
  202. }
  203. return 0;
  204. }
  205. static void twl4030_codec_enable(struct snd_soc_codec *codec, int enable)
  206. {
  207. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  208. int mode;
  209. if (enable == twl4030->codec_powered)
  210. return;
  211. if (enable)
  212. mode = twl4030_codec_enable_resource(TWL4030_CODEC_RES_POWER);
  213. else
  214. mode = twl4030_codec_disable_resource(TWL4030_CODEC_RES_POWER);
  215. if (mode >= 0) {
  216. twl4030_write_reg_cache(codec, TWL4030_REG_CODEC_MODE, mode);
  217. twl4030->codec_powered = enable;
  218. }
  219. /* REVISIT: this delay is present in TI sample drivers */
  220. /* but there seems to be no TRM requirement for it */
  221. udelay(10);
  222. }
  223. static void twl4030_init_chip(struct snd_soc_codec *codec)
  224. {
  225. u8 *cache = codec->reg_cache;
  226. int i;
  227. /* clear CODECPDZ prior to setting register defaults */
  228. twl4030_codec_enable(codec, 0);
  229. /* set all audio section registers to reasonable defaults */
  230. for (i = TWL4030_REG_OPTION; i <= TWL4030_REG_MISC_SET_2; i++)
  231. if (i != TWL4030_REG_APLL_CTL)
  232. twl4030_write(codec, i, cache[i]);
  233. }
  234. static void twl4030_apll_enable(struct snd_soc_codec *codec, int enable)
  235. {
  236. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  237. int status = -1;
  238. if (enable) {
  239. twl4030->apll_enabled++;
  240. if (twl4030->apll_enabled == 1)
  241. status = twl4030_codec_enable_resource(
  242. TWL4030_CODEC_RES_APLL);
  243. } else {
  244. twl4030->apll_enabled--;
  245. if (!twl4030->apll_enabled)
  246. status = twl4030_codec_disable_resource(
  247. TWL4030_CODEC_RES_APLL);
  248. }
  249. if (status >= 0)
  250. twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, status);
  251. }
  252. static void twl4030_power_up(struct snd_soc_codec *codec)
  253. {
  254. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  255. u8 anamicl, regmisc1, byte;
  256. int i = 0;
  257. if (twl4030->codec_powered)
  258. return;
  259. /* set CODECPDZ to turn on codec */
  260. twl4030_codec_enable(codec, 1);
  261. /* initiate offset cancellation */
  262. anamicl = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  263. twl4030_write(codec, TWL4030_REG_ANAMICL,
  264. anamicl | TWL4030_CNCL_OFFSET_START);
  265. /* wait for offset cancellation to complete */
  266. do {
  267. /* this takes a little while, so don't slam i2c */
  268. udelay(2000);
  269. twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
  270. TWL4030_REG_ANAMICL);
  271. } while ((i++ < 100) &&
  272. ((byte & TWL4030_CNCL_OFFSET_START) ==
  273. TWL4030_CNCL_OFFSET_START));
  274. /* Make sure that the reg_cache has the same value as the HW */
  275. twl4030_write_reg_cache(codec, TWL4030_REG_ANAMICL, byte);
  276. /* anti-pop when changing analog gain */
  277. regmisc1 = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
  278. twl4030_write(codec, TWL4030_REG_MISC_SET_1,
  279. regmisc1 | TWL4030_SMOOTH_ANAVOL_EN);
  280. /* toggle CODECPDZ as per TRM */
  281. twl4030_codec_enable(codec, 0);
  282. twl4030_codec_enable(codec, 1);
  283. }
  284. /*
  285. * Unconditional power down
  286. */
  287. static void twl4030_power_down(struct snd_soc_codec *codec)
  288. {
  289. /* power down */
  290. twl4030_codec_enable(codec, 0);
  291. }
  292. /* Earpiece */
  293. static const struct snd_kcontrol_new twl4030_dapm_earpiece_controls[] = {
  294. SOC_DAPM_SINGLE("Voice", TWL4030_REG_EAR_CTL, 0, 1, 0),
  295. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_EAR_CTL, 1, 1, 0),
  296. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_EAR_CTL, 2, 1, 0),
  297. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_EAR_CTL, 3, 1, 0),
  298. };
  299. /* PreDrive Left */
  300. static const struct snd_kcontrol_new twl4030_dapm_predrivel_controls[] = {
  301. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDL_CTL, 0, 1, 0),
  302. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PREDL_CTL, 1, 1, 0),
  303. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDL_CTL, 2, 1, 0),
  304. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDL_CTL, 3, 1, 0),
  305. };
  306. /* PreDrive Right */
  307. static const struct snd_kcontrol_new twl4030_dapm_predriver_controls[] = {
  308. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDR_CTL, 0, 1, 0),
  309. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PREDR_CTL, 1, 1, 0),
  310. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDR_CTL, 2, 1, 0),
  311. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDR_CTL, 3, 1, 0),
  312. };
  313. /* Headset Left */
  314. static const struct snd_kcontrol_new twl4030_dapm_hsol_controls[] = {
  315. SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 0, 1, 0),
  316. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_HS_SEL, 1, 1, 0),
  317. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_HS_SEL, 2, 1, 0),
  318. };
  319. /* Headset Right */
  320. static const struct snd_kcontrol_new twl4030_dapm_hsor_controls[] = {
  321. SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 3, 1, 0),
  322. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_HS_SEL, 4, 1, 0),
  323. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_HS_SEL, 5, 1, 0),
  324. };
  325. /* Carkit Left */
  326. static const struct snd_kcontrol_new twl4030_dapm_carkitl_controls[] = {
  327. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKL_CTL, 0, 1, 0),
  328. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PRECKL_CTL, 1, 1, 0),
  329. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PRECKL_CTL, 2, 1, 0),
  330. };
  331. /* Carkit Right */
  332. static const struct snd_kcontrol_new twl4030_dapm_carkitr_controls[] = {
  333. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKR_CTL, 0, 1, 0),
  334. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PRECKR_CTL, 1, 1, 0),
  335. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PRECKR_CTL, 2, 1, 0),
  336. };
  337. /* Handsfree Left */
  338. static const char *twl4030_handsfreel_texts[] =
  339. {"Voice", "AudioL1", "AudioL2", "AudioR2"};
  340. static const struct soc_enum twl4030_handsfreel_enum =
  341. SOC_ENUM_SINGLE(TWL4030_REG_HFL_CTL, 0,
  342. ARRAY_SIZE(twl4030_handsfreel_texts),
  343. twl4030_handsfreel_texts);
  344. static const struct snd_kcontrol_new twl4030_dapm_handsfreel_control =
  345. SOC_DAPM_ENUM("Route", twl4030_handsfreel_enum);
  346. /* Handsfree Left virtual mute */
  347. static const struct snd_kcontrol_new twl4030_dapm_handsfreelmute_control =
  348. SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 0, 1, 0);
  349. /* Handsfree Right */
  350. static const char *twl4030_handsfreer_texts[] =
  351. {"Voice", "AudioR1", "AudioR2", "AudioL2"};
  352. static const struct soc_enum twl4030_handsfreer_enum =
  353. SOC_ENUM_SINGLE(TWL4030_REG_HFR_CTL, 0,
  354. ARRAY_SIZE(twl4030_handsfreer_texts),
  355. twl4030_handsfreer_texts);
  356. static const struct snd_kcontrol_new twl4030_dapm_handsfreer_control =
  357. SOC_DAPM_ENUM("Route", twl4030_handsfreer_enum);
  358. /* Handsfree Right virtual mute */
  359. static const struct snd_kcontrol_new twl4030_dapm_handsfreermute_control =
  360. SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 1, 1, 0);
  361. /* Vibra */
  362. /* Vibra audio path selection */
  363. static const char *twl4030_vibra_texts[] =
  364. {"AudioL1", "AudioR1", "AudioL2", "AudioR2"};
  365. static const struct soc_enum twl4030_vibra_enum =
  366. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 2,
  367. ARRAY_SIZE(twl4030_vibra_texts),
  368. twl4030_vibra_texts);
  369. static const struct snd_kcontrol_new twl4030_dapm_vibra_control =
  370. SOC_DAPM_ENUM("Route", twl4030_vibra_enum);
  371. /* Vibra path selection: local vibrator (PWM) or audio driven */
  372. static const char *twl4030_vibrapath_texts[] =
  373. {"Local vibrator", "Audio"};
  374. static const struct soc_enum twl4030_vibrapath_enum =
  375. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 4,
  376. ARRAY_SIZE(twl4030_vibrapath_texts),
  377. twl4030_vibrapath_texts);
  378. static const struct snd_kcontrol_new twl4030_dapm_vibrapath_control =
  379. SOC_DAPM_ENUM("Route", twl4030_vibrapath_enum);
  380. /* Left analog microphone selection */
  381. static const struct snd_kcontrol_new twl4030_dapm_analoglmic_controls[] = {
  382. SOC_DAPM_SINGLE("Main Mic Capture Switch",
  383. TWL4030_REG_ANAMICL, 0, 1, 0),
  384. SOC_DAPM_SINGLE("Headset Mic Capture Switch",
  385. TWL4030_REG_ANAMICL, 1, 1, 0),
  386. SOC_DAPM_SINGLE("AUXL Capture Switch",
  387. TWL4030_REG_ANAMICL, 2, 1, 0),
  388. SOC_DAPM_SINGLE("Carkit Mic Capture Switch",
  389. TWL4030_REG_ANAMICL, 3, 1, 0),
  390. };
  391. /* Right analog microphone selection */
  392. static const struct snd_kcontrol_new twl4030_dapm_analogrmic_controls[] = {
  393. SOC_DAPM_SINGLE("Sub Mic Capture Switch", TWL4030_REG_ANAMICR, 0, 1, 0),
  394. SOC_DAPM_SINGLE("AUXR Capture Switch", TWL4030_REG_ANAMICR, 2, 1, 0),
  395. };
  396. /* TX1 L/R Analog/Digital microphone selection */
  397. static const char *twl4030_micpathtx1_texts[] =
  398. {"Analog", "Digimic0"};
  399. static const struct soc_enum twl4030_micpathtx1_enum =
  400. SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 0,
  401. ARRAY_SIZE(twl4030_micpathtx1_texts),
  402. twl4030_micpathtx1_texts);
  403. static const struct snd_kcontrol_new twl4030_dapm_micpathtx1_control =
  404. SOC_DAPM_ENUM("Route", twl4030_micpathtx1_enum);
  405. /* TX2 L/R Analog/Digital microphone selection */
  406. static const char *twl4030_micpathtx2_texts[] =
  407. {"Analog", "Digimic1"};
  408. static const struct soc_enum twl4030_micpathtx2_enum =
  409. SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 2,
  410. ARRAY_SIZE(twl4030_micpathtx2_texts),
  411. twl4030_micpathtx2_texts);
  412. static const struct snd_kcontrol_new twl4030_dapm_micpathtx2_control =
  413. SOC_DAPM_ENUM("Route", twl4030_micpathtx2_enum);
  414. /* Analog bypass for AudioR1 */
  415. static const struct snd_kcontrol_new twl4030_dapm_abypassr1_control =
  416. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR1_APGA_CTL, 2, 1, 0);
  417. /* Analog bypass for AudioL1 */
  418. static const struct snd_kcontrol_new twl4030_dapm_abypassl1_control =
  419. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL1_APGA_CTL, 2, 1, 0);
  420. /* Analog bypass for AudioR2 */
  421. static const struct snd_kcontrol_new twl4030_dapm_abypassr2_control =
  422. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR2_APGA_CTL, 2, 1, 0);
  423. /* Analog bypass for AudioL2 */
  424. static const struct snd_kcontrol_new twl4030_dapm_abypassl2_control =
  425. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL2_APGA_CTL, 2, 1, 0);
  426. /* Analog bypass for Voice */
  427. static const struct snd_kcontrol_new twl4030_dapm_abypassv_control =
  428. SOC_DAPM_SINGLE("Switch", TWL4030_REG_VDL_APGA_CTL, 2, 1, 0);
  429. /* Digital bypass gain, 0 mutes the bypass */
  430. static const unsigned int twl4030_dapm_dbypass_tlv[] = {
  431. TLV_DB_RANGE_HEAD(2),
  432. 0, 3, TLV_DB_SCALE_ITEM(-2400, 0, 1),
  433. 4, 7, TLV_DB_SCALE_ITEM(-1800, 600, 0),
  434. };
  435. /* Digital bypass left (TX1L -> RX2L) */
  436. static const struct snd_kcontrol_new twl4030_dapm_dbypassl_control =
  437. SOC_DAPM_SINGLE_TLV("Volume",
  438. TWL4030_REG_ATX2ARXPGA, 3, 7, 0,
  439. twl4030_dapm_dbypass_tlv);
  440. /* Digital bypass right (TX1R -> RX2R) */
  441. static const struct snd_kcontrol_new twl4030_dapm_dbypassr_control =
  442. SOC_DAPM_SINGLE_TLV("Volume",
  443. TWL4030_REG_ATX2ARXPGA, 0, 7, 0,
  444. twl4030_dapm_dbypass_tlv);
  445. /*
  446. * Voice Sidetone GAIN volume control:
  447. * from -51 to -10 dB in 1 dB steps (mute instead of -51 dB)
  448. */
  449. static DECLARE_TLV_DB_SCALE(twl4030_dapm_dbypassv_tlv, -5100, 100, 1);
  450. /* Digital bypass voice: sidetone (VUL -> VDL)*/
  451. static const struct snd_kcontrol_new twl4030_dapm_dbypassv_control =
  452. SOC_DAPM_SINGLE_TLV("Volume",
  453. TWL4030_REG_VSTPGA, 0, 0x29, 0,
  454. twl4030_dapm_dbypassv_tlv);
  455. static int micpath_event(struct snd_soc_dapm_widget *w,
  456. struct snd_kcontrol *kcontrol, int event)
  457. {
  458. struct soc_enum *e = (struct soc_enum *)w->kcontrols->private_value;
  459. unsigned char adcmicsel, micbias_ctl;
  460. adcmicsel = twl4030_read_reg_cache(w->codec, TWL4030_REG_ADCMICSEL);
  461. micbias_ctl = twl4030_read_reg_cache(w->codec, TWL4030_REG_MICBIAS_CTL);
  462. /* Prepare the bits for the given TX path:
  463. * shift_l == 0: TX1 microphone path
  464. * shift_l == 2: TX2 microphone path */
  465. if (e->shift_l) {
  466. /* TX2 microphone path */
  467. if (adcmicsel & TWL4030_TX2IN_SEL)
  468. micbias_ctl |= TWL4030_MICBIAS2_CTL; /* digimic */
  469. else
  470. micbias_ctl &= ~TWL4030_MICBIAS2_CTL;
  471. } else {
  472. /* TX1 microphone path */
  473. if (adcmicsel & TWL4030_TX1IN_SEL)
  474. micbias_ctl |= TWL4030_MICBIAS1_CTL; /* digimic */
  475. else
  476. micbias_ctl &= ~TWL4030_MICBIAS1_CTL;
  477. }
  478. twl4030_write(w->codec, TWL4030_REG_MICBIAS_CTL, micbias_ctl);
  479. return 0;
  480. }
  481. /*
  482. * Output PGA builder:
  483. * Handle the muting and unmuting of the given output (turning off the
  484. * amplifier associated with the output pin)
  485. * On mute bypass the reg_cache and write 0 to the register
  486. * On unmute: restore the register content from the reg_cache
  487. * Outputs handled in this way: Earpiece, PreDrivL/R, CarkitL/R
  488. */
  489. #define TWL4030_OUTPUT_PGA(pin_name, reg, mask) \
  490. static int pin_name##pga_event(struct snd_soc_dapm_widget *w, \
  491. struct snd_kcontrol *kcontrol, int event) \
  492. { \
  493. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec); \
  494. \
  495. switch (event) { \
  496. case SND_SOC_DAPM_POST_PMU: \
  497. twl4030->pin_name##_enabled = 1; \
  498. twl4030_write(w->codec, reg, \
  499. twl4030_read_reg_cache(w->codec, reg)); \
  500. break; \
  501. case SND_SOC_DAPM_POST_PMD: \
  502. twl4030->pin_name##_enabled = 0; \
  503. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, \
  504. 0, reg); \
  505. break; \
  506. } \
  507. return 0; \
  508. }
  509. TWL4030_OUTPUT_PGA(earpiece, TWL4030_REG_EAR_CTL, TWL4030_EAR_GAIN);
  510. TWL4030_OUTPUT_PGA(predrivel, TWL4030_REG_PREDL_CTL, TWL4030_PREDL_GAIN);
  511. TWL4030_OUTPUT_PGA(predriver, TWL4030_REG_PREDR_CTL, TWL4030_PREDR_GAIN);
  512. TWL4030_OUTPUT_PGA(carkitl, TWL4030_REG_PRECKL_CTL, TWL4030_PRECKL_GAIN);
  513. TWL4030_OUTPUT_PGA(carkitr, TWL4030_REG_PRECKR_CTL, TWL4030_PRECKR_GAIN);
  514. static void handsfree_ramp(struct snd_soc_codec *codec, int reg, int ramp)
  515. {
  516. unsigned char hs_ctl;
  517. hs_ctl = twl4030_read_reg_cache(codec, reg);
  518. if (ramp) {
  519. /* HF ramp-up */
  520. hs_ctl |= TWL4030_HF_CTL_REF_EN;
  521. twl4030_write(codec, reg, hs_ctl);
  522. udelay(10);
  523. hs_ctl |= TWL4030_HF_CTL_RAMP_EN;
  524. twl4030_write(codec, reg, hs_ctl);
  525. udelay(40);
  526. hs_ctl |= TWL4030_HF_CTL_LOOP_EN;
  527. hs_ctl |= TWL4030_HF_CTL_HB_EN;
  528. twl4030_write(codec, reg, hs_ctl);
  529. } else {
  530. /* HF ramp-down */
  531. hs_ctl &= ~TWL4030_HF_CTL_LOOP_EN;
  532. hs_ctl &= ~TWL4030_HF_CTL_HB_EN;
  533. twl4030_write(codec, reg, hs_ctl);
  534. hs_ctl &= ~TWL4030_HF_CTL_RAMP_EN;
  535. twl4030_write(codec, reg, hs_ctl);
  536. udelay(40);
  537. hs_ctl &= ~TWL4030_HF_CTL_REF_EN;
  538. twl4030_write(codec, reg, hs_ctl);
  539. }
  540. }
  541. static int handsfreelpga_event(struct snd_soc_dapm_widget *w,
  542. struct snd_kcontrol *kcontrol, int event)
  543. {
  544. switch (event) {
  545. case SND_SOC_DAPM_POST_PMU:
  546. handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 1);
  547. break;
  548. case SND_SOC_DAPM_POST_PMD:
  549. handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 0);
  550. break;
  551. }
  552. return 0;
  553. }
  554. static int handsfreerpga_event(struct snd_soc_dapm_widget *w,
  555. struct snd_kcontrol *kcontrol, int event)
  556. {
  557. switch (event) {
  558. case SND_SOC_DAPM_POST_PMU:
  559. handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 1);
  560. break;
  561. case SND_SOC_DAPM_POST_PMD:
  562. handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 0);
  563. break;
  564. }
  565. return 0;
  566. }
  567. static int vibramux_event(struct snd_soc_dapm_widget *w,
  568. struct snd_kcontrol *kcontrol, int event)
  569. {
  570. twl4030_write(w->codec, TWL4030_REG_VIBRA_SET, 0xff);
  571. return 0;
  572. }
  573. static int apll_event(struct snd_soc_dapm_widget *w,
  574. struct snd_kcontrol *kcontrol, int event)
  575. {
  576. switch (event) {
  577. case SND_SOC_DAPM_PRE_PMU:
  578. twl4030_apll_enable(w->codec, 1);
  579. break;
  580. case SND_SOC_DAPM_POST_PMD:
  581. twl4030_apll_enable(w->codec, 0);
  582. break;
  583. }
  584. return 0;
  585. }
  586. static int aif_event(struct snd_soc_dapm_widget *w,
  587. struct snd_kcontrol *kcontrol, int event)
  588. {
  589. u8 audio_if;
  590. audio_if = twl4030_read_reg_cache(w->codec, TWL4030_REG_AUDIO_IF);
  591. switch (event) {
  592. case SND_SOC_DAPM_PRE_PMU:
  593. /* Enable AIF */
  594. /* enable the PLL before we use it to clock the DAI */
  595. twl4030_apll_enable(w->codec, 1);
  596. twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
  597. audio_if | TWL4030_AIF_EN);
  598. break;
  599. case SND_SOC_DAPM_POST_PMD:
  600. /* disable the DAI before we stop it's source PLL */
  601. twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
  602. audio_if & ~TWL4030_AIF_EN);
  603. twl4030_apll_enable(w->codec, 0);
  604. break;
  605. }
  606. return 0;
  607. }
  608. static void headset_ramp(struct snd_soc_codec *codec, int ramp)
  609. {
  610. struct snd_soc_device *socdev = codec->socdev;
  611. struct twl4030_setup_data *setup = socdev->codec_data;
  612. unsigned char hs_gain, hs_pop;
  613. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  614. /* Base values for ramp delay calculation: 2^19 - 2^26 */
  615. unsigned int ramp_base[] = {524288, 1048576, 2097152, 4194304,
  616. 8388608, 16777216, 33554432, 67108864};
  617. hs_gain = twl4030_read_reg_cache(codec, TWL4030_REG_HS_GAIN_SET);
  618. hs_pop = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  619. /* Enable external mute control, this dramatically reduces
  620. * the pop-noise */
  621. if (setup && setup->hs_extmute) {
  622. if (setup->set_hs_extmute) {
  623. setup->set_hs_extmute(1);
  624. } else {
  625. hs_pop |= TWL4030_EXTMUTE;
  626. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  627. }
  628. }
  629. if (ramp) {
  630. /* Headset ramp-up according to the TRM */
  631. hs_pop |= TWL4030_VMID_EN;
  632. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  633. /* Actually write to the register */
  634. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  635. hs_gain,
  636. TWL4030_REG_HS_GAIN_SET);
  637. hs_pop |= TWL4030_RAMP_EN;
  638. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  639. /* Wait ramp delay time + 1, so the VMID can settle */
  640. mdelay((ramp_base[(hs_pop & TWL4030_RAMP_DELAY) >> 2] /
  641. twl4030->sysclk) + 1);
  642. } else {
  643. /* Headset ramp-down _not_ according to
  644. * the TRM, but in a way that it is working */
  645. hs_pop &= ~TWL4030_RAMP_EN;
  646. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  647. /* Wait ramp delay time + 1, so the VMID can settle */
  648. mdelay((ramp_base[(hs_pop & TWL4030_RAMP_DELAY) >> 2] /
  649. twl4030->sysclk) + 1);
  650. /* Bypass the reg_cache to mute the headset */
  651. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  652. hs_gain & (~0x0f),
  653. TWL4030_REG_HS_GAIN_SET);
  654. hs_pop &= ~TWL4030_VMID_EN;
  655. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  656. }
  657. /* Disable external mute */
  658. if (setup && setup->hs_extmute) {
  659. if (setup->set_hs_extmute) {
  660. setup->set_hs_extmute(0);
  661. } else {
  662. hs_pop &= ~TWL4030_EXTMUTE;
  663. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  664. }
  665. }
  666. }
  667. static int headsetlpga_event(struct snd_soc_dapm_widget *w,
  668. struct snd_kcontrol *kcontrol, int event)
  669. {
  670. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  671. switch (event) {
  672. case SND_SOC_DAPM_POST_PMU:
  673. /* Do the ramp-up only once */
  674. if (!twl4030->hsr_enabled)
  675. headset_ramp(w->codec, 1);
  676. twl4030->hsl_enabled = 1;
  677. break;
  678. case SND_SOC_DAPM_POST_PMD:
  679. /* Do the ramp-down only if both headsetL/R is disabled */
  680. if (!twl4030->hsr_enabled)
  681. headset_ramp(w->codec, 0);
  682. twl4030->hsl_enabled = 0;
  683. break;
  684. }
  685. return 0;
  686. }
  687. static int headsetrpga_event(struct snd_soc_dapm_widget *w,
  688. struct snd_kcontrol *kcontrol, int event)
  689. {
  690. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  691. switch (event) {
  692. case SND_SOC_DAPM_POST_PMU:
  693. /* Do the ramp-up only once */
  694. if (!twl4030->hsl_enabled)
  695. headset_ramp(w->codec, 1);
  696. twl4030->hsr_enabled = 1;
  697. break;
  698. case SND_SOC_DAPM_POST_PMD:
  699. /* Do the ramp-down only if both headsetL/R is disabled */
  700. if (!twl4030->hsl_enabled)
  701. headset_ramp(w->codec, 0);
  702. twl4030->hsr_enabled = 0;
  703. break;
  704. }
  705. return 0;
  706. }
  707. /*
  708. * Some of the gain controls in TWL (mostly those which are associated with
  709. * the outputs) are implemented in an interesting way:
  710. * 0x0 : Power down (mute)
  711. * 0x1 : 6dB
  712. * 0x2 : 0 dB
  713. * 0x3 : -6 dB
  714. * Inverting not going to help with these.
  715. * Custom volsw and volsw_2r get/put functions to handle these gain bits.
  716. */
  717. #define SOC_DOUBLE_TLV_TWL4030(xname, xreg, shift_left, shift_right, xmax,\
  718. xinvert, tlv_array) \
  719. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
  720. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  721. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  722. .tlv.p = (tlv_array), \
  723. .info = snd_soc_info_volsw, \
  724. .get = snd_soc_get_volsw_twl4030, \
  725. .put = snd_soc_put_volsw_twl4030, \
  726. .private_value = (unsigned long)&(struct soc_mixer_control) \
  727. {.reg = xreg, .shift = shift_left, .rshift = shift_right,\
  728. .max = xmax, .invert = xinvert} }
  729. #define SOC_DOUBLE_R_TLV_TWL4030(xname, reg_left, reg_right, xshift, xmax,\
  730. xinvert, tlv_array) \
  731. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
  732. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  733. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  734. .tlv.p = (tlv_array), \
  735. .info = snd_soc_info_volsw_2r, \
  736. .get = snd_soc_get_volsw_r2_twl4030,\
  737. .put = snd_soc_put_volsw_r2_twl4030, \
  738. .private_value = (unsigned long)&(struct soc_mixer_control) \
  739. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  740. .rshift = xshift, .max = xmax, .invert = xinvert} }
  741. #define SOC_SINGLE_TLV_TWL4030(xname, xreg, xshift, xmax, xinvert, tlv_array) \
  742. SOC_DOUBLE_TLV_TWL4030(xname, xreg, xshift, xshift, xmax, \
  743. xinvert, tlv_array)
  744. static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
  745. struct snd_ctl_elem_value *ucontrol)
  746. {
  747. struct soc_mixer_control *mc =
  748. (struct soc_mixer_control *)kcontrol->private_value;
  749. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  750. unsigned int reg = mc->reg;
  751. unsigned int shift = mc->shift;
  752. unsigned int rshift = mc->rshift;
  753. int max = mc->max;
  754. int mask = (1 << fls(max)) - 1;
  755. ucontrol->value.integer.value[0] =
  756. (snd_soc_read(codec, reg) >> shift) & mask;
  757. if (ucontrol->value.integer.value[0])
  758. ucontrol->value.integer.value[0] =
  759. max + 1 - ucontrol->value.integer.value[0];
  760. if (shift != rshift) {
  761. ucontrol->value.integer.value[1] =
  762. (snd_soc_read(codec, reg) >> rshift) & mask;
  763. if (ucontrol->value.integer.value[1])
  764. ucontrol->value.integer.value[1] =
  765. max + 1 - ucontrol->value.integer.value[1];
  766. }
  767. return 0;
  768. }
  769. static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
  770. struct snd_ctl_elem_value *ucontrol)
  771. {
  772. struct soc_mixer_control *mc =
  773. (struct soc_mixer_control *)kcontrol->private_value;
  774. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  775. unsigned int reg = mc->reg;
  776. unsigned int shift = mc->shift;
  777. unsigned int rshift = mc->rshift;
  778. int max = mc->max;
  779. int mask = (1 << fls(max)) - 1;
  780. unsigned short val, val2, val_mask;
  781. val = (ucontrol->value.integer.value[0] & mask);
  782. val_mask = mask << shift;
  783. if (val)
  784. val = max + 1 - val;
  785. val = val << shift;
  786. if (shift != rshift) {
  787. val2 = (ucontrol->value.integer.value[1] & mask);
  788. val_mask |= mask << rshift;
  789. if (val2)
  790. val2 = max + 1 - val2;
  791. val |= val2 << rshift;
  792. }
  793. return snd_soc_update_bits(codec, reg, val_mask, val);
  794. }
  795. static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  796. struct snd_ctl_elem_value *ucontrol)
  797. {
  798. struct soc_mixer_control *mc =
  799. (struct soc_mixer_control *)kcontrol->private_value;
  800. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  801. unsigned int reg = mc->reg;
  802. unsigned int reg2 = mc->rreg;
  803. unsigned int shift = mc->shift;
  804. int max = mc->max;
  805. int mask = (1<<fls(max))-1;
  806. ucontrol->value.integer.value[0] =
  807. (snd_soc_read(codec, reg) >> shift) & mask;
  808. ucontrol->value.integer.value[1] =
  809. (snd_soc_read(codec, reg2) >> shift) & mask;
  810. if (ucontrol->value.integer.value[0])
  811. ucontrol->value.integer.value[0] =
  812. max + 1 - ucontrol->value.integer.value[0];
  813. if (ucontrol->value.integer.value[1])
  814. ucontrol->value.integer.value[1] =
  815. max + 1 - ucontrol->value.integer.value[1];
  816. return 0;
  817. }
  818. static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  819. struct snd_ctl_elem_value *ucontrol)
  820. {
  821. struct soc_mixer_control *mc =
  822. (struct soc_mixer_control *)kcontrol->private_value;
  823. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  824. unsigned int reg = mc->reg;
  825. unsigned int reg2 = mc->rreg;
  826. unsigned int shift = mc->shift;
  827. int max = mc->max;
  828. int mask = (1 << fls(max)) - 1;
  829. int err;
  830. unsigned short val, val2, val_mask;
  831. val_mask = mask << shift;
  832. val = (ucontrol->value.integer.value[0] & mask);
  833. val2 = (ucontrol->value.integer.value[1] & mask);
  834. if (val)
  835. val = max + 1 - val;
  836. if (val2)
  837. val2 = max + 1 - val2;
  838. val = val << shift;
  839. val2 = val2 << shift;
  840. err = snd_soc_update_bits(codec, reg, val_mask, val);
  841. if (err < 0)
  842. return err;
  843. err = snd_soc_update_bits(codec, reg2, val_mask, val2);
  844. return err;
  845. }
  846. /* Codec operation modes */
  847. static const char *twl4030_op_modes_texts[] = {
  848. "Option 2 (voice/audio)", "Option 1 (audio)"
  849. };
  850. static const struct soc_enum twl4030_op_modes_enum =
  851. SOC_ENUM_SINGLE(TWL4030_REG_CODEC_MODE, 0,
  852. ARRAY_SIZE(twl4030_op_modes_texts),
  853. twl4030_op_modes_texts);
  854. static int snd_soc_put_twl4030_opmode_enum_double(struct snd_kcontrol *kcontrol,
  855. struct snd_ctl_elem_value *ucontrol)
  856. {
  857. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  858. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  859. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  860. unsigned short val;
  861. unsigned short mask, bitmask;
  862. if (twl4030->configured) {
  863. printk(KERN_ERR "twl4030 operation mode cannot be "
  864. "changed on-the-fly\n");
  865. return -EBUSY;
  866. }
  867. for (bitmask = 1; bitmask < e->max; bitmask <<= 1)
  868. ;
  869. if (ucontrol->value.enumerated.item[0] > e->max - 1)
  870. return -EINVAL;
  871. val = ucontrol->value.enumerated.item[0] << e->shift_l;
  872. mask = (bitmask - 1) << e->shift_l;
  873. if (e->shift_l != e->shift_r) {
  874. if (ucontrol->value.enumerated.item[1] > e->max - 1)
  875. return -EINVAL;
  876. val |= ucontrol->value.enumerated.item[1] << e->shift_r;
  877. mask |= (bitmask - 1) << e->shift_r;
  878. }
  879. return snd_soc_update_bits(codec, e->reg, mask, val);
  880. }
  881. /*
  882. * FGAIN volume control:
  883. * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
  884. */
  885. static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
  886. /*
  887. * CGAIN volume control:
  888. * 0 dB to 12 dB in 6 dB steps
  889. * value 2 and 3 means 12 dB
  890. */
  891. static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
  892. /*
  893. * Voice Downlink GAIN volume control:
  894. * from -37 to 12 dB in 1 dB steps (mute instead of -37 dB)
  895. */
  896. static DECLARE_TLV_DB_SCALE(digital_voice_downlink_tlv, -3700, 100, 1);
  897. /*
  898. * Analog playback gain
  899. * -24 dB to 12 dB in 2 dB steps
  900. */
  901. static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
  902. /*
  903. * Gain controls tied to outputs
  904. * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
  905. */
  906. static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
  907. /*
  908. * Gain control for earpiece amplifier
  909. * 0 dB to 12 dB in 6 dB steps (mute instead of -6)
  910. */
  911. static DECLARE_TLV_DB_SCALE(output_ear_tvl, -600, 600, 1);
  912. /*
  913. * Capture gain after the ADCs
  914. * from 0 dB to 31 dB in 1 dB steps
  915. */
  916. static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
  917. /*
  918. * Gain control for input amplifiers
  919. * 0 dB to 30 dB in 6 dB steps
  920. */
  921. static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
  922. /* AVADC clock priority */
  923. static const char *twl4030_avadc_clk_priority_texts[] = {
  924. "Voice high priority", "HiFi high priority"
  925. };
  926. static const struct soc_enum twl4030_avadc_clk_priority_enum =
  927. SOC_ENUM_SINGLE(TWL4030_REG_AVADC_CTL, 2,
  928. ARRAY_SIZE(twl4030_avadc_clk_priority_texts),
  929. twl4030_avadc_clk_priority_texts);
  930. static const char *twl4030_rampdelay_texts[] = {
  931. "27/20/14 ms", "55/40/27 ms", "109/81/55 ms", "218/161/109 ms",
  932. "437/323/218 ms", "874/645/437 ms", "1748/1291/874 ms",
  933. "3495/2581/1748 ms"
  934. };
  935. static const struct soc_enum twl4030_rampdelay_enum =
  936. SOC_ENUM_SINGLE(TWL4030_REG_HS_POPN_SET, 2,
  937. ARRAY_SIZE(twl4030_rampdelay_texts),
  938. twl4030_rampdelay_texts);
  939. /* Vibra H-bridge direction mode */
  940. static const char *twl4030_vibradirmode_texts[] = {
  941. "Vibra H-bridge direction", "Audio data MSB",
  942. };
  943. static const struct soc_enum twl4030_vibradirmode_enum =
  944. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 5,
  945. ARRAY_SIZE(twl4030_vibradirmode_texts),
  946. twl4030_vibradirmode_texts);
  947. /* Vibra H-bridge direction */
  948. static const char *twl4030_vibradir_texts[] = {
  949. "Positive polarity", "Negative polarity",
  950. };
  951. static const struct soc_enum twl4030_vibradir_enum =
  952. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 1,
  953. ARRAY_SIZE(twl4030_vibradir_texts),
  954. twl4030_vibradir_texts);
  955. /* Digimic Left and right swapping */
  956. static const char *twl4030_digimicswap_texts[] = {
  957. "Not swapped", "Swapped",
  958. };
  959. static const struct soc_enum twl4030_digimicswap_enum =
  960. SOC_ENUM_SINGLE(TWL4030_REG_MISC_SET_1, 0,
  961. ARRAY_SIZE(twl4030_digimicswap_texts),
  962. twl4030_digimicswap_texts);
  963. static const struct snd_kcontrol_new twl4030_snd_controls[] = {
  964. /* Codec operation mode control */
  965. SOC_ENUM_EXT("Codec Operation Mode", twl4030_op_modes_enum,
  966. snd_soc_get_enum_double,
  967. snd_soc_put_twl4030_opmode_enum_double),
  968. /* Common playback gain controls */
  969. SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
  970. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  971. 0, 0x3f, 0, digital_fine_tlv),
  972. SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
  973. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  974. 0, 0x3f, 0, digital_fine_tlv),
  975. SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
  976. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  977. 6, 0x2, 0, digital_coarse_tlv),
  978. SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
  979. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  980. 6, 0x2, 0, digital_coarse_tlv),
  981. SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
  982. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  983. 3, 0x12, 1, analog_tlv),
  984. SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
  985. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  986. 3, 0x12, 1, analog_tlv),
  987. SOC_DOUBLE_R("DAC1 Analog Playback Switch",
  988. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  989. 1, 1, 0),
  990. SOC_DOUBLE_R("DAC2 Analog Playback Switch",
  991. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  992. 1, 1, 0),
  993. /* Common voice downlink gain controls */
  994. SOC_SINGLE_TLV("DAC Voice Digital Downlink Volume",
  995. TWL4030_REG_VRXPGA, 0, 0x31, 0, digital_voice_downlink_tlv),
  996. SOC_SINGLE_TLV("DAC Voice Analog Downlink Volume",
  997. TWL4030_REG_VDL_APGA_CTL, 3, 0x12, 1, analog_tlv),
  998. SOC_SINGLE("DAC Voice Analog Downlink Switch",
  999. TWL4030_REG_VDL_APGA_CTL, 1, 1, 0),
  1000. /* Separate output gain controls */
  1001. SOC_DOUBLE_R_TLV_TWL4030("PreDriv Playback Volume",
  1002. TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
  1003. 4, 3, 0, output_tvl),
  1004. SOC_DOUBLE_TLV_TWL4030("Headset Playback Volume",
  1005. TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, output_tvl),
  1006. SOC_DOUBLE_R_TLV_TWL4030("Carkit Playback Volume",
  1007. TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
  1008. 4, 3, 0, output_tvl),
  1009. SOC_SINGLE_TLV_TWL4030("Earpiece Playback Volume",
  1010. TWL4030_REG_EAR_CTL, 4, 3, 0, output_ear_tvl),
  1011. /* Common capture gain controls */
  1012. SOC_DOUBLE_R_TLV("TX1 Digital Capture Volume",
  1013. TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
  1014. 0, 0x1f, 0, digital_capture_tlv),
  1015. SOC_DOUBLE_R_TLV("TX2 Digital Capture Volume",
  1016. TWL4030_REG_AVTXL2PGA, TWL4030_REG_AVTXR2PGA,
  1017. 0, 0x1f, 0, digital_capture_tlv),
  1018. SOC_DOUBLE_TLV("Analog Capture Volume", TWL4030_REG_ANAMIC_GAIN,
  1019. 0, 3, 5, 0, input_gain_tlv),
  1020. SOC_ENUM("AVADC Clock Priority", twl4030_avadc_clk_priority_enum),
  1021. SOC_ENUM("HS ramp delay", twl4030_rampdelay_enum),
  1022. SOC_ENUM("Vibra H-bridge mode", twl4030_vibradirmode_enum),
  1023. SOC_ENUM("Vibra H-bridge direction", twl4030_vibradir_enum),
  1024. SOC_ENUM("Digimic LR Swap", twl4030_digimicswap_enum),
  1025. };
  1026. static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
  1027. /* Left channel inputs */
  1028. SND_SOC_DAPM_INPUT("MAINMIC"),
  1029. SND_SOC_DAPM_INPUT("HSMIC"),
  1030. SND_SOC_DAPM_INPUT("AUXL"),
  1031. SND_SOC_DAPM_INPUT("CARKITMIC"),
  1032. /* Right channel inputs */
  1033. SND_SOC_DAPM_INPUT("SUBMIC"),
  1034. SND_SOC_DAPM_INPUT("AUXR"),
  1035. /* Digital microphones (Stereo) */
  1036. SND_SOC_DAPM_INPUT("DIGIMIC0"),
  1037. SND_SOC_DAPM_INPUT("DIGIMIC1"),
  1038. /* Outputs */
  1039. SND_SOC_DAPM_OUTPUT("EARPIECE"),
  1040. SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
  1041. SND_SOC_DAPM_OUTPUT("PREDRIVER"),
  1042. SND_SOC_DAPM_OUTPUT("HSOL"),
  1043. SND_SOC_DAPM_OUTPUT("HSOR"),
  1044. SND_SOC_DAPM_OUTPUT("CARKITL"),
  1045. SND_SOC_DAPM_OUTPUT("CARKITR"),
  1046. SND_SOC_DAPM_OUTPUT("HFL"),
  1047. SND_SOC_DAPM_OUTPUT("HFR"),
  1048. SND_SOC_DAPM_OUTPUT("VIBRA"),
  1049. /* AIF and APLL clocks for running DAIs (including loopback) */
  1050. SND_SOC_DAPM_OUTPUT("Virtual HiFi OUT"),
  1051. SND_SOC_DAPM_INPUT("Virtual HiFi IN"),
  1052. SND_SOC_DAPM_OUTPUT("Virtual Voice OUT"),
  1053. /* DACs */
  1054. SND_SOC_DAPM_DAC("DAC Right1", "Right Front HiFi Playback",
  1055. SND_SOC_NOPM, 0, 0),
  1056. SND_SOC_DAPM_DAC("DAC Left1", "Left Front HiFi Playback",
  1057. SND_SOC_NOPM, 0, 0),
  1058. SND_SOC_DAPM_DAC("DAC Right2", "Right Rear HiFi Playback",
  1059. SND_SOC_NOPM, 0, 0),
  1060. SND_SOC_DAPM_DAC("DAC Left2", "Left Rear HiFi Playback",
  1061. SND_SOC_NOPM, 0, 0),
  1062. SND_SOC_DAPM_DAC("DAC Voice", "Voice Playback",
  1063. SND_SOC_NOPM, 0, 0),
  1064. /* Analog bypasses */
  1065. SND_SOC_DAPM_SWITCH("Right1 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1066. &twl4030_dapm_abypassr1_control),
  1067. SND_SOC_DAPM_SWITCH("Left1 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1068. &twl4030_dapm_abypassl1_control),
  1069. SND_SOC_DAPM_SWITCH("Right2 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1070. &twl4030_dapm_abypassr2_control),
  1071. SND_SOC_DAPM_SWITCH("Left2 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1072. &twl4030_dapm_abypassl2_control),
  1073. SND_SOC_DAPM_SWITCH("Voice Analog Loopback", SND_SOC_NOPM, 0, 0,
  1074. &twl4030_dapm_abypassv_control),
  1075. /* Master analog loopback switch */
  1076. SND_SOC_DAPM_SUPPLY("FM Loop Enable", TWL4030_REG_MISC_SET_1, 5, 0,
  1077. NULL, 0),
  1078. /* Digital bypasses */
  1079. SND_SOC_DAPM_SWITCH("Left Digital Loopback", SND_SOC_NOPM, 0, 0,
  1080. &twl4030_dapm_dbypassl_control),
  1081. SND_SOC_DAPM_SWITCH("Right Digital Loopback", SND_SOC_NOPM, 0, 0,
  1082. &twl4030_dapm_dbypassr_control),
  1083. SND_SOC_DAPM_SWITCH("Voice Digital Loopback", SND_SOC_NOPM, 0, 0,
  1084. &twl4030_dapm_dbypassv_control),
  1085. /* Digital mixers, power control for the physical DACs */
  1086. SND_SOC_DAPM_MIXER("Digital R1 Playback Mixer",
  1087. TWL4030_REG_AVDAC_CTL, 0, 0, NULL, 0),
  1088. SND_SOC_DAPM_MIXER("Digital L1 Playback Mixer",
  1089. TWL4030_REG_AVDAC_CTL, 1, 0, NULL, 0),
  1090. SND_SOC_DAPM_MIXER("Digital R2 Playback Mixer",
  1091. TWL4030_REG_AVDAC_CTL, 2, 0, NULL, 0),
  1092. SND_SOC_DAPM_MIXER("Digital L2 Playback Mixer",
  1093. TWL4030_REG_AVDAC_CTL, 3, 0, NULL, 0),
  1094. SND_SOC_DAPM_MIXER("Digital Voice Playback Mixer",
  1095. TWL4030_REG_AVDAC_CTL, 4, 0, NULL, 0),
  1096. /* Analog mixers, power control for the physical PGAs */
  1097. SND_SOC_DAPM_MIXER("Analog R1 Playback Mixer",
  1098. TWL4030_REG_ARXR1_APGA_CTL, 0, 0, NULL, 0),
  1099. SND_SOC_DAPM_MIXER("Analog L1 Playback Mixer",
  1100. TWL4030_REG_ARXL1_APGA_CTL, 0, 0, NULL, 0),
  1101. SND_SOC_DAPM_MIXER("Analog R2 Playback Mixer",
  1102. TWL4030_REG_ARXR2_APGA_CTL, 0, 0, NULL, 0),
  1103. SND_SOC_DAPM_MIXER("Analog L2 Playback Mixer",
  1104. TWL4030_REG_ARXL2_APGA_CTL, 0, 0, NULL, 0),
  1105. SND_SOC_DAPM_MIXER("Analog Voice Playback Mixer",
  1106. TWL4030_REG_VDL_APGA_CTL, 0, 0, NULL, 0),
  1107. SND_SOC_DAPM_SUPPLY("APLL Enable", SND_SOC_NOPM, 0, 0, apll_event,
  1108. SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
  1109. SND_SOC_DAPM_SUPPLY("AIF Enable", SND_SOC_NOPM, 0, 0, aif_event,
  1110. SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
  1111. /* Output MIXER controls */
  1112. /* Earpiece */
  1113. SND_SOC_DAPM_MIXER("Earpiece Mixer", SND_SOC_NOPM, 0, 0,
  1114. &twl4030_dapm_earpiece_controls[0],
  1115. ARRAY_SIZE(twl4030_dapm_earpiece_controls)),
  1116. SND_SOC_DAPM_PGA_E("Earpiece PGA", SND_SOC_NOPM,
  1117. 0, 0, NULL, 0, earpiecepga_event,
  1118. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1119. /* PreDrivL/R */
  1120. SND_SOC_DAPM_MIXER("PredriveL Mixer", SND_SOC_NOPM, 0, 0,
  1121. &twl4030_dapm_predrivel_controls[0],
  1122. ARRAY_SIZE(twl4030_dapm_predrivel_controls)),
  1123. SND_SOC_DAPM_PGA_E("PredriveL PGA", SND_SOC_NOPM,
  1124. 0, 0, NULL, 0, predrivelpga_event,
  1125. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1126. SND_SOC_DAPM_MIXER("PredriveR Mixer", SND_SOC_NOPM, 0, 0,
  1127. &twl4030_dapm_predriver_controls[0],
  1128. ARRAY_SIZE(twl4030_dapm_predriver_controls)),
  1129. SND_SOC_DAPM_PGA_E("PredriveR PGA", SND_SOC_NOPM,
  1130. 0, 0, NULL, 0, predriverpga_event,
  1131. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1132. /* HeadsetL/R */
  1133. SND_SOC_DAPM_MIXER("HeadsetL Mixer", SND_SOC_NOPM, 0, 0,
  1134. &twl4030_dapm_hsol_controls[0],
  1135. ARRAY_SIZE(twl4030_dapm_hsol_controls)),
  1136. SND_SOC_DAPM_PGA_E("HeadsetL PGA", SND_SOC_NOPM,
  1137. 0, 0, NULL, 0, headsetlpga_event,
  1138. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1139. SND_SOC_DAPM_MIXER("HeadsetR Mixer", SND_SOC_NOPM, 0, 0,
  1140. &twl4030_dapm_hsor_controls[0],
  1141. ARRAY_SIZE(twl4030_dapm_hsor_controls)),
  1142. SND_SOC_DAPM_PGA_E("HeadsetR PGA", SND_SOC_NOPM,
  1143. 0, 0, NULL, 0, headsetrpga_event,
  1144. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1145. /* CarkitL/R */
  1146. SND_SOC_DAPM_MIXER("CarkitL Mixer", SND_SOC_NOPM, 0, 0,
  1147. &twl4030_dapm_carkitl_controls[0],
  1148. ARRAY_SIZE(twl4030_dapm_carkitl_controls)),
  1149. SND_SOC_DAPM_PGA_E("CarkitL PGA", SND_SOC_NOPM,
  1150. 0, 0, NULL, 0, carkitlpga_event,
  1151. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1152. SND_SOC_DAPM_MIXER("CarkitR Mixer", SND_SOC_NOPM, 0, 0,
  1153. &twl4030_dapm_carkitr_controls[0],
  1154. ARRAY_SIZE(twl4030_dapm_carkitr_controls)),
  1155. SND_SOC_DAPM_PGA_E("CarkitR PGA", SND_SOC_NOPM,
  1156. 0, 0, NULL, 0, carkitrpga_event,
  1157. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1158. /* Output MUX controls */
  1159. /* HandsfreeL/R */
  1160. SND_SOC_DAPM_MUX("HandsfreeL Mux", SND_SOC_NOPM, 0, 0,
  1161. &twl4030_dapm_handsfreel_control),
  1162. SND_SOC_DAPM_SWITCH("HandsfreeL", SND_SOC_NOPM, 0, 0,
  1163. &twl4030_dapm_handsfreelmute_control),
  1164. SND_SOC_DAPM_PGA_E("HandsfreeL PGA", SND_SOC_NOPM,
  1165. 0, 0, NULL, 0, handsfreelpga_event,
  1166. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1167. SND_SOC_DAPM_MUX("HandsfreeR Mux", SND_SOC_NOPM, 5, 0,
  1168. &twl4030_dapm_handsfreer_control),
  1169. SND_SOC_DAPM_SWITCH("HandsfreeR", SND_SOC_NOPM, 0, 0,
  1170. &twl4030_dapm_handsfreermute_control),
  1171. SND_SOC_DAPM_PGA_E("HandsfreeR PGA", SND_SOC_NOPM,
  1172. 0, 0, NULL, 0, handsfreerpga_event,
  1173. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1174. /* Vibra */
  1175. SND_SOC_DAPM_MUX_E("Vibra Mux", TWL4030_REG_VIBRA_CTL, 0, 0,
  1176. &twl4030_dapm_vibra_control, vibramux_event,
  1177. SND_SOC_DAPM_PRE_PMU),
  1178. SND_SOC_DAPM_MUX("Vibra Route", SND_SOC_NOPM, 0, 0,
  1179. &twl4030_dapm_vibrapath_control),
  1180. /* Introducing four virtual ADC, since TWL4030 have four channel for
  1181. capture */
  1182. SND_SOC_DAPM_ADC("ADC Virtual Left1", "Left Front Capture",
  1183. SND_SOC_NOPM, 0, 0),
  1184. SND_SOC_DAPM_ADC("ADC Virtual Right1", "Right Front Capture",
  1185. SND_SOC_NOPM, 0, 0),
  1186. SND_SOC_DAPM_ADC("ADC Virtual Left2", "Left Rear Capture",
  1187. SND_SOC_NOPM, 0, 0),
  1188. SND_SOC_DAPM_ADC("ADC Virtual Right2", "Right Rear Capture",
  1189. SND_SOC_NOPM, 0, 0),
  1190. /* Analog/Digital mic path selection.
  1191. TX1 Left/Right: either analog Left/Right or Digimic0
  1192. TX2 Left/Right: either analog Left/Right or Digimic1 */
  1193. SND_SOC_DAPM_MUX_E("TX1 Capture Route", SND_SOC_NOPM, 0, 0,
  1194. &twl4030_dapm_micpathtx1_control, micpath_event,
  1195. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD|
  1196. SND_SOC_DAPM_POST_REG),
  1197. SND_SOC_DAPM_MUX_E("TX2 Capture Route", SND_SOC_NOPM, 0, 0,
  1198. &twl4030_dapm_micpathtx2_control, micpath_event,
  1199. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD|
  1200. SND_SOC_DAPM_POST_REG),
  1201. /* Analog input mixers for the capture amplifiers */
  1202. SND_SOC_DAPM_MIXER("Analog Left",
  1203. TWL4030_REG_ANAMICL, 4, 0,
  1204. &twl4030_dapm_analoglmic_controls[0],
  1205. ARRAY_SIZE(twl4030_dapm_analoglmic_controls)),
  1206. SND_SOC_DAPM_MIXER("Analog Right",
  1207. TWL4030_REG_ANAMICR, 4, 0,
  1208. &twl4030_dapm_analogrmic_controls[0],
  1209. ARRAY_SIZE(twl4030_dapm_analogrmic_controls)),
  1210. SND_SOC_DAPM_PGA("ADC Physical Left",
  1211. TWL4030_REG_AVADC_CTL, 3, 0, NULL, 0),
  1212. SND_SOC_DAPM_PGA("ADC Physical Right",
  1213. TWL4030_REG_AVADC_CTL, 1, 0, NULL, 0),
  1214. SND_SOC_DAPM_PGA("Digimic0 Enable",
  1215. TWL4030_REG_ADCMICSEL, 1, 0, NULL, 0),
  1216. SND_SOC_DAPM_PGA("Digimic1 Enable",
  1217. TWL4030_REG_ADCMICSEL, 3, 0, NULL, 0),
  1218. SND_SOC_DAPM_MICBIAS("Mic Bias 1", TWL4030_REG_MICBIAS_CTL, 0, 0),
  1219. SND_SOC_DAPM_MICBIAS("Mic Bias 2", TWL4030_REG_MICBIAS_CTL, 1, 0),
  1220. SND_SOC_DAPM_MICBIAS("Headset Mic Bias", TWL4030_REG_MICBIAS_CTL, 2, 0),
  1221. };
  1222. static const struct snd_soc_dapm_route intercon[] = {
  1223. {"Digital L1 Playback Mixer", NULL, "DAC Left1"},
  1224. {"Digital R1 Playback Mixer", NULL, "DAC Right1"},
  1225. {"Digital L2 Playback Mixer", NULL, "DAC Left2"},
  1226. {"Digital R2 Playback Mixer", NULL, "DAC Right2"},
  1227. {"Digital Voice Playback Mixer", NULL, "DAC Voice"},
  1228. /* Supply for the digital part (APLL) */
  1229. {"Digital Voice Playback Mixer", NULL, "APLL Enable"},
  1230. {"Digital R1 Playback Mixer", NULL, "AIF Enable"},
  1231. {"Digital L1 Playback Mixer", NULL, "AIF Enable"},
  1232. {"Digital R2 Playback Mixer", NULL, "AIF Enable"},
  1233. {"Digital L2 Playback Mixer", NULL, "AIF Enable"},
  1234. {"Analog L1 Playback Mixer", NULL, "Digital L1 Playback Mixer"},
  1235. {"Analog R1 Playback Mixer", NULL, "Digital R1 Playback Mixer"},
  1236. {"Analog L2 Playback Mixer", NULL, "Digital L2 Playback Mixer"},
  1237. {"Analog R2 Playback Mixer", NULL, "Digital R2 Playback Mixer"},
  1238. {"Analog Voice Playback Mixer", NULL, "Digital Voice Playback Mixer"},
  1239. /* Internal playback routings */
  1240. /* Earpiece */
  1241. {"Earpiece Mixer", "Voice", "Analog Voice Playback Mixer"},
  1242. {"Earpiece Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1243. {"Earpiece Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1244. {"Earpiece Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1245. {"Earpiece PGA", NULL, "Earpiece Mixer"},
  1246. /* PreDrivL */
  1247. {"PredriveL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1248. {"PredriveL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1249. {"PredriveL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1250. {"PredriveL Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1251. {"PredriveL PGA", NULL, "PredriveL Mixer"},
  1252. /* PreDrivR */
  1253. {"PredriveR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1254. {"PredriveR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1255. {"PredriveR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1256. {"PredriveR Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1257. {"PredriveR PGA", NULL, "PredriveR Mixer"},
  1258. /* HeadsetL */
  1259. {"HeadsetL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1260. {"HeadsetL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1261. {"HeadsetL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1262. {"HeadsetL PGA", NULL, "HeadsetL Mixer"},
  1263. /* HeadsetR */
  1264. {"HeadsetR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1265. {"HeadsetR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1266. {"HeadsetR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1267. {"HeadsetR PGA", NULL, "HeadsetR Mixer"},
  1268. /* CarkitL */
  1269. {"CarkitL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1270. {"CarkitL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1271. {"CarkitL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1272. {"CarkitL PGA", NULL, "CarkitL Mixer"},
  1273. /* CarkitR */
  1274. {"CarkitR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1275. {"CarkitR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1276. {"CarkitR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1277. {"CarkitR PGA", NULL, "CarkitR Mixer"},
  1278. /* HandsfreeL */
  1279. {"HandsfreeL Mux", "Voice", "Analog Voice Playback Mixer"},
  1280. {"HandsfreeL Mux", "AudioL1", "Analog L1 Playback Mixer"},
  1281. {"HandsfreeL Mux", "AudioL2", "Analog L2 Playback Mixer"},
  1282. {"HandsfreeL Mux", "AudioR2", "Analog R2 Playback Mixer"},
  1283. {"HandsfreeL", "Switch", "HandsfreeL Mux"},
  1284. {"HandsfreeL PGA", NULL, "HandsfreeL"},
  1285. /* HandsfreeR */
  1286. {"HandsfreeR Mux", "Voice", "Analog Voice Playback Mixer"},
  1287. {"HandsfreeR Mux", "AudioR1", "Analog R1 Playback Mixer"},
  1288. {"HandsfreeR Mux", "AudioR2", "Analog R2 Playback Mixer"},
  1289. {"HandsfreeR Mux", "AudioL2", "Analog L2 Playback Mixer"},
  1290. {"HandsfreeR", "Switch", "HandsfreeR Mux"},
  1291. {"HandsfreeR PGA", NULL, "HandsfreeR"},
  1292. /* Vibra */
  1293. {"Vibra Mux", "AudioL1", "DAC Left1"},
  1294. {"Vibra Mux", "AudioR1", "DAC Right1"},
  1295. {"Vibra Mux", "AudioL2", "DAC Left2"},
  1296. {"Vibra Mux", "AudioR2", "DAC Right2"},
  1297. /* outputs */
  1298. /* Must be always connected (for AIF and APLL) */
  1299. {"Virtual HiFi OUT", NULL, "Digital L1 Playback Mixer"},
  1300. {"Virtual HiFi OUT", NULL, "Digital R1 Playback Mixer"},
  1301. {"Virtual HiFi OUT", NULL, "Digital L2 Playback Mixer"},
  1302. {"Virtual HiFi OUT", NULL, "Digital R2 Playback Mixer"},
  1303. /* Must be always connected (for APLL) */
  1304. {"Virtual Voice OUT", NULL, "Digital Voice Playback Mixer"},
  1305. /* Physical outputs */
  1306. {"EARPIECE", NULL, "Earpiece PGA"},
  1307. {"PREDRIVEL", NULL, "PredriveL PGA"},
  1308. {"PREDRIVER", NULL, "PredriveR PGA"},
  1309. {"HSOL", NULL, "HeadsetL PGA"},
  1310. {"HSOR", NULL, "HeadsetR PGA"},
  1311. {"CARKITL", NULL, "CarkitL PGA"},
  1312. {"CARKITR", NULL, "CarkitR PGA"},
  1313. {"HFL", NULL, "HandsfreeL PGA"},
  1314. {"HFR", NULL, "HandsfreeR PGA"},
  1315. {"Vibra Route", "Audio", "Vibra Mux"},
  1316. {"VIBRA", NULL, "Vibra Route"},
  1317. /* Capture path */
  1318. /* Must be always connected (for AIF and APLL) */
  1319. {"ADC Virtual Left1", NULL, "Virtual HiFi IN"},
  1320. {"ADC Virtual Right1", NULL, "Virtual HiFi IN"},
  1321. {"ADC Virtual Left2", NULL, "Virtual HiFi IN"},
  1322. {"ADC Virtual Right2", NULL, "Virtual HiFi IN"},
  1323. /* Physical inputs */
  1324. {"Analog Left", "Main Mic Capture Switch", "MAINMIC"},
  1325. {"Analog Left", "Headset Mic Capture Switch", "HSMIC"},
  1326. {"Analog Left", "AUXL Capture Switch", "AUXL"},
  1327. {"Analog Left", "Carkit Mic Capture Switch", "CARKITMIC"},
  1328. {"Analog Right", "Sub Mic Capture Switch", "SUBMIC"},
  1329. {"Analog Right", "AUXR Capture Switch", "AUXR"},
  1330. {"ADC Physical Left", NULL, "Analog Left"},
  1331. {"ADC Physical Right", NULL, "Analog Right"},
  1332. {"Digimic0 Enable", NULL, "DIGIMIC0"},
  1333. {"Digimic1 Enable", NULL, "DIGIMIC1"},
  1334. /* TX1 Left capture path */
  1335. {"TX1 Capture Route", "Analog", "ADC Physical Left"},
  1336. {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
  1337. /* TX1 Right capture path */
  1338. {"TX1 Capture Route", "Analog", "ADC Physical Right"},
  1339. {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
  1340. /* TX2 Left capture path */
  1341. {"TX2 Capture Route", "Analog", "ADC Physical Left"},
  1342. {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
  1343. /* TX2 Right capture path */
  1344. {"TX2 Capture Route", "Analog", "ADC Physical Right"},
  1345. {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
  1346. {"ADC Virtual Left1", NULL, "TX1 Capture Route"},
  1347. {"ADC Virtual Right1", NULL, "TX1 Capture Route"},
  1348. {"ADC Virtual Left2", NULL, "TX2 Capture Route"},
  1349. {"ADC Virtual Right2", NULL, "TX2 Capture Route"},
  1350. {"ADC Virtual Left1", NULL, "AIF Enable"},
  1351. {"ADC Virtual Right1", NULL, "AIF Enable"},
  1352. {"ADC Virtual Left2", NULL, "AIF Enable"},
  1353. {"ADC Virtual Right2", NULL, "AIF Enable"},
  1354. /* Analog bypass routes */
  1355. {"Right1 Analog Loopback", "Switch", "Analog Right"},
  1356. {"Left1 Analog Loopback", "Switch", "Analog Left"},
  1357. {"Right2 Analog Loopback", "Switch", "Analog Right"},
  1358. {"Left2 Analog Loopback", "Switch", "Analog Left"},
  1359. {"Voice Analog Loopback", "Switch", "Analog Left"},
  1360. /* Supply for the Analog loopbacks */
  1361. {"Right1 Analog Loopback", NULL, "FM Loop Enable"},
  1362. {"Left1 Analog Loopback", NULL, "FM Loop Enable"},
  1363. {"Right2 Analog Loopback", NULL, "FM Loop Enable"},
  1364. {"Left2 Analog Loopback", NULL, "FM Loop Enable"},
  1365. {"Voice Analog Loopback", NULL, "FM Loop Enable"},
  1366. {"Analog R1 Playback Mixer", NULL, "Right1 Analog Loopback"},
  1367. {"Analog L1 Playback Mixer", NULL, "Left1 Analog Loopback"},
  1368. {"Analog R2 Playback Mixer", NULL, "Right2 Analog Loopback"},
  1369. {"Analog L2 Playback Mixer", NULL, "Left2 Analog Loopback"},
  1370. {"Analog Voice Playback Mixer", NULL, "Voice Analog Loopback"},
  1371. /* Digital bypass routes */
  1372. {"Right Digital Loopback", "Volume", "TX1 Capture Route"},
  1373. {"Left Digital Loopback", "Volume", "TX1 Capture Route"},
  1374. {"Voice Digital Loopback", "Volume", "TX2 Capture Route"},
  1375. {"Digital R2 Playback Mixer", NULL, "Right Digital Loopback"},
  1376. {"Digital L2 Playback Mixer", NULL, "Left Digital Loopback"},
  1377. {"Digital Voice Playback Mixer", NULL, "Voice Digital Loopback"},
  1378. };
  1379. static int twl4030_add_widgets(struct snd_soc_codec *codec)
  1380. {
  1381. snd_soc_dapm_new_controls(codec, twl4030_dapm_widgets,
  1382. ARRAY_SIZE(twl4030_dapm_widgets));
  1383. snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
  1384. return 0;
  1385. }
  1386. static int twl4030_set_bias_level(struct snd_soc_codec *codec,
  1387. enum snd_soc_bias_level level)
  1388. {
  1389. switch (level) {
  1390. case SND_SOC_BIAS_ON:
  1391. break;
  1392. case SND_SOC_BIAS_PREPARE:
  1393. break;
  1394. case SND_SOC_BIAS_STANDBY:
  1395. if (codec->bias_level == SND_SOC_BIAS_OFF)
  1396. twl4030_power_up(codec);
  1397. break;
  1398. case SND_SOC_BIAS_OFF:
  1399. twl4030_power_down(codec);
  1400. break;
  1401. }
  1402. codec->bias_level = level;
  1403. return 0;
  1404. }
  1405. static void twl4030_constraints(struct twl4030_priv *twl4030,
  1406. struct snd_pcm_substream *mst_substream)
  1407. {
  1408. struct snd_pcm_substream *slv_substream;
  1409. /* Pick the stream, which need to be constrained */
  1410. if (mst_substream == twl4030->master_substream)
  1411. slv_substream = twl4030->slave_substream;
  1412. else if (mst_substream == twl4030->slave_substream)
  1413. slv_substream = twl4030->master_substream;
  1414. else /* This should not happen.. */
  1415. return;
  1416. /* Set the constraints according to the already configured stream */
  1417. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1418. SNDRV_PCM_HW_PARAM_RATE,
  1419. twl4030->rate,
  1420. twl4030->rate);
  1421. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1422. SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
  1423. twl4030->sample_bits,
  1424. twl4030->sample_bits);
  1425. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1426. SNDRV_PCM_HW_PARAM_CHANNELS,
  1427. twl4030->channels,
  1428. twl4030->channels);
  1429. }
  1430. /* In case of 4 channel mode, the RX1 L/R for playback and the TX2 L/R for
  1431. * capture has to be enabled/disabled. */
  1432. static void twl4030_tdm_enable(struct snd_soc_codec *codec, int direction,
  1433. int enable)
  1434. {
  1435. u8 reg, mask;
  1436. reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
  1437. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  1438. mask = TWL4030_ARXL1_VRX_EN | TWL4030_ARXR1_EN;
  1439. else
  1440. mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
  1441. if (enable)
  1442. reg |= mask;
  1443. else
  1444. reg &= ~mask;
  1445. twl4030_write(codec, TWL4030_REG_OPTION, reg);
  1446. }
  1447. static int twl4030_startup(struct snd_pcm_substream *substream,
  1448. struct snd_soc_dai *dai)
  1449. {
  1450. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1451. struct snd_soc_device *socdev = rtd->socdev;
  1452. struct snd_soc_codec *codec = socdev->card->codec;
  1453. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1454. if (twl4030->master_substream) {
  1455. twl4030->slave_substream = substream;
  1456. /* The DAI has one configuration for playback and capture, so
  1457. * if the DAI has been already configured then constrain this
  1458. * substream to match it. */
  1459. if (twl4030->configured)
  1460. twl4030_constraints(twl4030, twl4030->master_substream);
  1461. } else {
  1462. if (!(twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE) &
  1463. TWL4030_OPTION_1)) {
  1464. /* In option2 4 channel is not supported, set the
  1465. * constraint for the first stream for channels, the
  1466. * second stream will 'inherit' this cosntraint */
  1467. snd_pcm_hw_constraint_minmax(substream->runtime,
  1468. SNDRV_PCM_HW_PARAM_CHANNELS,
  1469. 2, 2);
  1470. }
  1471. twl4030->master_substream = substream;
  1472. }
  1473. return 0;
  1474. }
  1475. static void twl4030_shutdown(struct snd_pcm_substream *substream,
  1476. struct snd_soc_dai *dai)
  1477. {
  1478. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1479. struct snd_soc_device *socdev = rtd->socdev;
  1480. struct snd_soc_codec *codec = socdev->card->codec;
  1481. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1482. if (twl4030->master_substream == substream)
  1483. twl4030->master_substream = twl4030->slave_substream;
  1484. twl4030->slave_substream = NULL;
  1485. /* If all streams are closed, or the remaining stream has not yet
  1486. * been configured than set the DAI as not configured. */
  1487. if (!twl4030->master_substream)
  1488. twl4030->configured = 0;
  1489. else if (!twl4030->master_substream->runtime->channels)
  1490. twl4030->configured = 0;
  1491. /* If the closing substream had 4 channel, do the necessary cleanup */
  1492. if (substream->runtime->channels == 4)
  1493. twl4030_tdm_enable(codec, substream->stream, 0);
  1494. }
  1495. static int twl4030_hw_params(struct snd_pcm_substream *substream,
  1496. struct snd_pcm_hw_params *params,
  1497. struct snd_soc_dai *dai)
  1498. {
  1499. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1500. struct snd_soc_device *socdev = rtd->socdev;
  1501. struct snd_soc_codec *codec = socdev->card->codec;
  1502. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1503. u8 mode, old_mode, format, old_format;
  1504. /* If the substream has 4 channel, do the necessary setup */
  1505. if (params_channels(params) == 4) {
  1506. format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1507. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
  1508. /* Safety check: are we in the correct operating mode and
  1509. * the interface is in TDM mode? */
  1510. if ((mode & TWL4030_OPTION_1) &&
  1511. ((format & TWL4030_AIF_FORMAT) == TWL4030_AIF_FORMAT_TDM))
  1512. twl4030_tdm_enable(codec, substream->stream, 1);
  1513. else
  1514. return -EINVAL;
  1515. }
  1516. if (twl4030->configured)
  1517. /* Ignoring hw_params for already configured DAI */
  1518. return 0;
  1519. /* bit rate */
  1520. old_mode = twl4030_read_reg_cache(codec,
  1521. TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
  1522. mode = old_mode & ~TWL4030_APLL_RATE;
  1523. switch (params_rate(params)) {
  1524. case 8000:
  1525. mode |= TWL4030_APLL_RATE_8000;
  1526. break;
  1527. case 11025:
  1528. mode |= TWL4030_APLL_RATE_11025;
  1529. break;
  1530. case 12000:
  1531. mode |= TWL4030_APLL_RATE_12000;
  1532. break;
  1533. case 16000:
  1534. mode |= TWL4030_APLL_RATE_16000;
  1535. break;
  1536. case 22050:
  1537. mode |= TWL4030_APLL_RATE_22050;
  1538. break;
  1539. case 24000:
  1540. mode |= TWL4030_APLL_RATE_24000;
  1541. break;
  1542. case 32000:
  1543. mode |= TWL4030_APLL_RATE_32000;
  1544. break;
  1545. case 44100:
  1546. mode |= TWL4030_APLL_RATE_44100;
  1547. break;
  1548. case 48000:
  1549. mode |= TWL4030_APLL_RATE_48000;
  1550. break;
  1551. case 96000:
  1552. mode |= TWL4030_APLL_RATE_96000;
  1553. break;
  1554. default:
  1555. printk(KERN_ERR "TWL4030 hw params: unknown rate %d\n",
  1556. params_rate(params));
  1557. return -EINVAL;
  1558. }
  1559. if (mode != old_mode) {
  1560. /* change rate and set CODECPDZ */
  1561. twl4030_codec_enable(codec, 0);
  1562. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1563. twl4030_codec_enable(codec, 1);
  1564. }
  1565. /* sample size */
  1566. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1567. format = old_format;
  1568. format &= ~TWL4030_DATA_WIDTH;
  1569. switch (params_format(params)) {
  1570. case SNDRV_PCM_FORMAT_S16_LE:
  1571. format |= TWL4030_DATA_WIDTH_16S_16W;
  1572. break;
  1573. case SNDRV_PCM_FORMAT_S24_LE:
  1574. format |= TWL4030_DATA_WIDTH_32S_24W;
  1575. break;
  1576. default:
  1577. printk(KERN_ERR "TWL4030 hw params: unknown format %d\n",
  1578. params_format(params));
  1579. return -EINVAL;
  1580. }
  1581. if (format != old_format) {
  1582. /* clear CODECPDZ before changing format (codec requirement) */
  1583. twl4030_codec_enable(codec, 0);
  1584. /* change format */
  1585. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1586. /* set CODECPDZ afterwards */
  1587. twl4030_codec_enable(codec, 1);
  1588. }
  1589. /* Store the important parameters for the DAI configuration and set
  1590. * the DAI as configured */
  1591. twl4030->configured = 1;
  1592. twl4030->rate = params_rate(params);
  1593. twl4030->sample_bits = hw_param_interval(params,
  1594. SNDRV_PCM_HW_PARAM_SAMPLE_BITS)->min;
  1595. twl4030->channels = params_channels(params);
  1596. /* If both playback and capture streams are open, and one of them
  1597. * is setting the hw parameters right now (since we are here), set
  1598. * constraints to the other stream to match the current one. */
  1599. if (twl4030->slave_substream)
  1600. twl4030_constraints(twl4030, substream);
  1601. return 0;
  1602. }
  1603. static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1604. int clk_id, unsigned int freq, int dir)
  1605. {
  1606. struct snd_soc_codec *codec = codec_dai->codec;
  1607. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1608. switch (freq) {
  1609. case 19200000:
  1610. case 26000000:
  1611. case 38400000:
  1612. break;
  1613. default:
  1614. dev_err(codec->dev, "Unsupported APLL mclk: %u\n", freq);
  1615. return -EINVAL;
  1616. }
  1617. if ((freq / 1000) != twl4030->sysclk) {
  1618. dev_err(codec->dev,
  1619. "Mismatch in APLL mclk: %u (configured: %u)\n",
  1620. freq, twl4030->sysclk * 1000);
  1621. return -EINVAL;
  1622. }
  1623. return 0;
  1624. }
  1625. static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1626. unsigned int fmt)
  1627. {
  1628. struct snd_soc_codec *codec = codec_dai->codec;
  1629. u8 old_format, format;
  1630. /* get format */
  1631. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1632. format = old_format;
  1633. /* set master/slave audio interface */
  1634. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1635. case SND_SOC_DAIFMT_CBM_CFM:
  1636. format &= ~(TWL4030_AIF_SLAVE_EN);
  1637. format &= ~(TWL4030_CLK256FS_EN);
  1638. break;
  1639. case SND_SOC_DAIFMT_CBS_CFS:
  1640. format |= TWL4030_AIF_SLAVE_EN;
  1641. format |= TWL4030_CLK256FS_EN;
  1642. break;
  1643. default:
  1644. return -EINVAL;
  1645. }
  1646. /* interface format */
  1647. format &= ~TWL4030_AIF_FORMAT;
  1648. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1649. case SND_SOC_DAIFMT_I2S:
  1650. format |= TWL4030_AIF_FORMAT_CODEC;
  1651. break;
  1652. case SND_SOC_DAIFMT_DSP_A:
  1653. format |= TWL4030_AIF_FORMAT_TDM;
  1654. break;
  1655. default:
  1656. return -EINVAL;
  1657. }
  1658. if (format != old_format) {
  1659. /* clear CODECPDZ before changing format (codec requirement) */
  1660. twl4030_codec_enable(codec, 0);
  1661. /* change format */
  1662. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1663. /* set CODECPDZ afterwards */
  1664. twl4030_codec_enable(codec, 1);
  1665. }
  1666. return 0;
  1667. }
  1668. static int twl4030_set_tristate(struct snd_soc_dai *dai, int tristate)
  1669. {
  1670. struct snd_soc_codec *codec = dai->codec;
  1671. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1672. if (tristate)
  1673. reg |= TWL4030_AIF_TRI_EN;
  1674. else
  1675. reg &= ~TWL4030_AIF_TRI_EN;
  1676. return twl4030_write(codec, TWL4030_REG_AUDIO_IF, reg);
  1677. }
  1678. /* In case of voice mode, the RX1 L(VRX) for downlink and the TX2 L/R
  1679. * (VTXL, VTXR) for uplink has to be enabled/disabled. */
  1680. static void twl4030_voice_enable(struct snd_soc_codec *codec, int direction,
  1681. int enable)
  1682. {
  1683. u8 reg, mask;
  1684. reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
  1685. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  1686. mask = TWL4030_ARXL1_VRX_EN;
  1687. else
  1688. mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
  1689. if (enable)
  1690. reg |= mask;
  1691. else
  1692. reg &= ~mask;
  1693. twl4030_write(codec, TWL4030_REG_OPTION, reg);
  1694. }
  1695. static int twl4030_voice_startup(struct snd_pcm_substream *substream,
  1696. struct snd_soc_dai *dai)
  1697. {
  1698. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1699. struct snd_soc_device *socdev = rtd->socdev;
  1700. struct snd_soc_codec *codec = socdev->card->codec;
  1701. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1702. u8 mode;
  1703. /* If the system master clock is not 26MHz, the voice PCM interface is
  1704. * not avilable.
  1705. */
  1706. if (twl4030->sysclk != 26000) {
  1707. dev_err(codec->dev, "The board is configured for %u Hz, while"
  1708. "the Voice interface needs 26MHz APLL mclk\n",
  1709. twl4030->sysclk * 1000);
  1710. return -EINVAL;
  1711. }
  1712. /* If the codec mode is not option2, the voice PCM interface is not
  1713. * avilable.
  1714. */
  1715. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
  1716. & TWL4030_OPT_MODE;
  1717. if (mode != TWL4030_OPTION_2) {
  1718. printk(KERN_ERR "TWL4030 voice startup: "
  1719. "the codec mode is not option2\n");
  1720. return -EINVAL;
  1721. }
  1722. return 0;
  1723. }
  1724. static void twl4030_voice_shutdown(struct snd_pcm_substream *substream,
  1725. struct snd_soc_dai *dai)
  1726. {
  1727. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1728. struct snd_soc_device *socdev = rtd->socdev;
  1729. struct snd_soc_codec *codec = socdev->card->codec;
  1730. /* Enable voice digital filters */
  1731. twl4030_voice_enable(codec, substream->stream, 0);
  1732. }
  1733. static int twl4030_voice_hw_params(struct snd_pcm_substream *substream,
  1734. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  1735. {
  1736. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1737. struct snd_soc_device *socdev = rtd->socdev;
  1738. struct snd_soc_codec *codec = socdev->card->codec;
  1739. u8 old_mode, mode;
  1740. /* Enable voice digital filters */
  1741. twl4030_voice_enable(codec, substream->stream, 1);
  1742. /* bit rate */
  1743. old_mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
  1744. & ~(TWL4030_CODECPDZ);
  1745. mode = old_mode;
  1746. switch (params_rate(params)) {
  1747. case 8000:
  1748. mode &= ~(TWL4030_SEL_16K);
  1749. break;
  1750. case 16000:
  1751. mode |= TWL4030_SEL_16K;
  1752. break;
  1753. default:
  1754. printk(KERN_ERR "TWL4030 voice hw params: unknown rate %d\n",
  1755. params_rate(params));
  1756. return -EINVAL;
  1757. }
  1758. if (mode != old_mode) {
  1759. /* change rate and set CODECPDZ */
  1760. twl4030_codec_enable(codec, 0);
  1761. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1762. twl4030_codec_enable(codec, 1);
  1763. }
  1764. return 0;
  1765. }
  1766. static int twl4030_voice_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1767. int clk_id, unsigned int freq, int dir)
  1768. {
  1769. struct snd_soc_codec *codec = codec_dai->codec;
  1770. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1771. if (freq != 26000000) {
  1772. dev_err(codec->dev, "Unsupported APLL mclk: %u, the Voice"
  1773. "interface needs 26MHz APLL mclk\n", freq);
  1774. return -EINVAL;
  1775. }
  1776. if ((freq / 1000) != twl4030->sysclk) {
  1777. dev_err(codec->dev,
  1778. "Mismatch in APLL mclk: %u (configured: %u)\n",
  1779. freq, twl4030->sysclk * 1000);
  1780. return -EINVAL;
  1781. }
  1782. return 0;
  1783. }
  1784. static int twl4030_voice_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1785. unsigned int fmt)
  1786. {
  1787. struct snd_soc_codec *codec = codec_dai->codec;
  1788. u8 old_format, format;
  1789. /* get format */
  1790. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
  1791. format = old_format;
  1792. /* set master/slave audio interface */
  1793. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1794. case SND_SOC_DAIFMT_CBM_CFM:
  1795. format &= ~(TWL4030_VIF_SLAVE_EN);
  1796. break;
  1797. case SND_SOC_DAIFMT_CBS_CFS:
  1798. format |= TWL4030_VIF_SLAVE_EN;
  1799. break;
  1800. default:
  1801. return -EINVAL;
  1802. }
  1803. /* clock inversion */
  1804. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1805. case SND_SOC_DAIFMT_IB_NF:
  1806. format &= ~(TWL4030_VIF_FORMAT);
  1807. break;
  1808. case SND_SOC_DAIFMT_NB_IF:
  1809. format |= TWL4030_VIF_FORMAT;
  1810. break;
  1811. default:
  1812. return -EINVAL;
  1813. }
  1814. if (format != old_format) {
  1815. /* change format and set CODECPDZ */
  1816. twl4030_codec_enable(codec, 0);
  1817. twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
  1818. twl4030_codec_enable(codec, 1);
  1819. }
  1820. return 0;
  1821. }
  1822. static int twl4030_voice_set_tristate(struct snd_soc_dai *dai, int tristate)
  1823. {
  1824. struct snd_soc_codec *codec = dai->codec;
  1825. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
  1826. if (tristate)
  1827. reg |= TWL4030_VIF_TRI_EN;
  1828. else
  1829. reg &= ~TWL4030_VIF_TRI_EN;
  1830. return twl4030_write(codec, TWL4030_REG_VOICE_IF, reg);
  1831. }
  1832. #define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
  1833. #define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FORMAT_S24_LE)
  1834. static struct snd_soc_dai_ops twl4030_dai_ops = {
  1835. .startup = twl4030_startup,
  1836. .shutdown = twl4030_shutdown,
  1837. .hw_params = twl4030_hw_params,
  1838. .set_sysclk = twl4030_set_dai_sysclk,
  1839. .set_fmt = twl4030_set_dai_fmt,
  1840. .set_tristate = twl4030_set_tristate,
  1841. };
  1842. static struct snd_soc_dai_ops twl4030_dai_voice_ops = {
  1843. .startup = twl4030_voice_startup,
  1844. .shutdown = twl4030_voice_shutdown,
  1845. .hw_params = twl4030_voice_hw_params,
  1846. .set_sysclk = twl4030_voice_set_dai_sysclk,
  1847. .set_fmt = twl4030_voice_set_dai_fmt,
  1848. .set_tristate = twl4030_voice_set_tristate,
  1849. };
  1850. struct snd_soc_dai twl4030_dai[] = {
  1851. {
  1852. .name = "twl4030",
  1853. .playback = {
  1854. .stream_name = "HiFi Playback",
  1855. .channels_min = 2,
  1856. .channels_max = 4,
  1857. .rates = TWL4030_RATES | SNDRV_PCM_RATE_96000,
  1858. .formats = TWL4030_FORMATS,},
  1859. .capture = {
  1860. .stream_name = "Capture",
  1861. .channels_min = 2,
  1862. .channels_max = 4,
  1863. .rates = TWL4030_RATES,
  1864. .formats = TWL4030_FORMATS,},
  1865. .ops = &twl4030_dai_ops,
  1866. },
  1867. {
  1868. .name = "twl4030 Voice",
  1869. .playback = {
  1870. .stream_name = "Voice Playback",
  1871. .channels_min = 1,
  1872. .channels_max = 1,
  1873. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  1874. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  1875. .capture = {
  1876. .stream_name = "Capture",
  1877. .channels_min = 1,
  1878. .channels_max = 2,
  1879. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  1880. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  1881. .ops = &twl4030_dai_voice_ops,
  1882. },
  1883. };
  1884. EXPORT_SYMBOL_GPL(twl4030_dai);
  1885. static int twl4030_soc_suspend(struct platform_device *pdev, pm_message_t state)
  1886. {
  1887. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1888. struct snd_soc_codec *codec = socdev->card->codec;
  1889. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1890. return 0;
  1891. }
  1892. static int twl4030_soc_resume(struct platform_device *pdev)
  1893. {
  1894. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1895. struct snd_soc_codec *codec = socdev->card->codec;
  1896. twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1897. return 0;
  1898. }
  1899. static struct snd_soc_codec *twl4030_codec;
  1900. static int twl4030_soc_probe(struct platform_device *pdev)
  1901. {
  1902. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1903. struct twl4030_setup_data *setup = socdev->codec_data;
  1904. struct snd_soc_codec *codec;
  1905. struct twl4030_priv *twl4030;
  1906. int ret;
  1907. BUG_ON(!twl4030_codec);
  1908. codec = twl4030_codec;
  1909. twl4030 = snd_soc_codec_get_drvdata(codec);
  1910. socdev->card->codec = codec;
  1911. /* Configuration for headset ramp delay from setup data */
  1912. if (setup) {
  1913. unsigned char hs_pop;
  1914. if (setup->sysclk != twl4030->sysclk)
  1915. dev_warn(&pdev->dev,
  1916. "Mismatch in APLL mclk: %u (configured: %u)\n",
  1917. setup->sysclk, twl4030->sysclk);
  1918. hs_pop = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  1919. hs_pop &= ~TWL4030_RAMP_DELAY;
  1920. hs_pop |= (setup->ramp_delay_value << 2);
  1921. twl4030_write_reg_cache(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  1922. }
  1923. /* register pcms */
  1924. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1925. if (ret < 0) {
  1926. dev_err(&pdev->dev, "failed to create pcms\n");
  1927. return ret;
  1928. }
  1929. snd_soc_add_controls(codec, twl4030_snd_controls,
  1930. ARRAY_SIZE(twl4030_snd_controls));
  1931. twl4030_add_widgets(codec);
  1932. return 0;
  1933. }
  1934. static int twl4030_soc_remove(struct platform_device *pdev)
  1935. {
  1936. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1937. struct snd_soc_codec *codec = socdev->card->codec;
  1938. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1939. snd_soc_free_pcms(socdev);
  1940. snd_soc_dapm_free(socdev);
  1941. return 0;
  1942. }
  1943. static int __devinit twl4030_codec_probe(struct platform_device *pdev)
  1944. {
  1945. struct twl4030_codec_audio_data *pdata = pdev->dev.platform_data;
  1946. struct snd_soc_codec *codec;
  1947. struct twl4030_priv *twl4030;
  1948. int ret;
  1949. if (!pdata) {
  1950. dev_err(&pdev->dev, "platform_data is missing\n");
  1951. return -EINVAL;
  1952. }
  1953. twl4030 = kzalloc(sizeof(struct twl4030_priv), GFP_KERNEL);
  1954. if (twl4030 == NULL) {
  1955. dev_err(&pdev->dev, "Can not allocate memroy\n");
  1956. return -ENOMEM;
  1957. }
  1958. codec = &twl4030->codec;
  1959. snd_soc_codec_set_drvdata(codec, twl4030);
  1960. codec->dev = &pdev->dev;
  1961. twl4030_dai[0].dev = &pdev->dev;
  1962. twl4030_dai[1].dev = &pdev->dev;
  1963. mutex_init(&codec->mutex);
  1964. INIT_LIST_HEAD(&codec->dapm_widgets);
  1965. INIT_LIST_HEAD(&codec->dapm_paths);
  1966. codec->name = "twl4030";
  1967. codec->owner = THIS_MODULE;
  1968. codec->read = twl4030_read_reg_cache;
  1969. codec->write = twl4030_write;
  1970. codec->set_bias_level = twl4030_set_bias_level;
  1971. codec->dai = twl4030_dai;
  1972. codec->num_dai = ARRAY_SIZE(twl4030_dai);
  1973. codec->reg_cache_size = sizeof(twl4030_reg);
  1974. codec->reg_cache = kmemdup(twl4030_reg, sizeof(twl4030_reg),
  1975. GFP_KERNEL);
  1976. if (codec->reg_cache == NULL) {
  1977. ret = -ENOMEM;
  1978. goto error_cache;
  1979. }
  1980. platform_set_drvdata(pdev, twl4030);
  1981. twl4030_codec = codec;
  1982. /* Set the defaults, and power up the codec */
  1983. twl4030->sysclk = twl4030_codec_get_mclk() / 1000;
  1984. twl4030_init_chip(codec);
  1985. codec->bias_level = SND_SOC_BIAS_OFF;
  1986. twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1987. ret = snd_soc_register_codec(codec);
  1988. if (ret != 0) {
  1989. dev_err(codec->dev, "Failed to register codec: %d\n", ret);
  1990. goto error_codec;
  1991. }
  1992. ret = snd_soc_register_dais(&twl4030_dai[0], ARRAY_SIZE(twl4030_dai));
  1993. if (ret != 0) {
  1994. dev_err(codec->dev, "Failed to register DAIs: %d\n", ret);
  1995. snd_soc_unregister_codec(codec);
  1996. goto error_codec;
  1997. }
  1998. return 0;
  1999. error_codec:
  2000. twl4030_power_down(codec);
  2001. kfree(codec->reg_cache);
  2002. error_cache:
  2003. kfree(twl4030);
  2004. return ret;
  2005. }
  2006. static int __devexit twl4030_codec_remove(struct platform_device *pdev)
  2007. {
  2008. struct twl4030_priv *twl4030 = platform_get_drvdata(pdev);
  2009. snd_soc_unregister_dais(&twl4030_dai[0], ARRAY_SIZE(twl4030_dai));
  2010. snd_soc_unregister_codec(&twl4030->codec);
  2011. kfree(twl4030->codec.reg_cache);
  2012. kfree(twl4030);
  2013. twl4030_codec = NULL;
  2014. return 0;
  2015. }
  2016. MODULE_ALIAS("platform:twl4030_codec_audio");
  2017. static struct platform_driver twl4030_codec_driver = {
  2018. .probe = twl4030_codec_probe,
  2019. .remove = __devexit_p(twl4030_codec_remove),
  2020. .driver = {
  2021. .name = "twl4030_codec_audio",
  2022. .owner = THIS_MODULE,
  2023. },
  2024. };
  2025. static int __init twl4030_modinit(void)
  2026. {
  2027. return platform_driver_register(&twl4030_codec_driver);
  2028. }
  2029. module_init(twl4030_modinit);
  2030. static void __exit twl4030_exit(void)
  2031. {
  2032. platform_driver_unregister(&twl4030_codec_driver);
  2033. }
  2034. module_exit(twl4030_exit);
  2035. struct snd_soc_codec_device soc_codec_dev_twl4030 = {
  2036. .probe = twl4030_soc_probe,
  2037. .remove = twl4030_soc_remove,
  2038. .suspend = twl4030_soc_suspend,
  2039. .resume = twl4030_soc_resume,
  2040. };
  2041. EXPORT_SYMBOL_GPL(soc_codec_dev_twl4030);
  2042. MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
  2043. MODULE_AUTHOR("Steve Sakoman");
  2044. MODULE_LICENSE("GPL");