apic_64.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/ioport.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <asm/atomic.h>
  29. #include <asm/smp.h>
  30. #include <asm/mtrr.h>
  31. #include <asm/mpspec.h>
  32. #include <asm/hpet.h>
  33. #include <asm/pgalloc.h>
  34. #include <asm/nmi.h>
  35. #include <asm/idle.h>
  36. #include <asm/proto.h>
  37. #include <asm/timex.h>
  38. #include <asm/apic.h>
  39. #include <mach_ipi.h>
  40. #include <mach_apic.h>
  41. static int disable_apic_timer __cpuinitdata;
  42. static int apic_calibrate_pmtmr __initdata;
  43. int disable_apic;
  44. /* Local APIC timer works in C2 */
  45. int local_apic_timer_c2_ok;
  46. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  47. /*
  48. * Debug level, exported for io_apic.c
  49. */
  50. unsigned int apic_verbosity;
  51. /* Have we found an MP table */
  52. int smp_found_config;
  53. static struct resource lapic_resource = {
  54. .name = "Local APIC",
  55. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  56. };
  57. static unsigned int calibration_result;
  58. static int lapic_next_event(unsigned long delta,
  59. struct clock_event_device *evt);
  60. static void lapic_timer_setup(enum clock_event_mode mode,
  61. struct clock_event_device *evt);
  62. static void lapic_timer_broadcast(cpumask_t mask);
  63. static void apic_pm_activate(void);
  64. static struct clock_event_device lapic_clockevent = {
  65. .name = "lapic",
  66. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  67. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  68. .shift = 32,
  69. .set_mode = lapic_timer_setup,
  70. .set_next_event = lapic_next_event,
  71. .broadcast = lapic_timer_broadcast,
  72. .rating = 100,
  73. .irq = -1,
  74. };
  75. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  76. static unsigned long apic_phys;
  77. unsigned long mp_lapic_addr;
  78. unsigned int __cpuinitdata maxcpus = NR_CPUS;
  79. /*
  80. * Get the LAPIC version
  81. */
  82. static inline int lapic_get_version(void)
  83. {
  84. return GET_APIC_VERSION(apic_read(APIC_LVR));
  85. }
  86. /*
  87. * Check, if the APIC is integrated or a seperate chip
  88. */
  89. static inline int lapic_is_integrated(void)
  90. {
  91. return 1;
  92. }
  93. /*
  94. * Check, whether this is a modern or a first generation APIC
  95. */
  96. static int modern_apic(void)
  97. {
  98. /* AMD systems use old APIC versions, so check the CPU */
  99. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  100. boot_cpu_data.x86 >= 0xf)
  101. return 1;
  102. return lapic_get_version() >= 0x14;
  103. }
  104. void apic_wait_icr_idle(void)
  105. {
  106. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  107. cpu_relax();
  108. }
  109. u32 safe_apic_wait_icr_idle(void)
  110. {
  111. u32 send_status;
  112. int timeout;
  113. timeout = 0;
  114. do {
  115. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  116. if (!send_status)
  117. break;
  118. udelay(100);
  119. } while (timeout++ < 1000);
  120. return send_status;
  121. }
  122. /**
  123. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  124. */
  125. void __cpuinit enable_NMI_through_LVT0(void)
  126. {
  127. unsigned int v;
  128. /* unmask and set to NMI */
  129. v = APIC_DM_NMI;
  130. apic_write(APIC_LVT0, v);
  131. }
  132. /**
  133. * lapic_get_maxlvt - get the maximum number of local vector table entries
  134. */
  135. int lapic_get_maxlvt(void)
  136. {
  137. unsigned int v;
  138. v = apic_read(APIC_LVR);
  139. /*
  140. * - we always have APIC integrated on 64bit mode
  141. * - 82489DXs do not report # of LVT entries
  142. */
  143. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  144. }
  145. /*
  146. * This function sets up the local APIC timer, with a timeout of
  147. * 'clocks' APIC bus clock. During calibration we actually call
  148. * this function twice on the boot CPU, once with a bogus timeout
  149. * value, second time for real. The other (noncalibrating) CPUs
  150. * call this function only once, with the real, calibrated value.
  151. *
  152. * We do reads before writes even if unnecessary, to get around the
  153. * P5 APIC double write bug.
  154. */
  155. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  156. {
  157. unsigned int lvtt_value, tmp_value;
  158. lvtt_value = LOCAL_TIMER_VECTOR;
  159. if (!oneshot)
  160. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  161. if (!irqen)
  162. lvtt_value |= APIC_LVT_MASKED;
  163. apic_write(APIC_LVTT, lvtt_value);
  164. /*
  165. * Divide PICLK by 16
  166. */
  167. tmp_value = apic_read(APIC_TDCR);
  168. apic_write(APIC_TDCR, (tmp_value
  169. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  170. | APIC_TDR_DIV_16);
  171. if (!oneshot)
  172. apic_write(APIC_TMICT, clocks);
  173. }
  174. /*
  175. * Setup extended LVT, AMD specific (K8, family 10h)
  176. *
  177. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  178. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  179. */
  180. #define APIC_EILVT_LVTOFF_MCE 0
  181. #define APIC_EILVT_LVTOFF_IBS 1
  182. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  183. {
  184. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  185. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  186. apic_write(reg, v);
  187. }
  188. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  189. {
  190. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  191. return APIC_EILVT_LVTOFF_MCE;
  192. }
  193. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  194. {
  195. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  196. return APIC_EILVT_LVTOFF_IBS;
  197. }
  198. /*
  199. * Program the next event, relative to now
  200. */
  201. static int lapic_next_event(unsigned long delta,
  202. struct clock_event_device *evt)
  203. {
  204. apic_write(APIC_TMICT, delta);
  205. return 0;
  206. }
  207. /*
  208. * Setup the lapic timer in periodic or oneshot mode
  209. */
  210. static void lapic_timer_setup(enum clock_event_mode mode,
  211. struct clock_event_device *evt)
  212. {
  213. unsigned long flags;
  214. unsigned int v;
  215. /* Lapic used as dummy for broadcast ? */
  216. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  217. return;
  218. local_irq_save(flags);
  219. switch (mode) {
  220. case CLOCK_EVT_MODE_PERIODIC:
  221. case CLOCK_EVT_MODE_ONESHOT:
  222. __setup_APIC_LVTT(calibration_result,
  223. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  224. break;
  225. case CLOCK_EVT_MODE_UNUSED:
  226. case CLOCK_EVT_MODE_SHUTDOWN:
  227. v = apic_read(APIC_LVTT);
  228. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  229. apic_write(APIC_LVTT, v);
  230. break;
  231. case CLOCK_EVT_MODE_RESUME:
  232. /* Nothing to do here */
  233. break;
  234. }
  235. local_irq_restore(flags);
  236. }
  237. /*
  238. * Local APIC timer broadcast function
  239. */
  240. static void lapic_timer_broadcast(cpumask_t mask)
  241. {
  242. #ifdef CONFIG_SMP
  243. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  244. #endif
  245. }
  246. /*
  247. * Setup the local APIC timer for this CPU. Copy the initilized values
  248. * of the boot CPU and register the clock event in the framework.
  249. */
  250. static void setup_APIC_timer(void)
  251. {
  252. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  253. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  254. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  255. clockevents_register_device(levt);
  256. }
  257. /*
  258. * In this function we calibrate APIC bus clocks to the external
  259. * timer. Unfortunately we cannot use jiffies and the timer irq
  260. * to calibrate, since some later bootup code depends on getting
  261. * the first irq? Ugh.
  262. *
  263. * We want to do the calibration only once since we
  264. * want to have local timer irqs syncron. CPUs connected
  265. * by the same APIC bus have the very same bus frequency.
  266. * And we want to have irqs off anyways, no accidental
  267. * APIC irq that way.
  268. */
  269. #define TICK_COUNT 100000000
  270. static int __init calibrate_APIC_clock(void)
  271. {
  272. unsigned apic, apic_start;
  273. unsigned long tsc, tsc_start;
  274. int result;
  275. local_irq_disable();
  276. /*
  277. * Put whatever arbitrary (but long enough) timeout
  278. * value into the APIC clock, we just want to get the
  279. * counter running for calibration.
  280. *
  281. * No interrupt enable !
  282. */
  283. __setup_APIC_LVTT(250000000, 0, 0);
  284. apic_start = apic_read(APIC_TMCCT);
  285. #ifdef CONFIG_X86_PM_TIMER
  286. if (apic_calibrate_pmtmr && pmtmr_ioport) {
  287. pmtimer_wait(5000); /* 5ms wait */
  288. apic = apic_read(APIC_TMCCT);
  289. result = (apic_start - apic) * 1000L / 5;
  290. } else
  291. #endif
  292. {
  293. rdtscll(tsc_start);
  294. do {
  295. apic = apic_read(APIC_TMCCT);
  296. rdtscll(tsc);
  297. } while ((tsc - tsc_start) < TICK_COUNT &&
  298. (apic_start - apic) < TICK_COUNT);
  299. result = (apic_start - apic) * 1000L * tsc_khz /
  300. (tsc - tsc_start);
  301. }
  302. local_irq_enable();
  303. printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
  304. printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
  305. result / 1000 / 1000, result / 1000 % 1000);
  306. /* Calculate the scaled math multiplication factor */
  307. lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC,
  308. lapic_clockevent.shift);
  309. lapic_clockevent.max_delta_ns =
  310. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  311. lapic_clockevent.min_delta_ns =
  312. clockevent_delta2ns(0xF, &lapic_clockevent);
  313. calibration_result = result / HZ;
  314. /*
  315. * Do a sanity check on the APIC calibration result
  316. */
  317. if (calibration_result < (1000000 / HZ)) {
  318. printk(KERN_WARNING
  319. "APIC frequency too slow, disabling apic timer\n");
  320. return -1;
  321. }
  322. return 0;
  323. }
  324. /*
  325. * Setup the boot APIC
  326. *
  327. * Calibrate and verify the result.
  328. */
  329. void __init setup_boot_APIC_clock(void)
  330. {
  331. /*
  332. * The local apic timer can be disabled via the kernel commandline.
  333. * Register the lapic timer as a dummy clock event source on SMP
  334. * systems, so the broadcast mechanism is used. On UP systems simply
  335. * ignore it.
  336. */
  337. if (disable_apic_timer) {
  338. printk(KERN_INFO "Disabling APIC timer\n");
  339. /* No broadcast on UP ! */
  340. if (num_possible_cpus() > 1) {
  341. lapic_clockevent.mult = 1;
  342. setup_APIC_timer();
  343. }
  344. return;
  345. }
  346. printk(KERN_INFO "Using local APIC timer interrupts.\n");
  347. if (calibrate_APIC_clock()) {
  348. /* No broadcast on UP ! */
  349. if (num_possible_cpus() > 1)
  350. setup_APIC_timer();
  351. return;
  352. }
  353. /*
  354. * If nmi_watchdog is set to IO_APIC, we need the
  355. * PIT/HPET going. Otherwise register lapic as a dummy
  356. * device.
  357. */
  358. if (nmi_watchdog != NMI_IO_APIC)
  359. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  360. else
  361. printk(KERN_WARNING "APIC timer registered as dummy,"
  362. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  363. setup_APIC_timer();
  364. }
  365. void __cpuinit setup_secondary_APIC_clock(void)
  366. {
  367. setup_APIC_timer();
  368. }
  369. /*
  370. * The guts of the apic timer interrupt
  371. */
  372. static void local_apic_timer_interrupt(void)
  373. {
  374. int cpu = smp_processor_id();
  375. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  376. /*
  377. * Normally we should not be here till LAPIC has been initialized but
  378. * in some cases like kdump, its possible that there is a pending LAPIC
  379. * timer interrupt from previous kernel's context and is delivered in
  380. * new kernel the moment interrupts are enabled.
  381. *
  382. * Interrupts are enabled early and LAPIC is setup much later, hence
  383. * its possible that when we get here evt->event_handler is NULL.
  384. * Check for event_handler being NULL and discard the interrupt as
  385. * spurious.
  386. */
  387. if (!evt->event_handler) {
  388. printk(KERN_WARNING
  389. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  390. /* Switch it off */
  391. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  392. return;
  393. }
  394. /*
  395. * the NMI deadlock-detector uses this.
  396. */
  397. add_pda(apic_timer_irqs, 1);
  398. evt->event_handler(evt);
  399. }
  400. /*
  401. * Local APIC timer interrupt. This is the most natural way for doing
  402. * local interrupts, but local timer interrupts can be emulated by
  403. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  404. *
  405. * [ if a single-CPU system runs an SMP kernel then we call the local
  406. * interrupt as well. Thus we cannot inline the local irq ... ]
  407. */
  408. void smp_apic_timer_interrupt(struct pt_regs *regs)
  409. {
  410. struct pt_regs *old_regs = set_irq_regs(regs);
  411. /*
  412. * NOTE! We'd better ACK the irq immediately,
  413. * because timer handling can be slow.
  414. */
  415. ack_APIC_irq();
  416. /*
  417. * update_process_times() expects us to have done irq_enter().
  418. * Besides, if we don't timer interrupts ignore the global
  419. * interrupt lock, which is the WrongThing (tm) to do.
  420. */
  421. exit_idle();
  422. irq_enter();
  423. local_apic_timer_interrupt();
  424. irq_exit();
  425. set_irq_regs(old_regs);
  426. }
  427. int setup_profiling_timer(unsigned int multiplier)
  428. {
  429. return -EINVAL;
  430. }
  431. /*
  432. * Local APIC start and shutdown
  433. */
  434. /**
  435. * clear_local_APIC - shutdown the local APIC
  436. *
  437. * This is called, when a CPU is disabled and before rebooting, so the state of
  438. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  439. * leftovers during boot.
  440. */
  441. void clear_local_APIC(void)
  442. {
  443. int maxlvt;
  444. u32 v;
  445. /* APIC hasn't been mapped yet */
  446. if (!apic_phys)
  447. return;
  448. maxlvt = lapic_get_maxlvt();
  449. /*
  450. * Masking an LVT entry can trigger a local APIC error
  451. * if the vector is zero. Mask LVTERR first to prevent this.
  452. */
  453. if (maxlvt >= 3) {
  454. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  455. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  456. }
  457. /*
  458. * Careful: we have to set masks only first to deassert
  459. * any level-triggered sources.
  460. */
  461. v = apic_read(APIC_LVTT);
  462. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  463. v = apic_read(APIC_LVT0);
  464. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  465. v = apic_read(APIC_LVT1);
  466. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  467. if (maxlvt >= 4) {
  468. v = apic_read(APIC_LVTPC);
  469. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  470. }
  471. /*
  472. * Clean APIC state for other OSs:
  473. */
  474. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  475. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  476. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  477. if (maxlvt >= 3)
  478. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  479. if (maxlvt >= 4)
  480. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  481. apic_write(APIC_ESR, 0);
  482. apic_read(APIC_ESR);
  483. }
  484. /**
  485. * disable_local_APIC - clear and disable the local APIC
  486. */
  487. void disable_local_APIC(void)
  488. {
  489. unsigned int value;
  490. clear_local_APIC();
  491. /*
  492. * Disable APIC (implies clearing of registers
  493. * for 82489DX!).
  494. */
  495. value = apic_read(APIC_SPIV);
  496. value &= ~APIC_SPIV_APIC_ENABLED;
  497. apic_write(APIC_SPIV, value);
  498. }
  499. void lapic_shutdown(void)
  500. {
  501. unsigned long flags;
  502. if (!cpu_has_apic)
  503. return;
  504. local_irq_save(flags);
  505. disable_local_APIC();
  506. local_irq_restore(flags);
  507. }
  508. /*
  509. * This is to verify that we're looking at a real local APIC.
  510. * Check these against your board if the CPUs aren't getting
  511. * started for no apparent reason.
  512. */
  513. int __init verify_local_APIC(void)
  514. {
  515. unsigned int reg0, reg1;
  516. /*
  517. * The version register is read-only in a real APIC.
  518. */
  519. reg0 = apic_read(APIC_LVR);
  520. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  521. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  522. reg1 = apic_read(APIC_LVR);
  523. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  524. /*
  525. * The two version reads above should print the same
  526. * numbers. If the second one is different, then we
  527. * poke at a non-APIC.
  528. */
  529. if (reg1 != reg0)
  530. return 0;
  531. /*
  532. * Check if the version looks reasonably.
  533. */
  534. reg1 = GET_APIC_VERSION(reg0);
  535. if (reg1 == 0x00 || reg1 == 0xff)
  536. return 0;
  537. reg1 = lapic_get_maxlvt();
  538. if (reg1 < 0x02 || reg1 == 0xff)
  539. return 0;
  540. /*
  541. * The ID register is read/write in a real APIC.
  542. */
  543. reg0 = read_apic_id();
  544. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  545. apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
  546. reg1 = read_apic_id();
  547. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  548. apic_write(APIC_ID, reg0);
  549. if (reg1 != (reg0 ^ APIC_ID_MASK))
  550. return 0;
  551. /*
  552. * The next two are just to see if we have sane values.
  553. * They're only really relevant if we're in Virtual Wire
  554. * compatibility mode, but most boxes are anymore.
  555. */
  556. reg0 = apic_read(APIC_LVT0);
  557. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  558. reg1 = apic_read(APIC_LVT1);
  559. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  560. return 1;
  561. }
  562. /**
  563. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  564. */
  565. void __init sync_Arb_IDs(void)
  566. {
  567. /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
  568. if (modern_apic())
  569. return;
  570. /*
  571. * Wait for idle.
  572. */
  573. apic_wait_icr_idle();
  574. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  575. apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  576. | APIC_DM_INIT);
  577. }
  578. /*
  579. * An initial setup of the virtual wire mode.
  580. */
  581. void __init init_bsp_APIC(void)
  582. {
  583. unsigned int value;
  584. /*
  585. * Don't do the setup now if we have a SMP BIOS as the
  586. * through-I/O-APIC virtual wire mode might be active.
  587. */
  588. if (smp_found_config || !cpu_has_apic)
  589. return;
  590. value = apic_read(APIC_LVR);
  591. /*
  592. * Do not trust the local APIC being empty at bootup.
  593. */
  594. clear_local_APIC();
  595. /*
  596. * Enable APIC.
  597. */
  598. value = apic_read(APIC_SPIV);
  599. value &= ~APIC_VECTOR_MASK;
  600. value |= APIC_SPIV_APIC_ENABLED;
  601. value |= APIC_SPIV_FOCUS_DISABLED;
  602. value |= SPURIOUS_APIC_VECTOR;
  603. apic_write(APIC_SPIV, value);
  604. /*
  605. * Set up the virtual wire mode.
  606. */
  607. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  608. value = APIC_DM_NMI;
  609. apic_write(APIC_LVT1, value);
  610. }
  611. /**
  612. * setup_local_APIC - setup the local APIC
  613. */
  614. void __cpuinit setup_local_APIC(void)
  615. {
  616. unsigned int value;
  617. int i, j;
  618. preempt_disable();
  619. value = apic_read(APIC_LVR);
  620. BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
  621. /*
  622. * Double-check whether this APIC is really registered.
  623. * This is meaningless in clustered apic mode, so we skip it.
  624. */
  625. if (!apic_id_registered())
  626. BUG();
  627. /*
  628. * Intel recommends to set DFR, LDR and TPR before enabling
  629. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  630. * document number 292116). So here it goes...
  631. */
  632. init_apic_ldr();
  633. /*
  634. * Set Task Priority to 'accept all'. We never change this
  635. * later on.
  636. */
  637. value = apic_read(APIC_TASKPRI);
  638. value &= ~APIC_TPRI_MASK;
  639. apic_write(APIC_TASKPRI, value);
  640. /*
  641. * After a crash, we no longer service the interrupts and a pending
  642. * interrupt from previous kernel might still have ISR bit set.
  643. *
  644. * Most probably by now CPU has serviced that pending interrupt and
  645. * it might not have done the ack_APIC_irq() because it thought,
  646. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  647. * does not clear the ISR bit and cpu thinks it has already serivced
  648. * the interrupt. Hence a vector might get locked. It was noticed
  649. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  650. */
  651. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  652. value = apic_read(APIC_ISR + i*0x10);
  653. for (j = 31; j >= 0; j--) {
  654. if (value & (1<<j))
  655. ack_APIC_irq();
  656. }
  657. }
  658. /*
  659. * Now that we are all set up, enable the APIC
  660. */
  661. value = apic_read(APIC_SPIV);
  662. value &= ~APIC_VECTOR_MASK;
  663. /*
  664. * Enable APIC
  665. */
  666. value |= APIC_SPIV_APIC_ENABLED;
  667. /* We always use processor focus */
  668. /*
  669. * Set spurious IRQ vector
  670. */
  671. value |= SPURIOUS_APIC_VECTOR;
  672. apic_write(APIC_SPIV, value);
  673. /*
  674. * Set up LVT0, LVT1:
  675. *
  676. * set up through-local-APIC on the BP's LINT0. This is not
  677. * strictly necessary in pure symmetric-IO mode, but sometimes
  678. * we delegate interrupts to the 8259A.
  679. */
  680. /*
  681. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  682. */
  683. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  684. if (!smp_processor_id() && !value) {
  685. value = APIC_DM_EXTINT;
  686. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  687. smp_processor_id());
  688. } else {
  689. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  690. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  691. smp_processor_id());
  692. }
  693. apic_write(APIC_LVT0, value);
  694. /*
  695. * only the BP should see the LINT1 NMI signal, obviously.
  696. */
  697. if (!smp_processor_id())
  698. value = APIC_DM_NMI;
  699. else
  700. value = APIC_DM_NMI | APIC_LVT_MASKED;
  701. apic_write(APIC_LVT1, value);
  702. preempt_enable();
  703. }
  704. static void __cpuinit lapic_setup_esr(void)
  705. {
  706. unsigned maxlvt = lapic_get_maxlvt();
  707. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR);
  708. /*
  709. * spec says clear errors after enabling vector.
  710. */
  711. if (maxlvt > 3)
  712. apic_write(APIC_ESR, 0);
  713. }
  714. void __cpuinit end_local_APIC_setup(void)
  715. {
  716. lapic_setup_esr();
  717. setup_apic_nmi_watchdog(NULL);
  718. apic_pm_activate();
  719. }
  720. /*
  721. * Detect and enable local APICs on non-SMP boards.
  722. * Original code written by Keir Fraser.
  723. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  724. * not correctly set up (usually the APIC timer won't work etc.)
  725. */
  726. static int __init detect_init_APIC(void)
  727. {
  728. if (!cpu_has_apic) {
  729. printk(KERN_INFO "No local APIC present\n");
  730. return -1;
  731. }
  732. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  733. boot_cpu_physical_apicid = 0;
  734. return 0;
  735. }
  736. void __init early_init_lapic_mapping(void)
  737. {
  738. unsigned long phys_addr;
  739. /*
  740. * If no local APIC can be found then go out
  741. * : it means there is no mpatable and MADT
  742. */
  743. if (!smp_found_config)
  744. return;
  745. phys_addr = mp_lapic_addr;
  746. set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
  747. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  748. APIC_BASE, phys_addr);
  749. /*
  750. * Fetch the APIC ID of the BSP in case we have a
  751. * default configuration (or the MP table is broken).
  752. */
  753. boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
  754. }
  755. /**
  756. * init_apic_mappings - initialize APIC mappings
  757. */
  758. void __init init_apic_mappings(void)
  759. {
  760. /*
  761. * If no local APIC can be found then set up a fake all
  762. * zeroes page to simulate the local APIC and another
  763. * one for the IO-APIC.
  764. */
  765. if (!smp_found_config && detect_init_APIC()) {
  766. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  767. apic_phys = __pa(apic_phys);
  768. } else
  769. apic_phys = mp_lapic_addr;
  770. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  771. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  772. APIC_BASE, apic_phys);
  773. /*
  774. * Fetch the APIC ID of the BSP in case we have a
  775. * default configuration (or the MP table is broken).
  776. */
  777. boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
  778. }
  779. /*
  780. * This initializes the IO-APIC and APIC hardware if this is
  781. * a UP kernel.
  782. */
  783. int __init APIC_init_uniprocessor(void)
  784. {
  785. if (disable_apic) {
  786. printk(KERN_INFO "Apic disabled\n");
  787. return -1;
  788. }
  789. if (!cpu_has_apic) {
  790. disable_apic = 1;
  791. printk(KERN_INFO "Apic disabled by BIOS\n");
  792. return -1;
  793. }
  794. verify_local_APIC();
  795. connect_bsp_APIC();
  796. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  797. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  798. setup_local_APIC();
  799. /*
  800. * Now enable IO-APICs, actually call clear_IO_APIC
  801. * We need clear_IO_APIC before enabling vector on BP
  802. */
  803. if (!skip_ioapic_setup && nr_ioapics)
  804. enable_IO_APIC();
  805. if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
  806. localise_nmi_watchdog();
  807. end_local_APIC_setup();
  808. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  809. setup_IO_APIC();
  810. else
  811. nr_ioapics = 0;
  812. setup_boot_APIC_clock();
  813. check_nmi_watchdog();
  814. return 0;
  815. }
  816. /*
  817. * Local APIC interrupts
  818. */
  819. /*
  820. * This interrupt should _never_ happen with our APIC/SMP architecture
  821. */
  822. asmlinkage void smp_spurious_interrupt(void)
  823. {
  824. unsigned int v;
  825. exit_idle();
  826. irq_enter();
  827. /*
  828. * Check if this really is a spurious interrupt and ACK it
  829. * if it is a vectored one. Just in case...
  830. * Spurious interrupts should not be ACKed.
  831. */
  832. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  833. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  834. ack_APIC_irq();
  835. add_pda(irq_spurious_count, 1);
  836. irq_exit();
  837. }
  838. /*
  839. * This interrupt should never happen with our APIC/SMP architecture
  840. */
  841. asmlinkage void smp_error_interrupt(void)
  842. {
  843. unsigned int v, v1;
  844. exit_idle();
  845. irq_enter();
  846. /* First tickle the hardware, only then report what went on. -- REW */
  847. v = apic_read(APIC_ESR);
  848. apic_write(APIC_ESR, 0);
  849. v1 = apic_read(APIC_ESR);
  850. ack_APIC_irq();
  851. atomic_inc(&irq_err_count);
  852. /* Here is what the APIC error bits mean:
  853. 0: Send CS error
  854. 1: Receive CS error
  855. 2: Send accept error
  856. 3: Receive accept error
  857. 4: Reserved
  858. 5: Send illegal vector
  859. 6: Received illegal vector
  860. 7: Illegal register address
  861. */
  862. printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
  863. smp_processor_id(), v , v1);
  864. irq_exit();
  865. }
  866. /**
  867. * * connect_bsp_APIC - attach the APIC to the interrupt system
  868. * */
  869. void __init connect_bsp_APIC(void)
  870. {
  871. enable_apic_mode();
  872. }
  873. void disconnect_bsp_APIC(int virt_wire_setup)
  874. {
  875. /* Go back to Virtual Wire compatibility mode */
  876. unsigned long value;
  877. /* For the spurious interrupt use vector F, and enable it */
  878. value = apic_read(APIC_SPIV);
  879. value &= ~APIC_VECTOR_MASK;
  880. value |= APIC_SPIV_APIC_ENABLED;
  881. value |= 0xf;
  882. apic_write(APIC_SPIV, value);
  883. if (!virt_wire_setup) {
  884. /*
  885. * For LVT0 make it edge triggered, active high,
  886. * external and enabled
  887. */
  888. value = apic_read(APIC_LVT0);
  889. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  890. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  891. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  892. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  893. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  894. apic_write(APIC_LVT0, value);
  895. } else {
  896. /* Disable LVT0 */
  897. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  898. }
  899. /* For LVT1 make it edge triggered, active high, nmi and enabled */
  900. value = apic_read(APIC_LVT1);
  901. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  902. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  903. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  904. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  905. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  906. apic_write(APIC_LVT1, value);
  907. }
  908. void __cpuinit generic_processor_info(int apicid, int version)
  909. {
  910. int cpu;
  911. cpumask_t tmp_map;
  912. if (num_processors >= NR_CPUS) {
  913. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  914. " Processor ignored.\n", NR_CPUS);
  915. return;
  916. }
  917. if (num_processors >= maxcpus) {
  918. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  919. " Processor ignored.\n", maxcpus);
  920. return;
  921. }
  922. num_processors++;
  923. cpus_complement(tmp_map, cpu_present_map);
  924. cpu = first_cpu(tmp_map);
  925. physid_set(apicid, phys_cpu_present_map);
  926. if (apicid == boot_cpu_physical_apicid) {
  927. /*
  928. * x86_bios_cpu_apicid is required to have processors listed
  929. * in same order as logical cpu numbers. Hence the first
  930. * entry is BSP, and so on.
  931. */
  932. cpu = 0;
  933. }
  934. if (apicid > max_physical_apicid)
  935. max_physical_apicid = apicid;
  936. /* are we being called early in kernel startup? */
  937. if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
  938. u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
  939. u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  940. cpu_to_apicid[cpu] = apicid;
  941. bios_cpu_apicid[cpu] = apicid;
  942. } else {
  943. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  944. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  945. }
  946. cpu_set(cpu, cpu_possible_map);
  947. cpu_set(cpu, cpu_present_map);
  948. }
  949. /*
  950. * Power management
  951. */
  952. #ifdef CONFIG_PM
  953. static struct {
  954. /* 'active' is true if the local APIC was enabled by us and
  955. not the BIOS; this signifies that we are also responsible
  956. for disabling it before entering apm/acpi suspend */
  957. int active;
  958. /* r/w apic fields */
  959. unsigned int apic_id;
  960. unsigned int apic_taskpri;
  961. unsigned int apic_ldr;
  962. unsigned int apic_dfr;
  963. unsigned int apic_spiv;
  964. unsigned int apic_lvtt;
  965. unsigned int apic_lvtpc;
  966. unsigned int apic_lvt0;
  967. unsigned int apic_lvt1;
  968. unsigned int apic_lvterr;
  969. unsigned int apic_tmict;
  970. unsigned int apic_tdcr;
  971. unsigned int apic_thmr;
  972. } apic_pm_state;
  973. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  974. {
  975. unsigned long flags;
  976. int maxlvt;
  977. if (!apic_pm_state.active)
  978. return 0;
  979. maxlvt = lapic_get_maxlvt();
  980. apic_pm_state.apic_id = read_apic_id();
  981. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  982. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  983. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  984. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  985. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  986. if (maxlvt >= 4)
  987. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  988. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  989. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  990. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  991. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  992. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  993. #ifdef CONFIG_X86_MCE_INTEL
  994. if (maxlvt >= 5)
  995. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  996. #endif
  997. local_irq_save(flags);
  998. disable_local_APIC();
  999. local_irq_restore(flags);
  1000. return 0;
  1001. }
  1002. static int lapic_resume(struct sys_device *dev)
  1003. {
  1004. unsigned int l, h;
  1005. unsigned long flags;
  1006. int maxlvt;
  1007. if (!apic_pm_state.active)
  1008. return 0;
  1009. maxlvt = lapic_get_maxlvt();
  1010. local_irq_save(flags);
  1011. rdmsr(MSR_IA32_APICBASE, l, h);
  1012. l &= ~MSR_IA32_APICBASE_BASE;
  1013. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1014. wrmsr(MSR_IA32_APICBASE, l, h);
  1015. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1016. apic_write(APIC_ID, apic_pm_state.apic_id);
  1017. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1018. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1019. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1020. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1021. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1022. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1023. #ifdef CONFIG_X86_MCE_INTEL
  1024. if (maxlvt >= 5)
  1025. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1026. #endif
  1027. if (maxlvt >= 4)
  1028. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1029. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1030. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1031. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1032. apic_write(APIC_ESR, 0);
  1033. apic_read(APIC_ESR);
  1034. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1035. apic_write(APIC_ESR, 0);
  1036. apic_read(APIC_ESR);
  1037. local_irq_restore(flags);
  1038. return 0;
  1039. }
  1040. static struct sysdev_class lapic_sysclass = {
  1041. .name = "lapic",
  1042. .resume = lapic_resume,
  1043. .suspend = lapic_suspend,
  1044. };
  1045. static struct sys_device device_lapic = {
  1046. .id = 0,
  1047. .cls = &lapic_sysclass,
  1048. };
  1049. static void __cpuinit apic_pm_activate(void)
  1050. {
  1051. apic_pm_state.active = 1;
  1052. }
  1053. static int __init init_lapic_sysfs(void)
  1054. {
  1055. int error;
  1056. if (!cpu_has_apic)
  1057. return 0;
  1058. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1059. error = sysdev_class_register(&lapic_sysclass);
  1060. if (!error)
  1061. error = sysdev_register(&device_lapic);
  1062. return error;
  1063. }
  1064. device_initcall(init_lapic_sysfs);
  1065. #else /* CONFIG_PM */
  1066. static void apic_pm_activate(void) { }
  1067. #endif /* CONFIG_PM */
  1068. /*
  1069. * apic_is_clustered_box() -- Check if we can expect good TSC
  1070. *
  1071. * Thus far, the major user of this is IBM's Summit2 series:
  1072. *
  1073. * Clustered boxes may have unsynced TSC problems if they are
  1074. * multi-chassis. Use available data to take a good guess.
  1075. * If in doubt, go HPET.
  1076. */
  1077. __cpuinit int apic_is_clustered_box(void)
  1078. {
  1079. int i, clusters, zeros;
  1080. unsigned id;
  1081. u16 *bios_cpu_apicid;
  1082. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1083. /*
  1084. * there is not this kind of box with AMD CPU yet.
  1085. * Some AMD box with quadcore cpu and 8 sockets apicid
  1086. * will be [4, 0x23] or [8, 0x27] could be thought to
  1087. * vsmp box still need checking...
  1088. */
  1089. if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
  1090. return 0;
  1091. bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1092. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1093. for (i = 0; i < NR_CPUS; i++) {
  1094. /* are we being called early in kernel startup? */
  1095. if (bios_cpu_apicid) {
  1096. id = bios_cpu_apicid[i];
  1097. }
  1098. else if (i < nr_cpu_ids) {
  1099. if (cpu_present(i))
  1100. id = per_cpu(x86_bios_cpu_apicid, i);
  1101. else
  1102. continue;
  1103. }
  1104. else
  1105. break;
  1106. if (id != BAD_APICID)
  1107. __set_bit(APIC_CLUSTERID(id), clustermap);
  1108. }
  1109. /* Problem: Partially populated chassis may not have CPUs in some of
  1110. * the APIC clusters they have been allocated. Only present CPUs have
  1111. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1112. * Since clusters are allocated sequentially, count zeros only if
  1113. * they are bounded by ones.
  1114. */
  1115. clusters = 0;
  1116. zeros = 0;
  1117. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1118. if (test_bit(i, clustermap)) {
  1119. clusters += 1 + zeros;
  1120. zeros = 0;
  1121. } else
  1122. ++zeros;
  1123. }
  1124. /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  1125. * not guaranteed to be synced between boards
  1126. */
  1127. if (is_vsmp_box() && clusters > 1)
  1128. return 1;
  1129. /*
  1130. * If clusters > 2, then should be multi-chassis.
  1131. * May have to revisit this when multi-core + hyperthreaded CPUs come
  1132. * out, but AFAIK this will work even for them.
  1133. */
  1134. return (clusters > 2);
  1135. }
  1136. /*
  1137. * APIC command line parameters
  1138. */
  1139. static int __init apic_set_verbosity(char *str)
  1140. {
  1141. if (str == NULL) {
  1142. skip_ioapic_setup = 0;
  1143. ioapic_force = 1;
  1144. return 0;
  1145. }
  1146. if (strcmp("debug", str) == 0)
  1147. apic_verbosity = APIC_DEBUG;
  1148. else if (strcmp("verbose", str) == 0)
  1149. apic_verbosity = APIC_VERBOSE;
  1150. else {
  1151. printk(KERN_WARNING "APIC Verbosity level %s not recognised"
  1152. " use apic=verbose or apic=debug\n", str);
  1153. return -EINVAL;
  1154. }
  1155. return 0;
  1156. }
  1157. early_param("apic", apic_set_verbosity);
  1158. static __init int setup_disableapic(char *str)
  1159. {
  1160. disable_apic = 1;
  1161. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1162. return 0;
  1163. }
  1164. early_param("disableapic", setup_disableapic);
  1165. /* same as disableapic, for compatibility */
  1166. static __init int setup_nolapic(char *str)
  1167. {
  1168. return setup_disableapic(str);
  1169. }
  1170. early_param("nolapic", setup_nolapic);
  1171. static int __init parse_lapic_timer_c2_ok(char *arg)
  1172. {
  1173. local_apic_timer_c2_ok = 1;
  1174. return 0;
  1175. }
  1176. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1177. static __init int setup_noapictimer(char *str)
  1178. {
  1179. if (str[0] != ' ' && str[0] != 0)
  1180. return 0;
  1181. disable_apic_timer = 1;
  1182. return 1;
  1183. }
  1184. __setup("noapictimer", setup_noapictimer);
  1185. static __init int setup_apicpmtimer(char *s)
  1186. {
  1187. apic_calibrate_pmtmr = 1;
  1188. notsc_setup(NULL);
  1189. return 0;
  1190. }
  1191. __setup("apicpmtimer", setup_apicpmtimer);
  1192. static int __init lapic_insert_resource(void)
  1193. {
  1194. if (!apic_phys)
  1195. return -1;
  1196. /* Put local APIC into the resource map. */
  1197. lapic_resource.start = apic_phys;
  1198. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1199. insert_resource(&iomem_resource, &lapic_resource);
  1200. return 0;
  1201. }
  1202. /*
  1203. * need call insert after e820_reserve_resources()
  1204. * that is using request_resource
  1205. */
  1206. late_initcall(lapic_insert_resource);