apic_32.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/cpu.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <linux/dmi.h>
  29. #include <asm/atomic.h>
  30. #include <asm/smp.h>
  31. #include <asm/mtrr.h>
  32. #include <asm/mpspec.h>
  33. #include <asm/desc.h>
  34. #include <asm/arch_hooks.h>
  35. #include <asm/hpet.h>
  36. #include <asm/i8253.h>
  37. #include <asm/nmi.h>
  38. #include <mach_apic.h>
  39. #include <mach_apicdef.h>
  40. #include <mach_ipi.h>
  41. /*
  42. * Sanity check
  43. */
  44. #if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
  45. # error SPURIOUS_APIC_VECTOR definition error
  46. #endif
  47. unsigned long mp_lapic_addr;
  48. /*
  49. * Knob to control our willingness to enable the local APIC.
  50. *
  51. * +1=force-enable
  52. */
  53. static int force_enable_local_apic;
  54. int disable_apic;
  55. /* Local APIC timer verification ok */
  56. static int local_apic_timer_verify_ok;
  57. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  58. static int local_apic_timer_disabled;
  59. /* Local APIC timer works in C2 */
  60. int local_apic_timer_c2_ok;
  61. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  62. int first_system_vector = 0xfe;
  63. char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
  64. /*
  65. * Debug level, exported for io_apic.c
  66. */
  67. unsigned int apic_verbosity;
  68. int pic_mode;
  69. /* Have we found an MP table */
  70. int smp_found_config;
  71. static struct resource lapic_resource = {
  72. .name = "Local APIC",
  73. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  74. };
  75. static unsigned int calibration_result;
  76. static int lapic_next_event(unsigned long delta,
  77. struct clock_event_device *evt);
  78. static void lapic_timer_setup(enum clock_event_mode mode,
  79. struct clock_event_device *evt);
  80. static void lapic_timer_broadcast(cpumask_t mask);
  81. static void apic_pm_activate(void);
  82. /*
  83. * The local apic timer can be used for any function which is CPU local.
  84. */
  85. static struct clock_event_device lapic_clockevent = {
  86. .name = "lapic",
  87. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  88. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  89. .shift = 32,
  90. .set_mode = lapic_timer_setup,
  91. .set_next_event = lapic_next_event,
  92. .broadcast = lapic_timer_broadcast,
  93. .rating = 100,
  94. .irq = -1,
  95. };
  96. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  97. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  98. static int enabled_via_apicbase;
  99. static unsigned long apic_phys;
  100. /*
  101. * Get the LAPIC version
  102. */
  103. static inline int lapic_get_version(void)
  104. {
  105. return GET_APIC_VERSION(apic_read(APIC_LVR));
  106. }
  107. /*
  108. * Check, if the APIC is integrated or a separate chip
  109. */
  110. static inline int lapic_is_integrated(void)
  111. {
  112. return APIC_INTEGRATED(lapic_get_version());
  113. }
  114. /*
  115. * Check, whether this is a modern or a first generation APIC
  116. */
  117. static int modern_apic(void)
  118. {
  119. /* AMD systems use old APIC versions, so check the CPU */
  120. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  121. boot_cpu_data.x86 >= 0xf)
  122. return 1;
  123. return lapic_get_version() >= 0x14;
  124. }
  125. void apic_wait_icr_idle(void)
  126. {
  127. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  128. cpu_relax();
  129. }
  130. u32 safe_apic_wait_icr_idle(void)
  131. {
  132. u32 send_status;
  133. int timeout;
  134. timeout = 0;
  135. do {
  136. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  137. if (!send_status)
  138. break;
  139. udelay(100);
  140. } while (timeout++ < 1000);
  141. return send_status;
  142. }
  143. /**
  144. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  145. */
  146. void __cpuinit enable_NMI_through_LVT0(void)
  147. {
  148. unsigned int v = APIC_DM_NMI;
  149. /* Level triggered for 82489DX */
  150. if (!lapic_is_integrated())
  151. v |= APIC_LVT_LEVEL_TRIGGER;
  152. apic_write(APIC_LVT0, v);
  153. }
  154. /**
  155. * get_physical_broadcast - Get number of physical broadcast IDs
  156. */
  157. int get_physical_broadcast(void)
  158. {
  159. return modern_apic() ? 0xff : 0xf;
  160. }
  161. /**
  162. * lapic_get_maxlvt - get the maximum number of local vector table entries
  163. */
  164. int lapic_get_maxlvt(void)
  165. {
  166. unsigned int v;
  167. v = apic_read(APIC_LVR);
  168. /*
  169. * - we always have APIC integrated on 64bit mode
  170. * - 82489DXs do not report # of LVT entries
  171. */
  172. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  173. }
  174. /*
  175. * Local APIC timer
  176. */
  177. /* Clock divisor is set to 16 */
  178. #define APIC_DIVISOR 16
  179. /*
  180. * This function sets up the local APIC timer, with a timeout of
  181. * 'clocks' APIC bus clock. During calibration we actually call
  182. * this function twice on the boot CPU, once with a bogus timeout
  183. * value, second time for real. The other (noncalibrating) CPUs
  184. * call this function only once, with the real, calibrated value.
  185. */
  186. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  187. {
  188. unsigned int lvtt_value, tmp_value;
  189. lvtt_value = LOCAL_TIMER_VECTOR;
  190. if (!oneshot)
  191. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  192. if (!lapic_is_integrated())
  193. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  194. if (!irqen)
  195. lvtt_value |= APIC_LVT_MASKED;
  196. apic_write(APIC_LVTT, lvtt_value);
  197. /*
  198. * Divide PICLK by 16
  199. */
  200. tmp_value = apic_read(APIC_TDCR);
  201. apic_write(APIC_TDCR,
  202. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  203. APIC_TDR_DIV_16);
  204. if (!oneshot)
  205. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  206. }
  207. /*
  208. * Program the next event, relative to now
  209. */
  210. static int lapic_next_event(unsigned long delta,
  211. struct clock_event_device *evt)
  212. {
  213. apic_write(APIC_TMICT, delta);
  214. return 0;
  215. }
  216. /*
  217. * Setup the lapic timer in periodic or oneshot mode
  218. */
  219. static void lapic_timer_setup(enum clock_event_mode mode,
  220. struct clock_event_device *evt)
  221. {
  222. unsigned long flags;
  223. unsigned int v;
  224. /* Lapic used for broadcast ? */
  225. if (!local_apic_timer_verify_ok)
  226. return;
  227. local_irq_save(flags);
  228. switch (mode) {
  229. case CLOCK_EVT_MODE_PERIODIC:
  230. case CLOCK_EVT_MODE_ONESHOT:
  231. __setup_APIC_LVTT(calibration_result,
  232. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  233. break;
  234. case CLOCK_EVT_MODE_UNUSED:
  235. case CLOCK_EVT_MODE_SHUTDOWN:
  236. v = apic_read(APIC_LVTT);
  237. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  238. apic_write(APIC_LVTT, v);
  239. break;
  240. case CLOCK_EVT_MODE_RESUME:
  241. /* Nothing to do here */
  242. break;
  243. }
  244. local_irq_restore(flags);
  245. }
  246. /*
  247. * Local APIC timer broadcast function
  248. */
  249. static void lapic_timer_broadcast(cpumask_t mask)
  250. {
  251. #ifdef CONFIG_SMP
  252. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  253. #endif
  254. }
  255. /*
  256. * Setup the local APIC timer for this CPU. Copy the initilized values
  257. * of the boot CPU and register the clock event in the framework.
  258. */
  259. static void __devinit setup_APIC_timer(void)
  260. {
  261. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  262. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  263. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  264. clockevents_register_device(levt);
  265. }
  266. /*
  267. * In this functions we calibrate APIC bus clocks to the external timer.
  268. *
  269. * We want to do the calibration only once since we want to have local timer
  270. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  271. * frequency.
  272. *
  273. * This was previously done by reading the PIT/HPET and waiting for a wrap
  274. * around to find out, that a tick has elapsed. I have a box, where the PIT
  275. * readout is broken, so it never gets out of the wait loop again. This was
  276. * also reported by others.
  277. *
  278. * Monitoring the jiffies value is inaccurate and the clockevents
  279. * infrastructure allows us to do a simple substitution of the interrupt
  280. * handler.
  281. *
  282. * The calibration routine also uses the pm_timer when possible, as the PIT
  283. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  284. * back to normal later in the boot process).
  285. */
  286. #define LAPIC_CAL_LOOPS (HZ/10)
  287. static __initdata int lapic_cal_loops = -1;
  288. static __initdata long lapic_cal_t1, lapic_cal_t2;
  289. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  290. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  291. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  292. /*
  293. * Temporary interrupt handler.
  294. */
  295. static void __init lapic_cal_handler(struct clock_event_device *dev)
  296. {
  297. unsigned long long tsc = 0;
  298. long tapic = apic_read(APIC_TMCCT);
  299. unsigned long pm = acpi_pm_read_early();
  300. if (cpu_has_tsc)
  301. rdtscll(tsc);
  302. switch (lapic_cal_loops++) {
  303. case 0:
  304. lapic_cal_t1 = tapic;
  305. lapic_cal_tsc1 = tsc;
  306. lapic_cal_pm1 = pm;
  307. lapic_cal_j1 = jiffies;
  308. break;
  309. case LAPIC_CAL_LOOPS:
  310. lapic_cal_t2 = tapic;
  311. lapic_cal_tsc2 = tsc;
  312. if (pm < lapic_cal_pm1)
  313. pm += ACPI_PM_OVRRUN;
  314. lapic_cal_pm2 = pm;
  315. lapic_cal_j2 = jiffies;
  316. break;
  317. }
  318. }
  319. static int __init calibrate_APIC_clock(void)
  320. {
  321. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  322. const long pm_100ms = PMTMR_TICKS_PER_SEC/10;
  323. const long pm_thresh = pm_100ms/100;
  324. void (*real_handler)(struct clock_event_device *dev);
  325. unsigned long deltaj;
  326. long delta, deltapm;
  327. int pm_referenced = 0;
  328. local_irq_disable();
  329. /* Replace the global interrupt handler */
  330. real_handler = global_clock_event->event_handler;
  331. global_clock_event->event_handler = lapic_cal_handler;
  332. /*
  333. * Setup the APIC counter to 1e9. There is no way the lapic
  334. * can underflow in the 100ms detection time frame
  335. */
  336. __setup_APIC_LVTT(1000000000, 0, 0);
  337. /* Let the interrupts run */
  338. local_irq_enable();
  339. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  340. cpu_relax();
  341. local_irq_disable();
  342. /* Restore the real event handler */
  343. global_clock_event->event_handler = real_handler;
  344. /* Build delta t1-t2 as apic timer counts down */
  345. delta = lapic_cal_t1 - lapic_cal_t2;
  346. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  347. /* Check, if the PM timer is available */
  348. deltapm = lapic_cal_pm2 - lapic_cal_pm1;
  349. apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
  350. if (deltapm) {
  351. unsigned long mult;
  352. u64 res;
  353. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  354. if (deltapm > (pm_100ms - pm_thresh) &&
  355. deltapm < (pm_100ms + pm_thresh)) {
  356. apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
  357. } else {
  358. res = (((u64) deltapm) * mult) >> 22;
  359. do_div(res, 1000000);
  360. printk(KERN_WARNING "APIC calibration not consistent "
  361. "with PM Timer: %ldms instead of 100ms\n",
  362. (long)res);
  363. /* Correct the lapic counter value */
  364. res = (((u64) delta) * pm_100ms);
  365. do_div(res, deltapm);
  366. printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
  367. "%lu (%ld)\n", (unsigned long) res, delta);
  368. delta = (long) res;
  369. }
  370. pm_referenced = 1;
  371. }
  372. /* Calculate the scaled math multiplication factor */
  373. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  374. lapic_clockevent.shift);
  375. lapic_clockevent.max_delta_ns =
  376. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  377. lapic_clockevent.min_delta_ns =
  378. clockevent_delta2ns(0xF, &lapic_clockevent);
  379. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  380. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  381. apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
  382. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  383. calibration_result);
  384. if (cpu_has_tsc) {
  385. delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  386. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  387. "%ld.%04ld MHz.\n",
  388. (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  389. (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  390. }
  391. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  392. "%u.%04u MHz.\n",
  393. calibration_result / (1000000 / HZ),
  394. calibration_result % (1000000 / HZ));
  395. /*
  396. * Do a sanity check on the APIC calibration result
  397. */
  398. if (calibration_result < (1000000 / HZ)) {
  399. local_irq_enable();
  400. printk(KERN_WARNING
  401. "APIC frequency too slow, disabling apic timer\n");
  402. return -1;
  403. }
  404. local_apic_timer_verify_ok = 1;
  405. /* We trust the pm timer based calibration */
  406. if (!pm_referenced) {
  407. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  408. /*
  409. * Setup the apic timer manually
  410. */
  411. levt->event_handler = lapic_cal_handler;
  412. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  413. lapic_cal_loops = -1;
  414. /* Let the interrupts run */
  415. local_irq_enable();
  416. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  417. cpu_relax();
  418. local_irq_disable();
  419. /* Stop the lapic timer */
  420. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  421. local_irq_enable();
  422. /* Jiffies delta */
  423. deltaj = lapic_cal_j2 - lapic_cal_j1;
  424. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  425. /* Check, if the jiffies result is consistent */
  426. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  427. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  428. else
  429. local_apic_timer_verify_ok = 0;
  430. } else
  431. local_irq_enable();
  432. if (!local_apic_timer_verify_ok) {
  433. printk(KERN_WARNING
  434. "APIC timer disabled due to verification failure.\n");
  435. return -1;
  436. }
  437. return 0;
  438. }
  439. /*
  440. * Setup the boot APIC
  441. *
  442. * Calibrate and verify the result.
  443. */
  444. void __init setup_boot_APIC_clock(void)
  445. {
  446. /*
  447. * The local apic timer can be disabled via the kernel
  448. * commandline or from the CPU detection code. Register the lapic
  449. * timer as a dummy clock event source on SMP systems, so the
  450. * broadcast mechanism is used. On UP systems simply ignore it.
  451. */
  452. if (local_apic_timer_disabled) {
  453. /* No broadcast on UP ! */
  454. if (num_possible_cpus() > 1) {
  455. lapic_clockevent.mult = 1;
  456. setup_APIC_timer();
  457. }
  458. return;
  459. }
  460. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  461. "calibrating APIC timer ...\n");
  462. if (calibrate_APIC_clock()) {
  463. /* No broadcast on UP ! */
  464. if (num_possible_cpus() > 1)
  465. setup_APIC_timer();
  466. return;
  467. }
  468. /*
  469. * If nmi_watchdog is set to IO_APIC, we need the
  470. * PIT/HPET going. Otherwise register lapic as a dummy
  471. * device.
  472. */
  473. if (nmi_watchdog != NMI_IO_APIC)
  474. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  475. else
  476. printk(KERN_WARNING "APIC timer registered as dummy,"
  477. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  478. /* Setup the lapic or request the broadcast */
  479. setup_APIC_timer();
  480. }
  481. void __devinit setup_secondary_APIC_clock(void)
  482. {
  483. setup_APIC_timer();
  484. }
  485. /*
  486. * The guts of the apic timer interrupt
  487. */
  488. static void local_apic_timer_interrupt(void)
  489. {
  490. int cpu = smp_processor_id();
  491. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  492. /*
  493. * Normally we should not be here till LAPIC has been initialized but
  494. * in some cases like kdump, its possible that there is a pending LAPIC
  495. * timer interrupt from previous kernel's context and is delivered in
  496. * new kernel the moment interrupts are enabled.
  497. *
  498. * Interrupts are enabled early and LAPIC is setup much later, hence
  499. * its possible that when we get here evt->event_handler is NULL.
  500. * Check for event_handler being NULL and discard the interrupt as
  501. * spurious.
  502. */
  503. if (!evt->event_handler) {
  504. printk(KERN_WARNING
  505. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  506. /* Switch it off */
  507. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  508. return;
  509. }
  510. /*
  511. * the NMI deadlock-detector uses this.
  512. */
  513. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  514. evt->event_handler(evt);
  515. }
  516. /*
  517. * Local APIC timer interrupt. This is the most natural way for doing
  518. * local interrupts, but local timer interrupts can be emulated by
  519. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  520. *
  521. * [ if a single-CPU system runs an SMP kernel then we call the local
  522. * interrupt as well. Thus we cannot inline the local irq ... ]
  523. */
  524. void smp_apic_timer_interrupt(struct pt_regs *regs)
  525. {
  526. struct pt_regs *old_regs = set_irq_regs(regs);
  527. /*
  528. * NOTE! We'd better ACK the irq immediately,
  529. * because timer handling can be slow.
  530. */
  531. ack_APIC_irq();
  532. /*
  533. * update_process_times() expects us to have done irq_enter().
  534. * Besides, if we don't timer interrupts ignore the global
  535. * interrupt lock, which is the WrongThing (tm) to do.
  536. */
  537. irq_enter();
  538. local_apic_timer_interrupt();
  539. irq_exit();
  540. set_irq_regs(old_regs);
  541. }
  542. int setup_profiling_timer(unsigned int multiplier)
  543. {
  544. return -EINVAL;
  545. }
  546. /*
  547. * Setup extended LVT, AMD specific (K8, family 10h)
  548. *
  549. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  550. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  551. */
  552. #define APIC_EILVT_LVTOFF_MCE 0
  553. #define APIC_EILVT_LVTOFF_IBS 1
  554. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  555. {
  556. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  557. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  558. apic_write(reg, v);
  559. }
  560. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  561. {
  562. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  563. return APIC_EILVT_LVTOFF_MCE;
  564. }
  565. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  566. {
  567. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  568. return APIC_EILVT_LVTOFF_IBS;
  569. }
  570. /*
  571. * Local APIC start and shutdown
  572. */
  573. /**
  574. * clear_local_APIC - shutdown the local APIC
  575. *
  576. * This is called, when a CPU is disabled and before rebooting, so the state of
  577. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  578. * leftovers during boot.
  579. */
  580. void clear_local_APIC(void)
  581. {
  582. int maxlvt;
  583. u32 v;
  584. /* APIC hasn't been mapped yet */
  585. if (!apic_phys)
  586. return;
  587. maxlvt = lapic_get_maxlvt();
  588. /*
  589. * Masking an LVT entry can trigger a local APIC error
  590. * if the vector is zero. Mask LVTERR first to prevent this.
  591. */
  592. if (maxlvt >= 3) {
  593. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  594. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  595. }
  596. /*
  597. * Careful: we have to set masks only first to deassert
  598. * any level-triggered sources.
  599. */
  600. v = apic_read(APIC_LVTT);
  601. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  602. v = apic_read(APIC_LVT0);
  603. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  604. v = apic_read(APIC_LVT1);
  605. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  606. if (maxlvt >= 4) {
  607. v = apic_read(APIC_LVTPC);
  608. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  609. }
  610. /* lets not touch this if we didn't frob it */
  611. #ifdef CONFIG_X86_MCE_P4THERMAL
  612. if (maxlvt >= 5) {
  613. v = apic_read(APIC_LVTTHMR);
  614. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  615. }
  616. #endif
  617. /*
  618. * Clean APIC state for other OSs:
  619. */
  620. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  621. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  622. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  623. if (maxlvt >= 3)
  624. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  625. if (maxlvt >= 4)
  626. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  627. #ifdef CONFIG_X86_MCE_P4THERMAL
  628. if (maxlvt >= 5)
  629. apic_write(APIC_LVTTHMR, APIC_LVT_MASKED);
  630. #endif
  631. /* Integrated APIC (!82489DX) ? */
  632. if (lapic_is_integrated()) {
  633. if (maxlvt > 3)
  634. /* Clear ESR due to Pentium errata 3AP and 11AP */
  635. apic_write(APIC_ESR, 0);
  636. apic_read(APIC_ESR);
  637. }
  638. }
  639. /**
  640. * disable_local_APIC - clear and disable the local APIC
  641. */
  642. void disable_local_APIC(void)
  643. {
  644. unsigned long value;
  645. clear_local_APIC();
  646. /*
  647. * Disable APIC (implies clearing of registers
  648. * for 82489DX!).
  649. */
  650. value = apic_read(APIC_SPIV);
  651. value &= ~APIC_SPIV_APIC_ENABLED;
  652. apic_write(APIC_SPIV, value);
  653. /*
  654. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  655. * restore the disabled state.
  656. */
  657. if (enabled_via_apicbase) {
  658. unsigned int l, h;
  659. rdmsr(MSR_IA32_APICBASE, l, h);
  660. l &= ~MSR_IA32_APICBASE_ENABLE;
  661. wrmsr(MSR_IA32_APICBASE, l, h);
  662. }
  663. }
  664. /*
  665. * If Linux enabled the LAPIC against the BIOS default disable it down before
  666. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  667. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  668. * for the case where Linux didn't enable the LAPIC.
  669. */
  670. void lapic_shutdown(void)
  671. {
  672. unsigned long flags;
  673. if (!cpu_has_apic)
  674. return;
  675. local_irq_save(flags);
  676. clear_local_APIC();
  677. if (enabled_via_apicbase)
  678. disable_local_APIC();
  679. local_irq_restore(flags);
  680. }
  681. /*
  682. * This is to verify that we're looking at a real local APIC.
  683. * Check these against your board if the CPUs aren't getting
  684. * started for no apparent reason.
  685. */
  686. int __init verify_local_APIC(void)
  687. {
  688. unsigned int reg0, reg1;
  689. /*
  690. * The version register is read-only in a real APIC.
  691. */
  692. reg0 = apic_read(APIC_LVR);
  693. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  694. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  695. reg1 = apic_read(APIC_LVR);
  696. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  697. /*
  698. * The two version reads above should print the same
  699. * numbers. If the second one is different, then we
  700. * poke at a non-APIC.
  701. */
  702. if (reg1 != reg0)
  703. return 0;
  704. /*
  705. * Check if the version looks reasonably.
  706. */
  707. reg1 = GET_APIC_VERSION(reg0);
  708. if (reg1 == 0x00 || reg1 == 0xff)
  709. return 0;
  710. reg1 = lapic_get_maxlvt();
  711. if (reg1 < 0x02 || reg1 == 0xff)
  712. return 0;
  713. /*
  714. * The ID register is read/write in a real APIC.
  715. */
  716. reg0 = apic_read(APIC_ID);
  717. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  718. /*
  719. * The next two are just to see if we have sane values.
  720. * They're only really relevant if we're in Virtual Wire
  721. * compatibility mode, but most boxes are anymore.
  722. */
  723. reg0 = apic_read(APIC_LVT0);
  724. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  725. reg1 = apic_read(APIC_LVT1);
  726. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  727. return 1;
  728. }
  729. /**
  730. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  731. */
  732. void __init sync_Arb_IDs(void)
  733. {
  734. /*
  735. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  736. * needed on AMD.
  737. */
  738. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  739. return;
  740. /*
  741. * Wait for idle.
  742. */
  743. apic_wait_icr_idle();
  744. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  745. apic_write(APIC_ICR,
  746. APIC_DEST_ALLINC | APIC_INT_LEVELTRIG | APIC_DM_INIT);
  747. }
  748. /*
  749. * An initial setup of the virtual wire mode.
  750. */
  751. void __init init_bsp_APIC(void)
  752. {
  753. unsigned long value;
  754. /*
  755. * Don't do the setup now if we have a SMP BIOS as the
  756. * through-I/O-APIC virtual wire mode might be active.
  757. */
  758. if (smp_found_config || !cpu_has_apic)
  759. return;
  760. /*
  761. * Do not trust the local APIC being empty at bootup.
  762. */
  763. clear_local_APIC();
  764. /*
  765. * Enable APIC.
  766. */
  767. value = apic_read(APIC_SPIV);
  768. value &= ~APIC_VECTOR_MASK;
  769. value |= APIC_SPIV_APIC_ENABLED;
  770. /* This bit is reserved on P4/Xeon and should be cleared */
  771. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  772. (boot_cpu_data.x86 == 15))
  773. value &= ~APIC_SPIV_FOCUS_DISABLED;
  774. else
  775. value |= APIC_SPIV_FOCUS_DISABLED;
  776. value |= SPURIOUS_APIC_VECTOR;
  777. apic_write(APIC_SPIV, value);
  778. /*
  779. * Set up the virtual wire mode.
  780. */
  781. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  782. value = APIC_DM_NMI;
  783. if (!lapic_is_integrated()) /* 82489DX */
  784. value |= APIC_LVT_LEVEL_TRIGGER;
  785. apic_write(APIC_LVT1, value);
  786. }
  787. static void __cpuinit lapic_setup_esr(void)
  788. {
  789. unsigned long oldvalue, value, maxlvt;
  790. if (lapic_is_integrated() && !esr_disable) {
  791. /* !82489DX */
  792. maxlvt = lapic_get_maxlvt();
  793. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  794. apic_write(APIC_ESR, 0);
  795. oldvalue = apic_read(APIC_ESR);
  796. /* enables sending errors */
  797. value = ERROR_APIC_VECTOR;
  798. apic_write(APIC_LVTERR, value);
  799. /*
  800. * spec says clear errors after enabling vector.
  801. */
  802. if (maxlvt > 3)
  803. apic_write(APIC_ESR, 0);
  804. value = apic_read(APIC_ESR);
  805. if (value != oldvalue)
  806. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  807. "vector: 0x%08lx after: 0x%08lx\n",
  808. oldvalue, value);
  809. } else {
  810. if (esr_disable)
  811. /*
  812. * Something untraceable is creating bad interrupts on
  813. * secondary quads ... for the moment, just leave the
  814. * ESR disabled - we can't do anything useful with the
  815. * errors anyway - mbligh
  816. */
  817. printk(KERN_INFO "Leaving ESR disabled.\n");
  818. else
  819. printk(KERN_INFO "No ESR for 82489DX.\n");
  820. }
  821. }
  822. /**
  823. * setup_local_APIC - setup the local APIC
  824. */
  825. void __cpuinit setup_local_APIC(void)
  826. {
  827. unsigned long value, integrated;
  828. int i, j;
  829. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  830. if (esr_disable) {
  831. apic_write(APIC_ESR, 0);
  832. apic_write(APIC_ESR, 0);
  833. apic_write(APIC_ESR, 0);
  834. apic_write(APIC_ESR, 0);
  835. }
  836. integrated = lapic_is_integrated();
  837. /*
  838. * Double-check whether this APIC is really registered.
  839. */
  840. if (!apic_id_registered())
  841. WARN_ON_ONCE(1);
  842. /*
  843. * Intel recommends to set DFR, LDR and TPR before enabling
  844. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  845. * document number 292116). So here it goes...
  846. */
  847. init_apic_ldr();
  848. /*
  849. * Set Task Priority to 'accept all'. We never change this
  850. * later on.
  851. */
  852. value = apic_read(APIC_TASKPRI);
  853. value &= ~APIC_TPRI_MASK;
  854. apic_write(APIC_TASKPRI, value);
  855. /*
  856. * After a crash, we no longer service the interrupts and a pending
  857. * interrupt from previous kernel might still have ISR bit set.
  858. *
  859. * Most probably by now CPU has serviced that pending interrupt and
  860. * it might not have done the ack_APIC_irq() because it thought,
  861. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  862. * does not clear the ISR bit and cpu thinks it has already serivced
  863. * the interrupt. Hence a vector might get locked. It was noticed
  864. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  865. */
  866. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  867. value = apic_read(APIC_ISR + i*0x10);
  868. for (j = 31; j >= 0; j--) {
  869. if (value & (1<<j))
  870. ack_APIC_irq();
  871. }
  872. }
  873. /*
  874. * Now that we are all set up, enable the APIC
  875. */
  876. value = apic_read(APIC_SPIV);
  877. value &= ~APIC_VECTOR_MASK;
  878. /*
  879. * Enable APIC
  880. */
  881. value |= APIC_SPIV_APIC_ENABLED;
  882. /*
  883. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  884. * certain networking cards. If high frequency interrupts are
  885. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  886. * entry is masked/unmasked at a high rate as well then sooner or
  887. * later IOAPIC line gets 'stuck', no more interrupts are received
  888. * from the device. If focus CPU is disabled then the hang goes
  889. * away, oh well :-(
  890. *
  891. * [ This bug can be reproduced easily with a level-triggered
  892. * PCI Ne2000 networking cards and PII/PIII processors, dual
  893. * BX chipset. ]
  894. */
  895. /*
  896. * Actually disabling the focus CPU check just makes the hang less
  897. * frequent as it makes the interrupt distributon model be more
  898. * like LRU than MRU (the short-term load is more even across CPUs).
  899. * See also the comment in end_level_ioapic_irq(). --macro
  900. */
  901. /* Enable focus processor (bit==0) */
  902. value &= ~APIC_SPIV_FOCUS_DISABLED;
  903. /*
  904. * Set spurious IRQ vector
  905. */
  906. value |= SPURIOUS_APIC_VECTOR;
  907. apic_write(APIC_SPIV, value);
  908. /*
  909. * Set up LVT0, LVT1:
  910. *
  911. * set up through-local-APIC on the BP's LINT0. This is not
  912. * strictly necessary in pure symmetric-IO mode, but sometimes
  913. * we delegate interrupts to the 8259A.
  914. */
  915. /*
  916. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  917. */
  918. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  919. if (!smp_processor_id() && (pic_mode || !value)) {
  920. value = APIC_DM_EXTINT;
  921. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  922. smp_processor_id());
  923. } else {
  924. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  925. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  926. smp_processor_id());
  927. }
  928. apic_write(APIC_LVT0, value);
  929. /*
  930. * only the BP should see the LINT1 NMI signal, obviously.
  931. */
  932. if (!smp_processor_id())
  933. value = APIC_DM_NMI;
  934. else
  935. value = APIC_DM_NMI | APIC_LVT_MASKED;
  936. if (!integrated) /* 82489DX */
  937. value |= APIC_LVT_LEVEL_TRIGGER;
  938. apic_write(APIC_LVT1, value);
  939. }
  940. void __cpuinit end_local_APIC_setup(void)
  941. {
  942. unsigned long value;
  943. lapic_setup_esr();
  944. /* Disable the local apic timer */
  945. value = apic_read(APIC_LVTT);
  946. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  947. apic_write(APIC_LVTT, value);
  948. setup_apic_nmi_watchdog(NULL);
  949. apic_pm_activate();
  950. }
  951. /*
  952. * Detect and initialize APIC
  953. */
  954. static int __init detect_init_APIC(void)
  955. {
  956. u32 h, l, features;
  957. /* Disabled by kernel option? */
  958. if (disable_apic)
  959. return -1;
  960. switch (boot_cpu_data.x86_vendor) {
  961. case X86_VENDOR_AMD:
  962. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  963. (boot_cpu_data.x86 == 15))
  964. break;
  965. goto no_apic;
  966. case X86_VENDOR_INTEL:
  967. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  968. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  969. break;
  970. goto no_apic;
  971. default:
  972. goto no_apic;
  973. }
  974. if (!cpu_has_apic) {
  975. /*
  976. * Over-ride BIOS and try to enable the local APIC only if
  977. * "lapic" specified.
  978. */
  979. if (!force_enable_local_apic) {
  980. printk(KERN_INFO "Local APIC disabled by BIOS -- "
  981. "you can enable it with \"lapic\"\n");
  982. return -1;
  983. }
  984. /*
  985. * Some BIOSes disable the local APIC in the APIC_BASE
  986. * MSR. This can only be done in software for Intel P6 or later
  987. * and AMD K7 (Model > 1) or later.
  988. */
  989. rdmsr(MSR_IA32_APICBASE, l, h);
  990. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  991. printk(KERN_INFO
  992. "Local APIC disabled by BIOS -- reenabling.\n");
  993. l &= ~MSR_IA32_APICBASE_BASE;
  994. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  995. wrmsr(MSR_IA32_APICBASE, l, h);
  996. enabled_via_apicbase = 1;
  997. }
  998. }
  999. /*
  1000. * The APIC feature bit should now be enabled
  1001. * in `cpuid'
  1002. */
  1003. features = cpuid_edx(1);
  1004. if (!(features & (1 << X86_FEATURE_APIC))) {
  1005. printk(KERN_WARNING "Could not enable APIC!\n");
  1006. return -1;
  1007. }
  1008. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1009. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1010. /* The BIOS may have set up the APIC at some other address */
  1011. rdmsr(MSR_IA32_APICBASE, l, h);
  1012. if (l & MSR_IA32_APICBASE_ENABLE)
  1013. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1014. printk(KERN_INFO "Found and enabled local APIC!\n");
  1015. apic_pm_activate();
  1016. return 0;
  1017. no_apic:
  1018. printk(KERN_INFO "No local APIC present or hardware disabled\n");
  1019. return -1;
  1020. }
  1021. /**
  1022. * init_apic_mappings - initialize APIC mappings
  1023. */
  1024. void __init init_apic_mappings(void)
  1025. {
  1026. /*
  1027. * If no local APIC can be found then set up a fake all
  1028. * zeroes page to simulate the local APIC and another
  1029. * one for the IO-APIC.
  1030. */
  1031. if (!smp_found_config && detect_init_APIC()) {
  1032. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  1033. apic_phys = __pa(apic_phys);
  1034. } else
  1035. apic_phys = mp_lapic_addr;
  1036. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1037. printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
  1038. apic_phys);
  1039. /*
  1040. * Fetch the APIC ID of the BSP in case we have a
  1041. * default configuration (or the MP table is broken).
  1042. */
  1043. if (boot_cpu_physical_apicid == -1U)
  1044. boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
  1045. }
  1046. /*
  1047. * This initializes the IO-APIC and APIC hardware if this is
  1048. * a UP kernel.
  1049. */
  1050. int apic_version[MAX_APICS];
  1051. int __init APIC_init_uniprocessor(void)
  1052. {
  1053. if (!smp_found_config && !cpu_has_apic)
  1054. return -1;
  1055. /*
  1056. * Complain if the BIOS pretends there is one.
  1057. */
  1058. if (!cpu_has_apic &&
  1059. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1060. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1061. boot_cpu_physical_apicid);
  1062. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1063. return -1;
  1064. }
  1065. verify_local_APIC();
  1066. connect_bsp_APIC();
  1067. /*
  1068. * Hack: In case of kdump, after a crash, kernel might be booting
  1069. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1070. * might be zero if read from MP tables. Get it from LAPIC.
  1071. */
  1072. #ifdef CONFIG_CRASH_DUMP
  1073. boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
  1074. #endif
  1075. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1076. setup_local_APIC();
  1077. #ifdef CONFIG_X86_IO_APIC
  1078. if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
  1079. #endif
  1080. localise_nmi_watchdog();
  1081. end_local_APIC_setup();
  1082. #ifdef CONFIG_X86_IO_APIC
  1083. if (smp_found_config)
  1084. if (!skip_ioapic_setup && nr_ioapics)
  1085. setup_IO_APIC();
  1086. #endif
  1087. setup_boot_clock();
  1088. return 0;
  1089. }
  1090. /*
  1091. * Local APIC interrupts
  1092. */
  1093. /*
  1094. * This interrupt should _never_ happen with our APIC/SMP architecture
  1095. */
  1096. void smp_spurious_interrupt(struct pt_regs *regs)
  1097. {
  1098. unsigned long v;
  1099. irq_enter();
  1100. /*
  1101. * Check if this really is a spurious interrupt and ACK it
  1102. * if it is a vectored one. Just in case...
  1103. * Spurious interrupts should not be ACKed.
  1104. */
  1105. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1106. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1107. ack_APIC_irq();
  1108. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1109. printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
  1110. "should never happen.\n", smp_processor_id());
  1111. __get_cpu_var(irq_stat).irq_spurious_count++;
  1112. irq_exit();
  1113. }
  1114. /*
  1115. * This interrupt should never happen with our APIC/SMP architecture
  1116. */
  1117. void smp_error_interrupt(struct pt_regs *regs)
  1118. {
  1119. unsigned long v, v1;
  1120. irq_enter();
  1121. /* First tickle the hardware, only then report what went on. -- REW */
  1122. v = apic_read(APIC_ESR);
  1123. apic_write(APIC_ESR, 0);
  1124. v1 = apic_read(APIC_ESR);
  1125. ack_APIC_irq();
  1126. atomic_inc(&irq_err_count);
  1127. /* Here is what the APIC error bits mean:
  1128. 0: Send CS error
  1129. 1: Receive CS error
  1130. 2: Send accept error
  1131. 3: Receive accept error
  1132. 4: Reserved
  1133. 5: Send illegal vector
  1134. 6: Received illegal vector
  1135. 7: Illegal register address
  1136. */
  1137. printk(KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
  1138. smp_processor_id(), v , v1);
  1139. irq_exit();
  1140. }
  1141. #ifdef CONFIG_SMP
  1142. void __init smp_intr_init(void)
  1143. {
  1144. /*
  1145. * IRQ0 must be given a fixed assignment and initialized,
  1146. * because it's used before the IO-APIC is set up.
  1147. */
  1148. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  1149. /*
  1150. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  1151. * IPI, driven by wakeup.
  1152. */
  1153. alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  1154. /* IPI for invalidation */
  1155. alloc_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  1156. /* IPI for generic function call */
  1157. alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  1158. /* IPI for single call function */
  1159. set_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
  1160. call_function_single_interrupt);
  1161. }
  1162. #endif
  1163. /*
  1164. * Initialize APIC interrupts
  1165. */
  1166. void __init apic_intr_init(void)
  1167. {
  1168. #ifdef CONFIG_SMP
  1169. smp_intr_init();
  1170. #endif
  1171. /* self generated IPI for local APIC timer */
  1172. alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  1173. /* IPI vectors for APIC spurious and error interrupts */
  1174. alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  1175. alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  1176. /* thermal monitor LVT interrupt */
  1177. #ifdef CONFIG_X86_MCE_P4THERMAL
  1178. alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  1179. #endif
  1180. }
  1181. /**
  1182. * connect_bsp_APIC - attach the APIC to the interrupt system
  1183. */
  1184. void __init connect_bsp_APIC(void)
  1185. {
  1186. if (pic_mode) {
  1187. /*
  1188. * Do not trust the local APIC being empty at bootup.
  1189. */
  1190. clear_local_APIC();
  1191. /*
  1192. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1193. * local APIC to INT and NMI lines.
  1194. */
  1195. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1196. "enabling APIC mode.\n");
  1197. outb(0x70, 0x22);
  1198. outb(0x01, 0x23);
  1199. }
  1200. enable_apic_mode();
  1201. }
  1202. /**
  1203. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1204. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1205. *
  1206. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1207. * APIC is disabled.
  1208. */
  1209. void disconnect_bsp_APIC(int virt_wire_setup)
  1210. {
  1211. if (pic_mode) {
  1212. /*
  1213. * Put the board back into PIC mode (has an effect only on
  1214. * certain older boards). Note that APIC interrupts, including
  1215. * IPIs, won't work beyond this point! The only exception are
  1216. * INIT IPIs.
  1217. */
  1218. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1219. "entering PIC mode.\n");
  1220. outb(0x70, 0x22);
  1221. outb(0x00, 0x23);
  1222. } else {
  1223. /* Go back to Virtual Wire compatibility mode */
  1224. unsigned long value;
  1225. /* For the spurious interrupt use vector F, and enable it */
  1226. value = apic_read(APIC_SPIV);
  1227. value &= ~APIC_VECTOR_MASK;
  1228. value |= APIC_SPIV_APIC_ENABLED;
  1229. value |= 0xf;
  1230. apic_write(APIC_SPIV, value);
  1231. if (!virt_wire_setup) {
  1232. /*
  1233. * For LVT0 make it edge triggered, active high,
  1234. * external and enabled
  1235. */
  1236. value = apic_read(APIC_LVT0);
  1237. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1238. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1239. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1240. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1241. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1242. apic_write(APIC_LVT0, value);
  1243. } else {
  1244. /* Disable LVT0 */
  1245. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1246. }
  1247. /*
  1248. * For LVT1 make it edge triggered, active high, nmi and
  1249. * enabled
  1250. */
  1251. value = apic_read(APIC_LVT1);
  1252. value &= ~(
  1253. APIC_MODE_MASK | APIC_SEND_PENDING |
  1254. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1255. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1256. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1257. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1258. apic_write(APIC_LVT1, value);
  1259. }
  1260. }
  1261. unsigned int __cpuinitdata maxcpus = NR_CPUS;
  1262. void __cpuinit generic_processor_info(int apicid, int version)
  1263. {
  1264. int cpu;
  1265. cpumask_t tmp_map;
  1266. physid_mask_t phys_cpu;
  1267. /*
  1268. * Validate version
  1269. */
  1270. if (version == 0x0) {
  1271. printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
  1272. "fixing up to 0x10. (tell your hw vendor)\n",
  1273. version);
  1274. version = 0x10;
  1275. }
  1276. apic_version[apicid] = version;
  1277. phys_cpu = apicid_to_cpu_present(apicid);
  1278. physids_or(phys_cpu_present_map, phys_cpu_present_map, phys_cpu);
  1279. if (num_processors >= NR_CPUS) {
  1280. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  1281. " Processor ignored.\n", NR_CPUS);
  1282. return;
  1283. }
  1284. if (num_processors >= maxcpus) {
  1285. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  1286. " Processor ignored.\n", maxcpus);
  1287. return;
  1288. }
  1289. num_processors++;
  1290. cpus_complement(tmp_map, cpu_present_map);
  1291. cpu = first_cpu(tmp_map);
  1292. if (apicid == boot_cpu_physical_apicid)
  1293. /*
  1294. * x86_bios_cpu_apicid is required to have processors listed
  1295. * in same order as logical cpu numbers. Hence the first
  1296. * entry is BSP, and so on.
  1297. */
  1298. cpu = 0;
  1299. if (apicid > max_physical_apicid)
  1300. max_physical_apicid = apicid;
  1301. /*
  1302. * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
  1303. * but we need to work other dependencies like SMP_SUSPEND etc
  1304. * before this can be done without some confusion.
  1305. * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
  1306. * - Ashok Raj <ashok.raj@intel.com>
  1307. */
  1308. if (max_physical_apicid >= 8) {
  1309. switch (boot_cpu_data.x86_vendor) {
  1310. case X86_VENDOR_INTEL:
  1311. if (!APIC_XAPIC(version)) {
  1312. def_to_bigsmp = 0;
  1313. break;
  1314. }
  1315. /* If P4 and above fall through */
  1316. case X86_VENDOR_AMD:
  1317. def_to_bigsmp = 1;
  1318. }
  1319. }
  1320. #ifdef CONFIG_SMP
  1321. /* are we being called early in kernel startup? */
  1322. if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
  1323. u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
  1324. u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1325. cpu_to_apicid[cpu] = apicid;
  1326. bios_cpu_apicid[cpu] = apicid;
  1327. } else {
  1328. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1329. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1330. }
  1331. #endif
  1332. cpu_set(cpu, cpu_possible_map);
  1333. cpu_set(cpu, cpu_present_map);
  1334. }
  1335. /*
  1336. * Power management
  1337. */
  1338. #ifdef CONFIG_PM
  1339. static struct {
  1340. int active;
  1341. /* r/w apic fields */
  1342. unsigned int apic_id;
  1343. unsigned int apic_taskpri;
  1344. unsigned int apic_ldr;
  1345. unsigned int apic_dfr;
  1346. unsigned int apic_spiv;
  1347. unsigned int apic_lvtt;
  1348. unsigned int apic_lvtpc;
  1349. unsigned int apic_lvt0;
  1350. unsigned int apic_lvt1;
  1351. unsigned int apic_lvterr;
  1352. unsigned int apic_tmict;
  1353. unsigned int apic_tdcr;
  1354. unsigned int apic_thmr;
  1355. } apic_pm_state;
  1356. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1357. {
  1358. unsigned long flags;
  1359. int maxlvt;
  1360. if (!apic_pm_state.active)
  1361. return 0;
  1362. maxlvt = lapic_get_maxlvt();
  1363. apic_pm_state.apic_id = apic_read(APIC_ID);
  1364. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1365. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1366. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1367. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1368. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1369. if (maxlvt >= 4)
  1370. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1371. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1372. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1373. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1374. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1375. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1376. #ifdef CONFIG_X86_MCE_P4THERMAL
  1377. if (maxlvt >= 5)
  1378. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1379. #endif
  1380. local_irq_save(flags);
  1381. disable_local_APIC();
  1382. local_irq_restore(flags);
  1383. return 0;
  1384. }
  1385. static int lapic_resume(struct sys_device *dev)
  1386. {
  1387. unsigned int l, h;
  1388. unsigned long flags;
  1389. int maxlvt;
  1390. if (!apic_pm_state.active)
  1391. return 0;
  1392. maxlvt = lapic_get_maxlvt();
  1393. local_irq_save(flags);
  1394. /*
  1395. * Make sure the APICBASE points to the right address
  1396. *
  1397. * FIXME! This will be wrong if we ever support suspend on
  1398. * SMP! We'll need to do this as part of the CPU restore!
  1399. */
  1400. rdmsr(MSR_IA32_APICBASE, l, h);
  1401. l &= ~MSR_IA32_APICBASE_BASE;
  1402. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1403. wrmsr(MSR_IA32_APICBASE, l, h);
  1404. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1405. apic_write(APIC_ID, apic_pm_state.apic_id);
  1406. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1407. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1408. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1409. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1410. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1411. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1412. #ifdef CONFIG_X86_MCE_P4THERMAL
  1413. if (maxlvt >= 5)
  1414. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1415. #endif
  1416. if (maxlvt >= 4)
  1417. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1418. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1419. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1420. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1421. apic_write(APIC_ESR, 0);
  1422. apic_read(APIC_ESR);
  1423. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1424. apic_write(APIC_ESR, 0);
  1425. apic_read(APIC_ESR);
  1426. local_irq_restore(flags);
  1427. return 0;
  1428. }
  1429. /*
  1430. * This device has no shutdown method - fully functioning local APICs
  1431. * are needed on every CPU up until machine_halt/restart/poweroff.
  1432. */
  1433. static struct sysdev_class lapic_sysclass = {
  1434. .name = "lapic",
  1435. .resume = lapic_resume,
  1436. .suspend = lapic_suspend,
  1437. };
  1438. static struct sys_device device_lapic = {
  1439. .id = 0,
  1440. .cls = &lapic_sysclass,
  1441. };
  1442. static void __devinit apic_pm_activate(void)
  1443. {
  1444. apic_pm_state.active = 1;
  1445. }
  1446. static int __init init_lapic_sysfs(void)
  1447. {
  1448. int error;
  1449. if (!cpu_has_apic)
  1450. return 0;
  1451. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1452. error = sysdev_class_register(&lapic_sysclass);
  1453. if (!error)
  1454. error = sysdev_register(&device_lapic);
  1455. return error;
  1456. }
  1457. device_initcall(init_lapic_sysfs);
  1458. #else /* CONFIG_PM */
  1459. static void apic_pm_activate(void) { }
  1460. #endif /* CONFIG_PM */
  1461. /*
  1462. * APIC command line parameters
  1463. */
  1464. static int __init parse_lapic(char *arg)
  1465. {
  1466. force_enable_local_apic = 1;
  1467. return 0;
  1468. }
  1469. early_param("lapic", parse_lapic);
  1470. static int __init parse_nolapic(char *arg)
  1471. {
  1472. disable_apic = 1;
  1473. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1474. return 0;
  1475. }
  1476. early_param("nolapic", parse_nolapic);
  1477. static int __init parse_disable_lapic_timer(char *arg)
  1478. {
  1479. local_apic_timer_disabled = 1;
  1480. return 0;
  1481. }
  1482. early_param("nolapic_timer", parse_disable_lapic_timer);
  1483. static int __init parse_lapic_timer_c2_ok(char *arg)
  1484. {
  1485. local_apic_timer_c2_ok = 1;
  1486. return 0;
  1487. }
  1488. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1489. static int __init apic_set_verbosity(char *str)
  1490. {
  1491. if (strcmp("debug", str) == 0)
  1492. apic_verbosity = APIC_DEBUG;
  1493. else if (strcmp("verbose", str) == 0)
  1494. apic_verbosity = APIC_VERBOSE;
  1495. return 1;
  1496. }
  1497. __setup("apic=", apic_set_verbosity);
  1498. static int __init lapic_insert_resource(void)
  1499. {
  1500. if (!apic_phys)
  1501. return -1;
  1502. /* Put local APIC into the resource map. */
  1503. lapic_resource.start = apic_phys;
  1504. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1505. insert_resource(&iomem_resource, &lapic_resource);
  1506. return 0;
  1507. }
  1508. /*
  1509. * need call insert after e820_reserve_resources()
  1510. * that is using request_resource
  1511. */
  1512. late_initcall(lapic_insert_resource);