fixup.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. /*
  2. * Exceptions for specific devices. Usually work-arounds for fatal design flaws.
  3. */
  4. #include <linux/delay.h>
  5. #include <linux/dmi.h>
  6. #include <linux/pci.h>
  7. #include <linux/init.h>
  8. #include "pci.h"
  9. static void __devinit pci_fixup_i450nx(struct pci_dev *d)
  10. {
  11. /*
  12. * i450NX -- Find and scan all secondary buses on all PXB's.
  13. */
  14. int pxb, reg;
  15. u8 busno, suba, subb;
  16. printk(KERN_WARNING "PCI: Searching for i450NX host bridges on %s\n", pci_name(d));
  17. reg = 0xd0;
  18. for(pxb=0; pxb<2; pxb++) {
  19. pci_read_config_byte(d, reg++, &busno);
  20. pci_read_config_byte(d, reg++, &suba);
  21. pci_read_config_byte(d, reg++, &subb);
  22. DBG("i450NX PXB %d: %02x/%02x/%02x\n", pxb, busno, suba, subb);
  23. if (busno)
  24. pci_scan_bus(busno, &pci_root_ops, NULL); /* Bus A */
  25. if (suba < subb)
  26. pci_scan_bus(suba+1, &pci_root_ops, NULL); /* Bus B */
  27. }
  28. pcibios_last_bus = -1;
  29. }
  30. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, pci_fixup_i450nx);
  31. static void __devinit pci_fixup_i450gx(struct pci_dev *d)
  32. {
  33. /*
  34. * i450GX and i450KX -- Find and scan all secondary buses.
  35. * (called separately for each PCI bridge found)
  36. */
  37. u8 busno;
  38. pci_read_config_byte(d, 0x4a, &busno);
  39. printk(KERN_INFO "PCI: i440KX/GX host bridge %s: secondary bus %02x\n", pci_name(d), busno);
  40. pci_scan_bus(busno, &pci_root_ops, NULL);
  41. pcibios_last_bus = -1;
  42. }
  43. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454GX, pci_fixup_i450gx);
  44. static void __devinit pci_fixup_umc_ide(struct pci_dev *d)
  45. {
  46. /*
  47. * UM8886BF IDE controller sets region type bits incorrectly,
  48. * therefore they look like memory despite of them being I/O.
  49. */
  50. int i;
  51. printk(KERN_WARNING "PCI: Fixing base address flags for device %s\n", pci_name(d));
  52. for(i=0; i<4; i++)
  53. d->resource[i].flags |= PCI_BASE_ADDRESS_SPACE_IO;
  54. }
  55. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_UMC, PCI_DEVICE_ID_UMC_UM8886BF, pci_fixup_umc_ide);
  56. static void __devinit pci_fixup_ncr53c810(struct pci_dev *d)
  57. {
  58. /*
  59. * NCR 53C810 returns class code 0 (at least on some systems).
  60. * Fix class to be PCI_CLASS_STORAGE_SCSI
  61. */
  62. if (!d->class) {
  63. printk(KERN_WARNING "PCI: fixing NCR 53C810 class code for %s\n", pci_name(d));
  64. d->class = PCI_CLASS_STORAGE_SCSI << 8;
  65. }
  66. }
  67. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, pci_fixup_ncr53c810);
  68. static void __devinit pci_fixup_latency(struct pci_dev *d)
  69. {
  70. /*
  71. * SiS 5597 and 5598 chipsets require latency timer set to
  72. * at most 32 to avoid lockups.
  73. */
  74. DBG("PCI: Setting max latency to 32\n");
  75. pcibios_max_latency = 32;
  76. }
  77. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, pci_fixup_latency);
  78. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5598, pci_fixup_latency);
  79. static void __devinit pci_fixup_piix4_acpi(struct pci_dev *d)
  80. {
  81. /*
  82. * PIIX4 ACPI device: hardwired IRQ9
  83. */
  84. d->irq = 9;
  85. }
  86. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, pci_fixup_piix4_acpi);
  87. /*
  88. * Addresses issues with problems in the memory write queue timer in
  89. * certain VIA Northbridges. This bugfix is per VIA's specifications,
  90. * except for the KL133/KM133: clearing bit 5 on those Northbridges seems
  91. * to trigger a bug in its integrated ProSavage video card, which
  92. * causes screen corruption. We only clear bits 6 and 7 for that chipset,
  93. * until VIA can provide us with definitive information on why screen
  94. * corruption occurs, and what exactly those bits do.
  95. *
  96. * VIA 8363,8622,8361 Northbridges:
  97. * - bits 5, 6, 7 at offset 0x55 need to be turned off
  98. * VIA 8367 (KT266x) Northbridges:
  99. * - bits 5, 6, 7 at offset 0x95 need to be turned off
  100. * VIA 8363 rev 0x81/0x84 (KL133/KM133) Northbridges:
  101. * - bits 6, 7 at offset 0x55 need to be turned off
  102. */
  103. #define VIA_8363_KL133_REVISION_ID 0x81
  104. #define VIA_8363_KM133_REVISION_ID 0x84
  105. static void __devinit pci_fixup_via_northbridge_bug(struct pci_dev *d)
  106. {
  107. u8 v;
  108. u8 revision;
  109. int where = 0x55;
  110. int mask = 0x1f; /* clear bits 5, 6, 7 by default */
  111. pci_read_config_byte(d, PCI_REVISION_ID, &revision);
  112. if (d->device == PCI_DEVICE_ID_VIA_8367_0) {
  113. /* fix pci bus latency issues resulted by NB bios error
  114. it appears on bug free^Wreduced kt266x's bios forces
  115. NB latency to zero */
  116. pci_write_config_byte(d, PCI_LATENCY_TIMER, 0);
  117. where = 0x95; /* the memory write queue timer register is
  118. different for the KT266x's: 0x95 not 0x55 */
  119. } else if (d->device == PCI_DEVICE_ID_VIA_8363_0 &&
  120. (revision == VIA_8363_KL133_REVISION_ID ||
  121. revision == VIA_8363_KM133_REVISION_ID)) {
  122. mask = 0x3f; /* clear only bits 6 and 7; clearing bit 5
  123. causes screen corruption on the KL133/KM133 */
  124. }
  125. pci_read_config_byte(d, where, &v);
  126. if (v & ~mask) {
  127. printk(KERN_WARNING "Disabling VIA memory write queue (PCI ID %04x, rev %02x): [%02x] %02x & %02x -> %02x\n", \
  128. d->device, revision, where, v, mask, v & mask);
  129. v &= mask;
  130. pci_write_config_byte(d, where, v);
  131. }
  132. }
  133. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, pci_fixup_via_northbridge_bug);
  134. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8622, pci_fixup_via_northbridge_bug);
  135. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, pci_fixup_via_northbridge_bug);
  136. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8367_0, pci_fixup_via_northbridge_bug);
  137. /*
  138. * For some reasons Intel decided that certain parts of their
  139. * 815, 845 and some other chipsets must look like PCI-to-PCI bridges
  140. * while they are obviously not. The 82801 family (AA, AB, BAM/CAM,
  141. * BA/CA/DB and E) PCI bridges are actually HUB-to-PCI ones, according
  142. * to Intel terminology. These devices do forward all addresses from
  143. * system to PCI bus no matter what are their window settings, so they are
  144. * "transparent" (or subtractive decoding) from programmers point of view.
  145. */
  146. static void __devinit pci_fixup_transparent_bridge(struct pci_dev *dev)
  147. {
  148. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI &&
  149. (dev->device & 0xff00) == 0x2400)
  150. dev->transparent = 1;
  151. }
  152. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_fixup_transparent_bridge);
  153. /*
  154. * Fixup for C1 Halt Disconnect problem on nForce2 systems.
  155. *
  156. * From information provided by "Allen Martin" <AMartin@nvidia.com>:
  157. *
  158. * A hang is caused when the CPU generates a very fast CONNECT/HALT cycle
  159. * sequence. Workaround is to set the SYSTEM_IDLE_TIMEOUT to 80 ns.
  160. * This allows the state-machine and timer to return to a proper state within
  161. * 80 ns of the CONNECT and probe appearing together. Since the CPU will not
  162. * issue another HALT within 80 ns of the initial HALT, the failure condition
  163. * is avoided.
  164. */
  165. static void __init pci_fixup_nforce2(struct pci_dev *dev)
  166. {
  167. u32 val;
  168. /*
  169. * Chip Old value New value
  170. * C17 0x1F0FFF01 0x1F01FF01
  171. * C18D 0x9F0FFF01 0x9F01FF01
  172. *
  173. * Northbridge chip version may be determined by
  174. * reading the PCI revision ID (0xC1 or greater is C18D).
  175. */
  176. pci_read_config_dword(dev, 0x6c, &val);
  177. /*
  178. * Apply fixup if needed, but don't touch disconnect state
  179. */
  180. if ((val & 0x00FF0000) != 0x00010000) {
  181. printk(KERN_WARNING "PCI: nForce2 C1 Halt Disconnect fixup\n");
  182. pci_write_config_dword(dev, 0x6c, (val & 0xFF00FFFF) | 0x00010000);
  183. }
  184. }
  185. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2, pci_fixup_nforce2);
  186. /* Max PCI Express root ports */
  187. #define MAX_PCIEROOT 6
  188. static int quirk_aspm_offset[MAX_PCIEROOT << 3];
  189. #define GET_INDEX(a, b) ((((a) - PCI_DEVICE_ID_INTEL_MCH_PA) << 3) + ((b) & 7))
  190. static int quirk_pcie_aspm_read(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *value)
  191. {
  192. return raw_pci_ops->read(0, bus->number, devfn, where, size, value);
  193. }
  194. /*
  195. * Replace the original pci bus ops for write with a new one that will filter
  196. * the request to insure ASPM cannot be enabled.
  197. */
  198. static int quirk_pcie_aspm_write(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 value)
  199. {
  200. u8 offset;
  201. offset = quirk_aspm_offset[GET_INDEX(bus->self->device, devfn)];
  202. if ((offset) && (where == offset))
  203. value = value & 0xfffffffc;
  204. return raw_pci_ops->write(0, bus->number, devfn, where, size, value);
  205. }
  206. static struct pci_ops quirk_pcie_aspm_ops = {
  207. .read = quirk_pcie_aspm_read,
  208. .write = quirk_pcie_aspm_write,
  209. };
  210. /*
  211. * Prevents PCI Express ASPM (Active State Power Management) being enabled.
  212. *
  213. * Save the register offset, where the ASPM control bits are located,
  214. * for each PCI Express device that is in the device list of
  215. * the root port in an array for fast indexing. Replace the bus ops
  216. * with the modified one.
  217. */
  218. static void pcie_rootport_aspm_quirk(struct pci_dev *pdev)
  219. {
  220. int cap_base, i;
  221. struct pci_bus *pbus;
  222. struct pci_dev *dev;
  223. if ((pbus = pdev->subordinate) == NULL)
  224. return;
  225. /*
  226. * Check if the DID of pdev matches one of the six root ports. This
  227. * check is needed in the case this function is called directly by the
  228. * hot-plug driver.
  229. */
  230. if ((pdev->device < PCI_DEVICE_ID_INTEL_MCH_PA) ||
  231. (pdev->device > PCI_DEVICE_ID_INTEL_MCH_PC1))
  232. return;
  233. if (list_empty(&pbus->devices)) {
  234. /*
  235. * If no device is attached to the root port at power-up or
  236. * after hot-remove, the pbus->devices is empty and this code
  237. * will set the offsets to zero and the bus ops to parent's bus
  238. * ops, which is unmodified.
  239. */
  240. for (i= GET_INDEX(pdev->device, 0); i <= GET_INDEX(pdev->device, 7); ++i)
  241. quirk_aspm_offset[i] = 0;
  242. pbus->ops = pbus->parent->ops;
  243. } else {
  244. /*
  245. * If devices are attached to the root port at power-up or
  246. * after hot-add, the code loops through the device list of
  247. * each root port to save the register offsets and replace the
  248. * bus ops.
  249. */
  250. list_for_each_entry(dev, &pbus->devices, bus_list) {
  251. /* There are 0 to 8 devices attached to this bus */
  252. cap_base = pci_find_capability(dev, PCI_CAP_ID_EXP);
  253. quirk_aspm_offset[GET_INDEX(pdev->device, dev->devfn)]= cap_base + 0x10;
  254. }
  255. pbus->ops = &quirk_pcie_aspm_ops;
  256. }
  257. }
  258. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PA, pcie_rootport_aspm_quirk );
  259. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PA1, pcie_rootport_aspm_quirk );
  260. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PB, pcie_rootport_aspm_quirk );
  261. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PB1, pcie_rootport_aspm_quirk );
  262. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PC, pcie_rootport_aspm_quirk );
  263. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PC1, pcie_rootport_aspm_quirk );
  264. /*
  265. * Fixup to mark boot BIOS video selected by BIOS before it changes
  266. *
  267. * From information provided by "Jon Smirl" <jonsmirl@gmail.com>
  268. *
  269. * The standard boot ROM sequence for an x86 machine uses the BIOS
  270. * to select an initial video card for boot display. This boot video
  271. * card will have it's BIOS copied to C0000 in system RAM.
  272. * IORESOURCE_ROM_SHADOW is used to associate the boot video
  273. * card with this copy. On laptops this copy has to be used since
  274. * the main ROM may be compressed or combined with another image.
  275. * See pci_map_rom() for use of this flag. IORESOURCE_ROM_SHADOW
  276. * is marked here since the boot video device will be the only enabled
  277. * video device at this point.
  278. */
  279. static void __devinit pci_fixup_video(struct pci_dev *pdev)
  280. {
  281. struct pci_dev *bridge;
  282. struct pci_bus *bus;
  283. u16 config;
  284. if ((pdev->class >> 8) != PCI_CLASS_DISPLAY_VGA)
  285. return;
  286. /* Is VGA routed to us? */
  287. bus = pdev->bus;
  288. while (bus) {
  289. bridge = bus->self;
  290. /*
  291. * From information provided by
  292. * "David Miller" <davem@davemloft.net>
  293. * The bridge control register is valid for PCI header
  294. * type BRIDGE, or CARDBUS. Host to PCI controllers use
  295. * PCI header type NORMAL.
  296. */
  297. if (bridge
  298. &&((bridge->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  299. ||(bridge->hdr_type == PCI_HEADER_TYPE_CARDBUS))) {
  300. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  301. &config);
  302. if (!(config & PCI_BRIDGE_CTL_VGA))
  303. return;
  304. }
  305. bus = bus->parent;
  306. }
  307. pci_read_config_word(pdev, PCI_COMMAND, &config);
  308. if (config & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
  309. pdev->resource[PCI_ROM_RESOURCE].flags |= IORESOURCE_ROM_SHADOW;
  310. printk(KERN_DEBUG "Boot video device is %s\n", pci_name(pdev));
  311. }
  312. }
  313. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pci_fixup_video);
  314. /*
  315. * Some Toshiba laptops need extra code to enable their TI TSB43AB22/A.
  316. *
  317. * We pretend to bring them out of full D3 state, and restore the proper
  318. * IRQ, PCI cache line size, and BARs, otherwise the device won't function
  319. * properly. In some cases, the device will generate an interrupt on
  320. * the wrong IRQ line, causing any devices sharing the line it's
  321. * *supposed* to use to be disabled by the kernel's IRQ debug code.
  322. */
  323. static u16 toshiba_line_size;
  324. static struct dmi_system_id __devinitdata toshiba_ohci1394_dmi_table[] = {
  325. {
  326. .ident = "Toshiba PS5 based laptop",
  327. .matches = {
  328. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  329. DMI_MATCH(DMI_PRODUCT_VERSION, "PS5"),
  330. },
  331. },
  332. {
  333. .ident = "Toshiba PSM4 based laptop",
  334. .matches = {
  335. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  336. DMI_MATCH(DMI_PRODUCT_VERSION, "PSM4"),
  337. },
  338. },
  339. {
  340. .ident = "Toshiba A40 based laptop",
  341. .matches = {
  342. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  343. DMI_MATCH(DMI_PRODUCT_VERSION, "PSA40U"),
  344. },
  345. },
  346. { }
  347. };
  348. static void __devinit pci_pre_fixup_toshiba_ohci1394(struct pci_dev *dev)
  349. {
  350. if (!dmi_check_system(toshiba_ohci1394_dmi_table))
  351. return; /* only applies to certain Toshibas (so far) */
  352. dev->current_state = PCI_D3cold;
  353. pci_read_config_word(dev, PCI_CACHE_LINE_SIZE, &toshiba_line_size);
  354. }
  355. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0x8032,
  356. pci_pre_fixup_toshiba_ohci1394);
  357. static void __devinit pci_post_fixup_toshiba_ohci1394(struct pci_dev *dev)
  358. {
  359. if (!dmi_check_system(toshiba_ohci1394_dmi_table))
  360. return; /* only applies to certain Toshibas (so far) */
  361. /* Restore config space on Toshiba laptops */
  362. pci_write_config_word(dev, PCI_CACHE_LINE_SIZE, toshiba_line_size);
  363. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, (u8 *)&dev->irq);
  364. pci_write_config_dword(dev, PCI_BASE_ADDRESS_0,
  365. pci_resource_start(dev, 0));
  366. pci_write_config_dword(dev, PCI_BASE_ADDRESS_1,
  367. pci_resource_start(dev, 1));
  368. }
  369. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_TI, 0x8032,
  370. pci_post_fixup_toshiba_ohci1394);
  371. /*
  372. * Prevent the BIOS trapping accesses to the Cyrix CS5530A video device
  373. * configuration space.
  374. */
  375. static void __devinit pci_early_fixup_cyrix_5530(struct pci_dev *dev)
  376. {
  377. u8 r;
  378. /* clear 'F4 Video Configuration Trap' bit */
  379. pci_read_config_byte(dev, 0x42, &r);
  380. r &= 0xfd;
  381. pci_write_config_byte(dev, 0x42, r);
  382. }
  383. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY,
  384. pci_early_fixup_cyrix_5530);