pgtable-hwdef.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __ASM_PGTABLE_HWDEF_H
  17. #define __ASM_PGTABLE_HWDEF_H
  18. #ifdef CONFIG_ARM64_64K_PAGES
  19. #include <asm/pgtable-2level-hwdef.h>
  20. #else
  21. #include <asm/pgtable-3level-hwdef.h>
  22. #endif
  23. /*
  24. * Hardware page table definitions.
  25. *
  26. * Level 2 descriptor (PMD).
  27. */
  28. #define PMD_TYPE_MASK (_AT(pmdval_t, 3) << 0)
  29. #define PMD_TYPE_FAULT (_AT(pmdval_t, 0) << 0)
  30. #define PMD_TYPE_TABLE (_AT(pmdval_t, 3) << 0)
  31. #define PMD_TYPE_SECT (_AT(pmdval_t, 1) << 0)
  32. /*
  33. * Section
  34. */
  35. #define PMD_SECT_USER (_AT(pteval_t, 1) << 6) /* AP[1] */
  36. #define PMD_SECT_S (_AT(pmdval_t, 3) << 8)
  37. #define PMD_SECT_AF (_AT(pmdval_t, 1) << 10)
  38. #define PMD_SECT_NG (_AT(pmdval_t, 1) << 11)
  39. #define PMD_SECT_PXN (_AT(pmdval_t, 1) << 53)
  40. #define PMD_SECT_UXN (_AT(pmdval_t, 1) << 54)
  41. /*
  42. * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
  43. */
  44. #define PMD_ATTRINDX(t) (_AT(pmdval_t, (t)) << 2)
  45. #define PMD_ATTRINDX_MASK (_AT(pmdval_t, 7) << 2)
  46. /*
  47. * Level 3 descriptor (PTE).
  48. */
  49. #define PTE_TYPE_MASK (_AT(pteval_t, 3) << 0)
  50. #define PTE_TYPE_FAULT (_AT(pteval_t, 0) << 0)
  51. #define PTE_TYPE_PAGE (_AT(pteval_t, 3) << 0)
  52. #define PTE_USER (_AT(pteval_t, 1) << 6) /* AP[1] */
  53. #define PTE_RDONLY (_AT(pteval_t, 1) << 7) /* AP[2] */
  54. #define PTE_SHARED (_AT(pteval_t, 3) << 8) /* SH[1:0], inner shareable */
  55. #define PTE_AF (_AT(pteval_t, 1) << 10) /* Access Flag */
  56. #define PTE_NG (_AT(pteval_t, 1) << 11) /* nG */
  57. #define PTE_PXN (_AT(pteval_t, 1) << 53) /* Privileged XN */
  58. #define PTE_UXN (_AT(pteval_t, 1) << 54) /* User XN */
  59. /*
  60. * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
  61. */
  62. #define PTE_ATTRINDX(t) (_AT(pteval_t, (t)) << 2)
  63. #define PTE_ATTRINDX_MASK (_AT(pteval_t, 7) << 2)
  64. /*
  65. * 2nd stage PTE definitions
  66. */
  67. #define PTE_S2_RDONLY (_AT(pteval_t, 1) << 6) /* HAP[2:1] */
  68. #define PTE_S2_RDWR (_AT(pteval_t, 3) << 6) /* HAP[2:1] */
  69. /*
  70. * Memory Attribute override for Stage-2 (MemAttr[3:0])
  71. */
  72. #define PTE_S2_MEMATTR(t) (_AT(pteval_t, (t)) << 2)
  73. #define PTE_S2_MEMATTR_MASK (_AT(pteval_t, 0xf) << 2)
  74. /*
  75. * EL2/HYP PTE/PMD definitions
  76. */
  77. #define PMD_HYP PMD_SECT_USER
  78. #define PTE_HYP PTE_USER
  79. /*
  80. * 40-bit physical address supported.
  81. */
  82. #define PHYS_MASK_SHIFT (40)
  83. #define PHYS_MASK ((UL(1) << PHYS_MASK_SHIFT) - 1)
  84. /*
  85. * TCR flags.
  86. */
  87. #define TCR_TxSZ(x) (((UL(64) - (x)) << 16) | ((UL(64) - (x)) << 0))
  88. #define TCR_IRGN_NC ((UL(0) << 8) | (UL(0) << 24))
  89. #define TCR_IRGN_WBWA ((UL(1) << 8) | (UL(1) << 24))
  90. #define TCR_IRGN_WT ((UL(2) << 8) | (UL(2) << 24))
  91. #define TCR_IRGN_WBnWA ((UL(3) << 8) | (UL(3) << 24))
  92. #define TCR_IRGN_MASK ((UL(3) << 8) | (UL(3) << 24))
  93. #define TCR_ORGN_NC ((UL(0) << 10) | (UL(0) << 26))
  94. #define TCR_ORGN_WBWA ((UL(1) << 10) | (UL(1) << 26))
  95. #define TCR_ORGN_WT ((UL(2) << 10) | (UL(2) << 26))
  96. #define TCR_ORGN_WBnWA ((UL(3) << 10) | (UL(3) << 26))
  97. #define TCR_ORGN_MASK ((UL(3) << 10) | (UL(3) << 26))
  98. #define TCR_SHARED ((UL(3) << 12) | (UL(3) << 28))
  99. #define TCR_TG0_64K (UL(1) << 14)
  100. #define TCR_TG1_64K (UL(1) << 30)
  101. #define TCR_IPS_40BIT (UL(2) << 32)
  102. #define TCR_ASID16 (UL(1) << 36)
  103. #endif