rt61pci.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571
  1. /*
  2. Copyright (C) 2004 - 2007 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt61pci
  19. Abstract: rt61pci device specific routines.
  20. Supported chipsets: RT2561, RT2561s, RT2661.
  21. */
  22. /*
  23. * Set enviroment defines for rt2x00.h
  24. */
  25. #define DRV_NAME "rt61pci"
  26. #include <linux/delay.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/init.h>
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/pci.h>
  32. #include <linux/eeprom_93cx6.h>
  33. #include "rt2x00.h"
  34. #include "rt2x00pci.h"
  35. #include "rt61pci.h"
  36. /*
  37. * Register access.
  38. * BBP and RF register require indirect register access,
  39. * and use the CSR registers PHY_CSR3 and PHY_CSR4 to achieve this.
  40. * These indirect registers work with busy bits,
  41. * and we will try maximal REGISTER_BUSY_COUNT times to access
  42. * the register while taking a REGISTER_BUSY_DELAY us delay
  43. * between each attampt. When the busy bit is still set at that time,
  44. * the access attempt is considered to have failed,
  45. * and we will print an error.
  46. */
  47. static u32 rt61pci_bbp_check(const struct rt2x00_dev *rt2x00dev)
  48. {
  49. u32 reg;
  50. unsigned int i;
  51. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  52. rt2x00pci_register_read(rt2x00dev, PHY_CSR3, &reg);
  53. if (!rt2x00_get_field32(reg, PHY_CSR3_BUSY))
  54. break;
  55. udelay(REGISTER_BUSY_DELAY);
  56. }
  57. return reg;
  58. }
  59. static void rt61pci_bbp_write(const struct rt2x00_dev *rt2x00dev,
  60. const unsigned int word, const u8 value)
  61. {
  62. u32 reg;
  63. /*
  64. * Wait until the BBP becomes ready.
  65. */
  66. reg = rt61pci_bbp_check(rt2x00dev);
  67. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  68. ERROR(rt2x00dev, "PHY_CSR3 register busy. Write failed.\n");
  69. return;
  70. }
  71. /*
  72. * Write the data into the BBP.
  73. */
  74. reg = 0;
  75. rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
  76. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  77. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  78. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
  79. rt2x00pci_register_write(rt2x00dev, PHY_CSR3, reg);
  80. }
  81. static void rt61pci_bbp_read(const struct rt2x00_dev *rt2x00dev,
  82. const unsigned int word, u8 *value)
  83. {
  84. u32 reg;
  85. /*
  86. * Wait until the BBP becomes ready.
  87. */
  88. reg = rt61pci_bbp_check(rt2x00dev);
  89. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  90. ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
  91. return;
  92. }
  93. /*
  94. * Write the request into the BBP.
  95. */
  96. reg = 0;
  97. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  98. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  99. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
  100. rt2x00pci_register_write(rt2x00dev, PHY_CSR3, reg);
  101. /*
  102. * Wait until the BBP becomes ready.
  103. */
  104. reg = rt61pci_bbp_check(rt2x00dev);
  105. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  106. ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
  107. *value = 0xff;
  108. return;
  109. }
  110. *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
  111. }
  112. static void rt61pci_rf_write(const struct rt2x00_dev *rt2x00dev,
  113. const unsigned int word, const u32 value)
  114. {
  115. u32 reg;
  116. unsigned int i;
  117. if (!word)
  118. return;
  119. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  120. rt2x00pci_register_read(rt2x00dev, PHY_CSR4, &reg);
  121. if (!rt2x00_get_field32(reg, PHY_CSR4_BUSY))
  122. goto rf_write;
  123. udelay(REGISTER_BUSY_DELAY);
  124. }
  125. ERROR(rt2x00dev, "PHY_CSR4 register busy. Write failed.\n");
  126. return;
  127. rf_write:
  128. reg = 0;
  129. rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
  130. rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS, 21);
  131. rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
  132. rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
  133. rt2x00pci_register_write(rt2x00dev, PHY_CSR4, reg);
  134. rt2x00_rf_write(rt2x00dev, word, value);
  135. }
  136. static void rt61pci_mcu_request(const struct rt2x00_dev *rt2x00dev,
  137. const u8 command, const u8 token,
  138. const u8 arg0, const u8 arg1)
  139. {
  140. u32 reg;
  141. rt2x00pci_register_read(rt2x00dev, H2M_MAILBOX_CSR, &reg);
  142. if (rt2x00_get_field32(reg, H2M_MAILBOX_CSR_OWNER)) {
  143. ERROR(rt2x00dev, "mcu request error. "
  144. "Request 0x%02x failed for token 0x%02x.\n",
  145. command, token);
  146. return;
  147. }
  148. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  149. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  150. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  151. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  152. rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, reg);
  153. rt2x00pci_register_read(rt2x00dev, HOST_CMD_CSR, &reg);
  154. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  155. rt2x00_set_field32(&reg, HOST_CMD_CSR_INTERRUPT_MCU, 1);
  156. rt2x00pci_register_write(rt2x00dev, HOST_CMD_CSR, reg);
  157. }
  158. static void rt61pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  159. {
  160. struct rt2x00_dev *rt2x00dev = eeprom->data;
  161. u32 reg;
  162. rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
  163. eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
  164. eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
  165. eeprom->reg_data_clock =
  166. !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
  167. eeprom->reg_chip_select =
  168. !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
  169. }
  170. static void rt61pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  171. {
  172. struct rt2x00_dev *rt2x00dev = eeprom->data;
  173. u32 reg = 0;
  174. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
  175. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
  176. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
  177. !!eeprom->reg_data_clock);
  178. rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
  179. !!eeprom->reg_chip_select);
  180. rt2x00pci_register_write(rt2x00dev, E2PROM_CSR, reg);
  181. }
  182. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  183. #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
  184. static void rt61pci_read_csr(const struct rt2x00_dev *rt2x00dev,
  185. const unsigned int word, u32 *data)
  186. {
  187. rt2x00pci_register_read(rt2x00dev, CSR_OFFSET(word), data);
  188. }
  189. static void rt61pci_write_csr(const struct rt2x00_dev *rt2x00dev,
  190. const unsigned int word, u32 data)
  191. {
  192. rt2x00pci_register_write(rt2x00dev, CSR_OFFSET(word), data);
  193. }
  194. static const struct rt2x00debug rt61pci_rt2x00debug = {
  195. .owner = THIS_MODULE,
  196. .csr = {
  197. .read = rt61pci_read_csr,
  198. .write = rt61pci_write_csr,
  199. .word_size = sizeof(u32),
  200. .word_count = CSR_REG_SIZE / sizeof(u32),
  201. },
  202. .eeprom = {
  203. .read = rt2x00_eeprom_read,
  204. .write = rt2x00_eeprom_write,
  205. .word_size = sizeof(u16),
  206. .word_count = EEPROM_SIZE / sizeof(u16),
  207. },
  208. .bbp = {
  209. .read = rt61pci_bbp_read,
  210. .write = rt61pci_bbp_write,
  211. .word_size = sizeof(u8),
  212. .word_count = BBP_SIZE / sizeof(u8),
  213. },
  214. .rf = {
  215. .read = rt2x00_rf_read,
  216. .write = rt61pci_rf_write,
  217. .word_size = sizeof(u32),
  218. .word_count = RF_SIZE / sizeof(u32),
  219. },
  220. };
  221. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  222. #ifdef CONFIG_RT61PCI_RFKILL
  223. static int rt61pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  224. {
  225. u32 reg;
  226. rt2x00pci_register_read(rt2x00dev, MAC_CSR13, &reg);
  227. return rt2x00_get_field32(reg, MAC_CSR13_BIT5);;
  228. }
  229. #else
  230. #define rt61pci_rfkill_poll NULL
  231. #endif /* CONFIG_RT61PCI_RFKILL */
  232. /*
  233. * Configuration handlers.
  234. */
  235. static void rt61pci_config_mac_addr(struct rt2x00_dev *rt2x00dev, __le32 *mac)
  236. {
  237. u32 tmp;
  238. tmp = le32_to_cpu(mac[1]);
  239. rt2x00_set_field32(&tmp, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
  240. mac[1] = cpu_to_le32(tmp);
  241. rt2x00pci_register_multiwrite(rt2x00dev, MAC_CSR2, mac,
  242. (2 * sizeof(__le32)));
  243. }
  244. static void rt61pci_config_bssid(struct rt2x00_dev *rt2x00dev, __le32 *bssid)
  245. {
  246. u32 tmp;
  247. tmp = le32_to_cpu(bssid[1]);
  248. rt2x00_set_field32(&tmp, MAC_CSR5_BSS_ID_MASK, 3);
  249. bssid[1] = cpu_to_le32(tmp);
  250. rt2x00pci_register_multiwrite(rt2x00dev, MAC_CSR4, bssid,
  251. (2 * sizeof(__le32)));
  252. }
  253. static void rt61pci_config_type(struct rt2x00_dev *rt2x00dev, const int type,
  254. const int tsf_sync)
  255. {
  256. u32 reg;
  257. /*
  258. * Clear current synchronisation setup.
  259. * For the Beacon base registers we only need to clear
  260. * the first byte since that byte contains the VALID and OWNER
  261. * bits which (when set to 0) will invalidate the entire beacon.
  262. */
  263. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, 0);
  264. rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  265. rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  266. rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  267. rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  268. /*
  269. * Enable synchronisation.
  270. */
  271. rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
  272. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
  273. rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
  274. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
  275. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, tsf_sync);
  276. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
  277. }
  278. static void rt61pci_config_preamble(struct rt2x00_dev *rt2x00dev,
  279. const int short_preamble,
  280. const int ack_timeout,
  281. const int ack_consume_time)
  282. {
  283. u32 reg;
  284. rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
  285. rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, ack_timeout);
  286. rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
  287. rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
  288. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
  289. !!short_preamble);
  290. rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
  291. }
  292. static void rt61pci_config_phymode(struct rt2x00_dev *rt2x00dev,
  293. const int basic_rate_mask)
  294. {
  295. rt2x00pci_register_write(rt2x00dev, TXRX_CSR5, basic_rate_mask);
  296. }
  297. static void rt61pci_config_channel(struct rt2x00_dev *rt2x00dev,
  298. struct rf_channel *rf, const int txpower)
  299. {
  300. u8 r3;
  301. u8 r94;
  302. u8 smart;
  303. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  304. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  305. smart = !(rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  306. rt2x00_rf(&rt2x00dev->chip, RF2527));
  307. rt61pci_bbp_read(rt2x00dev, 3, &r3);
  308. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
  309. rt61pci_bbp_write(rt2x00dev, 3, r3);
  310. r94 = 6;
  311. if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
  312. r94 += txpower - MAX_TXPOWER;
  313. else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
  314. r94 += txpower;
  315. rt61pci_bbp_write(rt2x00dev, 94, r94);
  316. rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
  317. rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
  318. rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  319. rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
  320. udelay(200);
  321. rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
  322. rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
  323. rt61pci_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  324. rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
  325. udelay(200);
  326. rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
  327. rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
  328. rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  329. rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
  330. msleep(1);
  331. }
  332. static void rt61pci_config_txpower(struct rt2x00_dev *rt2x00dev,
  333. const int txpower)
  334. {
  335. struct rf_channel rf;
  336. rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
  337. rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
  338. rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
  339. rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
  340. rt61pci_config_channel(rt2x00dev, &rf, txpower);
  341. }
  342. static void rt61pci_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
  343. const int antenna_tx,
  344. const int antenna_rx)
  345. {
  346. u8 r3;
  347. u8 r4;
  348. u8 r77;
  349. rt61pci_bbp_read(rt2x00dev, 3, &r3);
  350. rt61pci_bbp_read(rt2x00dev, 4, &r4);
  351. rt61pci_bbp_read(rt2x00dev, 77, &r77);
  352. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE,
  353. !rt2x00_rf(&rt2x00dev->chip, RF5225));
  354. switch (antenna_rx) {
  355. case ANTENNA_SW_DIVERSITY:
  356. case ANTENNA_HW_DIVERSITY:
  357. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  358. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
  359. !!(rt2x00dev->curr_hwmode != HWMODE_A));
  360. break;
  361. case ANTENNA_A:
  362. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  363. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  364. if (rt2x00dev->curr_hwmode == HWMODE_A)
  365. rt2x00_set_field8(&r77, BBP_R77_PAIR, 0);
  366. else
  367. rt2x00_set_field8(&r77, BBP_R77_PAIR, 3);
  368. break;
  369. case ANTENNA_B:
  370. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  371. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  372. if (rt2x00dev->curr_hwmode == HWMODE_A)
  373. rt2x00_set_field8(&r77, BBP_R77_PAIR, 3);
  374. else
  375. rt2x00_set_field8(&r77, BBP_R77_PAIR, 0);
  376. break;
  377. }
  378. rt61pci_bbp_write(rt2x00dev, 77, r77);
  379. rt61pci_bbp_write(rt2x00dev, 3, r3);
  380. rt61pci_bbp_write(rt2x00dev, 4, r4);
  381. }
  382. static void rt61pci_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
  383. const int antenna_tx,
  384. const int antenna_rx)
  385. {
  386. u8 r3;
  387. u8 r4;
  388. u8 r77;
  389. rt61pci_bbp_read(rt2x00dev, 3, &r3);
  390. rt61pci_bbp_read(rt2x00dev, 4, &r4);
  391. rt61pci_bbp_read(rt2x00dev, 77, &r77);
  392. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE,
  393. !rt2x00_rf(&rt2x00dev->chip, RF2527));
  394. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
  395. !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags));
  396. switch (antenna_rx) {
  397. case ANTENNA_SW_DIVERSITY:
  398. case ANTENNA_HW_DIVERSITY:
  399. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  400. break;
  401. case ANTENNA_A:
  402. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  403. rt2x00_set_field8(&r77, BBP_R77_PAIR, 3);
  404. break;
  405. case ANTENNA_B:
  406. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  407. rt2x00_set_field8(&r77, BBP_R77_PAIR, 0);
  408. break;
  409. }
  410. rt61pci_bbp_write(rt2x00dev, 77, r77);
  411. rt61pci_bbp_write(rt2x00dev, 3, r3);
  412. rt61pci_bbp_write(rt2x00dev, 4, r4);
  413. }
  414. static void rt61pci_config_antenna_2529_rx(struct rt2x00_dev *rt2x00dev,
  415. const int p1, const int p2)
  416. {
  417. u32 reg;
  418. rt2x00pci_register_read(rt2x00dev, MAC_CSR13, &reg);
  419. if (p1 != 0xff) {
  420. rt2x00_set_field32(&reg, MAC_CSR13_BIT4, !!p1);
  421. rt2x00_set_field32(&reg, MAC_CSR13_BIT12, 0);
  422. rt2x00pci_register_write(rt2x00dev, MAC_CSR13, reg);
  423. }
  424. if (p2 != 0xff) {
  425. rt2x00_set_field32(&reg, MAC_CSR13_BIT3, !p2);
  426. rt2x00_set_field32(&reg, MAC_CSR13_BIT11, 0);
  427. rt2x00pci_register_write(rt2x00dev, MAC_CSR13, reg);
  428. }
  429. }
  430. static void rt61pci_config_antenna_2529(struct rt2x00_dev *rt2x00dev,
  431. const int antenna_tx,
  432. const int antenna_rx)
  433. {
  434. u16 eeprom;
  435. u8 r3;
  436. u8 r4;
  437. u8 r77;
  438. rt61pci_bbp_read(rt2x00dev, 3, &r3);
  439. rt61pci_bbp_read(rt2x00dev, 4, &r4);
  440. rt61pci_bbp_read(rt2x00dev, 77, &r77);
  441. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  442. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
  443. if (rt2x00_get_field16(eeprom, EEPROM_NIC_ENABLE_DIVERSITY) &&
  444. rt2x00_get_field16(eeprom, EEPROM_NIC_TX_DIVERSITY)) {
  445. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  446. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 1);
  447. rt61pci_config_antenna_2529_rx(rt2x00dev, 0, 1);
  448. } else if (rt2x00_get_field16(eeprom, EEPROM_NIC_ENABLE_DIVERSITY)) {
  449. if (rt2x00_get_field16(eeprom, EEPROM_NIC_TX_RX_FIXED) >= 2) {
  450. rt2x00_set_field8(&r77, BBP_R77_PAIR, 3);
  451. rt61pci_bbp_write(rt2x00dev, 77, r77);
  452. }
  453. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  454. rt61pci_config_antenna_2529_rx(rt2x00dev, 1, 1);
  455. } else if (!rt2x00_get_field16(eeprom, EEPROM_NIC_ENABLE_DIVERSITY) &&
  456. rt2x00_get_field16(eeprom, EEPROM_NIC_TX_DIVERSITY)) {
  457. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  458. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  459. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_TX_RX_FIXED)) {
  460. case 0:
  461. rt61pci_config_antenna_2529_rx(rt2x00dev, 0, 1);
  462. break;
  463. case 1:
  464. rt61pci_config_antenna_2529_rx(rt2x00dev, 1, 0);
  465. break;
  466. case 2:
  467. rt61pci_config_antenna_2529_rx(rt2x00dev, 0, 0);
  468. break;
  469. case 3:
  470. rt61pci_config_antenna_2529_rx(rt2x00dev, 1, 1);
  471. break;
  472. }
  473. } else if (!rt2x00_get_field16(eeprom, EEPROM_NIC_ENABLE_DIVERSITY) &&
  474. !rt2x00_get_field16(eeprom, EEPROM_NIC_TX_DIVERSITY)) {
  475. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  476. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  477. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_TX_RX_FIXED)) {
  478. case 0:
  479. rt2x00_set_field8(&r77, BBP_R77_PAIR, 0);
  480. rt61pci_bbp_write(rt2x00dev, 77, r77);
  481. rt61pci_config_antenna_2529_rx(rt2x00dev, 0, 1);
  482. break;
  483. case 1:
  484. rt2x00_set_field8(&r77, BBP_R77_PAIR, 0);
  485. rt61pci_bbp_write(rt2x00dev, 77, r77);
  486. rt61pci_config_antenna_2529_rx(rt2x00dev, 1, 0);
  487. break;
  488. case 2:
  489. rt2x00_set_field8(&r77, BBP_R77_PAIR, 3);
  490. rt61pci_bbp_write(rt2x00dev, 77, r77);
  491. rt61pci_config_antenna_2529_rx(rt2x00dev, 0, 0);
  492. break;
  493. case 3:
  494. rt2x00_set_field8(&r77, BBP_R77_PAIR, 3);
  495. rt61pci_bbp_write(rt2x00dev, 77, r77);
  496. rt61pci_config_antenna_2529_rx(rt2x00dev, 1, 1);
  497. break;
  498. }
  499. }
  500. rt61pci_bbp_write(rt2x00dev, 3, r3);
  501. rt61pci_bbp_write(rt2x00dev, 4, r4);
  502. }
  503. struct antenna_sel {
  504. u8 word;
  505. /*
  506. * value[0] -> non-LNA
  507. * value[1] -> LNA
  508. */
  509. u8 value[2];
  510. };
  511. static const struct antenna_sel antenna_sel_a[] = {
  512. { 96, { 0x58, 0x78 } },
  513. { 104, { 0x38, 0x48 } },
  514. { 75, { 0xfe, 0x80 } },
  515. { 86, { 0xfe, 0x80 } },
  516. { 88, { 0xfe, 0x80 } },
  517. { 35, { 0x60, 0x60 } },
  518. { 97, { 0x58, 0x58 } },
  519. { 98, { 0x58, 0x58 } },
  520. };
  521. static const struct antenna_sel antenna_sel_bg[] = {
  522. { 96, { 0x48, 0x68 } },
  523. { 104, { 0x2c, 0x3c } },
  524. { 75, { 0xfe, 0x80 } },
  525. { 86, { 0xfe, 0x80 } },
  526. { 88, { 0xfe, 0x80 } },
  527. { 35, { 0x50, 0x50 } },
  528. { 97, { 0x48, 0x48 } },
  529. { 98, { 0x48, 0x48 } },
  530. };
  531. static void rt61pci_config_antenna(struct rt2x00_dev *rt2x00dev,
  532. const int antenna_tx, const int antenna_rx)
  533. {
  534. const struct antenna_sel *sel;
  535. unsigned int lna;
  536. unsigned int i;
  537. u32 reg;
  538. rt2x00pci_register_read(rt2x00dev, PHY_CSR0, &reg);
  539. if (rt2x00dev->curr_hwmode == HWMODE_A) {
  540. sel = antenna_sel_a;
  541. lna = test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  542. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG, 0);
  543. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A, 1);
  544. } else {
  545. sel = antenna_sel_bg;
  546. lna = test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  547. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG, 1);
  548. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A, 0);
  549. }
  550. for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
  551. rt61pci_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
  552. rt2x00pci_register_write(rt2x00dev, PHY_CSR0, reg);
  553. if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  554. rt2x00_rf(&rt2x00dev->chip, RF5325))
  555. rt61pci_config_antenna_5x(rt2x00dev, antenna_tx, antenna_rx);
  556. else if (rt2x00_rf(&rt2x00dev->chip, RF2527))
  557. rt61pci_config_antenna_2x(rt2x00dev, antenna_tx, antenna_rx);
  558. else if (rt2x00_rf(&rt2x00dev->chip, RF2529)) {
  559. if (test_bit(CONFIG_DOUBLE_ANTENNA, &rt2x00dev->flags))
  560. rt61pci_config_antenna_2x(rt2x00dev, antenna_tx,
  561. antenna_rx);
  562. else
  563. rt61pci_config_antenna_2529(rt2x00dev, antenna_tx,
  564. antenna_rx);
  565. }
  566. }
  567. static void rt61pci_config_duration(struct rt2x00_dev *rt2x00dev,
  568. struct rt2x00lib_conf *libconf)
  569. {
  570. u32 reg;
  571. rt2x00pci_register_read(rt2x00dev, MAC_CSR9, &reg);
  572. rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, libconf->slot_time);
  573. rt2x00pci_register_write(rt2x00dev, MAC_CSR9, reg);
  574. rt2x00pci_register_read(rt2x00dev, MAC_CSR8, &reg);
  575. rt2x00_set_field32(&reg, MAC_CSR8_SIFS, libconf->sifs);
  576. rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
  577. rt2x00_set_field32(&reg, MAC_CSR8_EIFS, libconf->eifs);
  578. rt2x00pci_register_write(rt2x00dev, MAC_CSR8, reg);
  579. rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
  580. rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
  581. rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
  582. rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
  583. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
  584. rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
  585. rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
  586. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
  587. libconf->conf->beacon_int * 16);
  588. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
  589. }
  590. static void rt61pci_config(struct rt2x00_dev *rt2x00dev,
  591. const unsigned int flags,
  592. struct rt2x00lib_conf *libconf)
  593. {
  594. if (flags & CONFIG_UPDATE_PHYMODE)
  595. rt61pci_config_phymode(rt2x00dev, libconf->basic_rates);
  596. if (flags & CONFIG_UPDATE_CHANNEL)
  597. rt61pci_config_channel(rt2x00dev, &libconf->rf,
  598. libconf->conf->power_level);
  599. if ((flags & CONFIG_UPDATE_TXPOWER) && !(flags & CONFIG_UPDATE_CHANNEL))
  600. rt61pci_config_txpower(rt2x00dev, libconf->conf->power_level);
  601. if (flags & CONFIG_UPDATE_ANTENNA)
  602. rt61pci_config_antenna(rt2x00dev, libconf->conf->antenna_sel_tx,
  603. libconf->conf->antenna_sel_rx);
  604. if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
  605. rt61pci_config_duration(rt2x00dev, libconf);
  606. }
  607. /*
  608. * LED functions.
  609. */
  610. static void rt61pci_enable_led(struct rt2x00_dev *rt2x00dev)
  611. {
  612. u32 reg;
  613. u16 led_reg;
  614. u8 arg0;
  615. u8 arg1;
  616. rt2x00pci_register_read(rt2x00dev, MAC_CSR14, &reg);
  617. rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, 70);
  618. rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, 30);
  619. rt2x00pci_register_write(rt2x00dev, MAC_CSR14, reg);
  620. led_reg = rt2x00dev->led_reg;
  621. rt2x00_set_field16(&led_reg, MCU_LEDCS_RADIO_STATUS, 1);
  622. if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A)
  623. rt2x00_set_field16(&led_reg, MCU_LEDCS_LINK_A_STATUS, 1);
  624. else
  625. rt2x00_set_field16(&led_reg, MCU_LEDCS_LINK_BG_STATUS, 1);
  626. arg0 = led_reg & 0xff;
  627. arg1 = (led_reg >> 8) & 0xff;
  628. rt61pci_mcu_request(rt2x00dev, MCU_LED, 0xff, arg0, arg1);
  629. }
  630. static void rt61pci_disable_led(struct rt2x00_dev *rt2x00dev)
  631. {
  632. u16 led_reg;
  633. u8 arg0;
  634. u8 arg1;
  635. led_reg = rt2x00dev->led_reg;
  636. rt2x00_set_field16(&led_reg, MCU_LEDCS_RADIO_STATUS, 0);
  637. rt2x00_set_field16(&led_reg, MCU_LEDCS_LINK_BG_STATUS, 0);
  638. rt2x00_set_field16(&led_reg, MCU_LEDCS_LINK_A_STATUS, 0);
  639. arg0 = led_reg & 0xff;
  640. arg1 = (led_reg >> 8) & 0xff;
  641. rt61pci_mcu_request(rt2x00dev, MCU_LED, 0xff, arg0, arg1);
  642. }
  643. static void rt61pci_activity_led(struct rt2x00_dev *rt2x00dev, int rssi)
  644. {
  645. u8 led;
  646. if (rt2x00dev->led_mode != LED_MODE_SIGNAL_STRENGTH)
  647. return;
  648. /*
  649. * Led handling requires a positive value for the rssi,
  650. * to do that correctly we need to add the correction.
  651. */
  652. rssi += rt2x00dev->rssi_offset;
  653. if (rssi <= 30)
  654. led = 0;
  655. else if (rssi <= 39)
  656. led = 1;
  657. else if (rssi <= 49)
  658. led = 2;
  659. else if (rssi <= 53)
  660. led = 3;
  661. else if (rssi <= 63)
  662. led = 4;
  663. else
  664. led = 5;
  665. rt61pci_mcu_request(rt2x00dev, MCU_LED_STRENGTH, 0xff, led, 0);
  666. }
  667. /*
  668. * Link tuning
  669. */
  670. static void rt61pci_link_stats(struct rt2x00_dev *rt2x00dev,
  671. struct link_qual *qual)
  672. {
  673. u32 reg;
  674. /*
  675. * Update FCS error count from register.
  676. */
  677. rt2x00pci_register_read(rt2x00dev, STA_CSR0, &reg);
  678. qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
  679. /*
  680. * Update False CCA count from register.
  681. */
  682. rt2x00pci_register_read(rt2x00dev, STA_CSR1, &reg);
  683. qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
  684. }
  685. static void rt61pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
  686. {
  687. rt61pci_bbp_write(rt2x00dev, 17, 0x20);
  688. rt2x00dev->link.vgc_level = 0x20;
  689. }
  690. static void rt61pci_link_tuner(struct rt2x00_dev *rt2x00dev)
  691. {
  692. int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
  693. u8 r17;
  694. u8 up_bound;
  695. u8 low_bound;
  696. /*
  697. * Update Led strength
  698. */
  699. rt61pci_activity_led(rt2x00dev, rssi);
  700. rt61pci_bbp_read(rt2x00dev, 17, &r17);
  701. /*
  702. * Determine r17 bounds.
  703. */
  704. if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A) {
  705. low_bound = 0x28;
  706. up_bound = 0x48;
  707. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
  708. low_bound += 0x10;
  709. up_bound += 0x10;
  710. }
  711. } else {
  712. low_bound = 0x20;
  713. up_bound = 0x40;
  714. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  715. low_bound += 0x10;
  716. up_bound += 0x10;
  717. }
  718. }
  719. /*
  720. * Special big-R17 for very short distance
  721. */
  722. if (rssi >= -35) {
  723. if (r17 != 0x60)
  724. rt61pci_bbp_write(rt2x00dev, 17, 0x60);
  725. return;
  726. }
  727. /*
  728. * Special big-R17 for short distance
  729. */
  730. if (rssi >= -58) {
  731. if (r17 != up_bound)
  732. rt61pci_bbp_write(rt2x00dev, 17, up_bound);
  733. return;
  734. }
  735. /*
  736. * Special big-R17 for middle-short distance
  737. */
  738. if (rssi >= -66) {
  739. low_bound += 0x10;
  740. if (r17 != low_bound)
  741. rt61pci_bbp_write(rt2x00dev, 17, low_bound);
  742. return;
  743. }
  744. /*
  745. * Special mid-R17 for middle distance
  746. */
  747. if (rssi >= -74) {
  748. low_bound += 0x08;
  749. if (r17 != low_bound)
  750. rt61pci_bbp_write(rt2x00dev, 17, low_bound);
  751. return;
  752. }
  753. /*
  754. * Special case: Change up_bound based on the rssi.
  755. * Lower up_bound when rssi is weaker then -74 dBm.
  756. */
  757. up_bound -= 2 * (-74 - rssi);
  758. if (low_bound > up_bound)
  759. up_bound = low_bound;
  760. if (r17 > up_bound) {
  761. rt61pci_bbp_write(rt2x00dev, 17, up_bound);
  762. return;
  763. }
  764. /*
  765. * r17 does not yet exceed upper limit, continue and base
  766. * the r17 tuning on the false CCA count.
  767. */
  768. if (rt2x00dev->link.qual.false_cca > 512 && r17 < up_bound) {
  769. if (++r17 > up_bound)
  770. r17 = up_bound;
  771. rt61pci_bbp_write(rt2x00dev, 17, r17);
  772. } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > low_bound) {
  773. if (--r17 < low_bound)
  774. r17 = low_bound;
  775. rt61pci_bbp_write(rt2x00dev, 17, r17);
  776. }
  777. }
  778. /*
  779. * Firmware name function.
  780. */
  781. static char *rt61pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
  782. {
  783. char *fw_name;
  784. switch (rt2x00dev->chip.rt) {
  785. case RT2561:
  786. fw_name = FIRMWARE_RT2561;
  787. break;
  788. case RT2561s:
  789. fw_name = FIRMWARE_RT2561s;
  790. break;
  791. case RT2661:
  792. fw_name = FIRMWARE_RT2661;
  793. break;
  794. default:
  795. fw_name = NULL;
  796. break;
  797. }
  798. return fw_name;
  799. }
  800. /*
  801. * Initialization functions.
  802. */
  803. static int rt61pci_load_firmware(struct rt2x00_dev *rt2x00dev, void *data,
  804. const size_t len)
  805. {
  806. int i;
  807. u32 reg;
  808. /*
  809. * Wait for stable hardware.
  810. */
  811. for (i = 0; i < 100; i++) {
  812. rt2x00pci_register_read(rt2x00dev, MAC_CSR0, &reg);
  813. if (reg)
  814. break;
  815. msleep(1);
  816. }
  817. if (!reg) {
  818. ERROR(rt2x00dev, "Unstable hardware.\n");
  819. return -EBUSY;
  820. }
  821. /*
  822. * Prepare MCU and mailbox for firmware loading.
  823. */
  824. reg = 0;
  825. rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1);
  826. rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
  827. rt2x00pci_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff);
  828. rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  829. rt2x00pci_register_write(rt2x00dev, HOST_CMD_CSR, 0);
  830. /*
  831. * Write firmware to device.
  832. */
  833. reg = 0;
  834. rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1);
  835. rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 1);
  836. rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
  837. rt2x00pci_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
  838. data, len);
  839. rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 0);
  840. rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
  841. rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 0);
  842. rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
  843. for (i = 0; i < 100; i++) {
  844. rt2x00pci_register_read(rt2x00dev, MCU_CNTL_CSR, &reg);
  845. if (rt2x00_get_field32(reg, MCU_CNTL_CSR_READY))
  846. break;
  847. msleep(1);
  848. }
  849. if (i == 100) {
  850. ERROR(rt2x00dev, "MCU Control register not ready.\n");
  851. return -EBUSY;
  852. }
  853. /*
  854. * Reset MAC and BBP registers.
  855. */
  856. reg = 0;
  857. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
  858. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
  859. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  860. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  861. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
  862. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
  863. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  864. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  865. rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
  866. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  867. return 0;
  868. }
  869. static void rt61pci_init_rxring(struct rt2x00_dev *rt2x00dev)
  870. {
  871. struct data_ring *ring = rt2x00dev->rx;
  872. struct data_desc *rxd;
  873. unsigned int i;
  874. u32 word;
  875. memset(ring->data_addr, 0x00, rt2x00_get_ring_size(ring));
  876. for (i = 0; i < ring->stats.limit; i++) {
  877. rxd = ring->entry[i].priv;
  878. rt2x00_desc_read(rxd, 5, &word);
  879. rt2x00_set_field32(&word, RXD_W5_BUFFER_PHYSICAL_ADDRESS,
  880. ring->entry[i].data_dma);
  881. rt2x00_desc_write(rxd, 5, word);
  882. rt2x00_desc_read(rxd, 0, &word);
  883. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  884. rt2x00_desc_write(rxd, 0, word);
  885. }
  886. rt2x00_ring_index_clear(rt2x00dev->rx);
  887. }
  888. static void rt61pci_init_txring(struct rt2x00_dev *rt2x00dev, const int queue)
  889. {
  890. struct data_ring *ring = rt2x00lib_get_ring(rt2x00dev, queue);
  891. struct data_desc *txd;
  892. unsigned int i;
  893. u32 word;
  894. memset(ring->data_addr, 0x00, rt2x00_get_ring_size(ring));
  895. for (i = 0; i < ring->stats.limit; i++) {
  896. txd = ring->entry[i].priv;
  897. rt2x00_desc_read(txd, 1, &word);
  898. rt2x00_set_field32(&word, TXD_W1_BUFFER_COUNT, 1);
  899. rt2x00_desc_write(txd, 1, word);
  900. rt2x00_desc_read(txd, 5, &word);
  901. rt2x00_set_field32(&word, TXD_W5_PID_TYPE, queue);
  902. rt2x00_set_field32(&word, TXD_W5_PID_SUBTYPE, i);
  903. rt2x00_desc_write(txd, 5, word);
  904. rt2x00_desc_read(txd, 6, &word);
  905. rt2x00_set_field32(&word, TXD_W6_BUFFER_PHYSICAL_ADDRESS,
  906. ring->entry[i].data_dma);
  907. rt2x00_desc_write(txd, 6, word);
  908. rt2x00_desc_read(txd, 0, &word);
  909. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  910. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  911. rt2x00_desc_write(txd, 0, word);
  912. }
  913. rt2x00_ring_index_clear(ring);
  914. }
  915. static int rt61pci_init_rings(struct rt2x00_dev *rt2x00dev)
  916. {
  917. u32 reg;
  918. /*
  919. * Initialize rings.
  920. */
  921. rt61pci_init_rxring(rt2x00dev);
  922. rt61pci_init_txring(rt2x00dev, IEEE80211_TX_QUEUE_DATA0);
  923. rt61pci_init_txring(rt2x00dev, IEEE80211_TX_QUEUE_DATA1);
  924. rt61pci_init_txring(rt2x00dev, IEEE80211_TX_QUEUE_DATA2);
  925. rt61pci_init_txring(rt2x00dev, IEEE80211_TX_QUEUE_DATA3);
  926. rt61pci_init_txring(rt2x00dev, IEEE80211_TX_QUEUE_DATA4);
  927. /*
  928. * Initialize registers.
  929. */
  930. rt2x00pci_register_read(rt2x00dev, TX_RING_CSR0, &reg);
  931. rt2x00_set_field32(&reg, TX_RING_CSR0_AC0_RING_SIZE,
  932. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA0].stats.limit);
  933. rt2x00_set_field32(&reg, TX_RING_CSR0_AC1_RING_SIZE,
  934. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA1].stats.limit);
  935. rt2x00_set_field32(&reg, TX_RING_CSR0_AC2_RING_SIZE,
  936. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA2].stats.limit);
  937. rt2x00_set_field32(&reg, TX_RING_CSR0_AC3_RING_SIZE,
  938. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA3].stats.limit);
  939. rt2x00pci_register_write(rt2x00dev, TX_RING_CSR0, reg);
  940. rt2x00pci_register_read(rt2x00dev, TX_RING_CSR1, &reg);
  941. rt2x00_set_field32(&reg, TX_RING_CSR1_MGMT_RING_SIZE,
  942. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA4].stats.limit);
  943. rt2x00_set_field32(&reg, TX_RING_CSR1_TXD_SIZE,
  944. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA0].desc_size /
  945. 4);
  946. rt2x00pci_register_write(rt2x00dev, TX_RING_CSR1, reg);
  947. rt2x00pci_register_read(rt2x00dev, AC0_BASE_CSR, &reg);
  948. rt2x00_set_field32(&reg, AC0_BASE_CSR_RING_REGISTER,
  949. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA0].data_dma);
  950. rt2x00pci_register_write(rt2x00dev, AC0_BASE_CSR, reg);
  951. rt2x00pci_register_read(rt2x00dev, AC1_BASE_CSR, &reg);
  952. rt2x00_set_field32(&reg, AC1_BASE_CSR_RING_REGISTER,
  953. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA1].data_dma);
  954. rt2x00pci_register_write(rt2x00dev, AC1_BASE_CSR, reg);
  955. rt2x00pci_register_read(rt2x00dev, AC2_BASE_CSR, &reg);
  956. rt2x00_set_field32(&reg, AC2_BASE_CSR_RING_REGISTER,
  957. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA2].data_dma);
  958. rt2x00pci_register_write(rt2x00dev, AC2_BASE_CSR, reg);
  959. rt2x00pci_register_read(rt2x00dev, AC3_BASE_CSR, &reg);
  960. rt2x00_set_field32(&reg, AC3_BASE_CSR_RING_REGISTER,
  961. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA3].data_dma);
  962. rt2x00pci_register_write(rt2x00dev, AC3_BASE_CSR, reg);
  963. rt2x00pci_register_read(rt2x00dev, MGMT_BASE_CSR, &reg);
  964. rt2x00_set_field32(&reg, MGMT_BASE_CSR_RING_REGISTER,
  965. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA4].data_dma);
  966. rt2x00pci_register_write(rt2x00dev, MGMT_BASE_CSR, reg);
  967. rt2x00pci_register_read(rt2x00dev, RX_RING_CSR, &reg);
  968. rt2x00_set_field32(&reg, RX_RING_CSR_RING_SIZE,
  969. rt2x00dev->rx->stats.limit);
  970. rt2x00_set_field32(&reg, RX_RING_CSR_RXD_SIZE,
  971. rt2x00dev->rx->desc_size / 4);
  972. rt2x00_set_field32(&reg, RX_RING_CSR_RXD_WRITEBACK_SIZE, 4);
  973. rt2x00pci_register_write(rt2x00dev, RX_RING_CSR, reg);
  974. rt2x00pci_register_read(rt2x00dev, RX_BASE_CSR, &reg);
  975. rt2x00_set_field32(&reg, RX_BASE_CSR_RING_REGISTER,
  976. rt2x00dev->rx->data_dma);
  977. rt2x00pci_register_write(rt2x00dev, RX_BASE_CSR, reg);
  978. rt2x00pci_register_read(rt2x00dev, TX_DMA_DST_CSR, &reg);
  979. rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC0, 2);
  980. rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC1, 2);
  981. rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC2, 2);
  982. rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC3, 2);
  983. rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_MGMT, 0);
  984. rt2x00pci_register_write(rt2x00dev, TX_DMA_DST_CSR, reg);
  985. rt2x00pci_register_read(rt2x00dev, LOAD_TX_RING_CSR, &reg);
  986. rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC0, 1);
  987. rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC1, 1);
  988. rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC2, 1);
  989. rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC3, 1);
  990. rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_MGMT, 1);
  991. rt2x00pci_register_write(rt2x00dev, LOAD_TX_RING_CSR, reg);
  992. rt2x00pci_register_read(rt2x00dev, RX_CNTL_CSR, &reg);
  993. rt2x00_set_field32(&reg, RX_CNTL_CSR_LOAD_RXD, 1);
  994. rt2x00pci_register_write(rt2x00dev, RX_CNTL_CSR, reg);
  995. return 0;
  996. }
  997. static int rt61pci_init_registers(struct rt2x00_dev *rt2x00dev)
  998. {
  999. u32 reg;
  1000. rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
  1001. rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
  1002. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
  1003. rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
  1004. rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
  1005. rt2x00pci_register_read(rt2x00dev, TXRX_CSR1, &reg);
  1006. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
  1007. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
  1008. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
  1009. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
  1010. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
  1011. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
  1012. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
  1013. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
  1014. rt2x00pci_register_write(rt2x00dev, TXRX_CSR1, reg);
  1015. /*
  1016. * CCK TXD BBP registers
  1017. */
  1018. rt2x00pci_register_read(rt2x00dev, TXRX_CSR2, &reg);
  1019. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
  1020. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
  1021. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
  1022. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
  1023. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
  1024. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
  1025. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
  1026. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
  1027. rt2x00pci_register_write(rt2x00dev, TXRX_CSR2, reg);
  1028. /*
  1029. * OFDM TXD BBP registers
  1030. */
  1031. rt2x00pci_register_read(rt2x00dev, TXRX_CSR3, &reg);
  1032. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
  1033. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
  1034. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
  1035. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
  1036. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
  1037. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
  1038. rt2x00pci_register_write(rt2x00dev, TXRX_CSR3, reg);
  1039. rt2x00pci_register_read(rt2x00dev, TXRX_CSR7, &reg);
  1040. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
  1041. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
  1042. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
  1043. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
  1044. rt2x00pci_register_write(rt2x00dev, TXRX_CSR7, reg);
  1045. rt2x00pci_register_read(rt2x00dev, TXRX_CSR8, &reg);
  1046. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
  1047. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
  1048. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
  1049. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
  1050. rt2x00pci_register_write(rt2x00dev, TXRX_CSR8, reg);
  1051. rt2x00pci_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
  1052. rt2x00pci_register_write(rt2x00dev, MAC_CSR6, 0x00000fff);
  1053. rt2x00pci_register_read(rt2x00dev, MAC_CSR9, &reg);
  1054. rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
  1055. rt2x00pci_register_write(rt2x00dev, MAC_CSR9, reg);
  1056. rt2x00pci_register_write(rt2x00dev, MAC_CSR10, 0x0000071c);
  1057. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  1058. return -EBUSY;
  1059. rt2x00pci_register_write(rt2x00dev, MAC_CSR13, 0x0000e000);
  1060. /*
  1061. * Invalidate all Shared Keys (SEC_CSR0),
  1062. * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
  1063. */
  1064. rt2x00pci_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
  1065. rt2x00pci_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
  1066. rt2x00pci_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
  1067. rt2x00pci_register_write(rt2x00dev, PHY_CSR1, 0x000023b0);
  1068. rt2x00pci_register_write(rt2x00dev, PHY_CSR5, 0x060a100c);
  1069. rt2x00pci_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
  1070. rt2x00pci_register_write(rt2x00dev, PHY_CSR7, 0x00000a08);
  1071. rt2x00pci_register_write(rt2x00dev, PCI_CFG_CSR, 0x28ca4404);
  1072. rt2x00pci_register_write(rt2x00dev, TEST_MODE_CSR, 0x00000200);
  1073. rt2x00pci_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff);
  1074. rt2x00pci_register_read(rt2x00dev, AC_TXOP_CSR0, &reg);
  1075. rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC0_TX_OP, 0);
  1076. rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC1_TX_OP, 0);
  1077. rt2x00pci_register_write(rt2x00dev, AC_TXOP_CSR0, reg);
  1078. rt2x00pci_register_read(rt2x00dev, AC_TXOP_CSR1, &reg);
  1079. rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC2_TX_OP, 192);
  1080. rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC3_TX_OP, 48);
  1081. rt2x00pci_register_write(rt2x00dev, AC_TXOP_CSR1, reg);
  1082. /*
  1083. * We must clear the error counters.
  1084. * These registers are cleared on read,
  1085. * so we may pass a useless variable to store the value.
  1086. */
  1087. rt2x00pci_register_read(rt2x00dev, STA_CSR0, &reg);
  1088. rt2x00pci_register_read(rt2x00dev, STA_CSR1, &reg);
  1089. rt2x00pci_register_read(rt2x00dev, STA_CSR2, &reg);
  1090. /*
  1091. * Reset MAC and BBP registers.
  1092. */
  1093. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  1094. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
  1095. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
  1096. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  1097. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  1098. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
  1099. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
  1100. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  1101. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  1102. rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
  1103. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  1104. return 0;
  1105. }
  1106. static int rt61pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  1107. {
  1108. unsigned int i;
  1109. u16 eeprom;
  1110. u8 reg_id;
  1111. u8 value;
  1112. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1113. rt61pci_bbp_read(rt2x00dev, 0, &value);
  1114. if ((value != 0xff) && (value != 0x00))
  1115. goto continue_csr_init;
  1116. NOTICE(rt2x00dev, "Waiting for BBP register.\n");
  1117. udelay(REGISTER_BUSY_DELAY);
  1118. }
  1119. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1120. return -EACCES;
  1121. continue_csr_init:
  1122. rt61pci_bbp_write(rt2x00dev, 3, 0x00);
  1123. rt61pci_bbp_write(rt2x00dev, 15, 0x30);
  1124. rt61pci_bbp_write(rt2x00dev, 21, 0xc8);
  1125. rt61pci_bbp_write(rt2x00dev, 22, 0x38);
  1126. rt61pci_bbp_write(rt2x00dev, 23, 0x06);
  1127. rt61pci_bbp_write(rt2x00dev, 24, 0xfe);
  1128. rt61pci_bbp_write(rt2x00dev, 25, 0x0a);
  1129. rt61pci_bbp_write(rt2x00dev, 26, 0x0d);
  1130. rt61pci_bbp_write(rt2x00dev, 34, 0x12);
  1131. rt61pci_bbp_write(rt2x00dev, 37, 0x07);
  1132. rt61pci_bbp_write(rt2x00dev, 39, 0xf8);
  1133. rt61pci_bbp_write(rt2x00dev, 41, 0x60);
  1134. rt61pci_bbp_write(rt2x00dev, 53, 0x10);
  1135. rt61pci_bbp_write(rt2x00dev, 54, 0x18);
  1136. rt61pci_bbp_write(rt2x00dev, 60, 0x10);
  1137. rt61pci_bbp_write(rt2x00dev, 61, 0x04);
  1138. rt61pci_bbp_write(rt2x00dev, 62, 0x04);
  1139. rt61pci_bbp_write(rt2x00dev, 75, 0xfe);
  1140. rt61pci_bbp_write(rt2x00dev, 86, 0xfe);
  1141. rt61pci_bbp_write(rt2x00dev, 88, 0xfe);
  1142. rt61pci_bbp_write(rt2x00dev, 90, 0x0f);
  1143. rt61pci_bbp_write(rt2x00dev, 99, 0x00);
  1144. rt61pci_bbp_write(rt2x00dev, 102, 0x16);
  1145. rt61pci_bbp_write(rt2x00dev, 107, 0x04);
  1146. DEBUG(rt2x00dev, "Start initialization from EEPROM...\n");
  1147. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1148. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1149. if (eeprom != 0xffff && eeprom != 0x0000) {
  1150. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1151. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1152. DEBUG(rt2x00dev, "BBP: 0x%02x, value: 0x%02x.\n",
  1153. reg_id, value);
  1154. rt61pci_bbp_write(rt2x00dev, reg_id, value);
  1155. }
  1156. }
  1157. DEBUG(rt2x00dev, "...End initialization from EEPROM.\n");
  1158. return 0;
  1159. }
  1160. /*
  1161. * Device state switch handlers.
  1162. */
  1163. static void rt61pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  1164. enum dev_state state)
  1165. {
  1166. u32 reg;
  1167. rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
  1168. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX,
  1169. state == STATE_RADIO_RX_OFF);
  1170. rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
  1171. }
  1172. static void rt61pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  1173. enum dev_state state)
  1174. {
  1175. int mask = (state == STATE_RADIO_IRQ_OFF);
  1176. u32 reg;
  1177. /*
  1178. * When interrupts are being enabled, the interrupt registers
  1179. * should clear the register to assure a clean state.
  1180. */
  1181. if (state == STATE_RADIO_IRQ_ON) {
  1182. rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
  1183. rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
  1184. rt2x00pci_register_read(rt2x00dev, MCU_INT_SOURCE_CSR, &reg);
  1185. rt2x00pci_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg);
  1186. }
  1187. /*
  1188. * Only toggle the interrupts bits we are going to use.
  1189. * Non-checked interrupt bits are disabled by default.
  1190. */
  1191. rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
  1192. rt2x00_set_field32(&reg, INT_MASK_CSR_TXDONE, mask);
  1193. rt2x00_set_field32(&reg, INT_MASK_CSR_RXDONE, mask);
  1194. rt2x00_set_field32(&reg, INT_MASK_CSR_ENABLE_MITIGATION, mask);
  1195. rt2x00_set_field32(&reg, INT_MASK_CSR_MITIGATION_PERIOD, 0xff);
  1196. rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
  1197. rt2x00pci_register_read(rt2x00dev, MCU_INT_MASK_CSR, &reg);
  1198. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_0, mask);
  1199. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_1, mask);
  1200. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_2, mask);
  1201. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_3, mask);
  1202. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_4, mask);
  1203. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_5, mask);
  1204. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_6, mask);
  1205. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_7, mask);
  1206. rt2x00pci_register_write(rt2x00dev, MCU_INT_MASK_CSR, reg);
  1207. }
  1208. static int rt61pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  1209. {
  1210. u32 reg;
  1211. /*
  1212. * Initialize all registers.
  1213. */
  1214. if (rt61pci_init_rings(rt2x00dev) ||
  1215. rt61pci_init_registers(rt2x00dev) ||
  1216. rt61pci_init_bbp(rt2x00dev)) {
  1217. ERROR(rt2x00dev, "Register initialization failed.\n");
  1218. return -EIO;
  1219. }
  1220. /*
  1221. * Enable interrupts.
  1222. */
  1223. rt61pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_ON);
  1224. /*
  1225. * Enable RX.
  1226. */
  1227. rt2x00pci_register_read(rt2x00dev, RX_CNTL_CSR, &reg);
  1228. rt2x00_set_field32(&reg, RX_CNTL_CSR_ENABLE_RX_DMA, 1);
  1229. rt2x00pci_register_write(rt2x00dev, RX_CNTL_CSR, reg);
  1230. /*
  1231. * Enable LED
  1232. */
  1233. rt61pci_enable_led(rt2x00dev);
  1234. return 0;
  1235. }
  1236. static void rt61pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  1237. {
  1238. u32 reg;
  1239. /*
  1240. * Disable LED
  1241. */
  1242. rt61pci_disable_led(rt2x00dev);
  1243. rt2x00pci_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
  1244. /*
  1245. * Disable synchronisation.
  1246. */
  1247. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, 0);
  1248. /*
  1249. * Cancel RX and TX.
  1250. */
  1251. rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
  1252. rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC0, 1);
  1253. rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC1, 1);
  1254. rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC2, 1);
  1255. rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC3, 1);
  1256. rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_MGMT, 1);
  1257. rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
  1258. /*
  1259. * Disable interrupts.
  1260. */
  1261. rt61pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_OFF);
  1262. }
  1263. static int rt61pci_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
  1264. {
  1265. u32 reg;
  1266. unsigned int i;
  1267. char put_to_sleep;
  1268. char current_state;
  1269. put_to_sleep = (state != STATE_AWAKE);
  1270. rt2x00pci_register_read(rt2x00dev, MAC_CSR12, &reg);
  1271. rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
  1272. rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
  1273. rt2x00pci_register_write(rt2x00dev, MAC_CSR12, reg);
  1274. /*
  1275. * Device is not guaranteed to be in the requested state yet.
  1276. * We must wait until the register indicates that the
  1277. * device has entered the correct state.
  1278. */
  1279. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1280. rt2x00pci_register_read(rt2x00dev, MAC_CSR12, &reg);
  1281. current_state =
  1282. rt2x00_get_field32(reg, MAC_CSR12_BBP_CURRENT_STATE);
  1283. if (current_state == !put_to_sleep)
  1284. return 0;
  1285. msleep(10);
  1286. }
  1287. NOTICE(rt2x00dev, "Device failed to enter state %d, "
  1288. "current device state %d.\n", !put_to_sleep, current_state);
  1289. return -EBUSY;
  1290. }
  1291. static int rt61pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  1292. enum dev_state state)
  1293. {
  1294. int retval = 0;
  1295. switch (state) {
  1296. case STATE_RADIO_ON:
  1297. retval = rt61pci_enable_radio(rt2x00dev);
  1298. break;
  1299. case STATE_RADIO_OFF:
  1300. rt61pci_disable_radio(rt2x00dev);
  1301. break;
  1302. case STATE_RADIO_RX_ON:
  1303. case STATE_RADIO_RX_OFF:
  1304. rt61pci_toggle_rx(rt2x00dev, state);
  1305. break;
  1306. case STATE_DEEP_SLEEP:
  1307. case STATE_SLEEP:
  1308. case STATE_STANDBY:
  1309. case STATE_AWAKE:
  1310. retval = rt61pci_set_state(rt2x00dev, state);
  1311. break;
  1312. default:
  1313. retval = -ENOTSUPP;
  1314. break;
  1315. }
  1316. return retval;
  1317. }
  1318. /*
  1319. * TX descriptor initialization
  1320. */
  1321. static void rt61pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  1322. struct data_desc *txd,
  1323. struct txdata_entry_desc *desc,
  1324. struct ieee80211_hdr *ieee80211hdr,
  1325. unsigned int length,
  1326. struct ieee80211_tx_control *control)
  1327. {
  1328. u32 word;
  1329. /*
  1330. * Start writing the descriptor words.
  1331. */
  1332. rt2x00_desc_read(txd, 1, &word);
  1333. rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, desc->queue);
  1334. rt2x00_set_field32(&word, TXD_W1_AIFSN, desc->aifs);
  1335. rt2x00_set_field32(&word, TXD_W1_CWMIN, desc->cw_min);
  1336. rt2x00_set_field32(&word, TXD_W1_CWMAX, desc->cw_max);
  1337. rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, IEEE80211_HEADER);
  1338. rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE, 1);
  1339. rt2x00_desc_write(txd, 1, word);
  1340. rt2x00_desc_read(txd, 2, &word);
  1341. rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, desc->signal);
  1342. rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, desc->service);
  1343. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, desc->length_low);
  1344. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, desc->length_high);
  1345. rt2x00_desc_write(txd, 2, word);
  1346. rt2x00_desc_read(txd, 5, &word);
  1347. rt2x00_set_field32(&word, TXD_W5_TX_POWER,
  1348. TXPOWER_TO_DEV(control->power_level));
  1349. rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
  1350. rt2x00_desc_write(txd, 5, word);
  1351. rt2x00_desc_read(txd, 11, &word);
  1352. rt2x00_set_field32(&word, TXD_W11_BUFFER_LENGTH0, length);
  1353. rt2x00_desc_write(txd, 11, word);
  1354. rt2x00_desc_read(txd, 0, &word);
  1355. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  1356. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1357. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1358. test_bit(ENTRY_TXD_MORE_FRAG, &desc->flags));
  1359. rt2x00_set_field32(&word, TXD_W0_ACK,
  1360. !(control->flags & IEEE80211_TXCTL_NO_ACK));
  1361. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1362. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &desc->flags));
  1363. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1364. test_bit(ENTRY_TXD_OFDM_RATE, &desc->flags));
  1365. rt2x00_set_field32(&word, TXD_W0_IFS, desc->ifs);
  1366. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1367. !!(control->flags &
  1368. IEEE80211_TXCTL_LONG_RETRY_LIMIT));
  1369. rt2x00_set_field32(&word, TXD_W0_TKIP_MIC, 0);
  1370. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, length);
  1371. rt2x00_set_field32(&word, TXD_W0_BURST,
  1372. test_bit(ENTRY_TXD_BURST, &desc->flags));
  1373. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1374. rt2x00_desc_write(txd, 0, word);
  1375. }
  1376. /*
  1377. * TX data initialization
  1378. */
  1379. static void rt61pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  1380. unsigned int queue)
  1381. {
  1382. u32 reg;
  1383. if (queue == IEEE80211_TX_QUEUE_BEACON) {
  1384. /*
  1385. * For Wi-Fi faily generated beacons between participating
  1386. * stations. Set TBTT phase adaptive adjustment step to 8us.
  1387. */
  1388. rt2x00pci_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
  1389. rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
  1390. if (!rt2x00_get_field32(reg, TXRX_CSR9_BEACON_GEN)) {
  1391. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
  1392. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
  1393. }
  1394. return;
  1395. }
  1396. rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
  1397. if (queue == IEEE80211_TX_QUEUE_DATA0)
  1398. rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC0, 1);
  1399. else if (queue == IEEE80211_TX_QUEUE_DATA1)
  1400. rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC1, 1);
  1401. else if (queue == IEEE80211_TX_QUEUE_DATA2)
  1402. rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC2, 1);
  1403. else if (queue == IEEE80211_TX_QUEUE_DATA3)
  1404. rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC3, 1);
  1405. else if (queue == IEEE80211_TX_QUEUE_DATA4)
  1406. rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_MGMT, 1);
  1407. rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
  1408. }
  1409. /*
  1410. * RX control handlers
  1411. */
  1412. static int rt61pci_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
  1413. {
  1414. u16 eeprom;
  1415. u8 offset;
  1416. u8 lna;
  1417. lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
  1418. switch (lna) {
  1419. case 3:
  1420. offset = 90;
  1421. break;
  1422. case 2:
  1423. offset = 74;
  1424. break;
  1425. case 1:
  1426. offset = 64;
  1427. break;
  1428. default:
  1429. return 0;
  1430. }
  1431. if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A) {
  1432. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  1433. offset += 14;
  1434. if (lna == 3 || lna == 2)
  1435. offset += 10;
  1436. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
  1437. offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
  1438. } else {
  1439. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  1440. offset += 14;
  1441. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
  1442. offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
  1443. }
  1444. return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
  1445. }
  1446. static void rt61pci_fill_rxdone(struct data_entry *entry,
  1447. struct rxdata_entry_desc *desc)
  1448. {
  1449. struct data_desc *rxd = entry->priv;
  1450. u32 word0;
  1451. u32 word1;
  1452. rt2x00_desc_read(rxd, 0, &word0);
  1453. rt2x00_desc_read(rxd, 1, &word1);
  1454. desc->flags = 0;
  1455. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1456. desc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1457. /*
  1458. * Obtain the status about this packet.
  1459. */
  1460. desc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
  1461. desc->rssi = rt61pci_agc_to_rssi(entry->ring->rt2x00dev, word1);
  1462. desc->ofdm = rt2x00_get_field32(word0, RXD_W0_OFDM);
  1463. desc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1464. return;
  1465. }
  1466. /*
  1467. * Interrupt functions.
  1468. */
  1469. static void rt61pci_txdone(struct rt2x00_dev *rt2x00dev)
  1470. {
  1471. struct data_ring *ring;
  1472. struct data_entry *entry;
  1473. struct data_entry *entry_done;
  1474. struct data_desc *txd;
  1475. u32 word;
  1476. u32 reg;
  1477. u32 old_reg;
  1478. int type;
  1479. int index;
  1480. int tx_status;
  1481. int retry;
  1482. /*
  1483. * During each loop we will compare the freshly read
  1484. * STA_CSR4 register value with the value read from
  1485. * the previous loop. If the 2 values are equal then
  1486. * we should stop processing because the chance it
  1487. * quite big that the device has been unplugged and
  1488. * we risk going into an endless loop.
  1489. */
  1490. old_reg = 0;
  1491. while (1) {
  1492. rt2x00pci_register_read(rt2x00dev, STA_CSR4, &reg);
  1493. if (!rt2x00_get_field32(reg, STA_CSR4_VALID))
  1494. break;
  1495. if (old_reg == reg)
  1496. break;
  1497. old_reg = reg;
  1498. /*
  1499. * Skip this entry when it contains an invalid
  1500. * ring identication number.
  1501. */
  1502. type = rt2x00_get_field32(reg, STA_CSR4_PID_TYPE);
  1503. ring = rt2x00lib_get_ring(rt2x00dev, type);
  1504. if (unlikely(!ring))
  1505. continue;
  1506. /*
  1507. * Skip this entry when it contains an invalid
  1508. * index number.
  1509. */
  1510. index = rt2x00_get_field32(reg, STA_CSR4_PID_SUBTYPE);
  1511. if (unlikely(index >= ring->stats.limit))
  1512. continue;
  1513. entry = &ring->entry[index];
  1514. txd = entry->priv;
  1515. rt2x00_desc_read(txd, 0, &word);
  1516. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1517. !rt2x00_get_field32(word, TXD_W0_VALID))
  1518. return;
  1519. entry_done = rt2x00_get_data_entry_done(ring);
  1520. while (entry != entry_done) {
  1521. /* Catch up. Just report any entries we missed as
  1522. * failed. */
  1523. WARNING(rt2x00dev,
  1524. "TX status report missed for entry %p\n",
  1525. entry_done);
  1526. rt2x00lib_txdone(entry_done, TX_FAIL_OTHER, 0);
  1527. entry_done = rt2x00_get_data_entry_done(ring);
  1528. }
  1529. /*
  1530. * Obtain the status about this packet.
  1531. */
  1532. tx_status = rt2x00_get_field32(reg, STA_CSR4_TX_RESULT);
  1533. retry = rt2x00_get_field32(reg, STA_CSR4_RETRY_COUNT);
  1534. rt2x00lib_txdone(entry, tx_status, retry);
  1535. /*
  1536. * Make this entry available for reuse.
  1537. */
  1538. entry->flags = 0;
  1539. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  1540. rt2x00_desc_write(txd, 0, word);
  1541. rt2x00_ring_index_done_inc(entry->ring);
  1542. /*
  1543. * If the data ring was full before the txdone handler
  1544. * we must make sure the packet queue in the mac80211 stack
  1545. * is reenabled when the txdone handler has finished.
  1546. */
  1547. if (!rt2x00_ring_full(ring))
  1548. ieee80211_wake_queue(rt2x00dev->hw,
  1549. entry->tx_status.control.queue);
  1550. }
  1551. }
  1552. static irqreturn_t rt61pci_interrupt(int irq, void *dev_instance)
  1553. {
  1554. struct rt2x00_dev *rt2x00dev = dev_instance;
  1555. u32 reg_mcu;
  1556. u32 reg;
  1557. /*
  1558. * Get the interrupt sources & saved to local variable.
  1559. * Write register value back to clear pending interrupts.
  1560. */
  1561. rt2x00pci_register_read(rt2x00dev, MCU_INT_SOURCE_CSR, &reg_mcu);
  1562. rt2x00pci_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg_mcu);
  1563. rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
  1564. rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
  1565. if (!reg && !reg_mcu)
  1566. return IRQ_NONE;
  1567. if (!test_bit(DEVICE_ENABLED_RADIO, &rt2x00dev->flags))
  1568. return IRQ_HANDLED;
  1569. /*
  1570. * Handle interrupts, walk through all bits
  1571. * and run the tasks, the bits are checked in order of
  1572. * priority.
  1573. */
  1574. /*
  1575. * 1 - Rx ring done interrupt.
  1576. */
  1577. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RXDONE))
  1578. rt2x00pci_rxdone(rt2x00dev);
  1579. /*
  1580. * 2 - Tx ring done interrupt.
  1581. */
  1582. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TXDONE))
  1583. rt61pci_txdone(rt2x00dev);
  1584. /*
  1585. * 3 - Handle MCU command done.
  1586. */
  1587. if (reg_mcu)
  1588. rt2x00pci_register_write(rt2x00dev,
  1589. M2H_CMD_DONE_CSR, 0xffffffff);
  1590. return IRQ_HANDLED;
  1591. }
  1592. /*
  1593. * Device probe functions.
  1594. */
  1595. static int rt61pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1596. {
  1597. struct eeprom_93cx6 eeprom;
  1598. u32 reg;
  1599. u16 word;
  1600. u8 *mac;
  1601. s8 value;
  1602. rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1603. eeprom.data = rt2x00dev;
  1604. eeprom.register_read = rt61pci_eepromregister_read;
  1605. eeprom.register_write = rt61pci_eepromregister_write;
  1606. eeprom.width = rt2x00_get_field32(reg, E2PROM_CSR_TYPE_93C46) ?
  1607. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1608. eeprom.reg_data_in = 0;
  1609. eeprom.reg_data_out = 0;
  1610. eeprom.reg_data_clock = 0;
  1611. eeprom.reg_chip_select = 0;
  1612. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1613. EEPROM_SIZE / sizeof(u16));
  1614. /*
  1615. * Start validation of the data that has been read.
  1616. */
  1617. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1618. if (!is_valid_ether_addr(mac)) {
  1619. DECLARE_MAC_BUF(macbuf);
  1620. random_ether_addr(mac);
  1621. EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
  1622. }
  1623. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1624. if (word == 0xffff) {
  1625. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1626. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1627. ANTENNA_B);
  1628. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1629. ANTENNA_B);
  1630. rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
  1631. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1632. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1633. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5225);
  1634. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1635. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1636. }
  1637. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1638. if (word == 0xffff) {
  1639. rt2x00_set_field16(&word, EEPROM_NIC_ENABLE_DIVERSITY, 0);
  1640. rt2x00_set_field16(&word, EEPROM_NIC_TX_DIVERSITY, 0);
  1641. rt2x00_set_field16(&word, EEPROM_NIC_TX_RX_FIXED, 0);
  1642. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  1643. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1644. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  1645. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1646. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1647. }
  1648. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
  1649. if (word == 0xffff) {
  1650. rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
  1651. LED_MODE_DEFAULT);
  1652. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
  1653. EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
  1654. }
  1655. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1656. if (word == 0xffff) {
  1657. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1658. rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
  1659. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1660. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1661. }
  1662. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
  1663. if (word == 0xffff) {
  1664. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1665. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1666. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1667. EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
  1668. } else {
  1669. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
  1670. if (value < -10 || value > 10)
  1671. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1672. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
  1673. if (value < -10 || value > 10)
  1674. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1675. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1676. }
  1677. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
  1678. if (word == 0xffff) {
  1679. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1680. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1681. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1682. EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
  1683. } else {
  1684. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
  1685. if (value < -10 || value > 10)
  1686. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1687. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
  1688. if (value < -10 || value > 10)
  1689. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1690. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1691. }
  1692. return 0;
  1693. }
  1694. static int rt61pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1695. {
  1696. u32 reg;
  1697. u16 value;
  1698. u16 eeprom;
  1699. u16 device;
  1700. /*
  1701. * Read EEPROM word for configuration.
  1702. */
  1703. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1704. /*
  1705. * Identify RF chipset.
  1706. * To determine the RT chip we have to read the
  1707. * PCI header of the device.
  1708. */
  1709. pci_read_config_word(rt2x00dev_pci(rt2x00dev),
  1710. PCI_CONFIG_HEADER_DEVICE, &device);
  1711. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1712. rt2x00pci_register_read(rt2x00dev, MAC_CSR0, &reg);
  1713. rt2x00_set_chip(rt2x00dev, device, value, reg);
  1714. if (!rt2x00_rf(&rt2x00dev->chip, RF5225) &&
  1715. !rt2x00_rf(&rt2x00dev->chip, RF5325) &&
  1716. !rt2x00_rf(&rt2x00dev->chip, RF2527) &&
  1717. !rt2x00_rf(&rt2x00dev->chip, RF2529)) {
  1718. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1719. return -ENODEV;
  1720. }
  1721. /*
  1722. * Identify default antenna configuration.
  1723. */
  1724. rt2x00dev->hw->conf.antenna_sel_tx =
  1725. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1726. rt2x00dev->hw->conf.antenna_sel_rx =
  1727. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1728. /*
  1729. * Read the Frame type.
  1730. */
  1731. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
  1732. __set_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags);
  1733. /*
  1734. * Determine number of antenna's.
  1735. */
  1736. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_NUM) == 2)
  1737. __set_bit(CONFIG_DOUBLE_ANTENNA, &rt2x00dev->flags);
  1738. /*
  1739. * Detect if this device has an hardware controlled radio.
  1740. */
  1741. #ifdef CONFIG_RT61PCI_RFKILL
  1742. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1743. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1744. #endif /* CONFIG_RT61PCI_RFKILL */
  1745. /*
  1746. * Read frequency offset and RF programming sequence.
  1747. */
  1748. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1749. if (rt2x00_get_field16(eeprom, EEPROM_FREQ_SEQ))
  1750. __set_bit(CONFIG_RF_SEQUENCE, &rt2x00dev->flags);
  1751. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  1752. /*
  1753. * Read external LNA informations.
  1754. */
  1755. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1756. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  1757. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  1758. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  1759. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  1760. /*
  1761. * Store led settings, for correct led behaviour.
  1762. * If the eeprom value is invalid,
  1763. * switch to default led mode.
  1764. */
  1765. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
  1766. rt2x00dev->led_mode = rt2x00_get_field16(eeprom, EEPROM_LED_LED_MODE);
  1767. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LED_MODE,
  1768. rt2x00dev->led_mode);
  1769. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_0,
  1770. rt2x00_get_field16(eeprom,
  1771. EEPROM_LED_POLARITY_GPIO_0));
  1772. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_1,
  1773. rt2x00_get_field16(eeprom,
  1774. EEPROM_LED_POLARITY_GPIO_1));
  1775. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_2,
  1776. rt2x00_get_field16(eeprom,
  1777. EEPROM_LED_POLARITY_GPIO_2));
  1778. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_3,
  1779. rt2x00_get_field16(eeprom,
  1780. EEPROM_LED_POLARITY_GPIO_3));
  1781. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_4,
  1782. rt2x00_get_field16(eeprom,
  1783. EEPROM_LED_POLARITY_GPIO_4));
  1784. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_ACT,
  1785. rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
  1786. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_READY_BG,
  1787. rt2x00_get_field16(eeprom,
  1788. EEPROM_LED_POLARITY_RDY_G));
  1789. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_READY_A,
  1790. rt2x00_get_field16(eeprom,
  1791. EEPROM_LED_POLARITY_RDY_A));
  1792. return 0;
  1793. }
  1794. /*
  1795. * RF value list for RF5225 & RF5325
  1796. * Supports: 2.4 GHz & 5.2 GHz, rf_sequence disabled
  1797. */
  1798. static const struct rf_channel rf_vals_noseq[] = {
  1799. { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
  1800. { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
  1801. { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
  1802. { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
  1803. { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
  1804. { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
  1805. { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
  1806. { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
  1807. { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
  1808. { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
  1809. { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
  1810. { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
  1811. { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
  1812. { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
  1813. /* 802.11 UNI / HyperLan 2 */
  1814. { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
  1815. { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
  1816. { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
  1817. { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
  1818. { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
  1819. { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
  1820. { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
  1821. { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
  1822. /* 802.11 HyperLan 2 */
  1823. { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
  1824. { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
  1825. { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
  1826. { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
  1827. { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
  1828. { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
  1829. { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
  1830. { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
  1831. { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
  1832. { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
  1833. /* 802.11 UNII */
  1834. { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
  1835. { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
  1836. { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
  1837. { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
  1838. { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
  1839. { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
  1840. /* MMAC(Japan)J52 ch 34,38,42,46 */
  1841. { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
  1842. { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
  1843. { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
  1844. { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
  1845. };
  1846. /*
  1847. * RF value list for RF5225 & RF5325
  1848. * Supports: 2.4 GHz & 5.2 GHz, rf_sequence enabled
  1849. */
  1850. static const struct rf_channel rf_vals_seq[] = {
  1851. { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
  1852. { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
  1853. { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
  1854. { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
  1855. { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
  1856. { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
  1857. { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
  1858. { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
  1859. { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
  1860. { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
  1861. { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
  1862. { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
  1863. { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
  1864. { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
  1865. /* 802.11 UNI / HyperLan 2 */
  1866. { 36, 0x00002cd4, 0x0004481a, 0x00098455, 0x000c0a03 },
  1867. { 40, 0x00002cd0, 0x00044682, 0x00098455, 0x000c0a03 },
  1868. { 44, 0x00002cd0, 0x00044686, 0x00098455, 0x000c0a1b },
  1869. { 48, 0x00002cd0, 0x0004468e, 0x00098655, 0x000c0a0b },
  1870. { 52, 0x00002cd0, 0x00044692, 0x00098855, 0x000c0a23 },
  1871. { 56, 0x00002cd0, 0x0004469a, 0x00098c55, 0x000c0a13 },
  1872. { 60, 0x00002cd0, 0x000446a2, 0x00098e55, 0x000c0a03 },
  1873. { 64, 0x00002cd0, 0x000446a6, 0x00099255, 0x000c0a1b },
  1874. /* 802.11 HyperLan 2 */
  1875. { 100, 0x00002cd4, 0x0004489a, 0x000b9855, 0x000c0a03 },
  1876. { 104, 0x00002cd4, 0x000448a2, 0x000b9855, 0x000c0a03 },
  1877. { 108, 0x00002cd4, 0x000448aa, 0x000b9855, 0x000c0a03 },
  1878. { 112, 0x00002cd4, 0x000448b2, 0x000b9a55, 0x000c0a03 },
  1879. { 116, 0x00002cd4, 0x000448ba, 0x000b9a55, 0x000c0a03 },
  1880. { 120, 0x00002cd0, 0x00044702, 0x000b9a55, 0x000c0a03 },
  1881. { 124, 0x00002cd0, 0x00044706, 0x000b9a55, 0x000c0a1b },
  1882. { 128, 0x00002cd0, 0x0004470e, 0x000b9c55, 0x000c0a0b },
  1883. { 132, 0x00002cd0, 0x00044712, 0x000b9c55, 0x000c0a23 },
  1884. { 136, 0x00002cd0, 0x0004471a, 0x000b9e55, 0x000c0a13 },
  1885. /* 802.11 UNII */
  1886. { 140, 0x00002cd0, 0x00044722, 0x000b9e55, 0x000c0a03 },
  1887. { 149, 0x00002cd0, 0x0004472e, 0x000ba255, 0x000c0a1b },
  1888. { 153, 0x00002cd0, 0x00044736, 0x000ba255, 0x000c0a0b },
  1889. { 157, 0x00002cd4, 0x0004490a, 0x000ba255, 0x000c0a17 },
  1890. { 161, 0x00002cd4, 0x00044912, 0x000ba255, 0x000c0a17 },
  1891. { 165, 0x00002cd4, 0x0004491a, 0x000ba255, 0x000c0a17 },
  1892. /* MMAC(Japan)J52 ch 34,38,42,46 */
  1893. { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000c0a0b },
  1894. { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000c0a13 },
  1895. { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000c0a1b },
  1896. { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000c0a23 },
  1897. };
  1898. static void rt61pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1899. {
  1900. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1901. u8 *txpower;
  1902. unsigned int i;
  1903. /*
  1904. * Initialize all hw fields.
  1905. */
  1906. rt2x00dev->hw->flags =
  1907. IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  1908. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  1909. rt2x00dev->hw->extra_tx_headroom = 0;
  1910. rt2x00dev->hw->max_signal = MAX_SIGNAL;
  1911. rt2x00dev->hw->max_rssi = MAX_RX_SSI;
  1912. rt2x00dev->hw->queues = 5;
  1913. SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_pci(rt2x00dev)->dev);
  1914. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1915. rt2x00_eeprom_addr(rt2x00dev,
  1916. EEPROM_MAC_ADDR_0));
  1917. /*
  1918. * Convert tx_power array in eeprom.
  1919. */
  1920. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
  1921. for (i = 0; i < 14; i++)
  1922. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1923. /*
  1924. * Initialize hw_mode information.
  1925. */
  1926. spec->num_modes = 2;
  1927. spec->num_rates = 12;
  1928. spec->tx_power_a = NULL;
  1929. spec->tx_power_bg = txpower;
  1930. spec->tx_power_default = DEFAULT_TXPOWER;
  1931. if (!test_bit(CONFIG_RF_SEQUENCE, &rt2x00dev->flags)) {
  1932. spec->num_channels = 14;
  1933. spec->channels = rf_vals_noseq;
  1934. } else {
  1935. spec->num_channels = 14;
  1936. spec->channels = rf_vals_seq;
  1937. }
  1938. if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  1939. rt2x00_rf(&rt2x00dev->chip, RF5325)) {
  1940. spec->num_modes = 3;
  1941. spec->num_channels = ARRAY_SIZE(rf_vals_seq);
  1942. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
  1943. for (i = 0; i < 14; i++)
  1944. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1945. spec->tx_power_a = txpower;
  1946. }
  1947. }
  1948. static int rt61pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1949. {
  1950. int retval;
  1951. /*
  1952. * Allocate eeprom data.
  1953. */
  1954. retval = rt61pci_validate_eeprom(rt2x00dev);
  1955. if (retval)
  1956. return retval;
  1957. retval = rt61pci_init_eeprom(rt2x00dev);
  1958. if (retval)
  1959. return retval;
  1960. /*
  1961. * Initialize hw specifications.
  1962. */
  1963. rt61pci_probe_hw_mode(rt2x00dev);
  1964. /*
  1965. * This device requires firmware
  1966. */
  1967. __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
  1968. /*
  1969. * Set the rssi offset.
  1970. */
  1971. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1972. return 0;
  1973. }
  1974. /*
  1975. * IEEE80211 stack callback functions.
  1976. */
  1977. static void rt61pci_configure_filter(struct ieee80211_hw *hw,
  1978. unsigned int changed_flags,
  1979. unsigned int *total_flags,
  1980. int mc_count,
  1981. struct dev_addr_list *mc_list)
  1982. {
  1983. struct rt2x00_dev *rt2x00dev = hw->priv;
  1984. struct interface *intf = &rt2x00dev->interface;
  1985. u32 reg;
  1986. /*
  1987. * Mask off any flags we are going to ignore from
  1988. * the total_flags field.
  1989. */
  1990. *total_flags &=
  1991. FIF_ALLMULTI |
  1992. FIF_FCSFAIL |
  1993. FIF_PLCPFAIL |
  1994. FIF_CONTROL |
  1995. FIF_OTHER_BSS |
  1996. FIF_PROMISC_IN_BSS;
  1997. /*
  1998. * Apply some rules to the filters:
  1999. * - Some filters imply different filters to be set.
  2000. * - Some things we can't filter out at all.
  2001. * - Some filters are set based on interface type.
  2002. */
  2003. if (mc_count)
  2004. *total_flags |= FIF_ALLMULTI;
  2005. if (*total_flags & FIF_OTHER_BSS ||
  2006. *total_flags & FIF_PROMISC_IN_BSS)
  2007. *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
  2008. if (is_interface_type(intf, IEEE80211_IF_TYPE_AP))
  2009. *total_flags |= FIF_PROMISC_IN_BSS;
  2010. /*
  2011. * Check if there is any work left for us.
  2012. */
  2013. if (intf->filter == *total_flags)
  2014. return;
  2015. intf->filter = *total_flags;
  2016. /*
  2017. * Start configuration steps.
  2018. * Note that the version error will always be dropped
  2019. * and broadcast frames will always be accepted since
  2020. * there is no filter for it at this time.
  2021. */
  2022. rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
  2023. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
  2024. !(*total_flags & FIF_FCSFAIL));
  2025. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
  2026. !(*total_flags & FIF_PLCPFAIL));
  2027. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
  2028. !(*total_flags & FIF_CONTROL));
  2029. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
  2030. !(*total_flags & FIF_PROMISC_IN_BSS));
  2031. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
  2032. !(*total_flags & FIF_PROMISC_IN_BSS));
  2033. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
  2034. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
  2035. !(*total_flags & FIF_ALLMULTI));
  2036. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BORADCAST, 0);
  2037. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS, 1);
  2038. rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
  2039. }
  2040. static int rt61pci_set_retry_limit(struct ieee80211_hw *hw,
  2041. u32 short_retry, u32 long_retry)
  2042. {
  2043. struct rt2x00_dev *rt2x00dev = hw->priv;
  2044. u32 reg;
  2045. rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
  2046. rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT, long_retry);
  2047. rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT, short_retry);
  2048. rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
  2049. return 0;
  2050. }
  2051. static u64 rt61pci_get_tsf(struct ieee80211_hw *hw)
  2052. {
  2053. struct rt2x00_dev *rt2x00dev = hw->priv;
  2054. u64 tsf;
  2055. u32 reg;
  2056. rt2x00pci_register_read(rt2x00dev, TXRX_CSR13, &reg);
  2057. tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
  2058. rt2x00pci_register_read(rt2x00dev, TXRX_CSR12, &reg);
  2059. tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
  2060. return tsf;
  2061. }
  2062. static void rt61pci_reset_tsf(struct ieee80211_hw *hw)
  2063. {
  2064. struct rt2x00_dev *rt2x00dev = hw->priv;
  2065. rt2x00pci_register_write(rt2x00dev, TXRX_CSR12, 0);
  2066. rt2x00pci_register_write(rt2x00dev, TXRX_CSR13, 0);
  2067. }
  2068. static int rt61pci_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  2069. struct ieee80211_tx_control *control)
  2070. {
  2071. struct rt2x00_dev *rt2x00dev = hw->priv;
  2072. /*
  2073. * Just in case the ieee80211 doesn't set this,
  2074. * but we need this queue set for the descriptor
  2075. * initialization.
  2076. */
  2077. control->queue = IEEE80211_TX_QUEUE_BEACON;
  2078. /*
  2079. * We need to append the descriptor in front of the
  2080. * beacon frame.
  2081. */
  2082. if (skb_headroom(skb) < TXD_DESC_SIZE) {
  2083. if (pskb_expand_head(skb, TXD_DESC_SIZE, 0, GFP_ATOMIC)) {
  2084. dev_kfree_skb(skb);
  2085. return -ENOMEM;
  2086. }
  2087. }
  2088. /*
  2089. * First we create the beacon.
  2090. */
  2091. skb_push(skb, TXD_DESC_SIZE);
  2092. memset(skb->data, 0, TXD_DESC_SIZE);
  2093. rt2x00lib_write_tx_desc(rt2x00dev, (struct data_desc *)skb->data,
  2094. (struct ieee80211_hdr *)(skb->data +
  2095. TXD_DESC_SIZE),
  2096. skb->len - TXD_DESC_SIZE, control);
  2097. /*
  2098. * Write entire beacon with descriptor to register,
  2099. * and kick the beacon generator.
  2100. */
  2101. rt2x00pci_register_multiwrite(rt2x00dev, HW_BEACON_BASE0,
  2102. skb->data, skb->len);
  2103. rt61pci_kick_tx_queue(rt2x00dev, IEEE80211_TX_QUEUE_BEACON);
  2104. return 0;
  2105. }
  2106. static const struct ieee80211_ops rt61pci_mac80211_ops = {
  2107. .tx = rt2x00mac_tx,
  2108. .start = rt2x00mac_start,
  2109. .stop = rt2x00mac_stop,
  2110. .add_interface = rt2x00mac_add_interface,
  2111. .remove_interface = rt2x00mac_remove_interface,
  2112. .config = rt2x00mac_config,
  2113. .config_interface = rt2x00mac_config_interface,
  2114. .configure_filter = rt61pci_configure_filter,
  2115. .get_stats = rt2x00mac_get_stats,
  2116. .set_retry_limit = rt61pci_set_retry_limit,
  2117. .erp_ie_changed = rt2x00mac_erp_ie_changed,
  2118. .conf_tx = rt2x00mac_conf_tx,
  2119. .get_tx_stats = rt2x00mac_get_tx_stats,
  2120. .get_tsf = rt61pci_get_tsf,
  2121. .reset_tsf = rt61pci_reset_tsf,
  2122. .beacon_update = rt61pci_beacon_update,
  2123. };
  2124. static const struct rt2x00lib_ops rt61pci_rt2x00_ops = {
  2125. .irq_handler = rt61pci_interrupt,
  2126. .probe_hw = rt61pci_probe_hw,
  2127. .get_firmware_name = rt61pci_get_firmware_name,
  2128. .load_firmware = rt61pci_load_firmware,
  2129. .initialize = rt2x00pci_initialize,
  2130. .uninitialize = rt2x00pci_uninitialize,
  2131. .set_device_state = rt61pci_set_device_state,
  2132. .rfkill_poll = rt61pci_rfkill_poll,
  2133. .link_stats = rt61pci_link_stats,
  2134. .reset_tuner = rt61pci_reset_tuner,
  2135. .link_tuner = rt61pci_link_tuner,
  2136. .write_tx_desc = rt61pci_write_tx_desc,
  2137. .write_tx_data = rt2x00pci_write_tx_data,
  2138. .kick_tx_queue = rt61pci_kick_tx_queue,
  2139. .fill_rxdone = rt61pci_fill_rxdone,
  2140. .config_mac_addr = rt61pci_config_mac_addr,
  2141. .config_bssid = rt61pci_config_bssid,
  2142. .config_type = rt61pci_config_type,
  2143. .config_preamble = rt61pci_config_preamble,
  2144. .config = rt61pci_config,
  2145. };
  2146. static const struct rt2x00_ops rt61pci_ops = {
  2147. .name = DRV_NAME,
  2148. .rxd_size = RXD_DESC_SIZE,
  2149. .txd_size = TXD_DESC_SIZE,
  2150. .eeprom_size = EEPROM_SIZE,
  2151. .rf_size = RF_SIZE,
  2152. .lib = &rt61pci_rt2x00_ops,
  2153. .hw = &rt61pci_mac80211_ops,
  2154. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  2155. .debugfs = &rt61pci_rt2x00debug,
  2156. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  2157. };
  2158. /*
  2159. * RT61pci module information.
  2160. */
  2161. static struct pci_device_id rt61pci_device_table[] = {
  2162. /* RT2561s */
  2163. { PCI_DEVICE(0x1814, 0x0301), PCI_DEVICE_DATA(&rt61pci_ops) },
  2164. /* RT2561 v2 */
  2165. { PCI_DEVICE(0x1814, 0x0302), PCI_DEVICE_DATA(&rt61pci_ops) },
  2166. /* RT2661 */
  2167. { PCI_DEVICE(0x1814, 0x0401), PCI_DEVICE_DATA(&rt61pci_ops) },
  2168. { 0, }
  2169. };
  2170. MODULE_AUTHOR(DRV_PROJECT);
  2171. MODULE_VERSION(DRV_VERSION);
  2172. MODULE_DESCRIPTION("Ralink RT61 PCI & PCMCIA Wireless LAN driver.");
  2173. MODULE_SUPPORTED_DEVICE("Ralink RT2561, RT2561s & RT2661 "
  2174. "PCI & PCMCIA chipset based cards");
  2175. MODULE_DEVICE_TABLE(pci, rt61pci_device_table);
  2176. MODULE_FIRMWARE(FIRMWARE_RT2561);
  2177. MODULE_FIRMWARE(FIRMWARE_RT2561s);
  2178. MODULE_FIRMWARE(FIRMWARE_RT2661);
  2179. MODULE_LICENSE("GPL");
  2180. static struct pci_driver rt61pci_driver = {
  2181. .name = DRV_NAME,
  2182. .id_table = rt61pci_device_table,
  2183. .probe = rt2x00pci_probe,
  2184. .remove = __devexit_p(rt2x00pci_remove),
  2185. .suspend = rt2x00pci_suspend,
  2186. .resume = rt2x00pci_resume,
  2187. };
  2188. static int __init rt61pci_init(void)
  2189. {
  2190. return pci_register_driver(&rt61pci_driver);
  2191. }
  2192. static void __exit rt61pci_exit(void)
  2193. {
  2194. pci_unregister_driver(&rt61pci_driver);
  2195. }
  2196. module_init(rt61pci_init);
  2197. module_exit(rt61pci_exit);