hda_intel.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
  4. *
  5. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  6. *
  7. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  8. * PeiSen Hou <pshou@realtek.com.tw>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the Free
  12. * Software Foundation; either version 2 of the License, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; if not, write to the Free Software Foundation, Inc., 59
  22. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. * CONTACTS:
  25. *
  26. * Matt Jared matt.jared@intel.com
  27. * Andy Kopp andy.kopp@intel.com
  28. * Dan Kogan dan.d.kogan@intel.com
  29. *
  30. * CHANGES:
  31. *
  32. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  33. *
  34. */
  35. #include <sound/driver.h>
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <sound/core.h>
  46. #include <sound/initval.h>
  47. #include "hda_codec.h"
  48. static int index = SNDRV_DEFAULT_IDX1;
  49. static char *id = SNDRV_DEFAULT_STR1;
  50. static char *model;
  51. static int position_fix;
  52. module_param(index, int, 0444);
  53. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  54. module_param(id, charp, 0444);
  55. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  56. module_param(model, charp, 0444);
  57. MODULE_PARM_DESC(model, "Use the given board model.");
  58. module_param(position_fix, int, 0444);
  59. MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  60. /* just for backward compatibility */
  61. static int enable;
  62. module_param(enable, bool, 0444);
  63. MODULE_LICENSE("GPL");
  64. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  65. "{Intel, ICH6M},"
  66. "{Intel, ICH7},"
  67. "{Intel, ESB2},"
  68. "{ATI, SB450},"
  69. "{VIA, VT8251},"
  70. "{VIA, VT8237A},"
  71. "{SiS, SIS966},"
  72. "{ULI, M5461}}");
  73. MODULE_DESCRIPTION("Intel HDA driver");
  74. #define SFX "hda-intel: "
  75. /*
  76. * registers
  77. */
  78. #define ICH6_REG_GCAP 0x00
  79. #define ICH6_REG_VMIN 0x02
  80. #define ICH6_REG_VMAJ 0x03
  81. #define ICH6_REG_OUTPAY 0x04
  82. #define ICH6_REG_INPAY 0x06
  83. #define ICH6_REG_GCTL 0x08
  84. #define ICH6_REG_WAKEEN 0x0c
  85. #define ICH6_REG_STATESTS 0x0e
  86. #define ICH6_REG_GSTS 0x10
  87. #define ICH6_REG_INTCTL 0x20
  88. #define ICH6_REG_INTSTS 0x24
  89. #define ICH6_REG_WALCLK 0x30
  90. #define ICH6_REG_SYNC 0x34
  91. #define ICH6_REG_CORBLBASE 0x40
  92. #define ICH6_REG_CORBUBASE 0x44
  93. #define ICH6_REG_CORBWP 0x48
  94. #define ICH6_REG_CORBRP 0x4A
  95. #define ICH6_REG_CORBCTL 0x4c
  96. #define ICH6_REG_CORBSTS 0x4d
  97. #define ICH6_REG_CORBSIZE 0x4e
  98. #define ICH6_REG_RIRBLBASE 0x50
  99. #define ICH6_REG_RIRBUBASE 0x54
  100. #define ICH6_REG_RIRBWP 0x58
  101. #define ICH6_REG_RINTCNT 0x5a
  102. #define ICH6_REG_RIRBCTL 0x5c
  103. #define ICH6_REG_RIRBSTS 0x5d
  104. #define ICH6_REG_RIRBSIZE 0x5e
  105. #define ICH6_REG_IC 0x60
  106. #define ICH6_REG_IR 0x64
  107. #define ICH6_REG_IRS 0x68
  108. #define ICH6_IRS_VALID (1<<1)
  109. #define ICH6_IRS_BUSY (1<<0)
  110. #define ICH6_REG_DPLBASE 0x70
  111. #define ICH6_REG_DPUBASE 0x74
  112. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  113. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  114. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  115. /* stream register offsets from stream base */
  116. #define ICH6_REG_SD_CTL 0x00
  117. #define ICH6_REG_SD_STS 0x03
  118. #define ICH6_REG_SD_LPIB 0x04
  119. #define ICH6_REG_SD_CBL 0x08
  120. #define ICH6_REG_SD_LVI 0x0c
  121. #define ICH6_REG_SD_FIFOW 0x0e
  122. #define ICH6_REG_SD_FIFOSIZE 0x10
  123. #define ICH6_REG_SD_FORMAT 0x12
  124. #define ICH6_REG_SD_BDLPL 0x18
  125. #define ICH6_REG_SD_BDLPU 0x1c
  126. /* PCI space */
  127. #define ICH6_PCIREG_TCSEL 0x44
  128. /*
  129. * other constants
  130. */
  131. /* max number of SDs */
  132. /* ICH, ATI and VIA have 4 playback and 4 capture */
  133. #define ICH6_CAPTURE_INDEX 0
  134. #define ICH6_NUM_CAPTURE 4
  135. #define ICH6_PLAYBACK_INDEX 4
  136. #define ICH6_NUM_PLAYBACK 4
  137. /* ULI has 6 playback and 5 capture */
  138. #define ULI_CAPTURE_INDEX 0
  139. #define ULI_NUM_CAPTURE 5
  140. #define ULI_PLAYBACK_INDEX 5
  141. #define ULI_NUM_PLAYBACK 6
  142. /* this number is statically defined for simplicity */
  143. #define MAX_AZX_DEV 16
  144. /* max number of fragments - we may use more if allocating more pages for BDL */
  145. #define BDL_SIZE PAGE_ALIGN(8192)
  146. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  147. /* max buffer size - no h/w limit, you can increase as you like */
  148. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  149. /* max number of PCM devics per card */
  150. #define AZX_MAX_AUDIO_PCMS 6
  151. #define AZX_MAX_MODEM_PCMS 2
  152. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  153. /* RIRB int mask: overrun[2], response[0] */
  154. #define RIRB_INT_RESPONSE 0x01
  155. #define RIRB_INT_OVERRUN 0x04
  156. #define RIRB_INT_MASK 0x05
  157. /* STATESTS int mask: SD2,SD1,SD0 */
  158. #define STATESTS_INT_MASK 0x07
  159. #define AZX_MAX_CODECS 4
  160. /* SD_CTL bits */
  161. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  162. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  163. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  164. #define SD_CTL_STREAM_TAG_SHIFT 20
  165. /* SD_CTL and SD_STS */
  166. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  167. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  168. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  169. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
  170. /* SD_STS */
  171. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  172. /* INTCTL and INTSTS */
  173. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  174. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  175. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  176. /* GCTL unsolicited response enable bit */
  177. #define ICH6_GCTL_UREN (1<<8)
  178. /* GCTL reset bit */
  179. #define ICH6_GCTL_RESET (1<<0)
  180. /* CORB/RIRB control, read/write pointer */
  181. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  182. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  183. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  184. /* below are so far hardcoded - should read registers in future */
  185. #define ICH6_MAX_CORB_ENTRIES 256
  186. #define ICH6_MAX_RIRB_ENTRIES 256
  187. /* position fix mode */
  188. enum {
  189. POS_FIX_AUTO,
  190. POS_FIX_NONE,
  191. POS_FIX_POSBUF,
  192. POS_FIX_FIFO,
  193. };
  194. /* Defines for ATI HD Audio support in SB450 south bridge */
  195. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  196. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  197. /* Defines for Nvidia HDA support */
  198. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  199. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  200. /*
  201. * Use CORB/RIRB for communication from/to codecs.
  202. * This is the way recommended by Intel (see below).
  203. */
  204. #define USE_CORB_RIRB
  205. /*
  206. */
  207. typedef struct snd_azx azx_t;
  208. typedef struct snd_azx_rb azx_rb_t;
  209. typedef struct snd_azx_dev azx_dev_t;
  210. struct snd_azx_dev {
  211. u32 *bdl; /* virtual address of the BDL */
  212. dma_addr_t bdl_addr; /* physical address of the BDL */
  213. volatile u32 *posbuf; /* position buffer pointer */
  214. unsigned int bufsize; /* size of the play buffer in bytes */
  215. unsigned int fragsize; /* size of each period in bytes */
  216. unsigned int frags; /* number for period in the play buffer */
  217. unsigned int fifo_size; /* FIFO size */
  218. unsigned int last_pos; /* last updated period position */
  219. void __iomem *sd_addr; /* stream descriptor pointer */
  220. u32 sd_int_sta_mask; /* stream int status mask */
  221. /* pcm support */
  222. snd_pcm_substream_t *substream; /* assigned substream, set in PCM open */
  223. unsigned int format_val; /* format value to be set in the controller and the codec */
  224. unsigned char stream_tag; /* assigned stream */
  225. unsigned char index; /* stream index */
  226. unsigned int opened: 1;
  227. unsigned int running: 1;
  228. unsigned int period_updating: 1;
  229. };
  230. /* CORB/RIRB */
  231. struct snd_azx_rb {
  232. u32 *buf; /* CORB/RIRB buffer
  233. * Each CORB entry is 4byte, RIRB is 8byte
  234. */
  235. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  236. /* for RIRB */
  237. unsigned short rp, wp; /* read/write pointers */
  238. int cmds; /* number of pending requests */
  239. u32 res; /* last read value */
  240. };
  241. struct snd_azx {
  242. snd_card_t *card;
  243. struct pci_dev *pci;
  244. /* chip type specific */
  245. int driver_type;
  246. int playback_streams;
  247. int playback_index_offset;
  248. int capture_streams;
  249. int capture_index_offset;
  250. int num_streams;
  251. /* pci resources */
  252. unsigned long addr;
  253. void __iomem *remap_addr;
  254. int irq;
  255. /* locks */
  256. spinlock_t reg_lock;
  257. struct semaphore open_mutex;
  258. /* streams (x num_streams) */
  259. azx_dev_t *azx_dev;
  260. /* PCM */
  261. unsigned int pcm_devs;
  262. snd_pcm_t *pcm[AZX_MAX_PCMS];
  263. /* HD codec */
  264. unsigned short codec_mask;
  265. struct hda_bus *bus;
  266. /* CORB/RIRB */
  267. azx_rb_t corb;
  268. azx_rb_t rirb;
  269. /* BDL, CORB/RIRB and position buffers */
  270. struct snd_dma_buffer bdl;
  271. struct snd_dma_buffer rb;
  272. struct snd_dma_buffer posbuf;
  273. /* flags */
  274. int position_fix;
  275. unsigned int initialized: 1;
  276. };
  277. /* driver types */
  278. enum {
  279. AZX_DRIVER_ICH,
  280. AZX_DRIVER_ATI,
  281. AZX_DRIVER_VIA,
  282. AZX_DRIVER_SIS,
  283. AZX_DRIVER_ULI,
  284. AZX_DRIVER_NVIDIA,
  285. };
  286. static char *driver_short_names[] __devinitdata = {
  287. [AZX_DRIVER_ICH] = "HDA Intel",
  288. [AZX_DRIVER_ATI] = "HDA ATI SB",
  289. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  290. [AZX_DRIVER_SIS] = "HDA SIS966",
  291. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  292. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  293. };
  294. /*
  295. * macros for easy use
  296. */
  297. #define azx_writel(chip,reg,value) \
  298. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  299. #define azx_readl(chip,reg) \
  300. readl((chip)->remap_addr + ICH6_REG_##reg)
  301. #define azx_writew(chip,reg,value) \
  302. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  303. #define azx_readw(chip,reg) \
  304. readw((chip)->remap_addr + ICH6_REG_##reg)
  305. #define azx_writeb(chip,reg,value) \
  306. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  307. #define azx_readb(chip,reg) \
  308. readb((chip)->remap_addr + ICH6_REG_##reg)
  309. #define azx_sd_writel(dev,reg,value) \
  310. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  311. #define azx_sd_readl(dev,reg) \
  312. readl((dev)->sd_addr + ICH6_REG_##reg)
  313. #define azx_sd_writew(dev,reg,value) \
  314. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  315. #define azx_sd_readw(dev,reg) \
  316. readw((dev)->sd_addr + ICH6_REG_##reg)
  317. #define azx_sd_writeb(dev,reg,value) \
  318. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  319. #define azx_sd_readb(dev,reg) \
  320. readb((dev)->sd_addr + ICH6_REG_##reg)
  321. /* for pcm support */
  322. #define get_azx_dev(substream) (azx_dev_t*)(substream->runtime->private_data)
  323. /* Get the upper 32bit of the given dma_addr_t
  324. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  325. */
  326. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  327. /*
  328. * Interface for HD codec
  329. */
  330. #ifdef USE_CORB_RIRB
  331. /*
  332. * CORB / RIRB interface
  333. */
  334. static int azx_alloc_cmd_io(azx_t *chip)
  335. {
  336. int err;
  337. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  338. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  339. PAGE_SIZE, &chip->rb);
  340. if (err < 0) {
  341. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  342. return err;
  343. }
  344. return 0;
  345. }
  346. static void azx_init_cmd_io(azx_t *chip)
  347. {
  348. /* CORB set up */
  349. chip->corb.addr = chip->rb.addr;
  350. chip->corb.buf = (u32 *)chip->rb.area;
  351. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  352. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  353. /* set the corb size to 256 entries (ULI requires explicitly) */
  354. azx_writeb(chip, CORBSIZE, 0x02);
  355. /* set the corb write pointer to 0 */
  356. azx_writew(chip, CORBWP, 0);
  357. /* reset the corb hw read pointer */
  358. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  359. /* enable corb dma */
  360. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  361. /* RIRB set up */
  362. chip->rirb.addr = chip->rb.addr + 2048;
  363. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  364. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  365. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  366. /* set the rirb size to 256 entries (ULI requires explicitly) */
  367. azx_writeb(chip, RIRBSIZE, 0x02);
  368. /* reset the rirb hw write pointer */
  369. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  370. /* set N=1, get RIRB response interrupt for new entry */
  371. azx_writew(chip, RINTCNT, 1);
  372. /* enable rirb dma and response irq */
  373. #ifdef USE_CORB_RIRB
  374. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  375. #else
  376. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN);
  377. #endif
  378. chip->rirb.rp = chip->rirb.cmds = 0;
  379. }
  380. static void azx_free_cmd_io(azx_t *chip)
  381. {
  382. /* disable ringbuffer DMAs */
  383. azx_writeb(chip, RIRBCTL, 0);
  384. azx_writeb(chip, CORBCTL, 0);
  385. }
  386. /* send a command */
  387. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  388. unsigned int verb, unsigned int para)
  389. {
  390. azx_t *chip = codec->bus->private_data;
  391. unsigned int wp;
  392. u32 val;
  393. val = (u32)(codec->addr & 0x0f) << 28;
  394. val |= (u32)direct << 27;
  395. val |= (u32)nid << 20;
  396. val |= verb << 8;
  397. val |= para;
  398. /* add command to corb */
  399. wp = azx_readb(chip, CORBWP);
  400. wp++;
  401. wp %= ICH6_MAX_CORB_ENTRIES;
  402. spin_lock_irq(&chip->reg_lock);
  403. chip->rirb.cmds++;
  404. chip->corb.buf[wp] = cpu_to_le32(val);
  405. azx_writel(chip, CORBWP, wp);
  406. spin_unlock_irq(&chip->reg_lock);
  407. return 0;
  408. }
  409. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  410. /* retrieve RIRB entry - called from interrupt handler */
  411. static void azx_update_rirb(azx_t *chip)
  412. {
  413. unsigned int rp, wp;
  414. u32 res, res_ex;
  415. wp = azx_readb(chip, RIRBWP);
  416. if (wp == chip->rirb.wp)
  417. return;
  418. chip->rirb.wp = wp;
  419. while (chip->rirb.rp != wp) {
  420. chip->rirb.rp++;
  421. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  422. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  423. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  424. res = le32_to_cpu(chip->rirb.buf[rp]);
  425. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  426. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  427. else if (chip->rirb.cmds) {
  428. chip->rirb.cmds--;
  429. chip->rirb.res = res;
  430. }
  431. }
  432. }
  433. /* receive a response */
  434. static unsigned int azx_get_response(struct hda_codec *codec)
  435. {
  436. azx_t *chip = codec->bus->private_data;
  437. int timeout = 50;
  438. while (chip->rirb.cmds) {
  439. if (! --timeout) {
  440. if (printk_ratelimit())
  441. snd_printk(KERN_ERR
  442. "azx_get_response timeout\n");
  443. chip->rirb.rp = azx_readb(chip, RIRBWP);
  444. chip->rirb.cmds = 0;
  445. return -1;
  446. }
  447. msleep(1);
  448. }
  449. return chip->rirb.res; /* the last value */
  450. }
  451. #else
  452. /*
  453. * Use the single immediate command instead of CORB/RIRB for simplicity
  454. *
  455. * Note: according to Intel, this is not preferred use. The command was
  456. * intended for the BIOS only, and may get confused with unsolicited
  457. * responses. So, we shouldn't use it for normal operation from the
  458. * driver.
  459. * I left the codes, however, for debugging/testing purposes.
  460. */
  461. #define azx_alloc_cmd_io(chip) 0
  462. #define azx_init_cmd_io(chip)
  463. #define azx_free_cmd_io(chip)
  464. /* send a command */
  465. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  466. unsigned int verb, unsigned int para)
  467. {
  468. azx_t *chip = codec->bus->private_data;
  469. u32 val;
  470. int timeout = 50;
  471. val = (u32)(codec->addr & 0x0f) << 28;
  472. val |= (u32)direct << 27;
  473. val |= (u32)nid << 20;
  474. val |= verb << 8;
  475. val |= para;
  476. while (timeout--) {
  477. /* check ICB busy bit */
  478. if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
  479. /* Clear IRV valid bit */
  480. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
  481. azx_writel(chip, IC, val);
  482. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
  483. return 0;
  484. }
  485. udelay(1);
  486. }
  487. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
  488. return -EIO;
  489. }
  490. /* receive a response */
  491. static unsigned int azx_get_response(struct hda_codec *codec)
  492. {
  493. azx_t *chip = codec->bus->private_data;
  494. int timeout = 50;
  495. while (timeout--) {
  496. /* check IRV busy bit */
  497. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  498. return azx_readl(chip, IR);
  499. udelay(1);
  500. }
  501. snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
  502. return (unsigned int)-1;
  503. }
  504. #define azx_update_rirb(chip)
  505. #endif /* USE_CORB_RIRB */
  506. /* reset codec link */
  507. static int azx_reset(azx_t *chip)
  508. {
  509. int count;
  510. /* reset controller */
  511. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  512. count = 50;
  513. while (azx_readb(chip, GCTL) && --count)
  514. msleep(1);
  515. /* delay for >= 100us for codec PLL to settle per spec
  516. * Rev 0.9 section 5.5.1
  517. */
  518. msleep(1);
  519. /* Bring controller out of reset */
  520. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  521. count = 50;
  522. while (! azx_readb(chip, GCTL) && --count)
  523. msleep(1);
  524. /* Brent Chartrand said to wait >= 540us for codecs to intialize */
  525. msleep(1);
  526. /* check to see if controller is ready */
  527. if (! azx_readb(chip, GCTL)) {
  528. snd_printd("azx_reset: controller not ready!\n");
  529. return -EBUSY;
  530. }
  531. /* Accept unsolicited responses */
  532. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  533. /* detect codecs */
  534. if (! chip->codec_mask) {
  535. chip->codec_mask = azx_readw(chip, STATESTS);
  536. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  537. }
  538. return 0;
  539. }
  540. /*
  541. * Lowlevel interface
  542. */
  543. /* enable interrupts */
  544. static void azx_int_enable(azx_t *chip)
  545. {
  546. /* enable controller CIE and GIE */
  547. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  548. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  549. }
  550. /* disable interrupts */
  551. static void azx_int_disable(azx_t *chip)
  552. {
  553. int i;
  554. /* disable interrupts in stream descriptor */
  555. for (i = 0; i < chip->num_streams; i++) {
  556. azx_dev_t *azx_dev = &chip->azx_dev[i];
  557. azx_sd_writeb(azx_dev, SD_CTL,
  558. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  559. }
  560. /* disable SIE for all streams */
  561. azx_writeb(chip, INTCTL, 0);
  562. /* disable controller CIE and GIE */
  563. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  564. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  565. }
  566. /* clear interrupts */
  567. static void azx_int_clear(azx_t *chip)
  568. {
  569. int i;
  570. /* clear stream status */
  571. for (i = 0; i < chip->num_streams; i++) {
  572. azx_dev_t *azx_dev = &chip->azx_dev[i];
  573. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  574. }
  575. /* clear STATESTS */
  576. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  577. /* clear rirb status */
  578. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  579. /* clear int status */
  580. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  581. }
  582. /* start a stream */
  583. static void azx_stream_start(azx_t *chip, azx_dev_t *azx_dev)
  584. {
  585. /* enable SIE */
  586. azx_writeb(chip, INTCTL,
  587. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  588. /* set DMA start and interrupt mask */
  589. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  590. SD_CTL_DMA_START | SD_INT_MASK);
  591. }
  592. /* stop a stream */
  593. static void azx_stream_stop(azx_t *chip, azx_dev_t *azx_dev)
  594. {
  595. /* stop DMA */
  596. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  597. ~(SD_CTL_DMA_START | SD_INT_MASK));
  598. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  599. /* disable SIE */
  600. azx_writeb(chip, INTCTL,
  601. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  602. }
  603. /*
  604. * initialize the chip
  605. */
  606. static void azx_init_chip(azx_t *chip)
  607. {
  608. unsigned char reg;
  609. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  610. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  611. * Ensuring these bits are 0 clears playback static on some HD Audio codecs
  612. */
  613. pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
  614. pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
  615. /* reset controller */
  616. azx_reset(chip);
  617. /* initialize interrupts */
  618. azx_int_clear(chip);
  619. azx_int_enable(chip);
  620. /* initialize the codec command I/O */
  621. azx_init_cmd_io(chip);
  622. /* program the position buffer */
  623. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  624. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  625. switch (chip->driver_type) {
  626. case AZX_DRIVER_ATI:
  627. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  628. pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  629. &reg);
  630. pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  631. (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  632. break;
  633. case AZX_DRIVER_NVIDIA:
  634. /* For NVIDIA HDA, enable snoop */
  635. pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
  636. pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
  637. (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
  638. break;
  639. }
  640. }
  641. /*
  642. * interrupt handler
  643. */
  644. static irqreturn_t azx_interrupt(int irq, void* dev_id, struct pt_regs *regs)
  645. {
  646. azx_t *chip = dev_id;
  647. azx_dev_t *azx_dev;
  648. u32 status;
  649. int i;
  650. spin_lock(&chip->reg_lock);
  651. status = azx_readl(chip, INTSTS);
  652. if (status == 0) {
  653. spin_unlock(&chip->reg_lock);
  654. return IRQ_NONE;
  655. }
  656. for (i = 0; i < chip->num_streams; i++) {
  657. azx_dev = &chip->azx_dev[i];
  658. if (status & azx_dev->sd_int_sta_mask) {
  659. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  660. if (azx_dev->substream && azx_dev->running) {
  661. azx_dev->period_updating = 1;
  662. spin_unlock(&chip->reg_lock);
  663. snd_pcm_period_elapsed(azx_dev->substream);
  664. spin_lock(&chip->reg_lock);
  665. azx_dev->period_updating = 0;
  666. }
  667. }
  668. }
  669. /* clear rirb int */
  670. status = azx_readb(chip, RIRBSTS);
  671. if (status & RIRB_INT_MASK) {
  672. if (status & RIRB_INT_RESPONSE)
  673. azx_update_rirb(chip);
  674. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  675. }
  676. #if 0
  677. /* clear state status int */
  678. if (azx_readb(chip, STATESTS) & 0x04)
  679. azx_writeb(chip, STATESTS, 0x04);
  680. #endif
  681. spin_unlock(&chip->reg_lock);
  682. return IRQ_HANDLED;
  683. }
  684. /*
  685. * set up BDL entries
  686. */
  687. static void azx_setup_periods(azx_dev_t *azx_dev)
  688. {
  689. u32 *bdl = azx_dev->bdl;
  690. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  691. int idx;
  692. /* reset BDL address */
  693. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  694. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  695. /* program the initial BDL entries */
  696. for (idx = 0; idx < azx_dev->frags; idx++) {
  697. unsigned int off = idx << 2; /* 4 dword step */
  698. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  699. /* program the address field of the BDL entry */
  700. bdl[off] = cpu_to_le32((u32)addr);
  701. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  702. /* program the size field of the BDL entry */
  703. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  704. /* program the IOC to enable interrupt when buffer completes */
  705. bdl[off+3] = cpu_to_le32(0x01);
  706. }
  707. }
  708. /*
  709. * set up the SD for streaming
  710. */
  711. static int azx_setup_controller(azx_t *chip, azx_dev_t *azx_dev)
  712. {
  713. unsigned char val;
  714. int timeout;
  715. /* make sure the run bit is zero for SD */
  716. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
  717. /* reset stream */
  718. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
  719. udelay(3);
  720. timeout = 300;
  721. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  722. --timeout)
  723. ;
  724. val &= ~SD_CTL_STREAM_RESET;
  725. azx_sd_writeb(azx_dev, SD_CTL, val);
  726. udelay(3);
  727. timeout = 300;
  728. /* waiting for hardware to report that the stream is out of reset */
  729. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  730. --timeout)
  731. ;
  732. /* program the stream_tag */
  733. azx_sd_writel(azx_dev, SD_CTL,
  734. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
  735. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  736. /* program the length of samples in cyclic buffer */
  737. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  738. /* program the stream format */
  739. /* this value needs to be the same as the one programmed */
  740. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  741. /* program the stream LVI (last valid index) of the BDL */
  742. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  743. /* program the BDL address */
  744. /* lower BDL address */
  745. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  746. /* upper BDL address */
  747. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  748. /* enable the position buffer */
  749. if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  750. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  751. /* set the interrupt enable bits in the descriptor control register */
  752. azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  753. return 0;
  754. }
  755. /*
  756. * Codec initialization
  757. */
  758. static int __devinit azx_codec_create(azx_t *chip, const char *model)
  759. {
  760. struct hda_bus_template bus_temp;
  761. int c, codecs, err;
  762. memset(&bus_temp, 0, sizeof(bus_temp));
  763. bus_temp.private_data = chip;
  764. bus_temp.modelname = model;
  765. bus_temp.pci = chip->pci;
  766. bus_temp.ops.command = azx_send_cmd;
  767. bus_temp.ops.get_response = azx_get_response;
  768. if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
  769. return err;
  770. codecs = 0;
  771. for (c = 0; c < AZX_MAX_CODECS; c++) {
  772. if (chip->codec_mask & (1 << c)) {
  773. err = snd_hda_codec_new(chip->bus, c, NULL);
  774. if (err < 0)
  775. continue;
  776. codecs++;
  777. }
  778. }
  779. if (! codecs) {
  780. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  781. return -ENXIO;
  782. }
  783. return 0;
  784. }
  785. /*
  786. * PCM support
  787. */
  788. /* assign a stream for the PCM */
  789. static inline azx_dev_t *azx_assign_device(azx_t *chip, int stream)
  790. {
  791. int dev, i, nums;
  792. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  793. dev = chip->playback_index_offset;
  794. nums = chip->playback_streams;
  795. } else {
  796. dev = chip->capture_index_offset;
  797. nums = chip->capture_streams;
  798. }
  799. for (i = 0; i < nums; i++, dev++)
  800. if (! chip->azx_dev[dev].opened) {
  801. chip->azx_dev[dev].opened = 1;
  802. return &chip->azx_dev[dev];
  803. }
  804. return NULL;
  805. }
  806. /* release the assigned stream */
  807. static inline void azx_release_device(azx_dev_t *azx_dev)
  808. {
  809. azx_dev->opened = 0;
  810. }
  811. static snd_pcm_hardware_t azx_pcm_hw = {
  812. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  813. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  814. SNDRV_PCM_INFO_MMAP_VALID |
  815. SNDRV_PCM_INFO_PAUSE /*|*/
  816. /*SNDRV_PCM_INFO_RESUME*/),
  817. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  818. .rates = SNDRV_PCM_RATE_48000,
  819. .rate_min = 48000,
  820. .rate_max = 48000,
  821. .channels_min = 2,
  822. .channels_max = 2,
  823. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  824. .period_bytes_min = 128,
  825. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  826. .periods_min = 2,
  827. .periods_max = AZX_MAX_FRAG,
  828. .fifo_size = 0,
  829. };
  830. struct azx_pcm {
  831. azx_t *chip;
  832. struct hda_codec *codec;
  833. struct hda_pcm_stream *hinfo[2];
  834. };
  835. static int azx_pcm_open(snd_pcm_substream_t *substream)
  836. {
  837. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  838. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  839. azx_t *chip = apcm->chip;
  840. azx_dev_t *azx_dev;
  841. snd_pcm_runtime_t *runtime = substream->runtime;
  842. unsigned long flags;
  843. int err;
  844. down(&chip->open_mutex);
  845. azx_dev = azx_assign_device(chip, substream->stream);
  846. if (azx_dev == NULL) {
  847. up(&chip->open_mutex);
  848. return -EBUSY;
  849. }
  850. runtime->hw = azx_pcm_hw;
  851. runtime->hw.channels_min = hinfo->channels_min;
  852. runtime->hw.channels_max = hinfo->channels_max;
  853. runtime->hw.formats = hinfo->formats;
  854. runtime->hw.rates = hinfo->rates;
  855. snd_pcm_limit_hw_rates(runtime);
  856. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  857. if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
  858. azx_release_device(azx_dev);
  859. up(&chip->open_mutex);
  860. return err;
  861. }
  862. spin_lock_irqsave(&chip->reg_lock, flags);
  863. azx_dev->substream = substream;
  864. azx_dev->running = 0;
  865. spin_unlock_irqrestore(&chip->reg_lock, flags);
  866. runtime->private_data = azx_dev;
  867. up(&chip->open_mutex);
  868. return 0;
  869. }
  870. static int azx_pcm_close(snd_pcm_substream_t *substream)
  871. {
  872. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  873. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  874. azx_t *chip = apcm->chip;
  875. azx_dev_t *azx_dev = get_azx_dev(substream);
  876. unsigned long flags;
  877. down(&chip->open_mutex);
  878. spin_lock_irqsave(&chip->reg_lock, flags);
  879. azx_dev->substream = NULL;
  880. azx_dev->running = 0;
  881. spin_unlock_irqrestore(&chip->reg_lock, flags);
  882. azx_release_device(azx_dev);
  883. hinfo->ops.close(hinfo, apcm->codec, substream);
  884. up(&chip->open_mutex);
  885. return 0;
  886. }
  887. static int azx_pcm_hw_params(snd_pcm_substream_t *substream, snd_pcm_hw_params_t *hw_params)
  888. {
  889. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  890. }
  891. static int azx_pcm_hw_free(snd_pcm_substream_t *substream)
  892. {
  893. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  894. azx_dev_t *azx_dev = get_azx_dev(substream);
  895. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  896. /* reset BDL address */
  897. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  898. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  899. azx_sd_writel(azx_dev, SD_CTL, 0);
  900. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  901. return snd_pcm_lib_free_pages(substream);
  902. }
  903. static int azx_pcm_prepare(snd_pcm_substream_t *substream)
  904. {
  905. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  906. azx_t *chip = apcm->chip;
  907. azx_dev_t *azx_dev = get_azx_dev(substream);
  908. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  909. snd_pcm_runtime_t *runtime = substream->runtime;
  910. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  911. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  912. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  913. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  914. runtime->channels,
  915. runtime->format,
  916. hinfo->maxbps);
  917. if (! azx_dev->format_val) {
  918. snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
  919. runtime->rate, runtime->channels, runtime->format);
  920. return -EINVAL;
  921. }
  922. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
  923. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  924. azx_setup_periods(azx_dev);
  925. azx_setup_controller(chip, azx_dev);
  926. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  927. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  928. else
  929. azx_dev->fifo_size = 0;
  930. azx_dev->last_pos = 0;
  931. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  932. azx_dev->format_val, substream);
  933. }
  934. static int azx_pcm_trigger(snd_pcm_substream_t *substream, int cmd)
  935. {
  936. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  937. azx_dev_t *azx_dev = get_azx_dev(substream);
  938. azx_t *chip = apcm->chip;
  939. int err = 0;
  940. spin_lock(&chip->reg_lock);
  941. switch (cmd) {
  942. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  943. case SNDRV_PCM_TRIGGER_RESUME:
  944. case SNDRV_PCM_TRIGGER_START:
  945. azx_stream_start(chip, azx_dev);
  946. azx_dev->running = 1;
  947. break;
  948. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  949. case SNDRV_PCM_TRIGGER_SUSPEND:
  950. case SNDRV_PCM_TRIGGER_STOP:
  951. azx_stream_stop(chip, azx_dev);
  952. azx_dev->running = 0;
  953. break;
  954. default:
  955. err = -EINVAL;
  956. }
  957. spin_unlock(&chip->reg_lock);
  958. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  959. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  960. cmd == SNDRV_PCM_TRIGGER_STOP) {
  961. int timeout = 5000;
  962. while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
  963. ;
  964. }
  965. return err;
  966. }
  967. static snd_pcm_uframes_t azx_pcm_pointer(snd_pcm_substream_t *substream)
  968. {
  969. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  970. azx_t *chip = apcm->chip;
  971. azx_dev_t *azx_dev = get_azx_dev(substream);
  972. unsigned int pos;
  973. if (chip->position_fix == POS_FIX_POSBUF) {
  974. /* use the position buffer */
  975. pos = *azx_dev->posbuf;
  976. } else {
  977. /* read LPIB */
  978. pos = azx_sd_readl(azx_dev, SD_LPIB);
  979. if (chip->position_fix == POS_FIX_FIFO)
  980. pos += azx_dev->fifo_size;
  981. #if 0 /* disabled temprarily, auto-correction doesn't work well... */
  982. else if (chip->position_fix == POS_FIX_AUTO && azx_dev->period_updating) {
  983. /* check the validity of DMA position */
  984. unsigned int diff = 0;
  985. azx_dev->last_pos += azx_dev->fragsize;
  986. if (azx_dev->last_pos > pos)
  987. diff = azx_dev->last_pos - pos;
  988. if (azx_dev->last_pos >= azx_dev->bufsize) {
  989. if (pos < azx_dev->fragsize)
  990. diff = 0;
  991. azx_dev->last_pos = 0;
  992. }
  993. if (diff > 0 && diff <= azx_dev->fifo_size)
  994. pos += azx_dev->fifo_size;
  995. else {
  996. snd_printdd(KERN_INFO "hda_intel: DMA position fix %d, switching to posbuf\n", diff);
  997. chip->position_fix = POS_FIX_POSBUF;
  998. pos = *azx_dev->posbuf;
  999. }
  1000. azx_dev->period_updating = 0;
  1001. }
  1002. #else
  1003. else if (chip->position_fix == POS_FIX_AUTO)
  1004. pos += azx_dev->fifo_size;
  1005. #endif
  1006. }
  1007. if (pos >= azx_dev->bufsize)
  1008. pos = 0;
  1009. return bytes_to_frames(substream->runtime, pos);
  1010. }
  1011. static snd_pcm_ops_t azx_pcm_ops = {
  1012. .open = azx_pcm_open,
  1013. .close = azx_pcm_close,
  1014. .ioctl = snd_pcm_lib_ioctl,
  1015. .hw_params = azx_pcm_hw_params,
  1016. .hw_free = azx_pcm_hw_free,
  1017. .prepare = azx_pcm_prepare,
  1018. .trigger = azx_pcm_trigger,
  1019. .pointer = azx_pcm_pointer,
  1020. };
  1021. static void azx_pcm_free(snd_pcm_t *pcm)
  1022. {
  1023. kfree(pcm->private_data);
  1024. }
  1025. static int __devinit create_codec_pcm(azx_t *chip, struct hda_codec *codec,
  1026. struct hda_pcm *cpcm, int pcm_dev)
  1027. {
  1028. int err;
  1029. snd_pcm_t *pcm;
  1030. struct azx_pcm *apcm;
  1031. snd_assert(cpcm->stream[0].substreams || cpcm->stream[1].substreams, return -EINVAL);
  1032. snd_assert(cpcm->name, return -EINVAL);
  1033. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1034. cpcm->stream[0].substreams, cpcm->stream[1].substreams,
  1035. &pcm);
  1036. if (err < 0)
  1037. return err;
  1038. strcpy(pcm->name, cpcm->name);
  1039. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1040. if (apcm == NULL)
  1041. return -ENOMEM;
  1042. apcm->chip = chip;
  1043. apcm->codec = codec;
  1044. apcm->hinfo[0] = &cpcm->stream[0];
  1045. apcm->hinfo[1] = &cpcm->stream[1];
  1046. pcm->private_data = apcm;
  1047. pcm->private_free = azx_pcm_free;
  1048. if (cpcm->stream[0].substreams)
  1049. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1050. if (cpcm->stream[1].substreams)
  1051. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1052. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1053. snd_dma_pci_data(chip->pci),
  1054. 1024 * 64, 1024 * 128);
  1055. chip->pcm[pcm_dev] = pcm;
  1056. chip->pcm_devs = pcm_dev + 1;
  1057. return 0;
  1058. }
  1059. static int __devinit azx_pcm_create(azx_t *chip)
  1060. {
  1061. struct list_head *p;
  1062. struct hda_codec *codec;
  1063. int c, err;
  1064. int pcm_dev;
  1065. if ((err = snd_hda_build_pcms(chip->bus)) < 0)
  1066. return err;
  1067. /* create audio PCMs */
  1068. pcm_dev = 0;
  1069. list_for_each(p, &chip->bus->codec_list) {
  1070. codec = list_entry(p, struct hda_codec, list);
  1071. for (c = 0; c < codec->num_pcms; c++) {
  1072. if (codec->pcm_info[c].is_modem)
  1073. continue; /* create later */
  1074. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1075. snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
  1076. return -EINVAL;
  1077. }
  1078. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1079. if (err < 0)
  1080. return err;
  1081. pcm_dev++;
  1082. }
  1083. }
  1084. /* create modem PCMs */
  1085. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1086. list_for_each(p, &chip->bus->codec_list) {
  1087. codec = list_entry(p, struct hda_codec, list);
  1088. for (c = 0; c < codec->num_pcms; c++) {
  1089. if (! codec->pcm_info[c].is_modem)
  1090. continue; /* already created */
  1091. if (pcm_dev >= AZX_MAX_PCMS) {
  1092. snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
  1093. return -EINVAL;
  1094. }
  1095. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1096. if (err < 0)
  1097. return err;
  1098. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1099. pcm_dev++;
  1100. }
  1101. }
  1102. return 0;
  1103. }
  1104. /*
  1105. * mixer creation - all stuff is implemented in hda module
  1106. */
  1107. static int __devinit azx_mixer_create(azx_t *chip)
  1108. {
  1109. return snd_hda_build_controls(chip->bus);
  1110. }
  1111. /*
  1112. * initialize SD streams
  1113. */
  1114. static int __devinit azx_init_stream(azx_t *chip)
  1115. {
  1116. int i;
  1117. /* initialize each stream (aka device)
  1118. * assign the starting bdl address to each stream (device) and initialize
  1119. */
  1120. for (i = 0; i < chip->num_streams; i++) {
  1121. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1122. azx_dev_t *azx_dev = &chip->azx_dev[i];
  1123. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1124. azx_dev->bdl_addr = chip->bdl.addr + off;
  1125. azx_dev->posbuf = (volatile u32 *)(chip->posbuf.area + i * 8);
  1126. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1127. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1128. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1129. azx_dev->sd_int_sta_mask = 1 << i;
  1130. /* stream tag: must be non-zero and unique */
  1131. azx_dev->index = i;
  1132. azx_dev->stream_tag = i + 1;
  1133. }
  1134. return 0;
  1135. }
  1136. #ifdef CONFIG_PM
  1137. /*
  1138. * power management
  1139. */
  1140. static int azx_suspend(snd_card_t *card, pm_message_t state)
  1141. {
  1142. azx_t *chip = card->pm_private_data;
  1143. int i;
  1144. for (i = 0; i < chip->pcm_devs; i++)
  1145. if (chip->pcm[i])
  1146. snd_pcm_suspend_all(chip->pcm[i]);
  1147. snd_hda_suspend(chip->bus, state);
  1148. azx_free_cmd_io(chip);
  1149. pci_disable_device(chip->pci);
  1150. return 0;
  1151. }
  1152. static int azx_resume(snd_card_t *card)
  1153. {
  1154. azx_t *chip = card->pm_private_data;
  1155. pci_enable_device(chip->pci);
  1156. pci_set_master(chip->pci);
  1157. azx_init_chip(chip);
  1158. snd_hda_resume(chip->bus);
  1159. return 0;
  1160. }
  1161. #endif /* CONFIG_PM */
  1162. /*
  1163. * destructor
  1164. */
  1165. static int azx_free(azx_t *chip)
  1166. {
  1167. if (chip->initialized) {
  1168. int i;
  1169. for (i = 0; i < chip->num_streams; i++)
  1170. azx_stream_stop(chip, &chip->azx_dev[i]);
  1171. /* disable interrupts */
  1172. azx_int_disable(chip);
  1173. azx_int_clear(chip);
  1174. /* disable CORB/RIRB */
  1175. azx_free_cmd_io(chip);
  1176. /* disable position buffer */
  1177. azx_writel(chip, DPLBASE, 0);
  1178. azx_writel(chip, DPUBASE, 0);
  1179. /* wait a little for interrupts to finish */
  1180. msleep(1);
  1181. }
  1182. if (chip->remap_addr)
  1183. iounmap(chip->remap_addr);
  1184. if (chip->irq >= 0)
  1185. free_irq(chip->irq, (void*)chip);
  1186. if (chip->bdl.area)
  1187. snd_dma_free_pages(&chip->bdl);
  1188. if (chip->rb.area)
  1189. snd_dma_free_pages(&chip->rb);
  1190. if (chip->posbuf.area)
  1191. snd_dma_free_pages(&chip->posbuf);
  1192. pci_release_regions(chip->pci);
  1193. pci_disable_device(chip->pci);
  1194. kfree(chip->azx_dev);
  1195. kfree(chip);
  1196. return 0;
  1197. }
  1198. static int azx_dev_free(snd_device_t *device)
  1199. {
  1200. return azx_free(device->device_data);
  1201. }
  1202. /*
  1203. * constructor
  1204. */
  1205. static int __devinit azx_create(snd_card_t *card, struct pci_dev *pci,
  1206. int posfix, int driver_type,
  1207. azx_t **rchip)
  1208. {
  1209. azx_t *chip;
  1210. int err = 0;
  1211. static snd_device_ops_t ops = {
  1212. .dev_free = azx_dev_free,
  1213. };
  1214. *rchip = NULL;
  1215. if ((err = pci_enable_device(pci)) < 0)
  1216. return err;
  1217. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1218. if (NULL == chip) {
  1219. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1220. pci_disable_device(pci);
  1221. return -ENOMEM;
  1222. }
  1223. spin_lock_init(&chip->reg_lock);
  1224. init_MUTEX(&chip->open_mutex);
  1225. chip->card = card;
  1226. chip->pci = pci;
  1227. chip->irq = -1;
  1228. chip->driver_type = driver_type;
  1229. chip->position_fix = posfix;
  1230. #if BITS_PER_LONG != 64
  1231. /* Fix up base address on ULI M5461 */
  1232. if (chip->driver_type == AZX_DRIVER_ULI) {
  1233. u16 tmp3;
  1234. pci_read_config_word(pci, 0x40, &tmp3);
  1235. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1236. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1237. }
  1238. #endif
  1239. if ((err = pci_request_regions(pci, "ICH HD audio")) < 0) {
  1240. kfree(chip);
  1241. pci_disable_device(pci);
  1242. return err;
  1243. }
  1244. chip->addr = pci_resource_start(pci,0);
  1245. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1246. if (chip->remap_addr == NULL) {
  1247. snd_printk(KERN_ERR SFX "ioremap error\n");
  1248. err = -ENXIO;
  1249. goto errout;
  1250. }
  1251. if (request_irq(pci->irq, azx_interrupt, SA_INTERRUPT|SA_SHIRQ,
  1252. "HDA Intel", (void*)chip)) {
  1253. snd_printk(KERN_ERR SFX "unable to grab IRQ %d\n", pci->irq);
  1254. err = -EBUSY;
  1255. goto errout;
  1256. }
  1257. chip->irq = pci->irq;
  1258. pci_set_master(pci);
  1259. synchronize_irq(chip->irq);
  1260. switch (chip->driver_type) {
  1261. case AZX_DRIVER_ULI:
  1262. chip->playback_streams = ULI_NUM_PLAYBACK;
  1263. chip->capture_streams = ULI_NUM_CAPTURE;
  1264. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1265. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1266. break;
  1267. default:
  1268. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1269. chip->capture_streams = ICH6_NUM_CAPTURE;
  1270. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1271. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1272. break;
  1273. }
  1274. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1275. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
  1276. if (! chip->azx_dev) {
  1277. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1278. goto errout;
  1279. }
  1280. /* allocate memory for the BDL for each stream */
  1281. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1282. BDL_SIZE, &chip->bdl)) < 0) {
  1283. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1284. goto errout;
  1285. }
  1286. /* allocate memory for the position buffer */
  1287. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1288. chip->num_streams * 8, &chip->posbuf)) < 0) {
  1289. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1290. goto errout;
  1291. }
  1292. /* allocate CORB/RIRB */
  1293. if ((err = azx_alloc_cmd_io(chip)) < 0)
  1294. goto errout;
  1295. /* initialize streams */
  1296. azx_init_stream(chip);
  1297. /* initialize chip */
  1298. azx_init_chip(chip);
  1299. chip->initialized = 1;
  1300. /* codec detection */
  1301. if (! chip->codec_mask) {
  1302. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1303. err = -ENODEV;
  1304. goto errout;
  1305. }
  1306. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
  1307. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1308. goto errout;
  1309. }
  1310. strcpy(card->driver, "HDA-Intel");
  1311. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1312. sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
  1313. *rchip = chip;
  1314. return 0;
  1315. errout:
  1316. azx_free(chip);
  1317. return err;
  1318. }
  1319. static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  1320. {
  1321. snd_card_t *card;
  1322. azx_t *chip;
  1323. int err = 0;
  1324. card = snd_card_new(index, id, THIS_MODULE, 0);
  1325. if (NULL == card) {
  1326. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1327. return -ENOMEM;
  1328. }
  1329. if ((err = azx_create(card, pci, position_fix, pci_id->driver_data,
  1330. &chip)) < 0) {
  1331. snd_card_free(card);
  1332. return err;
  1333. }
  1334. /* create codec instances */
  1335. if ((err = azx_codec_create(chip, model)) < 0) {
  1336. snd_card_free(card);
  1337. return err;
  1338. }
  1339. /* create PCM streams */
  1340. if ((err = azx_pcm_create(chip)) < 0) {
  1341. snd_card_free(card);
  1342. return err;
  1343. }
  1344. /* create mixer controls */
  1345. if ((err = azx_mixer_create(chip)) < 0) {
  1346. snd_card_free(card);
  1347. return err;
  1348. }
  1349. snd_card_set_pm_callback(card, azx_suspend, azx_resume, chip);
  1350. snd_card_set_dev(card, &pci->dev);
  1351. if ((err = snd_card_register(card)) < 0) {
  1352. snd_card_free(card);
  1353. return err;
  1354. }
  1355. pci_set_drvdata(pci, card);
  1356. return err;
  1357. }
  1358. static void __devexit azx_remove(struct pci_dev *pci)
  1359. {
  1360. snd_card_free(pci_get_drvdata(pci));
  1361. pci_set_drvdata(pci, NULL);
  1362. }
  1363. /* PCI IDs */
  1364. static struct pci_device_id azx_ids[] = {
  1365. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1366. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1367. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1368. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1369. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1370. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1371. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1372. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 026c */
  1373. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 0371 */
  1374. { 0, }
  1375. };
  1376. MODULE_DEVICE_TABLE(pci, azx_ids);
  1377. /* pci_driver definition */
  1378. static struct pci_driver driver = {
  1379. .name = "HDA Intel",
  1380. .id_table = azx_ids,
  1381. .probe = azx_probe,
  1382. .remove = __devexit_p(azx_remove),
  1383. SND_PCI_PM_CALLBACKS
  1384. };
  1385. static int __init alsa_card_azx_init(void)
  1386. {
  1387. return pci_register_driver(&driver);
  1388. }
  1389. static void __exit alsa_card_azx_exit(void)
  1390. {
  1391. pci_unregister_driver(&driver);
  1392. }
  1393. module_init(alsa_card_azx_init)
  1394. module_exit(alsa_card_azx_exit)