da8xx-fb.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/clk.h>
  31. #include <linux/cpufreq.h>
  32. #include <video/da8xx-fb.h>
  33. #define DRIVER_NAME "da8xx_lcdc"
  34. /* LCD Status Register */
  35. #define LCD_END_OF_FRAME0 BIT(8)
  36. #define LCD_FIFO_UNDERFLOW BIT(5)
  37. #define LCD_SYNC_LOST BIT(2)
  38. /* LCD DMA Control Register */
  39. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  40. #define LCD_DMA_BURST_1 0x0
  41. #define LCD_DMA_BURST_2 0x1
  42. #define LCD_DMA_BURST_4 0x2
  43. #define LCD_DMA_BURST_8 0x3
  44. #define LCD_DMA_BURST_16 0x4
  45. #define LCD_END_OF_FRAME_INT_ENA BIT(2)
  46. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  47. /* LCD Control Register */
  48. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  49. #define LCD_RASTER_MODE 0x01
  50. /* LCD Raster Control Register */
  51. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  52. #define PALETTE_AND_DATA 0x00
  53. #define PALETTE_ONLY 0x01
  54. #define LCD_MONO_8BIT_MODE BIT(9)
  55. #define LCD_RASTER_ORDER BIT(8)
  56. #define LCD_TFT_MODE BIT(7)
  57. #define LCD_UNDERFLOW_INT_ENA BIT(6)
  58. #define LCD_MONOCHROME_MODE BIT(1)
  59. #define LCD_RASTER_ENABLE BIT(0)
  60. #define LCD_TFT_ALT_ENABLE BIT(23)
  61. #define LCD_STN_565_ENABLE BIT(24)
  62. /* LCD Raster Timing 2 Register */
  63. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  64. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  65. #define LCD_SYNC_CTRL BIT(25)
  66. #define LCD_SYNC_EDGE BIT(24)
  67. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  68. #define LCD_INVERT_LINE_CLOCK BIT(21)
  69. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  70. /* LCD Block */
  71. #define LCD_CTRL_REG 0x4
  72. #define LCD_STAT_REG 0x8
  73. #define LCD_RASTER_CTRL_REG 0x28
  74. #define LCD_RASTER_TIMING_0_REG 0x2C
  75. #define LCD_RASTER_TIMING_1_REG 0x30
  76. #define LCD_RASTER_TIMING_2_REG 0x34
  77. #define LCD_DMA_CTRL_REG 0x40
  78. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  79. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  80. #define WSI_TIMEOUT 50
  81. #define PALETTE_SIZE 256
  82. #define LEFT_MARGIN 64
  83. #define RIGHT_MARGIN 64
  84. #define UPPER_MARGIN 32
  85. #define LOWER_MARGIN 32
  86. static resource_size_t da8xx_fb_reg_base;
  87. static struct resource *lcdc_regs;
  88. static inline unsigned int lcdc_read(unsigned int addr)
  89. {
  90. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  91. }
  92. static inline void lcdc_write(unsigned int val, unsigned int addr)
  93. {
  94. __raw_writel(val, da8xx_fb_reg_base + (addr));
  95. }
  96. struct da8xx_fb_par {
  97. resource_size_t p_palette_base;
  98. unsigned char *v_palette_base;
  99. struct clk *lcdc_clk;
  100. int irq;
  101. unsigned short pseudo_palette[16];
  102. unsigned int databuf_sz;
  103. unsigned int palette_sz;
  104. unsigned int pxl_clk;
  105. int blank;
  106. #ifdef CONFIG_CPU_FREQ
  107. struct notifier_block freq_transition;
  108. #endif
  109. void (*panel_power_ctrl)(int);
  110. };
  111. /* Variable Screen Information */
  112. static struct fb_var_screeninfo da8xx_fb_var __devinitdata = {
  113. .xoffset = 0,
  114. .yoffset = 0,
  115. .transp = {0, 0, 0},
  116. .nonstd = 0,
  117. .activate = 0,
  118. .height = -1,
  119. .width = -1,
  120. .pixclock = 46666, /* 46us - AUO display */
  121. .accel_flags = 0,
  122. .left_margin = LEFT_MARGIN,
  123. .right_margin = RIGHT_MARGIN,
  124. .upper_margin = UPPER_MARGIN,
  125. .lower_margin = LOWER_MARGIN,
  126. .sync = 0,
  127. .vmode = FB_VMODE_NONINTERLACED
  128. };
  129. static struct fb_fix_screeninfo da8xx_fb_fix __devinitdata = {
  130. .id = "DA8xx FB Drv",
  131. .type = FB_TYPE_PACKED_PIXELS,
  132. .type_aux = 0,
  133. .visual = FB_VISUAL_PSEUDOCOLOR,
  134. .xpanstep = 1,
  135. .ypanstep = 1,
  136. .ywrapstep = 1,
  137. .accel = FB_ACCEL_NONE
  138. };
  139. struct da8xx_panel {
  140. const char name[25]; /* Full name <vendor>_<model> */
  141. unsigned short width;
  142. unsigned short height;
  143. int hfp; /* Horizontal front porch */
  144. int hbp; /* Horizontal back porch */
  145. int hsw; /* Horizontal Sync Pulse Width */
  146. int vfp; /* Vertical front porch */
  147. int vbp; /* Vertical back porch */
  148. int vsw; /* Vertical Sync Pulse Width */
  149. unsigned int pxl_clk; /* Pixel clock */
  150. unsigned char invert_pxl_clk; /* Invert Pixel clock */
  151. };
  152. static struct da8xx_panel known_lcd_panels[] = {
  153. /* Sharp LCD035Q3DG01 */
  154. [0] = {
  155. .name = "Sharp_LCD035Q3DG01",
  156. .width = 320,
  157. .height = 240,
  158. .hfp = 8,
  159. .hbp = 6,
  160. .hsw = 0,
  161. .vfp = 2,
  162. .vbp = 2,
  163. .vsw = 0,
  164. .pxl_clk = 4608000,
  165. .invert_pxl_clk = 1,
  166. },
  167. /* Sharp LK043T1DG01 */
  168. [1] = {
  169. .name = "Sharp_LK043T1DG01",
  170. .width = 480,
  171. .height = 272,
  172. .hfp = 2,
  173. .hbp = 2,
  174. .hsw = 41,
  175. .vfp = 2,
  176. .vbp = 2,
  177. .vsw = 10,
  178. .pxl_clk = 7833600,
  179. .invert_pxl_clk = 0,
  180. },
  181. };
  182. /* Enable the Raster Engine of the LCD Controller */
  183. static inline void lcd_enable_raster(void)
  184. {
  185. u32 reg;
  186. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  187. if (!(reg & LCD_RASTER_ENABLE))
  188. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  189. }
  190. /* Disable the Raster Engine of the LCD Controller */
  191. static inline void lcd_disable_raster(void)
  192. {
  193. u32 reg;
  194. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  195. if (reg & LCD_RASTER_ENABLE)
  196. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  197. }
  198. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  199. {
  200. u32 tmp = par->p_palette_base + par->databuf_sz - 4;
  201. u32 reg;
  202. /* Update the databuf in the hw. */
  203. lcdc_write(par->p_palette_base, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  204. lcdc_write(tmp, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  205. /* Start the DMA. */
  206. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  207. reg &= ~(3 << 20);
  208. if (load_mode == LOAD_DATA)
  209. reg |= LCD_PALETTE_LOAD_MODE(PALETTE_AND_DATA);
  210. else if (load_mode == LOAD_PALETTE)
  211. reg |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  212. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  213. }
  214. /* Configure the Burst Size of DMA */
  215. static int lcd_cfg_dma(int burst_size)
  216. {
  217. u32 reg;
  218. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  219. switch (burst_size) {
  220. case 1:
  221. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  222. break;
  223. case 2:
  224. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  225. break;
  226. case 4:
  227. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  228. break;
  229. case 8:
  230. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  231. break;
  232. case 16:
  233. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  234. break;
  235. default:
  236. return -EINVAL;
  237. }
  238. lcdc_write(reg, LCD_DMA_CTRL_REG);
  239. return 0;
  240. }
  241. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  242. {
  243. u32 reg;
  244. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  245. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  246. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  247. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  248. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  249. }
  250. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  251. int front_porch)
  252. {
  253. u32 reg;
  254. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  255. reg |= ((back_porch & 0xff) << 24)
  256. | ((front_porch & 0xff) << 16)
  257. | ((pulse_width & 0x3f) << 10);
  258. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  259. }
  260. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  261. int front_porch)
  262. {
  263. u32 reg;
  264. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  265. reg |= ((back_porch & 0xff) << 24)
  266. | ((front_porch & 0xff) << 16)
  267. | ((pulse_width & 0x3f) << 10);
  268. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  269. }
  270. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg)
  271. {
  272. u32 reg;
  273. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  274. LCD_MONO_8BIT_MODE |
  275. LCD_MONOCHROME_MODE);
  276. switch (cfg->p_disp_panel->panel_shade) {
  277. case MONOCHROME:
  278. reg |= LCD_MONOCHROME_MODE;
  279. if (cfg->mono_8bit_mode)
  280. reg |= LCD_MONO_8BIT_MODE;
  281. break;
  282. case COLOR_ACTIVE:
  283. reg |= LCD_TFT_MODE;
  284. if (cfg->tft_alt_mode)
  285. reg |= LCD_TFT_ALT_ENABLE;
  286. break;
  287. case COLOR_PASSIVE:
  288. if (cfg->stn_565_mode)
  289. reg |= LCD_STN_565_ENABLE;
  290. break;
  291. default:
  292. return -EINVAL;
  293. }
  294. /* enable additional interrupts here */
  295. reg |= LCD_UNDERFLOW_INT_ENA;
  296. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  297. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  298. if (cfg->sync_ctrl)
  299. reg |= LCD_SYNC_CTRL;
  300. else
  301. reg &= ~LCD_SYNC_CTRL;
  302. if (cfg->sync_edge)
  303. reg |= LCD_SYNC_EDGE;
  304. else
  305. reg &= ~LCD_SYNC_EDGE;
  306. if (cfg->invert_line_clock)
  307. reg |= LCD_INVERT_LINE_CLOCK;
  308. else
  309. reg &= ~LCD_INVERT_LINE_CLOCK;
  310. if (cfg->invert_frm_clock)
  311. reg |= LCD_INVERT_FRAME_CLOCK;
  312. else
  313. reg &= ~LCD_INVERT_FRAME_CLOCK;
  314. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  315. return 0;
  316. }
  317. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  318. u32 bpp, u32 raster_order)
  319. {
  320. u32 bpl, reg;
  321. /* Disable Dual Frame Buffer. */
  322. reg = lcdc_read(LCD_DMA_CTRL_REG);
  323. lcdc_write(reg & ~LCD_DUAL_FRAME_BUFFER_ENABLE,
  324. LCD_DMA_CTRL_REG);
  325. /* Set the Panel Width */
  326. /* Pixels per line = (PPL + 1)*16 */
  327. /*0x3F in bits 4..9 gives max horisontal resolution = 1024 pixels*/
  328. width &= 0x3f0;
  329. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  330. reg &= 0xfffffc00;
  331. reg |= ((width >> 4) - 1) << 4;
  332. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  333. /* Set the Panel Height */
  334. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  335. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  336. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  337. /* Set the Raster Order of the Frame Buffer */
  338. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  339. if (raster_order)
  340. reg |= LCD_RASTER_ORDER;
  341. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  342. switch (bpp) {
  343. case 1:
  344. case 2:
  345. case 4:
  346. case 16:
  347. par->palette_sz = 16 * 2;
  348. break;
  349. case 8:
  350. par->palette_sz = 256 * 2;
  351. break;
  352. default:
  353. return -EINVAL;
  354. }
  355. bpl = width * bpp / 8;
  356. par->databuf_sz = height * bpl + par->palette_sz;
  357. return 0;
  358. }
  359. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  360. unsigned blue, unsigned transp,
  361. struct fb_info *info)
  362. {
  363. struct da8xx_fb_par *par = info->par;
  364. unsigned short *palette = (unsigned short *)par->v_palette_base;
  365. u_short pal;
  366. if (regno > 255)
  367. return 1;
  368. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  369. return 1;
  370. if (info->var.bits_per_pixel == 8) {
  371. red >>= 4;
  372. green >>= 8;
  373. blue >>= 12;
  374. pal = (red & 0x0f00);
  375. pal |= (green & 0x00f0);
  376. pal |= (blue & 0x000f);
  377. palette[regno] = pal;
  378. } else if ((info->var.bits_per_pixel == 16) && regno < 16) {
  379. red >>= (16 - info->var.red.length);
  380. red <<= info->var.red.offset;
  381. green >>= (16 - info->var.green.length);
  382. green <<= info->var.green.offset;
  383. blue >>= (16 - info->var.blue.length);
  384. blue <<= info->var.blue.offset;
  385. par->pseudo_palette[regno] = red | green | blue;
  386. palette[0] = 0x4000;
  387. }
  388. return 0;
  389. }
  390. static void lcd_reset(struct da8xx_fb_par *par)
  391. {
  392. /* Disable the Raster if previously Enabled */
  393. lcd_disable_raster();
  394. /* DMA has to be disabled */
  395. lcdc_write(0, LCD_DMA_CTRL_REG);
  396. lcdc_write(0, LCD_RASTER_CTRL_REG);
  397. }
  398. static void lcd_calc_clk_divider(struct da8xx_fb_par *par)
  399. {
  400. unsigned int lcd_clk, div;
  401. lcd_clk = clk_get_rate(par->lcdc_clk);
  402. div = lcd_clk / par->pxl_clk;
  403. /* Configure the LCD clock divisor. */
  404. lcdc_write(LCD_CLK_DIVISOR(div) |
  405. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  406. }
  407. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  408. struct da8xx_panel *panel)
  409. {
  410. u32 bpp;
  411. int ret = 0;
  412. lcd_reset(par);
  413. /* Calculate the divider */
  414. lcd_calc_clk_divider(par);
  415. if (panel->invert_pxl_clk)
  416. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  417. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  418. else
  419. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  420. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  421. /* Configure the DMA burst size. */
  422. ret = lcd_cfg_dma(cfg->dma_burst_sz);
  423. if (ret < 0)
  424. return ret;
  425. /* Configure the AC bias properties. */
  426. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  427. /* Configure the vertical and horizontal sync properties. */
  428. lcd_cfg_vertical_sync(panel->vbp, panel->vsw, panel->vfp);
  429. lcd_cfg_horizontal_sync(panel->hbp, panel->hsw, panel->hfp);
  430. /* Configure for disply */
  431. ret = lcd_cfg_display(cfg);
  432. if (ret < 0)
  433. return ret;
  434. if (QVGA != cfg->p_disp_panel->panel_type)
  435. return -EINVAL;
  436. if (cfg->bpp <= cfg->p_disp_panel->max_bpp &&
  437. cfg->bpp >= cfg->p_disp_panel->min_bpp)
  438. bpp = cfg->bpp;
  439. else
  440. bpp = cfg->p_disp_panel->max_bpp;
  441. if (bpp == 12)
  442. bpp = 16;
  443. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->width,
  444. (unsigned int)panel->height, bpp,
  445. cfg->raster_order);
  446. if (ret < 0)
  447. return ret;
  448. /* Configure FDD */
  449. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  450. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  451. return 0;
  452. }
  453. static irqreturn_t lcdc_irq_handler(int irq, void *arg)
  454. {
  455. u32 stat = lcdc_read(LCD_STAT_REG);
  456. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  457. lcd_disable_raster();
  458. lcdc_write(stat, LCD_STAT_REG);
  459. lcd_enable_raster();
  460. } else
  461. lcdc_write(stat, LCD_STAT_REG);
  462. return IRQ_HANDLED;
  463. }
  464. static int fb_check_var(struct fb_var_screeninfo *var,
  465. struct fb_info *info)
  466. {
  467. int err = 0;
  468. switch (var->bits_per_pixel) {
  469. case 1:
  470. case 8:
  471. var->red.offset = 0;
  472. var->red.length = 8;
  473. var->green.offset = 0;
  474. var->green.length = 8;
  475. var->blue.offset = 0;
  476. var->blue.length = 8;
  477. var->transp.offset = 0;
  478. var->transp.length = 0;
  479. break;
  480. case 4:
  481. var->red.offset = 0;
  482. var->red.length = 4;
  483. var->green.offset = 0;
  484. var->green.length = 4;
  485. var->blue.offset = 0;
  486. var->blue.length = 4;
  487. var->transp.offset = 0;
  488. var->transp.length = 0;
  489. break;
  490. case 16: /* RGB 565 */
  491. var->red.offset = 11;
  492. var->red.length = 5;
  493. var->green.offset = 5;
  494. var->green.length = 6;
  495. var->blue.offset = 0;
  496. var->blue.length = 5;
  497. var->transp.offset = 0;
  498. var->transp.length = 0;
  499. break;
  500. default:
  501. err = -EINVAL;
  502. }
  503. var->red.msb_right = 0;
  504. var->green.msb_right = 0;
  505. var->blue.msb_right = 0;
  506. var->transp.msb_right = 0;
  507. return err;
  508. }
  509. #ifdef CONFIG_CPU_FREQ
  510. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  511. unsigned long val, void *data)
  512. {
  513. struct da8xx_fb_par *par;
  514. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  515. if (val == CPUFREQ_PRECHANGE) {
  516. lcd_disable_raster();
  517. } else if (val == CPUFREQ_POSTCHANGE) {
  518. lcd_calc_clk_divider(par);
  519. lcd_enable_raster();
  520. }
  521. return 0;
  522. }
  523. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  524. {
  525. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  526. return cpufreq_register_notifier(&par->freq_transition,
  527. CPUFREQ_TRANSITION_NOTIFIER);
  528. }
  529. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  530. {
  531. cpufreq_unregister_notifier(&par->freq_transition,
  532. CPUFREQ_TRANSITION_NOTIFIER);
  533. }
  534. #endif
  535. static int __devexit fb_remove(struct platform_device *dev)
  536. {
  537. struct fb_info *info = dev_get_drvdata(&dev->dev);
  538. if (info) {
  539. struct da8xx_fb_par *par = info->par;
  540. #ifdef CONFIG_CPU_FREQ
  541. lcd_da8xx_cpufreq_deregister(par);
  542. #endif
  543. if (par->panel_power_ctrl)
  544. par->panel_power_ctrl(0);
  545. lcd_disable_raster();
  546. lcdc_write(0, LCD_RASTER_CTRL_REG);
  547. /* disable DMA */
  548. lcdc_write(0, LCD_DMA_CTRL_REG);
  549. unregister_framebuffer(info);
  550. fb_dealloc_cmap(&info->cmap);
  551. dma_free_coherent(NULL, par->databuf_sz + PAGE_SIZE,
  552. info->screen_base - PAGE_SIZE,
  553. info->fix.smem_start);
  554. free_irq(par->irq, par);
  555. clk_disable(par->lcdc_clk);
  556. clk_put(par->lcdc_clk);
  557. framebuffer_release(info);
  558. iounmap((void __iomem *)da8xx_fb_reg_base);
  559. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  560. }
  561. return 0;
  562. }
  563. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  564. unsigned long arg)
  565. {
  566. struct lcd_sync_arg sync_arg;
  567. switch (cmd) {
  568. case FBIOGET_CONTRAST:
  569. case FBIOPUT_CONTRAST:
  570. case FBIGET_BRIGHTNESS:
  571. case FBIPUT_BRIGHTNESS:
  572. case FBIGET_COLOR:
  573. case FBIPUT_COLOR:
  574. return -ENOTTY;
  575. case FBIPUT_HSYNC:
  576. if (copy_from_user(&sync_arg, (char *)arg,
  577. sizeof(struct lcd_sync_arg)))
  578. return -EFAULT;
  579. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  580. sync_arg.pulse_width,
  581. sync_arg.front_porch);
  582. break;
  583. case FBIPUT_VSYNC:
  584. if (copy_from_user(&sync_arg, (char *)arg,
  585. sizeof(struct lcd_sync_arg)))
  586. return -EFAULT;
  587. lcd_cfg_vertical_sync(sync_arg.back_porch,
  588. sync_arg.pulse_width,
  589. sync_arg.front_porch);
  590. break;
  591. default:
  592. return -EINVAL;
  593. }
  594. return 0;
  595. }
  596. static struct fb_ops da8xx_fb_ops = {
  597. .owner = THIS_MODULE,
  598. .fb_check_var = fb_check_var,
  599. .fb_setcolreg = fb_setcolreg,
  600. .fb_ioctl = fb_ioctl,
  601. .fb_fillrect = cfb_fillrect,
  602. .fb_copyarea = cfb_copyarea,
  603. .fb_imageblit = cfb_imageblit,
  604. };
  605. static int __init fb_probe(struct platform_device *device)
  606. {
  607. struct da8xx_lcdc_platform_data *fb_pdata =
  608. device->dev.platform_data;
  609. struct lcd_ctrl_config *lcd_cfg;
  610. struct da8xx_panel *lcdc_info;
  611. struct fb_info *da8xx_fb_info;
  612. struct clk *fb_clk = NULL;
  613. struct da8xx_fb_par *par;
  614. resource_size_t len;
  615. int ret, i;
  616. if (fb_pdata == NULL) {
  617. dev_err(&device->dev, "Can not get platform data\n");
  618. return -ENOENT;
  619. }
  620. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  621. if (!lcdc_regs) {
  622. dev_err(&device->dev,
  623. "Can not get memory resource for LCD controller\n");
  624. return -ENOENT;
  625. }
  626. len = resource_size(lcdc_regs);
  627. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  628. if (!lcdc_regs)
  629. return -EBUSY;
  630. da8xx_fb_reg_base = (resource_size_t)ioremap(lcdc_regs->start, len);
  631. if (!da8xx_fb_reg_base) {
  632. ret = -EBUSY;
  633. goto err_request_mem;
  634. }
  635. fb_clk = clk_get(&device->dev, NULL);
  636. if (IS_ERR(fb_clk)) {
  637. dev_err(&device->dev, "Can not get device clock\n");
  638. ret = -ENODEV;
  639. goto err_ioremap;
  640. }
  641. ret = clk_enable(fb_clk);
  642. if (ret)
  643. goto err_clk_put;
  644. for (i = 0, lcdc_info = known_lcd_panels;
  645. i < ARRAY_SIZE(known_lcd_panels);
  646. i++, lcdc_info++) {
  647. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  648. break;
  649. }
  650. if (i == ARRAY_SIZE(known_lcd_panels)) {
  651. dev_err(&device->dev, "GLCD: No valid panel found\n");
  652. ret = -ENODEV;
  653. goto err_clk_disable;
  654. } else
  655. dev_info(&device->dev, "GLCD: Found %s panel\n",
  656. fb_pdata->type);
  657. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  658. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  659. &device->dev);
  660. if (!da8xx_fb_info) {
  661. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  662. ret = -ENOMEM;
  663. goto err_clk_disable;
  664. }
  665. par = da8xx_fb_info->par;
  666. par->lcdc_clk = fb_clk;
  667. par->pxl_clk = lcdc_info->pxl_clk;
  668. if (fb_pdata->panel_power_ctrl) {
  669. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  670. par->panel_power_ctrl(1);
  671. }
  672. if (lcd_init(par, lcd_cfg, lcdc_info) < 0) {
  673. dev_err(&device->dev, "lcd_init failed\n");
  674. ret = -EFAULT;
  675. goto err_release_fb;
  676. }
  677. /* allocate frame buffer */
  678. da8xx_fb_info->screen_base = dma_alloc_coherent(NULL,
  679. par->databuf_sz + PAGE_SIZE,
  680. (resource_size_t *)
  681. &da8xx_fb_info->fix.smem_start,
  682. GFP_KERNEL | GFP_DMA);
  683. if (!da8xx_fb_info->screen_base) {
  684. dev_err(&device->dev,
  685. "GLCD: kmalloc for frame buffer failed\n");
  686. ret = -EINVAL;
  687. goto err_release_fb;
  688. }
  689. /* move palette base pointer by (PAGE_SIZE - palette_sz) bytes */
  690. par->v_palette_base = da8xx_fb_info->screen_base +
  691. (PAGE_SIZE - par->palette_sz);
  692. par->p_palette_base = da8xx_fb_info->fix.smem_start +
  693. (PAGE_SIZE - par->palette_sz);
  694. /* the rest of the frame buffer is pixel data */
  695. da8xx_fb_info->screen_base = par->v_palette_base + par->palette_sz;
  696. da8xx_fb_fix.smem_start = par->p_palette_base + par->palette_sz;
  697. da8xx_fb_fix.smem_len = par->databuf_sz - par->palette_sz;
  698. da8xx_fb_fix.line_length = (lcdc_info->width * lcd_cfg->bpp) / 8;
  699. par->irq = platform_get_irq(device, 0);
  700. if (par->irq < 0) {
  701. ret = -ENOENT;
  702. goto err_release_fb_mem;
  703. }
  704. ret = request_irq(par->irq, lcdc_irq_handler, 0, DRIVER_NAME, par);
  705. if (ret)
  706. goto err_release_fb_mem;
  707. /* Initialize par */
  708. da8xx_fb_info->var.bits_per_pixel = lcd_cfg->bpp;
  709. da8xx_fb_var.xres = lcdc_info->width;
  710. da8xx_fb_var.xres_virtual = lcdc_info->width;
  711. da8xx_fb_var.yres = lcdc_info->height;
  712. da8xx_fb_var.yres_virtual = lcdc_info->height;
  713. da8xx_fb_var.grayscale =
  714. lcd_cfg->p_disp_panel->panel_shade == MONOCHROME ? 1 : 0;
  715. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  716. da8xx_fb_var.hsync_len = lcdc_info->hsw;
  717. da8xx_fb_var.vsync_len = lcdc_info->vsw;
  718. /* Initialize fbinfo */
  719. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  720. da8xx_fb_info->fix = da8xx_fb_fix;
  721. da8xx_fb_info->var = da8xx_fb_var;
  722. da8xx_fb_info->fbops = &da8xx_fb_ops;
  723. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  724. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  725. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  726. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  727. if (ret)
  728. goto err_free_irq;
  729. /* First palette_sz byte of the frame buffer is the palette */
  730. da8xx_fb_info->cmap.len = par->palette_sz;
  731. /* Flush the buffer to the screen. */
  732. lcd_blit(LOAD_DATA, par);
  733. /* initialize var_screeninfo */
  734. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  735. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  736. dev_set_drvdata(&device->dev, da8xx_fb_info);
  737. /* Register the Frame Buffer */
  738. if (register_framebuffer(da8xx_fb_info) < 0) {
  739. dev_err(&device->dev,
  740. "GLCD: Frame Buffer Registration Failed!\n");
  741. ret = -EINVAL;
  742. goto err_dealloc_cmap;
  743. }
  744. #ifdef CONFIG_CPU_FREQ
  745. ret = lcd_da8xx_cpufreq_register(par);
  746. if (ret) {
  747. dev_err(&device->dev, "failed to register cpufreq\n");
  748. goto err_cpu_freq;
  749. }
  750. #endif
  751. /* enable raster engine */
  752. lcd_enable_raster();
  753. return 0;
  754. #ifdef CONFIG_CPU_FREQ
  755. err_cpu_freq:
  756. unregister_framebuffer(da8xx_fb_info);
  757. #endif
  758. err_dealloc_cmap:
  759. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  760. err_free_irq:
  761. free_irq(par->irq, par);
  762. err_release_fb_mem:
  763. dma_free_coherent(NULL, par->databuf_sz + PAGE_SIZE,
  764. da8xx_fb_info->screen_base - PAGE_SIZE,
  765. da8xx_fb_info->fix.smem_start);
  766. err_release_fb:
  767. framebuffer_release(da8xx_fb_info);
  768. err_clk_disable:
  769. clk_disable(fb_clk);
  770. err_clk_put:
  771. clk_put(fb_clk);
  772. err_ioremap:
  773. iounmap((void __iomem *)da8xx_fb_reg_base);
  774. err_request_mem:
  775. release_mem_region(lcdc_regs->start, len);
  776. return ret;
  777. }
  778. #ifdef CONFIG_PM
  779. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  780. {
  781. return -EBUSY;
  782. }
  783. static int fb_resume(struct platform_device *dev)
  784. {
  785. return -EBUSY;
  786. }
  787. #else
  788. #define fb_suspend NULL
  789. #define fb_resume NULL
  790. #endif
  791. static struct platform_driver da8xx_fb_driver = {
  792. .probe = fb_probe,
  793. .remove = fb_remove,
  794. .suspend = fb_suspend,
  795. .resume = fb_resume,
  796. .driver = {
  797. .name = DRIVER_NAME,
  798. .owner = THIS_MODULE,
  799. },
  800. };
  801. static int __init da8xx_fb_init(void)
  802. {
  803. return platform_driver_register(&da8xx_fb_driver);
  804. }
  805. static void __exit da8xx_fb_cleanup(void)
  806. {
  807. platform_driver_unregister(&da8xx_fb_driver);
  808. }
  809. module_init(da8xx_fb_init);
  810. module_exit(da8xx_fb_cleanup);
  811. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  812. MODULE_AUTHOR("Texas Instruments");
  813. MODULE_LICENSE("GPL");