phy_n.c 118 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "radio_2055.h"
  25. #include "radio_2056.h"
  26. #include "main.h"
  27. struct nphy_txgains {
  28. u16 txgm[2];
  29. u16 pga[2];
  30. u16 pad[2];
  31. u16 ipa[2];
  32. };
  33. struct nphy_iqcal_params {
  34. u16 txgm;
  35. u16 pga;
  36. u16 pad;
  37. u16 ipa;
  38. u16 cal_gain;
  39. u16 ncorr[5];
  40. };
  41. struct nphy_iq_est {
  42. s32 iq0_prod;
  43. u32 i0_pwr;
  44. u32 q0_pwr;
  45. s32 iq1_prod;
  46. u32 i1_pwr;
  47. u32 q1_pwr;
  48. };
  49. enum b43_nphy_rf_sequence {
  50. B43_RFSEQ_RX2TX,
  51. B43_RFSEQ_TX2RX,
  52. B43_RFSEQ_RESET2RX,
  53. B43_RFSEQ_UPDATE_GAINH,
  54. B43_RFSEQ_UPDATE_GAINL,
  55. B43_RFSEQ_UPDATE_GAINU,
  56. };
  57. enum b43_nphy_rssi_type {
  58. B43_NPHY_RSSI_X = 0,
  59. B43_NPHY_RSSI_Y,
  60. B43_NPHY_RSSI_Z,
  61. B43_NPHY_RSSI_PWRDET,
  62. B43_NPHY_RSSI_TSSI_I,
  63. B43_NPHY_RSSI_TSSI_Q,
  64. B43_NPHY_RSSI_TBD,
  65. };
  66. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
  67. bool enable);
  68. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  69. u8 *events, u8 *delays, u8 length);
  70. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  71. enum b43_nphy_rf_sequence seq);
  72. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  73. u16 value, u8 core, bool off);
  74. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  75. u16 value, u8 core);
  76. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  77. {//TODO
  78. }
  79. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  80. {//TODO
  81. }
  82. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  83. bool ignore_tssi)
  84. {//TODO
  85. return B43_TXPWR_RES_DONE;
  86. }
  87. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  88. const struct b43_nphy_channeltab_entry_rev2 *e)
  89. {
  90. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  91. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  92. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  93. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  94. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  95. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  96. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  97. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  98. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  99. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  100. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  101. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  102. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  103. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  104. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  105. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  106. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  107. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  108. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  109. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  110. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  111. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  112. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  113. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  114. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  115. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  116. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  117. }
  118. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  119. const struct b43_nphy_channeltab_entry_rev3 *e)
  120. {
  121. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  122. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  123. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  124. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  125. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  126. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  127. e->radio_syn_pll_loopfilter1);
  128. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  129. e->radio_syn_pll_loopfilter2);
  130. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  131. e->radio_syn_pll_loopfilter3);
  132. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  133. e->radio_syn_pll_loopfilter4);
  134. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  135. e->radio_syn_pll_loopfilter5);
  136. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  137. e->radio_syn_reserved_addr27);
  138. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  139. e->radio_syn_reserved_addr28);
  140. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  141. e->radio_syn_reserved_addr29);
  142. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  143. e->radio_syn_logen_vcobuf1);
  144. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  145. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  146. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  147. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  148. e->radio_rx0_lnaa_tune);
  149. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  150. e->radio_rx0_lnag_tune);
  151. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  152. e->radio_tx0_intpaa_boost_tune);
  153. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  154. e->radio_tx0_intpag_boost_tune);
  155. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  156. e->radio_tx0_pada_boost_tune);
  157. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  158. e->radio_tx0_padg_boost_tune);
  159. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  160. e->radio_tx0_pgaa_boost_tune);
  161. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  162. e->radio_tx0_pgag_boost_tune);
  163. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  164. e->radio_tx0_mixa_boost_tune);
  165. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  166. e->radio_tx0_mixg_boost_tune);
  167. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  168. e->radio_rx1_lnaa_tune);
  169. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  170. e->radio_rx1_lnag_tune);
  171. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  172. e->radio_tx1_intpaa_boost_tune);
  173. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  174. e->radio_tx1_intpag_boost_tune);
  175. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  176. e->radio_tx1_pada_boost_tune);
  177. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  178. e->radio_tx1_padg_boost_tune);
  179. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  180. e->radio_tx1_pgaa_boost_tune);
  181. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  182. e->radio_tx1_pgag_boost_tune);
  183. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  184. e->radio_tx1_mixa_boost_tune);
  185. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  186. e->radio_tx1_mixg_boost_tune);
  187. }
  188. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  189. static void b43_radio_2056_setup(struct b43_wldev *dev,
  190. const struct b43_nphy_channeltab_entry_rev3 *e)
  191. {
  192. B43_WARN_ON(dev->phy.rev < 3);
  193. b43_chantab_radio_2056_upload(dev, e);
  194. /* TODO */
  195. udelay(50);
  196. /* VCO calibration */
  197. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  198. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  199. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  200. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  201. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  202. udelay(300);
  203. }
  204. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  205. const struct b43_phy_n_sfo_cfg *e)
  206. {
  207. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  208. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  209. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  210. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  211. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  212. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  213. }
  214. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  215. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  216. {
  217. struct b43_phy_n *nphy = dev->phy.n;
  218. u8 i;
  219. u16 tmp;
  220. if (nphy->hang_avoid)
  221. b43_nphy_stay_in_carrier_search(dev, 1);
  222. nphy->txpwrctrl = enable;
  223. if (!enable) {
  224. if (dev->phy.rev >= 3)
  225. ; /* TODO */
  226. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  227. for (i = 0; i < 84; i++)
  228. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  229. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  230. for (i = 0; i < 84; i++)
  231. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  232. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  233. if (dev->phy.rev >= 3)
  234. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  235. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  236. if (dev->phy.rev >= 3) {
  237. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  238. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  239. } else {
  240. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  241. }
  242. if (dev->phy.rev == 2)
  243. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  244. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  245. else if (dev->phy.rev < 2)
  246. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  247. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  248. if (dev->phy.rev < 2 && 0)
  249. ; /* TODO */
  250. } else {
  251. b43err(dev->wl, "enabling tx pwr ctrl not implemented yet\n");
  252. }
  253. if (nphy->hang_avoid)
  254. b43_nphy_stay_in_carrier_search(dev, 0);
  255. }
  256. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  257. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  258. {
  259. struct b43_phy_n *nphy = dev->phy.n;
  260. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  261. u8 txpi[2], bbmult, i;
  262. u16 tmp, radio_gain, dac_gain;
  263. u16 freq = dev->phy.channel_freq;
  264. u32 txgain;
  265. /* u32 gaintbl; rev3+ */
  266. if (nphy->hang_avoid)
  267. b43_nphy_stay_in_carrier_search(dev, 1);
  268. if (dev->phy.rev >= 3) {
  269. txpi[0] = 40;
  270. txpi[1] = 40;
  271. } else if (sprom->revision < 4) {
  272. txpi[0] = 72;
  273. txpi[1] = 72;
  274. } else {
  275. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  276. txpi[0] = sprom->txpid2g[0];
  277. txpi[1] = sprom->txpid2g[1];
  278. } else if (freq >= 4900 && freq < 5100) {
  279. txpi[0] = sprom->txpid5gl[0];
  280. txpi[1] = sprom->txpid5gl[1];
  281. } else if (freq >= 5100 && freq < 5500) {
  282. txpi[0] = sprom->txpid5g[0];
  283. txpi[1] = sprom->txpid5g[1];
  284. } else if (freq >= 5500) {
  285. txpi[0] = sprom->txpid5gh[0];
  286. txpi[1] = sprom->txpid5gh[1];
  287. } else {
  288. txpi[0] = 91;
  289. txpi[1] = 91;
  290. }
  291. }
  292. /*
  293. for (i = 0; i < 2; i++) {
  294. nphy->txpwrindex[i].index_internal = txpi[i];
  295. nphy->txpwrindex[i].index_internal_save = txpi[i];
  296. }
  297. */
  298. for (i = 0; i < 2; i++) {
  299. if (dev->phy.rev >= 3) {
  300. /* FIXME: support 5GHz */
  301. txgain = b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  302. radio_gain = (txgain >> 16) & 0x1FFFF;
  303. } else {
  304. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  305. radio_gain = (txgain >> 16) & 0x1FFF;
  306. }
  307. dac_gain = (txgain >> 8) & 0x3F;
  308. bbmult = txgain & 0xFF;
  309. if (dev->phy.rev >= 3) {
  310. if (i == 0)
  311. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  312. else
  313. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  314. } else {
  315. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  316. }
  317. if (i == 0)
  318. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  319. else
  320. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  321. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D10 + i);
  322. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, radio_gain);
  323. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  324. tmp = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  325. if (i == 0)
  326. tmp = (tmp & 0x00FF) | (bbmult << 8);
  327. else
  328. tmp = (tmp & 0xFF00) | bbmult;
  329. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  330. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, tmp);
  331. if (0)
  332. ; /* TODO */
  333. }
  334. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  335. if (nphy->hang_avoid)
  336. b43_nphy_stay_in_carrier_search(dev, 0);
  337. }
  338. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  339. static void b43_radio_2055_setup(struct b43_wldev *dev,
  340. const struct b43_nphy_channeltab_entry_rev2 *e)
  341. {
  342. B43_WARN_ON(dev->phy.rev >= 3);
  343. b43_chantab_radio_upload(dev, e);
  344. udelay(50);
  345. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  346. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  347. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  348. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  349. udelay(300);
  350. }
  351. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  352. {
  353. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  354. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  355. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  356. B43_NPHY_RFCTL_CMD_CHIP0PU |
  357. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  358. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  359. B43_NPHY_RFCTL_CMD_PORFORCE);
  360. }
  361. static void b43_radio_init2055_post(struct b43_wldev *dev)
  362. {
  363. struct b43_phy_n *nphy = dev->phy.n;
  364. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  365. int i;
  366. u16 val;
  367. bool workaround = false;
  368. if (sprom->revision < 4)
  369. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  370. && dev->dev->board_type == 0x46D
  371. && dev->dev->board_rev >= 0x41);
  372. else
  373. workaround =
  374. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  375. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  376. if (workaround) {
  377. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  378. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  379. }
  380. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  381. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  382. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  383. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  384. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  385. msleep(1);
  386. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  387. for (i = 0; i < 200; i++) {
  388. val = b43_radio_read(dev, B2055_CAL_COUT2);
  389. if (val & 0x80) {
  390. i = 0;
  391. break;
  392. }
  393. udelay(10);
  394. }
  395. if (i)
  396. b43err(dev->wl, "radio post init timeout\n");
  397. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  398. b43_switch_channel(dev, dev->phy.channel);
  399. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  400. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  401. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  402. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  403. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  404. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  405. if (!nphy->gain_boost) {
  406. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  407. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  408. } else {
  409. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  410. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  411. }
  412. udelay(2);
  413. }
  414. /*
  415. * Initialize a Broadcom 2055 N-radio
  416. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  417. */
  418. static void b43_radio_init2055(struct b43_wldev *dev)
  419. {
  420. b43_radio_init2055_pre(dev);
  421. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  422. /* Follow wl, not specs. Do not force uploading all regs */
  423. b2055_upload_inittab(dev, 0, 0);
  424. } else {
  425. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  426. b2055_upload_inittab(dev, ghz5, 0);
  427. }
  428. b43_radio_init2055_post(dev);
  429. }
  430. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  431. {
  432. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  433. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  434. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  435. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  436. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  437. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  438. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  439. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  440. B43_NPHY_RFCTL_CMD_CHIP0PU);
  441. }
  442. static void b43_radio_init2056_post(struct b43_wldev *dev)
  443. {
  444. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  445. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  446. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  447. msleep(1);
  448. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  449. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  450. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  451. /*
  452. if (nphy->init_por)
  453. Call Radio 2056 Recalibrate
  454. */
  455. }
  456. /*
  457. * Initialize a Broadcom 2056 N-radio
  458. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  459. */
  460. static void b43_radio_init2056(struct b43_wldev *dev)
  461. {
  462. b43_radio_init2056_pre(dev);
  463. b2056_upload_inittabs(dev, 0, 0);
  464. b43_radio_init2056_post(dev);
  465. }
  466. /*
  467. * Upload the N-PHY tables.
  468. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  469. */
  470. static void b43_nphy_tables_init(struct b43_wldev *dev)
  471. {
  472. if (dev->phy.rev < 3)
  473. b43_nphy_rev0_1_2_tables_init(dev);
  474. else
  475. b43_nphy_rev3plus_tables_init(dev);
  476. }
  477. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  478. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  479. {
  480. struct b43_phy_n *nphy = dev->phy.n;
  481. enum ieee80211_band band;
  482. u16 tmp;
  483. if (!enable) {
  484. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  485. B43_NPHY_RFCTL_INTC1);
  486. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  487. B43_NPHY_RFCTL_INTC2);
  488. band = b43_current_band(dev->wl);
  489. if (dev->phy.rev >= 3) {
  490. if (band == IEEE80211_BAND_5GHZ)
  491. tmp = 0x600;
  492. else
  493. tmp = 0x480;
  494. } else {
  495. if (band == IEEE80211_BAND_5GHZ)
  496. tmp = 0x180;
  497. else
  498. tmp = 0x120;
  499. }
  500. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  501. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  502. } else {
  503. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  504. nphy->rfctrl_intc1_save);
  505. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  506. nphy->rfctrl_intc2_save);
  507. }
  508. }
  509. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  510. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  511. {
  512. struct b43_phy_n *nphy = dev->phy.n;
  513. u16 tmp;
  514. enum ieee80211_band band = b43_current_band(dev->wl);
  515. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  516. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  517. if (dev->phy.rev >= 3) {
  518. if (ipa) {
  519. tmp = 4;
  520. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  521. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  522. }
  523. tmp = 1;
  524. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  525. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  526. }
  527. }
  528. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  529. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  530. {
  531. u32 tmslow;
  532. if (dev->phy.type != B43_PHYTYPE_N)
  533. return;
  534. tmslow = ssb_read32(dev->sdev, SSB_TMSLOW);
  535. if (force)
  536. tmslow |= SSB_TMSLOW_FGC;
  537. else
  538. tmslow &= ~SSB_TMSLOW_FGC;
  539. ssb_write32(dev->sdev, SSB_TMSLOW, tmslow);
  540. }
  541. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  542. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  543. {
  544. u16 bbcfg;
  545. b43_nphy_bmac_clock_fgc(dev, 1);
  546. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  547. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  548. udelay(1);
  549. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  550. b43_nphy_bmac_clock_fgc(dev, 0);
  551. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  552. }
  553. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  554. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  555. {
  556. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  557. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  558. if (preamble == 1)
  559. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  560. else
  561. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  562. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  563. }
  564. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  565. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  566. {
  567. struct b43_phy_n *nphy = dev->phy.n;
  568. bool override = false;
  569. u16 chain = 0x33;
  570. if (nphy->txrx_chain == 0) {
  571. chain = 0x11;
  572. override = true;
  573. } else if (nphy->txrx_chain == 1) {
  574. chain = 0x22;
  575. override = true;
  576. }
  577. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  578. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  579. chain);
  580. if (override)
  581. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  582. B43_NPHY_RFSEQMODE_CAOVER);
  583. else
  584. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  585. ~B43_NPHY_RFSEQMODE_CAOVER);
  586. }
  587. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  588. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  589. u16 samps, u8 time, bool wait)
  590. {
  591. int i;
  592. u16 tmp;
  593. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  594. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  595. if (wait)
  596. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  597. else
  598. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  599. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  600. for (i = 1000; i; i--) {
  601. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  602. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  603. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  604. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  605. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  606. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  607. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  608. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  609. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  610. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  611. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  612. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  613. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  614. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  615. return;
  616. }
  617. udelay(10);
  618. }
  619. memset(est, 0, sizeof(*est));
  620. }
  621. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  622. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  623. struct b43_phy_n_iq_comp *pcomp)
  624. {
  625. if (write) {
  626. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  627. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  628. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  629. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  630. } else {
  631. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  632. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  633. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  634. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  635. }
  636. }
  637. #if 0
  638. /* Ready but not used anywhere */
  639. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  640. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  641. {
  642. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  643. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  644. if (core == 0) {
  645. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  646. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  647. } else {
  648. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  649. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  650. }
  651. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  652. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  653. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  654. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  655. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  656. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  657. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  658. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  659. }
  660. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  661. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  662. {
  663. u8 rxval, txval;
  664. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  665. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  666. if (core == 0) {
  667. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  668. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  669. } else {
  670. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  671. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  672. }
  673. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  674. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  675. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  676. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  677. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  678. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  679. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  680. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  681. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  682. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  683. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  684. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  685. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  686. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  687. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  688. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  689. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  690. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  691. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  692. if (core == 0) {
  693. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  694. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  695. } else {
  696. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  697. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  698. }
  699. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  700. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  701. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  702. if (core == 0) {
  703. rxval = 1;
  704. txval = 8;
  705. } else {
  706. rxval = 4;
  707. txval = 2;
  708. }
  709. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  710. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  711. }
  712. #endif
  713. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  714. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  715. {
  716. int i;
  717. s32 iq;
  718. u32 ii;
  719. u32 qq;
  720. int iq_nbits, qq_nbits;
  721. int arsh, brsh;
  722. u16 tmp, a, b;
  723. struct nphy_iq_est est;
  724. struct b43_phy_n_iq_comp old;
  725. struct b43_phy_n_iq_comp new = { };
  726. bool error = false;
  727. if (mask == 0)
  728. return;
  729. b43_nphy_rx_iq_coeffs(dev, false, &old);
  730. b43_nphy_rx_iq_coeffs(dev, true, &new);
  731. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  732. new = old;
  733. for (i = 0; i < 2; i++) {
  734. if (i == 0 && (mask & 1)) {
  735. iq = est.iq0_prod;
  736. ii = est.i0_pwr;
  737. qq = est.q0_pwr;
  738. } else if (i == 1 && (mask & 2)) {
  739. iq = est.iq1_prod;
  740. ii = est.i1_pwr;
  741. qq = est.q1_pwr;
  742. } else {
  743. continue;
  744. }
  745. if (ii + qq < 2) {
  746. error = true;
  747. break;
  748. }
  749. iq_nbits = fls(abs(iq));
  750. qq_nbits = fls(qq);
  751. arsh = iq_nbits - 20;
  752. if (arsh >= 0) {
  753. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  754. tmp = ii >> arsh;
  755. } else {
  756. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  757. tmp = ii << -arsh;
  758. }
  759. if (tmp == 0) {
  760. error = true;
  761. break;
  762. }
  763. a /= tmp;
  764. brsh = qq_nbits - 11;
  765. if (brsh >= 0) {
  766. b = (qq << (31 - qq_nbits));
  767. tmp = ii >> brsh;
  768. } else {
  769. b = (qq << (31 - qq_nbits));
  770. tmp = ii << -brsh;
  771. }
  772. if (tmp == 0) {
  773. error = true;
  774. break;
  775. }
  776. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  777. if (i == 0 && (mask & 0x1)) {
  778. if (dev->phy.rev >= 3) {
  779. new.a0 = a & 0x3FF;
  780. new.b0 = b & 0x3FF;
  781. } else {
  782. new.a0 = b & 0x3FF;
  783. new.b0 = a & 0x3FF;
  784. }
  785. } else if (i == 1 && (mask & 0x2)) {
  786. if (dev->phy.rev >= 3) {
  787. new.a1 = a & 0x3FF;
  788. new.b1 = b & 0x3FF;
  789. } else {
  790. new.a1 = b & 0x3FF;
  791. new.b1 = a & 0x3FF;
  792. }
  793. }
  794. }
  795. if (error)
  796. new = old;
  797. b43_nphy_rx_iq_coeffs(dev, true, &new);
  798. }
  799. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  800. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  801. {
  802. u16 array[4];
  803. int i;
  804. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  805. for (i = 0; i < 4; i++)
  806. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  807. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  808. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  809. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  810. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  811. }
  812. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  813. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  814. const u16 *clip_st)
  815. {
  816. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  817. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  818. }
  819. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  820. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  821. {
  822. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  823. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  824. }
  825. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  826. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  827. {
  828. if (dev->phy.rev >= 3) {
  829. if (!init)
  830. return;
  831. if (0 /* FIXME */) {
  832. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  833. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  834. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  835. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  836. }
  837. } else {
  838. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  839. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  840. ssb_chipco_gpio_control(&dev->sdev->bus->chipco, 0xFC00,
  841. 0xFC00);
  842. b43_write32(dev, B43_MMIO_MACCTL,
  843. b43_read32(dev, B43_MMIO_MACCTL) &
  844. ~B43_MACCTL_GPOUTSMSK);
  845. b43_write16(dev, B43_MMIO_GPIO_MASK,
  846. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  847. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  848. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  849. if (init) {
  850. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  851. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  852. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  853. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  854. }
  855. }
  856. }
  857. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  858. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  859. {
  860. u16 tmp;
  861. if (dev->dev->core_rev == 16)
  862. b43_mac_suspend(dev);
  863. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  864. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  865. B43_NPHY_CLASSCTL_WAITEDEN);
  866. tmp &= ~mask;
  867. tmp |= (val & mask);
  868. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  869. if (dev->dev->core_rev == 16)
  870. b43_mac_enable(dev);
  871. return tmp;
  872. }
  873. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  874. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  875. {
  876. struct b43_phy *phy = &dev->phy;
  877. struct b43_phy_n *nphy = phy->n;
  878. if (enable) {
  879. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  880. if (nphy->deaf_count++ == 0) {
  881. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  882. b43_nphy_classifier(dev, 0x7, 0);
  883. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  884. b43_nphy_write_clip_detection(dev, clip);
  885. }
  886. b43_nphy_reset_cca(dev);
  887. } else {
  888. if (--nphy->deaf_count == 0) {
  889. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  890. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  891. }
  892. }
  893. }
  894. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  895. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  896. {
  897. struct b43_phy_n *nphy = dev->phy.n;
  898. u16 tmp;
  899. if (nphy->hang_avoid)
  900. b43_nphy_stay_in_carrier_search(dev, 1);
  901. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  902. if (tmp & 0x1)
  903. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  904. else if (tmp & 0x2)
  905. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  906. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  907. if (nphy->bb_mult_save & 0x80000000) {
  908. tmp = nphy->bb_mult_save & 0xFFFF;
  909. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  910. nphy->bb_mult_save = 0;
  911. }
  912. if (nphy->hang_avoid)
  913. b43_nphy_stay_in_carrier_search(dev, 0);
  914. }
  915. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  916. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  917. {
  918. struct b43_phy_n *nphy = dev->phy.n;
  919. u8 channel = dev->phy.channel;
  920. int tone[2] = { 57, 58 };
  921. u32 noise[2] = { 0x3FF, 0x3FF };
  922. B43_WARN_ON(dev->phy.rev < 3);
  923. if (nphy->hang_avoid)
  924. b43_nphy_stay_in_carrier_search(dev, 1);
  925. if (nphy->gband_spurwar_en) {
  926. /* TODO: N PHY Adjust Analog Pfbw (7) */
  927. if (channel == 11 && dev->phy.is_40mhz)
  928. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  929. else
  930. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  931. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  932. }
  933. if (nphy->aband_spurwar_en) {
  934. if (channel == 54) {
  935. tone[0] = 0x20;
  936. noise[0] = 0x25F;
  937. } else if (channel == 38 || channel == 102 || channel == 118) {
  938. if (0 /* FIXME */) {
  939. tone[0] = 0x20;
  940. noise[0] = 0x21F;
  941. } else {
  942. tone[0] = 0;
  943. noise[0] = 0;
  944. }
  945. } else if (channel == 134) {
  946. tone[0] = 0x20;
  947. noise[0] = 0x21F;
  948. } else if (channel == 151) {
  949. tone[0] = 0x10;
  950. noise[0] = 0x23F;
  951. } else if (channel == 153 || channel == 161) {
  952. tone[0] = 0x30;
  953. noise[0] = 0x23F;
  954. } else {
  955. tone[0] = 0;
  956. noise[0] = 0;
  957. }
  958. if (!tone[0] && !noise[0])
  959. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  960. else
  961. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  962. }
  963. if (nphy->hang_avoid)
  964. b43_nphy_stay_in_carrier_search(dev, 0);
  965. }
  966. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  967. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  968. {
  969. struct b43_phy_n *nphy = dev->phy.n;
  970. u8 i;
  971. s16 tmp;
  972. u16 data[4];
  973. s16 gain[2];
  974. u16 minmax[2];
  975. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  976. if (nphy->hang_avoid)
  977. b43_nphy_stay_in_carrier_search(dev, 1);
  978. if (nphy->gain_boost) {
  979. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  980. gain[0] = 6;
  981. gain[1] = 6;
  982. } else {
  983. tmp = 40370 - 315 * dev->phy.channel;
  984. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  985. tmp = 23242 - 224 * dev->phy.channel;
  986. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  987. }
  988. } else {
  989. gain[0] = 0;
  990. gain[1] = 0;
  991. }
  992. for (i = 0; i < 2; i++) {
  993. if (nphy->elna_gain_config) {
  994. data[0] = 19 + gain[i];
  995. data[1] = 25 + gain[i];
  996. data[2] = 25 + gain[i];
  997. data[3] = 25 + gain[i];
  998. } else {
  999. data[0] = lna_gain[0] + gain[i];
  1000. data[1] = lna_gain[1] + gain[i];
  1001. data[2] = lna_gain[2] + gain[i];
  1002. data[3] = lna_gain[3] + gain[i];
  1003. }
  1004. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  1005. minmax[i] = 23 + gain[i];
  1006. }
  1007. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  1008. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  1009. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  1010. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  1011. if (nphy->hang_avoid)
  1012. b43_nphy_stay_in_carrier_search(dev, 0);
  1013. }
  1014. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1015. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  1016. {
  1017. struct b43_phy_n *nphy = dev->phy.n;
  1018. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1019. /* PHY rev 0, 1, 2 */
  1020. u8 i, j;
  1021. u8 code;
  1022. u16 tmp;
  1023. u8 rfseq_events[3] = { 6, 8, 7 };
  1024. u8 rfseq_delays[3] = { 10, 30, 1 };
  1025. /* PHY rev >= 3 */
  1026. bool ghz5;
  1027. bool ext_lna;
  1028. u16 rssi_gain;
  1029. struct nphy_gain_ctl_workaround_entry *e;
  1030. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1031. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1032. if (dev->phy.rev >= 3) {
  1033. /* Prepare values */
  1034. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1035. & B43_NPHY_BANDCTL_5GHZ;
  1036. ext_lna = sprom->boardflags_lo & B43_BFL_EXTLNA;
  1037. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1038. if (ghz5 && dev->phy.rev >= 5)
  1039. rssi_gain = 0x90;
  1040. else
  1041. rssi_gain = 0x50;
  1042. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1043. /* Set Clip 2 detect */
  1044. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1045. B43_NPHY_C1_CGAINI_CL2DETECT);
  1046. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1047. B43_NPHY_C2_CGAINI_CL2DETECT);
  1048. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1049. 0x17);
  1050. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1051. 0x17);
  1052. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1053. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1054. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1055. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1056. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1057. rssi_gain);
  1058. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1059. rssi_gain);
  1060. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1061. 0x17);
  1062. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1063. 0x17);
  1064. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1065. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1066. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1067. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1068. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1069. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1070. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1071. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1072. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1073. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1074. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1075. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1076. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1077. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1078. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1079. b43_phy_write(dev, 0x2A7, e->init_gain);
  1080. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1081. e->rfseq_init);
  1082. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1083. /* TODO: check defines. Do not match variables names */
  1084. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1085. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1086. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1087. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1088. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1089. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1090. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1091. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1092. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1093. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1094. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1095. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1096. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1097. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1098. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1099. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1100. } else {
  1101. /* Set Clip 2 detect */
  1102. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1103. B43_NPHY_C1_CGAINI_CL2DETECT);
  1104. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1105. B43_NPHY_C2_CGAINI_CL2DETECT);
  1106. /* Set narrowband clip threshold */
  1107. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1108. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1109. if (!dev->phy.is_40mhz) {
  1110. /* Set dwell lengths */
  1111. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1112. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1113. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1114. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1115. }
  1116. /* Set wideband clip 2 threshold */
  1117. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1118. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  1119. 21);
  1120. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1121. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  1122. 21);
  1123. if (!dev->phy.is_40mhz) {
  1124. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1125. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1126. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1127. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1128. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1129. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1130. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1131. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1132. }
  1133. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1134. if (nphy->gain_boost) {
  1135. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1136. dev->phy.is_40mhz)
  1137. code = 4;
  1138. else
  1139. code = 5;
  1140. } else {
  1141. code = dev->phy.is_40mhz ? 6 : 7;
  1142. }
  1143. /* Set HPVGA2 index */
  1144. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  1145. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1146. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1147. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  1148. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1149. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1150. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1151. /* specs say about 2 loops, but wl does 4 */
  1152. for (i = 0; i < 4; i++)
  1153. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1154. (code << 8 | 0x7C));
  1155. b43_nphy_adjust_lna_gain_table(dev);
  1156. if (nphy->elna_gain_config) {
  1157. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1158. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1159. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1160. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1161. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1162. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1163. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1164. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1165. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1166. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1167. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1168. /* specs say about 2 loops, but wl does 4 */
  1169. for (i = 0; i < 4; i++)
  1170. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1171. (code << 8 | 0x74));
  1172. }
  1173. if (dev->phy.rev == 2) {
  1174. for (i = 0; i < 4; i++) {
  1175. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1176. (0x0400 * i) + 0x0020);
  1177. for (j = 0; j < 21; j++) {
  1178. tmp = j * (i < 2 ? 3 : 1);
  1179. b43_phy_write(dev,
  1180. B43_NPHY_TABLE_DATALO, tmp);
  1181. }
  1182. }
  1183. }
  1184. b43_nphy_set_rf_sequence(dev, 5,
  1185. rfseq_events, rfseq_delays, 3);
  1186. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1187. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1188. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1189. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1190. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1191. 0xFF80, 4);
  1192. }
  1193. }
  1194. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1195. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1196. {
  1197. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1198. struct b43_phy *phy = &dev->phy;
  1199. struct b43_phy_n *nphy = phy->n;
  1200. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1201. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1202. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1203. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1204. u16 tmp16;
  1205. u32 tmp32;
  1206. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1207. b43_nphy_classifier(dev, 1, 0);
  1208. else
  1209. b43_nphy_classifier(dev, 1, 1);
  1210. if (nphy->hang_avoid)
  1211. b43_nphy_stay_in_carrier_search(dev, 1);
  1212. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1213. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1214. if (dev->phy.rev >= 3) {
  1215. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1216. tmp32 &= 0xffffff;
  1217. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1218. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  1219. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  1220. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  1221. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  1222. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  1223. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  1224. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  1225. b43_phy_write(dev, 0x2AE, 0x000C);
  1226. /* TODO */
  1227. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  1228. 0x2 : 0x9C40;
  1229. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  1230. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  1231. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  1232. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  1233. b43_nphy_gain_ctrl_workarounds(dev);
  1234. b43_ntab_write(dev, B43_NTAB32(8, 0), 2);
  1235. b43_ntab_write(dev, B43_NTAB32(8, 16), 2);
  1236. /* TODO */
  1237. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1238. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1239. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1240. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1241. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1242. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1243. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1244. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1245. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1246. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1247. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  1248. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  1249. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  1250. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  1251. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  1252. tmp32 = 0x00088888;
  1253. else
  1254. tmp32 = 0x88888888;
  1255. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  1256. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  1257. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  1258. if (dev->phy.rev == 4 &&
  1259. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1260. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  1261. 0x70);
  1262. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  1263. 0x70);
  1264. }
  1265. b43_phy_write(dev, 0x224, 0x039C);
  1266. b43_phy_write(dev, 0x225, 0x0357);
  1267. b43_phy_write(dev, 0x226, 0x0317);
  1268. b43_phy_write(dev, 0x227, 0x02D7);
  1269. b43_phy_write(dev, 0x228, 0x039C);
  1270. b43_phy_write(dev, 0x229, 0x0357);
  1271. b43_phy_write(dev, 0x22A, 0x0317);
  1272. b43_phy_write(dev, 0x22B, 0x02D7);
  1273. b43_phy_write(dev, 0x22C, 0x039C);
  1274. b43_phy_write(dev, 0x22D, 0x0357);
  1275. b43_phy_write(dev, 0x22E, 0x0317);
  1276. b43_phy_write(dev, 0x22F, 0x02D7);
  1277. } else {
  1278. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1279. nphy->band5g_pwrgain) {
  1280. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1281. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1282. } else {
  1283. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1284. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1285. }
  1286. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  1287. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  1288. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  1289. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  1290. if (dev->phy.rev < 2) {
  1291. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  1292. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  1293. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  1294. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  1295. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  1296. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  1297. }
  1298. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1299. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1300. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1301. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1302. if (sprom->boardflags2_lo & 0x100 &&
  1303. dev->dev->board_type == 0x8B) {
  1304. delays1[0] = 0x1;
  1305. delays1[5] = 0x14;
  1306. }
  1307. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1308. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1309. b43_nphy_gain_ctrl_workarounds(dev);
  1310. if (dev->phy.rev < 2) {
  1311. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1312. b43_hf_write(dev, b43_hf_read(dev) |
  1313. B43_HF_MLADVW);
  1314. } else if (dev->phy.rev == 2) {
  1315. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1316. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1317. }
  1318. if (dev->phy.rev < 2)
  1319. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1320. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1321. /* Set phase track alpha and beta */
  1322. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1323. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1324. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1325. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1326. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1327. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1328. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1329. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1330. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1331. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1332. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1333. if (dev->phy.rev == 2)
  1334. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1335. B43_NPHY_FINERX2_CGC_DECGC);
  1336. }
  1337. if (nphy->hang_avoid)
  1338. b43_nphy_stay_in_carrier_search(dev, 0);
  1339. }
  1340. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1341. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1342. struct b43_c32 *samples, u16 len) {
  1343. struct b43_phy_n *nphy = dev->phy.n;
  1344. u16 i;
  1345. u32 *data;
  1346. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1347. if (!data) {
  1348. b43err(dev->wl, "allocation for samples loading failed\n");
  1349. return -ENOMEM;
  1350. }
  1351. if (nphy->hang_avoid)
  1352. b43_nphy_stay_in_carrier_search(dev, 1);
  1353. for (i = 0; i < len; i++) {
  1354. data[i] = (samples[i].i & 0x3FF << 10);
  1355. data[i] |= samples[i].q & 0x3FF;
  1356. }
  1357. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1358. kfree(data);
  1359. if (nphy->hang_avoid)
  1360. b43_nphy_stay_in_carrier_search(dev, 0);
  1361. return 0;
  1362. }
  1363. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1364. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1365. bool test)
  1366. {
  1367. int i;
  1368. u16 bw, len, rot, angle;
  1369. struct b43_c32 *samples;
  1370. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1371. len = bw << 3;
  1372. if (test) {
  1373. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1374. bw = 82;
  1375. else
  1376. bw = 80;
  1377. if (dev->phy.is_40mhz)
  1378. bw <<= 1;
  1379. len = bw << 1;
  1380. }
  1381. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1382. if (!samples) {
  1383. b43err(dev->wl, "allocation for samples generation failed\n");
  1384. return 0;
  1385. }
  1386. rot = (((freq * 36) / bw) << 16) / 100;
  1387. angle = 0;
  1388. for (i = 0; i < len; i++) {
  1389. samples[i] = b43_cordic(angle);
  1390. angle += rot;
  1391. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1392. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1393. }
  1394. i = b43_nphy_load_samples(dev, samples, len);
  1395. kfree(samples);
  1396. return (i < 0) ? 0 : len;
  1397. }
  1398. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1399. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1400. u16 wait, bool iqmode, bool dac_test)
  1401. {
  1402. struct b43_phy_n *nphy = dev->phy.n;
  1403. int i;
  1404. u16 seq_mode;
  1405. u32 tmp;
  1406. if (nphy->hang_avoid)
  1407. b43_nphy_stay_in_carrier_search(dev, true);
  1408. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1409. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1410. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1411. }
  1412. if (!dev->phy.is_40mhz)
  1413. tmp = 0x6464;
  1414. else
  1415. tmp = 0x4747;
  1416. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1417. if (nphy->hang_avoid)
  1418. b43_nphy_stay_in_carrier_search(dev, false);
  1419. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1420. if (loops != 0xFFFF)
  1421. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1422. else
  1423. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1424. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1425. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1426. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1427. if (iqmode) {
  1428. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1429. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1430. } else {
  1431. if (dac_test)
  1432. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1433. else
  1434. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1435. }
  1436. for (i = 0; i < 100; i++) {
  1437. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1438. i = 0;
  1439. break;
  1440. }
  1441. udelay(10);
  1442. }
  1443. if (i)
  1444. b43err(dev->wl, "run samples timeout\n");
  1445. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1446. }
  1447. /*
  1448. * Transmits a known value for LO calibration
  1449. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1450. */
  1451. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1452. bool iqmode, bool dac_test)
  1453. {
  1454. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1455. if (samp == 0)
  1456. return -1;
  1457. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1458. return 0;
  1459. }
  1460. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1461. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1462. {
  1463. struct b43_phy_n *nphy = dev->phy.n;
  1464. int i, j;
  1465. u32 tmp;
  1466. u32 cur_real, cur_imag, real_part, imag_part;
  1467. u16 buffer[7];
  1468. if (nphy->hang_avoid)
  1469. b43_nphy_stay_in_carrier_search(dev, true);
  1470. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1471. for (i = 0; i < 2; i++) {
  1472. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1473. (buffer[i * 2 + 1] & 0x3FF);
  1474. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1475. (((i + 26) << 10) | 320));
  1476. for (j = 0; j < 128; j++) {
  1477. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1478. ((tmp >> 16) & 0xFFFF));
  1479. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1480. (tmp & 0xFFFF));
  1481. }
  1482. }
  1483. for (i = 0; i < 2; i++) {
  1484. tmp = buffer[5 + i];
  1485. real_part = (tmp >> 8) & 0xFF;
  1486. imag_part = (tmp & 0xFF);
  1487. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1488. (((i + 26) << 10) | 448));
  1489. if (dev->phy.rev >= 3) {
  1490. cur_real = real_part;
  1491. cur_imag = imag_part;
  1492. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1493. }
  1494. for (j = 0; j < 128; j++) {
  1495. if (dev->phy.rev < 3) {
  1496. cur_real = (real_part * loscale[j] + 128) >> 8;
  1497. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1498. tmp = ((cur_real & 0xFF) << 8) |
  1499. (cur_imag & 0xFF);
  1500. }
  1501. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1502. ((tmp >> 16) & 0xFFFF));
  1503. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1504. (tmp & 0xFFFF));
  1505. }
  1506. }
  1507. if (dev->phy.rev >= 3) {
  1508. b43_shm_write16(dev, B43_SHM_SHARED,
  1509. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1510. b43_shm_write16(dev, B43_SHM_SHARED,
  1511. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1512. }
  1513. if (nphy->hang_avoid)
  1514. b43_nphy_stay_in_carrier_search(dev, false);
  1515. }
  1516. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1517. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1518. u8 *events, u8 *delays, u8 length)
  1519. {
  1520. struct b43_phy_n *nphy = dev->phy.n;
  1521. u8 i;
  1522. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1523. u16 offset1 = cmd << 4;
  1524. u16 offset2 = offset1 + 0x80;
  1525. if (nphy->hang_avoid)
  1526. b43_nphy_stay_in_carrier_search(dev, true);
  1527. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1528. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1529. for (i = length; i < 16; i++) {
  1530. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1531. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1532. }
  1533. if (nphy->hang_avoid)
  1534. b43_nphy_stay_in_carrier_search(dev, false);
  1535. }
  1536. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1537. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1538. enum b43_nphy_rf_sequence seq)
  1539. {
  1540. static const u16 trigger[] = {
  1541. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1542. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1543. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1544. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1545. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1546. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1547. };
  1548. int i;
  1549. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1550. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1551. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1552. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1553. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1554. for (i = 0; i < 200; i++) {
  1555. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1556. goto ok;
  1557. msleep(1);
  1558. }
  1559. b43err(dev->wl, "RF sequence status timeout\n");
  1560. ok:
  1561. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1562. }
  1563. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1564. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1565. u16 value, u8 core, bool off)
  1566. {
  1567. int i;
  1568. u8 index = fls(field);
  1569. u8 addr, en_addr, val_addr;
  1570. /* we expect only one bit set */
  1571. B43_WARN_ON(field & (~(1 << (index - 1))));
  1572. if (dev->phy.rev >= 3) {
  1573. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1574. for (i = 0; i < 2; i++) {
  1575. if (index == 0 || index == 16) {
  1576. b43err(dev->wl,
  1577. "Unsupported RF Ctrl Override call\n");
  1578. return;
  1579. }
  1580. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1581. en_addr = B43_PHY_N((i == 0) ?
  1582. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1583. val_addr = B43_PHY_N((i == 0) ?
  1584. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1585. if (off) {
  1586. b43_phy_mask(dev, en_addr, ~(field));
  1587. b43_phy_mask(dev, val_addr,
  1588. ~(rf_ctrl->val_mask));
  1589. } else {
  1590. if (core == 0 || ((1 << core) & i) != 0) {
  1591. b43_phy_set(dev, en_addr, field);
  1592. b43_phy_maskset(dev, val_addr,
  1593. ~(rf_ctrl->val_mask),
  1594. (value << rf_ctrl->val_shift));
  1595. }
  1596. }
  1597. }
  1598. } else {
  1599. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1600. if (off) {
  1601. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1602. value = 0;
  1603. } else {
  1604. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1605. }
  1606. for (i = 0; i < 2; i++) {
  1607. if (index <= 1 || index == 16) {
  1608. b43err(dev->wl,
  1609. "Unsupported RF Ctrl Override call\n");
  1610. return;
  1611. }
  1612. if (index == 2 || index == 10 ||
  1613. (index >= 13 && index <= 15)) {
  1614. core = 1;
  1615. }
  1616. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1617. addr = B43_PHY_N((i == 0) ?
  1618. rf_ctrl->addr0 : rf_ctrl->addr1);
  1619. if ((core & (1 << i)) != 0)
  1620. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1621. (value << rf_ctrl->shift));
  1622. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1623. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1624. B43_NPHY_RFCTL_CMD_START);
  1625. udelay(1);
  1626. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1627. }
  1628. }
  1629. }
  1630. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1631. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1632. u16 value, u8 core)
  1633. {
  1634. u8 i, j;
  1635. u16 reg, tmp, val;
  1636. B43_WARN_ON(dev->phy.rev < 3);
  1637. B43_WARN_ON(field > 4);
  1638. for (i = 0; i < 2; i++) {
  1639. if ((core == 1 && i == 1) || (core == 2 && !i))
  1640. continue;
  1641. reg = (i == 0) ?
  1642. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1643. b43_phy_mask(dev, reg, 0xFBFF);
  1644. switch (field) {
  1645. case 0:
  1646. b43_phy_write(dev, reg, 0);
  1647. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1648. break;
  1649. case 1:
  1650. if (!i) {
  1651. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1652. 0xFC3F, (value << 6));
  1653. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1654. 0xFFFE, 1);
  1655. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1656. B43_NPHY_RFCTL_CMD_START);
  1657. for (j = 0; j < 100; j++) {
  1658. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1659. j = 0;
  1660. break;
  1661. }
  1662. udelay(10);
  1663. }
  1664. if (j)
  1665. b43err(dev->wl,
  1666. "intc override timeout\n");
  1667. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1668. 0xFFFE);
  1669. } else {
  1670. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1671. 0xFC3F, (value << 6));
  1672. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1673. 0xFFFE, 1);
  1674. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1675. B43_NPHY_RFCTL_CMD_RXTX);
  1676. for (j = 0; j < 100; j++) {
  1677. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1678. j = 0;
  1679. break;
  1680. }
  1681. udelay(10);
  1682. }
  1683. if (j)
  1684. b43err(dev->wl,
  1685. "intc override timeout\n");
  1686. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1687. 0xFFFE);
  1688. }
  1689. break;
  1690. case 2:
  1691. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1692. tmp = 0x0020;
  1693. val = value << 5;
  1694. } else {
  1695. tmp = 0x0010;
  1696. val = value << 4;
  1697. }
  1698. b43_phy_maskset(dev, reg, ~tmp, val);
  1699. break;
  1700. case 3:
  1701. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1702. tmp = 0x0001;
  1703. val = value;
  1704. } else {
  1705. tmp = 0x0004;
  1706. val = value << 2;
  1707. }
  1708. b43_phy_maskset(dev, reg, ~tmp, val);
  1709. break;
  1710. case 4:
  1711. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1712. tmp = 0x0002;
  1713. val = value << 1;
  1714. } else {
  1715. tmp = 0x0008;
  1716. val = value << 3;
  1717. }
  1718. b43_phy_maskset(dev, reg, ~tmp, val);
  1719. break;
  1720. }
  1721. }
  1722. }
  1723. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1724. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1725. {
  1726. unsigned int i;
  1727. u16 val;
  1728. val = 0x1E1F;
  1729. for (i = 0; i < 16; i++) {
  1730. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1731. val -= 0x202;
  1732. }
  1733. val = 0x3E3F;
  1734. for (i = 0; i < 16; i++) {
  1735. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  1736. val -= 0x202;
  1737. }
  1738. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1739. }
  1740. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1741. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1742. s8 offset, u8 core, u8 rail,
  1743. enum b43_nphy_rssi_type type)
  1744. {
  1745. u16 tmp;
  1746. bool core1or5 = (core == 1) || (core == 5);
  1747. bool core2or5 = (core == 2) || (core == 5);
  1748. offset = clamp_val(offset, -32, 31);
  1749. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1750. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1751. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1752. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1753. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1754. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1755. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1756. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1757. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1758. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1759. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1760. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1761. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1762. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1763. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1764. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1765. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1766. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1767. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1768. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1769. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1770. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1771. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1772. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1773. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1774. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1775. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1776. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1777. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1778. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1779. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1780. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1781. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1782. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1783. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1784. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1785. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1786. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1787. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1788. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1789. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1790. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1791. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1792. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1793. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1794. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1795. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1796. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1797. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1798. }
  1799. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1800. {
  1801. u16 val;
  1802. if (type < 3)
  1803. val = 0;
  1804. else if (type == 6)
  1805. val = 1;
  1806. else if (type == 3)
  1807. val = 2;
  1808. else
  1809. val = 3;
  1810. val = (val << 12) | (val << 14);
  1811. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1812. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1813. if (type < 3) {
  1814. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1815. (type + 1) << 4);
  1816. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1817. (type + 1) << 4);
  1818. }
  1819. if (code == 0) {
  1820. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1821. if (type < 3) {
  1822. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1823. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1824. B43_NPHY_RFCTL_CMD_CORESEL));
  1825. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1826. ~(0x1 << 12 |
  1827. 0x1 << 5 |
  1828. 0x1 << 1 |
  1829. 0x1));
  1830. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1831. ~B43_NPHY_RFCTL_CMD_START);
  1832. udelay(20);
  1833. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1834. }
  1835. } else {
  1836. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1837. if (type < 3) {
  1838. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1839. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1840. B43_NPHY_RFCTL_CMD_CORESEL),
  1841. (B43_NPHY_RFCTL_CMD_RXEN |
  1842. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1843. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1844. (0x1 << 12 |
  1845. 0x1 << 5 |
  1846. 0x1 << 1 |
  1847. 0x1));
  1848. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1849. B43_NPHY_RFCTL_CMD_START);
  1850. udelay(20);
  1851. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1852. }
  1853. }
  1854. }
  1855. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1856. {
  1857. struct b43_phy_n *nphy = dev->phy.n;
  1858. u8 i;
  1859. u16 reg, val;
  1860. if (code == 0) {
  1861. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1862. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1863. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1864. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1865. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1866. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1867. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1868. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1869. } else {
  1870. for (i = 0; i < 2; i++) {
  1871. if ((code == 1 && i == 1) || (code == 2 && !i))
  1872. continue;
  1873. reg = (i == 0) ?
  1874. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1875. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1876. if (type < 3) {
  1877. reg = (i == 0) ?
  1878. B43_NPHY_AFECTL_C1 :
  1879. B43_NPHY_AFECTL_C2;
  1880. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1881. reg = (i == 0) ?
  1882. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1883. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1884. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1885. if (type == 0)
  1886. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1887. else if (type == 1)
  1888. val = 16;
  1889. else
  1890. val = 32;
  1891. b43_phy_set(dev, reg, val);
  1892. reg = (i == 0) ?
  1893. B43_NPHY_TXF_40CO_B1S0 :
  1894. B43_NPHY_TXF_40CO_B32S1;
  1895. b43_phy_set(dev, reg, 0x0020);
  1896. } else {
  1897. if (type == 6)
  1898. val = 0x0100;
  1899. else if (type == 3)
  1900. val = 0x0200;
  1901. else
  1902. val = 0x0300;
  1903. reg = (i == 0) ?
  1904. B43_NPHY_AFECTL_C1 :
  1905. B43_NPHY_AFECTL_C2;
  1906. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1907. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1908. if (type != 3 && type != 6) {
  1909. enum ieee80211_band band =
  1910. b43_current_band(dev->wl);
  1911. if ((nphy->ipa2g_on &&
  1912. band == IEEE80211_BAND_2GHZ) ||
  1913. (nphy->ipa5g_on &&
  1914. band == IEEE80211_BAND_5GHZ))
  1915. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1916. else
  1917. val = 0x11;
  1918. reg = (i == 0) ? 0x2000 : 0x3000;
  1919. reg |= B2055_PADDRV;
  1920. b43_radio_write16(dev, reg, val);
  1921. reg = (i == 0) ?
  1922. B43_NPHY_AFECTL_OVER1 :
  1923. B43_NPHY_AFECTL_OVER;
  1924. b43_phy_set(dev, reg, 0x0200);
  1925. }
  1926. }
  1927. }
  1928. }
  1929. }
  1930. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1931. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1932. {
  1933. if (dev->phy.rev >= 3)
  1934. b43_nphy_rev3_rssi_select(dev, code, type);
  1935. else
  1936. b43_nphy_rev2_rssi_select(dev, code, type);
  1937. }
  1938. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1939. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1940. {
  1941. int i;
  1942. for (i = 0; i < 2; i++) {
  1943. if (type == 2) {
  1944. if (i == 0) {
  1945. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1946. 0xFC, buf[0]);
  1947. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1948. 0xFC, buf[1]);
  1949. } else {
  1950. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1951. 0xFC, buf[2 * i]);
  1952. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1953. 0xFC, buf[2 * i + 1]);
  1954. }
  1955. } else {
  1956. if (i == 0)
  1957. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1958. 0xF3, buf[0] << 2);
  1959. else
  1960. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1961. 0xF3, buf[2 * i + 1] << 2);
  1962. }
  1963. }
  1964. }
  1965. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1966. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1967. u8 nsamp)
  1968. {
  1969. int i;
  1970. int out;
  1971. u16 save_regs_phy[9];
  1972. u16 s[2];
  1973. if (dev->phy.rev >= 3) {
  1974. save_regs_phy[0] = b43_phy_read(dev,
  1975. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1976. save_regs_phy[1] = b43_phy_read(dev,
  1977. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1978. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1979. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1980. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1981. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1982. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1983. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1984. save_regs_phy[8] = 0;
  1985. } else {
  1986. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1987. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1988. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1989. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1990. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1991. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1992. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1993. save_regs_phy[7] = 0;
  1994. save_regs_phy[8] = 0;
  1995. }
  1996. b43_nphy_rssi_select(dev, 5, type);
  1997. if (dev->phy.rev < 2) {
  1998. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1999. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  2000. }
  2001. for (i = 0; i < 4; i++)
  2002. buf[i] = 0;
  2003. for (i = 0; i < nsamp; i++) {
  2004. if (dev->phy.rev < 2) {
  2005. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  2006. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  2007. } else {
  2008. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  2009. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  2010. }
  2011. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  2012. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  2013. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  2014. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  2015. }
  2016. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  2017. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  2018. if (dev->phy.rev < 2)
  2019. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  2020. if (dev->phy.rev >= 3) {
  2021. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  2022. save_regs_phy[0]);
  2023. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  2024. save_regs_phy[1]);
  2025. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  2026. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  2027. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  2028. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  2029. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  2030. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  2031. } else {
  2032. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  2033. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  2034. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  2035. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  2036. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  2037. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  2038. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  2039. }
  2040. return out;
  2041. }
  2042. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  2043. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  2044. {
  2045. int i, j;
  2046. u8 state[4];
  2047. u8 code, val;
  2048. u16 class, override;
  2049. u8 regs_save_radio[2];
  2050. u16 regs_save_phy[2];
  2051. s8 offset[4];
  2052. u8 core;
  2053. u8 rail;
  2054. u16 clip_state[2];
  2055. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  2056. s32 results_min[4] = { };
  2057. u8 vcm_final[4] = { };
  2058. s32 results[4][4] = { };
  2059. s32 miniq[4][2] = { };
  2060. if (type == 2) {
  2061. code = 0;
  2062. val = 6;
  2063. } else if (type < 2) {
  2064. code = 25;
  2065. val = 4;
  2066. } else {
  2067. B43_WARN_ON(1);
  2068. return;
  2069. }
  2070. class = b43_nphy_classifier(dev, 0, 0);
  2071. b43_nphy_classifier(dev, 7, 4);
  2072. b43_nphy_read_clip_detection(dev, clip_state);
  2073. b43_nphy_write_clip_detection(dev, clip_off);
  2074. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2075. override = 0x140;
  2076. else
  2077. override = 0x110;
  2078. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2079. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  2080. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  2081. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  2082. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2083. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  2084. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  2085. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  2086. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  2087. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  2088. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  2089. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  2090. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  2091. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  2092. b43_nphy_rssi_select(dev, 5, type);
  2093. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  2094. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  2095. for (i = 0; i < 4; i++) {
  2096. u8 tmp[4];
  2097. for (j = 0; j < 4; j++)
  2098. tmp[j] = i;
  2099. if (type != 1)
  2100. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  2101. b43_nphy_poll_rssi(dev, type, results[i], 8);
  2102. if (type < 2)
  2103. for (j = 0; j < 2; j++)
  2104. miniq[i][j] = min(results[i][2 * j],
  2105. results[i][2 * j + 1]);
  2106. }
  2107. for (i = 0; i < 4; i++) {
  2108. s32 mind = 40;
  2109. u8 minvcm = 0;
  2110. s32 minpoll = 249;
  2111. s32 curr;
  2112. for (j = 0; j < 4; j++) {
  2113. if (type == 2)
  2114. curr = abs(results[j][i]);
  2115. else
  2116. curr = abs(miniq[j][i / 2] - code * 8);
  2117. if (curr < mind) {
  2118. mind = curr;
  2119. minvcm = j;
  2120. }
  2121. if (results[j][i] < minpoll)
  2122. minpoll = results[j][i];
  2123. }
  2124. results_min[i] = minpoll;
  2125. vcm_final[i] = minvcm;
  2126. }
  2127. if (type != 1)
  2128. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  2129. for (i = 0; i < 4; i++) {
  2130. offset[i] = (code * 8) - results[vcm_final[i]][i];
  2131. if (offset[i] < 0)
  2132. offset[i] = -((abs(offset[i]) + 4) / 8);
  2133. else
  2134. offset[i] = (offset[i] + 4) / 8;
  2135. if (results_min[i] == 248)
  2136. offset[i] = code - 32;
  2137. core = (i / 2) ? 2 : 1;
  2138. rail = (i % 2) ? 1 : 0;
  2139. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  2140. type);
  2141. }
  2142. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  2143. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  2144. switch (state[2]) {
  2145. case 1:
  2146. b43_nphy_rssi_select(dev, 1, 2);
  2147. break;
  2148. case 4:
  2149. b43_nphy_rssi_select(dev, 1, 0);
  2150. break;
  2151. case 2:
  2152. b43_nphy_rssi_select(dev, 1, 1);
  2153. break;
  2154. default:
  2155. b43_nphy_rssi_select(dev, 1, 1);
  2156. break;
  2157. }
  2158. switch (state[3]) {
  2159. case 1:
  2160. b43_nphy_rssi_select(dev, 2, 2);
  2161. break;
  2162. case 4:
  2163. b43_nphy_rssi_select(dev, 2, 0);
  2164. break;
  2165. default:
  2166. b43_nphy_rssi_select(dev, 2, 1);
  2167. break;
  2168. }
  2169. b43_nphy_rssi_select(dev, 0, type);
  2170. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  2171. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  2172. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  2173. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  2174. b43_nphy_classifier(dev, 7, class);
  2175. b43_nphy_write_clip_detection(dev, clip_state);
  2176. /* Specs don't say about reset here, but it makes wl and b43 dumps
  2177. identical, it really seems wl performs this */
  2178. b43_nphy_reset_cca(dev);
  2179. }
  2180. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  2181. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  2182. {
  2183. /* TODO */
  2184. }
  2185. /*
  2186. * RSSI Calibration
  2187. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  2188. */
  2189. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  2190. {
  2191. if (dev->phy.rev >= 3) {
  2192. b43_nphy_rev3_rssi_cal(dev);
  2193. } else {
  2194. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  2195. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  2196. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  2197. }
  2198. }
  2199. /*
  2200. * Restore RSSI Calibration
  2201. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  2202. */
  2203. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  2204. {
  2205. struct b43_phy_n *nphy = dev->phy.n;
  2206. u16 *rssical_radio_regs = NULL;
  2207. u16 *rssical_phy_regs = NULL;
  2208. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2209. if (!nphy->rssical_chanspec_2G.center_freq)
  2210. return;
  2211. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  2212. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  2213. } else {
  2214. if (!nphy->rssical_chanspec_5G.center_freq)
  2215. return;
  2216. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  2217. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  2218. }
  2219. /* TODO use some definitions */
  2220. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  2221. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  2222. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  2223. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  2224. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  2225. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  2226. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  2227. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  2228. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  2229. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2230. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2231. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2232. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2233. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2234. }
  2235. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  2236. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  2237. {
  2238. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2239. if (dev->phy.rev >= 6) {
  2240. /* TODO If the chip is 47162
  2241. return txpwrctrl_tx_gain_ipa_rev5 */
  2242. return txpwrctrl_tx_gain_ipa_rev6;
  2243. } else if (dev->phy.rev >= 5) {
  2244. return txpwrctrl_tx_gain_ipa_rev5;
  2245. } else {
  2246. return txpwrctrl_tx_gain_ipa;
  2247. }
  2248. } else {
  2249. return txpwrctrl_tx_gain_ipa_5g;
  2250. }
  2251. }
  2252. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2253. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2254. {
  2255. struct b43_phy_n *nphy = dev->phy.n;
  2256. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2257. u16 tmp;
  2258. u8 offset, i;
  2259. if (dev->phy.rev >= 3) {
  2260. for (i = 0; i < 2; i++) {
  2261. tmp = (i == 0) ? 0x2000 : 0x3000;
  2262. offset = i * 11;
  2263. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2264. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2265. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2266. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2267. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2268. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2269. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2270. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2271. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2272. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2273. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2274. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2275. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2276. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2277. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2278. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2279. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2280. if (nphy->ipa5g_on) {
  2281. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2282. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2283. } else {
  2284. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2285. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2286. }
  2287. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2288. } else {
  2289. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2290. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2291. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2292. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2293. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2294. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2295. if (nphy->ipa2g_on) {
  2296. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2297. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2298. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2299. } else {
  2300. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2301. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2302. }
  2303. }
  2304. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2305. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2306. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2307. }
  2308. } else {
  2309. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2310. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2311. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2312. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2313. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2314. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2315. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2316. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2317. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2318. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2319. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2320. B43_NPHY_BANDCTL_5GHZ)) {
  2321. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2322. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2323. } else {
  2324. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2325. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2326. }
  2327. if (dev->phy.rev < 2) {
  2328. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2329. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2330. } else {
  2331. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2332. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2333. }
  2334. }
  2335. }
  2336. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2337. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2338. struct nphy_txgains target,
  2339. struct nphy_iqcal_params *params)
  2340. {
  2341. int i, j, indx;
  2342. u16 gain;
  2343. if (dev->phy.rev >= 3) {
  2344. params->txgm = target.txgm[core];
  2345. params->pga = target.pga[core];
  2346. params->pad = target.pad[core];
  2347. params->ipa = target.ipa[core];
  2348. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2349. (params->pad << 4) | (params->ipa);
  2350. for (j = 0; j < 5; j++)
  2351. params->ncorr[j] = 0x79;
  2352. } else {
  2353. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2354. (target.txgm[core] << 8);
  2355. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2356. 1 : 0;
  2357. for (i = 0; i < 9; i++)
  2358. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2359. break;
  2360. i = min(i, 8);
  2361. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2362. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2363. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2364. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2365. (params->pad << 2);
  2366. for (j = 0; j < 4; j++)
  2367. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2368. }
  2369. }
  2370. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2371. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2372. {
  2373. struct b43_phy_n *nphy = dev->phy.n;
  2374. int i;
  2375. u16 scale, entry;
  2376. u16 tmp = nphy->txcal_bbmult;
  2377. if (core == 0)
  2378. tmp >>= 8;
  2379. tmp &= 0xff;
  2380. for (i = 0; i < 18; i++) {
  2381. scale = (ladder_lo[i].percent * tmp) / 100;
  2382. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2383. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2384. scale = (ladder_iq[i].percent * tmp) / 100;
  2385. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2386. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2387. }
  2388. }
  2389. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2390. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2391. {
  2392. int i;
  2393. for (i = 0; i < 15; i++)
  2394. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2395. tbl_tx_filter_coef_rev4[2][i]);
  2396. }
  2397. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2398. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2399. {
  2400. int i, j;
  2401. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2402. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2403. for (i = 0; i < 3; i++)
  2404. for (j = 0; j < 15; j++)
  2405. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2406. tbl_tx_filter_coef_rev4[i][j]);
  2407. if (dev->phy.is_40mhz) {
  2408. for (j = 0; j < 15; j++)
  2409. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2410. tbl_tx_filter_coef_rev4[3][j]);
  2411. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2412. for (j = 0; j < 15; j++)
  2413. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2414. tbl_tx_filter_coef_rev4[5][j]);
  2415. }
  2416. if (dev->phy.channel == 14)
  2417. for (j = 0; j < 15; j++)
  2418. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2419. tbl_tx_filter_coef_rev4[6][j]);
  2420. }
  2421. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2422. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2423. {
  2424. struct b43_phy_n *nphy = dev->phy.n;
  2425. u16 curr_gain[2];
  2426. struct nphy_txgains target;
  2427. const u32 *table = NULL;
  2428. if (!nphy->txpwrctrl) {
  2429. int i;
  2430. if (nphy->hang_avoid)
  2431. b43_nphy_stay_in_carrier_search(dev, true);
  2432. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2433. if (nphy->hang_avoid)
  2434. b43_nphy_stay_in_carrier_search(dev, false);
  2435. for (i = 0; i < 2; ++i) {
  2436. if (dev->phy.rev >= 3) {
  2437. target.ipa[i] = curr_gain[i] & 0x000F;
  2438. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2439. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2440. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2441. } else {
  2442. target.ipa[i] = curr_gain[i] & 0x0003;
  2443. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2444. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2445. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2446. }
  2447. }
  2448. } else {
  2449. int i;
  2450. u16 index[2];
  2451. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2452. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2453. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2454. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2455. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2456. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2457. for (i = 0; i < 2; ++i) {
  2458. if (dev->phy.rev >= 3) {
  2459. enum ieee80211_band band =
  2460. b43_current_band(dev->wl);
  2461. if ((nphy->ipa2g_on &&
  2462. band == IEEE80211_BAND_2GHZ) ||
  2463. (nphy->ipa5g_on &&
  2464. band == IEEE80211_BAND_5GHZ)) {
  2465. table = b43_nphy_get_ipa_gain_table(dev);
  2466. } else {
  2467. if (band == IEEE80211_BAND_5GHZ) {
  2468. if (dev->phy.rev == 3)
  2469. table = b43_ntab_tx_gain_rev3_5ghz;
  2470. else if (dev->phy.rev == 4)
  2471. table = b43_ntab_tx_gain_rev4_5ghz;
  2472. else
  2473. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2474. } else {
  2475. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2476. }
  2477. }
  2478. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2479. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2480. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2481. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2482. } else {
  2483. table = b43_ntab_tx_gain_rev0_1_2;
  2484. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2485. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2486. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2487. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2488. }
  2489. }
  2490. }
  2491. return target;
  2492. }
  2493. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2494. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2495. {
  2496. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2497. if (dev->phy.rev >= 3) {
  2498. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2499. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2500. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2501. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2502. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2503. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2504. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2505. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2506. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2507. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2508. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2509. b43_nphy_reset_cca(dev);
  2510. } else {
  2511. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2512. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2513. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2514. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2515. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2516. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2517. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2518. }
  2519. }
  2520. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2521. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2522. {
  2523. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2524. u16 tmp;
  2525. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2526. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2527. if (dev->phy.rev >= 3) {
  2528. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2529. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2530. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2531. regs[2] = tmp;
  2532. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2533. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2534. regs[3] = tmp;
  2535. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2536. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2537. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2538. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2539. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2540. regs[5] = tmp;
  2541. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2542. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2543. regs[6] = tmp;
  2544. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2545. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2546. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2547. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2548. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2549. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2550. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2551. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2552. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2553. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2554. } else {
  2555. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2556. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2557. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2558. regs[2] = tmp;
  2559. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2560. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2561. regs[3] = tmp;
  2562. tmp |= 0x2000;
  2563. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2564. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2565. regs[4] = tmp;
  2566. tmp |= 0x2000;
  2567. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2568. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2569. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2570. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2571. tmp = 0x0180;
  2572. else
  2573. tmp = 0x0120;
  2574. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2575. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2576. }
  2577. }
  2578. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2579. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2580. {
  2581. struct b43_phy_n *nphy = dev->phy.n;
  2582. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2583. u16 *txcal_radio_regs = NULL;
  2584. struct b43_chanspec *iqcal_chanspec;
  2585. u16 *table = NULL;
  2586. if (nphy->hang_avoid)
  2587. b43_nphy_stay_in_carrier_search(dev, 1);
  2588. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2589. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2590. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2591. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2592. table = nphy->cal_cache.txcal_coeffs_2G;
  2593. } else {
  2594. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2595. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2596. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2597. table = nphy->cal_cache.txcal_coeffs_5G;
  2598. }
  2599. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2600. /* TODO use some definitions */
  2601. if (dev->phy.rev >= 3) {
  2602. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2603. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2604. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2605. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2606. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2607. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2608. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2609. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2610. } else {
  2611. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2612. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2613. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2614. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2615. }
  2616. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2617. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2618. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2619. if (nphy->hang_avoid)
  2620. b43_nphy_stay_in_carrier_search(dev, 0);
  2621. }
  2622. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2623. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2624. {
  2625. struct b43_phy_n *nphy = dev->phy.n;
  2626. u16 coef[4];
  2627. u16 *loft = NULL;
  2628. u16 *table = NULL;
  2629. int i;
  2630. u16 *txcal_radio_regs = NULL;
  2631. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2632. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2633. if (!nphy->iqcal_chanspec_2G.center_freq)
  2634. return;
  2635. table = nphy->cal_cache.txcal_coeffs_2G;
  2636. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2637. } else {
  2638. if (!nphy->iqcal_chanspec_5G.center_freq)
  2639. return;
  2640. table = nphy->cal_cache.txcal_coeffs_5G;
  2641. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2642. }
  2643. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2644. for (i = 0; i < 4; i++) {
  2645. if (dev->phy.rev >= 3)
  2646. table[i] = coef[i];
  2647. else
  2648. coef[i] = 0;
  2649. }
  2650. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2651. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2652. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2653. if (dev->phy.rev < 2)
  2654. b43_nphy_tx_iq_workaround(dev);
  2655. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2656. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2657. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2658. } else {
  2659. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2660. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2661. }
  2662. /* TODO use some definitions */
  2663. if (dev->phy.rev >= 3) {
  2664. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2665. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2666. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2667. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2668. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2669. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2670. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2671. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2672. } else {
  2673. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2674. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2675. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2676. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2677. }
  2678. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2679. }
  2680. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2681. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2682. struct nphy_txgains target,
  2683. bool full, bool mphase)
  2684. {
  2685. struct b43_phy_n *nphy = dev->phy.n;
  2686. int i;
  2687. int error = 0;
  2688. int freq;
  2689. bool avoid = false;
  2690. u8 length;
  2691. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  2692. const u16 *table;
  2693. bool phy6or5x;
  2694. u16 buffer[11];
  2695. u16 diq_start = 0;
  2696. u16 save[2];
  2697. u16 gain[2];
  2698. struct nphy_iqcal_params params[2];
  2699. bool updated[2] = { };
  2700. b43_nphy_stay_in_carrier_search(dev, true);
  2701. if (dev->phy.rev >= 4) {
  2702. avoid = nphy->hang_avoid;
  2703. nphy->hang_avoid = 0;
  2704. }
  2705. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2706. for (i = 0; i < 2; i++) {
  2707. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2708. gain[i] = params[i].cal_gain;
  2709. }
  2710. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2711. b43_nphy_tx_cal_radio_setup(dev);
  2712. b43_nphy_tx_cal_phy_setup(dev);
  2713. phy6or5x = dev->phy.rev >= 6 ||
  2714. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2715. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2716. if (phy6or5x) {
  2717. if (dev->phy.is_40mhz) {
  2718. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2719. tbl_tx_iqlo_cal_loft_ladder_40);
  2720. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2721. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2722. } else {
  2723. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2724. tbl_tx_iqlo_cal_loft_ladder_20);
  2725. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2726. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2727. }
  2728. }
  2729. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2730. if (!dev->phy.is_40mhz)
  2731. freq = 2500;
  2732. else
  2733. freq = 5000;
  2734. if (nphy->mphase_cal_phase_id > 2)
  2735. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2736. 0xFFFF, 0, true, false);
  2737. else
  2738. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2739. if (error == 0) {
  2740. if (nphy->mphase_cal_phase_id > 2) {
  2741. table = nphy->mphase_txcal_bestcoeffs;
  2742. length = 11;
  2743. if (dev->phy.rev < 3)
  2744. length -= 2;
  2745. } else {
  2746. if (!full && nphy->txiqlocal_coeffsvalid) {
  2747. table = nphy->txiqlocal_bestc;
  2748. length = 11;
  2749. if (dev->phy.rev < 3)
  2750. length -= 2;
  2751. } else {
  2752. full = true;
  2753. if (dev->phy.rev >= 3) {
  2754. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2755. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2756. } else {
  2757. table = tbl_tx_iqlo_cal_startcoefs;
  2758. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2759. }
  2760. }
  2761. }
  2762. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2763. if (full) {
  2764. if (dev->phy.rev >= 3)
  2765. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2766. else
  2767. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2768. } else {
  2769. if (dev->phy.rev >= 3)
  2770. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2771. else
  2772. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2773. }
  2774. if (mphase) {
  2775. count = nphy->mphase_txcal_cmdidx;
  2776. numb = min(max,
  2777. (u16)(count + nphy->mphase_txcal_numcmds));
  2778. } else {
  2779. count = 0;
  2780. numb = max;
  2781. }
  2782. for (; count < numb; count++) {
  2783. if (full) {
  2784. if (dev->phy.rev >= 3)
  2785. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2786. else
  2787. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2788. } else {
  2789. if (dev->phy.rev >= 3)
  2790. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2791. else
  2792. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2793. }
  2794. core = (cmd & 0x3000) >> 12;
  2795. type = (cmd & 0x0F00) >> 8;
  2796. if (phy6or5x && updated[core] == 0) {
  2797. b43_nphy_update_tx_cal_ladder(dev, core);
  2798. updated[core] = 1;
  2799. }
  2800. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2801. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2802. if (type == 1 || type == 3 || type == 4) {
  2803. buffer[0] = b43_ntab_read(dev,
  2804. B43_NTAB16(15, 69 + core));
  2805. diq_start = buffer[0];
  2806. buffer[0] = 0;
  2807. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2808. 0);
  2809. }
  2810. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2811. for (i = 0; i < 2000; i++) {
  2812. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2813. if (tmp & 0xC000)
  2814. break;
  2815. udelay(10);
  2816. }
  2817. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2818. buffer);
  2819. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2820. buffer);
  2821. if (type == 1 || type == 3 || type == 4)
  2822. buffer[0] = diq_start;
  2823. }
  2824. if (mphase)
  2825. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2826. last = (dev->phy.rev < 3) ? 6 : 7;
  2827. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2828. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2829. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2830. if (dev->phy.rev < 3) {
  2831. buffer[0] = 0;
  2832. buffer[1] = 0;
  2833. buffer[2] = 0;
  2834. buffer[3] = 0;
  2835. }
  2836. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2837. buffer);
  2838. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2839. buffer);
  2840. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2841. buffer);
  2842. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2843. buffer);
  2844. length = 11;
  2845. if (dev->phy.rev < 3)
  2846. length -= 2;
  2847. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2848. nphy->txiqlocal_bestc);
  2849. nphy->txiqlocal_coeffsvalid = true;
  2850. nphy->txiqlocal_chanspec.center_freq =
  2851. dev->phy.channel_freq;
  2852. nphy->txiqlocal_chanspec.channel_type =
  2853. dev->phy.channel_type;
  2854. } else {
  2855. length = 11;
  2856. if (dev->phy.rev < 3)
  2857. length -= 2;
  2858. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2859. nphy->mphase_txcal_bestcoeffs);
  2860. }
  2861. b43_nphy_stop_playback(dev);
  2862. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2863. }
  2864. b43_nphy_tx_cal_phy_cleanup(dev);
  2865. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2866. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2867. b43_nphy_tx_iq_workaround(dev);
  2868. if (dev->phy.rev >= 4)
  2869. nphy->hang_avoid = avoid;
  2870. b43_nphy_stay_in_carrier_search(dev, false);
  2871. return error;
  2872. }
  2873. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2874. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2875. {
  2876. struct b43_phy_n *nphy = dev->phy.n;
  2877. u8 i;
  2878. u16 buffer[7];
  2879. bool equal = true;
  2880. if (!nphy->txiqlocal_coeffsvalid ||
  2881. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  2882. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  2883. return;
  2884. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2885. for (i = 0; i < 4; i++) {
  2886. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2887. equal = false;
  2888. break;
  2889. }
  2890. }
  2891. if (!equal) {
  2892. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2893. nphy->txiqlocal_bestc);
  2894. for (i = 0; i < 4; i++)
  2895. buffer[i] = 0;
  2896. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2897. buffer);
  2898. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2899. &nphy->txiqlocal_bestc[5]);
  2900. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2901. &nphy->txiqlocal_bestc[5]);
  2902. }
  2903. }
  2904. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2905. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2906. struct nphy_txgains target, u8 type, bool debug)
  2907. {
  2908. struct b43_phy_n *nphy = dev->phy.n;
  2909. int i, j, index;
  2910. u8 rfctl[2];
  2911. u8 afectl_core;
  2912. u16 tmp[6];
  2913. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  2914. u32 real, imag;
  2915. enum ieee80211_band band;
  2916. u8 use;
  2917. u16 cur_hpf;
  2918. u16 lna[3] = { 3, 3, 1 };
  2919. u16 hpf1[3] = { 7, 2, 0 };
  2920. u16 hpf2[3] = { 2, 0, 0 };
  2921. u32 power[3] = { };
  2922. u16 gain_save[2];
  2923. u16 cal_gain[2];
  2924. struct nphy_iqcal_params cal_params[2];
  2925. struct nphy_iq_est est;
  2926. int ret = 0;
  2927. bool playtone = true;
  2928. int desired = 13;
  2929. b43_nphy_stay_in_carrier_search(dev, 1);
  2930. if (dev->phy.rev < 2)
  2931. b43_nphy_reapply_tx_cal_coeffs(dev);
  2932. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2933. for (i = 0; i < 2; i++) {
  2934. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2935. cal_gain[i] = cal_params[i].cal_gain;
  2936. }
  2937. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2938. for (i = 0; i < 2; i++) {
  2939. if (i == 0) {
  2940. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2941. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2942. afectl_core = B43_NPHY_AFECTL_C1;
  2943. } else {
  2944. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2945. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2946. afectl_core = B43_NPHY_AFECTL_C2;
  2947. }
  2948. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2949. tmp[2] = b43_phy_read(dev, afectl_core);
  2950. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2951. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2952. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2953. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2954. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2955. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2956. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2957. (1 - i));
  2958. b43_phy_set(dev, afectl_core, 0x0006);
  2959. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2960. band = b43_current_band(dev->wl);
  2961. if (nphy->rxcalparams & 0xFF000000) {
  2962. if (band == IEEE80211_BAND_5GHZ)
  2963. b43_phy_write(dev, rfctl[0], 0x140);
  2964. else
  2965. b43_phy_write(dev, rfctl[0], 0x110);
  2966. } else {
  2967. if (band == IEEE80211_BAND_5GHZ)
  2968. b43_phy_write(dev, rfctl[0], 0x180);
  2969. else
  2970. b43_phy_write(dev, rfctl[0], 0x120);
  2971. }
  2972. if (band == IEEE80211_BAND_5GHZ)
  2973. b43_phy_write(dev, rfctl[1], 0x148);
  2974. else
  2975. b43_phy_write(dev, rfctl[1], 0x114);
  2976. if (nphy->rxcalparams & 0x10000) {
  2977. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2978. (i + 1));
  2979. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2980. (2 - i));
  2981. }
  2982. for (j = 0; j < 4; j++) {
  2983. if (j < 3) {
  2984. cur_lna = lna[j];
  2985. cur_hpf1 = hpf1[j];
  2986. cur_hpf2 = hpf2[j];
  2987. } else {
  2988. if (power[1] > 10000) {
  2989. use = 1;
  2990. cur_hpf = cur_hpf1;
  2991. index = 2;
  2992. } else {
  2993. if (power[0] > 10000) {
  2994. use = 1;
  2995. cur_hpf = cur_hpf1;
  2996. index = 1;
  2997. } else {
  2998. index = 0;
  2999. use = 2;
  3000. cur_hpf = cur_hpf2;
  3001. }
  3002. }
  3003. cur_lna = lna[index];
  3004. cur_hpf1 = hpf1[index];
  3005. cur_hpf2 = hpf2[index];
  3006. cur_hpf += desired - hweight32(power[index]);
  3007. cur_hpf = clamp_val(cur_hpf, 0, 10);
  3008. if (use == 1)
  3009. cur_hpf1 = cur_hpf;
  3010. else
  3011. cur_hpf2 = cur_hpf;
  3012. }
  3013. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  3014. (cur_lna << 2));
  3015. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  3016. false);
  3017. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3018. b43_nphy_stop_playback(dev);
  3019. if (playtone) {
  3020. ret = b43_nphy_tx_tone(dev, 4000,
  3021. (nphy->rxcalparams & 0xFFFF),
  3022. false, false);
  3023. playtone = false;
  3024. } else {
  3025. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  3026. false, false);
  3027. }
  3028. if (ret == 0) {
  3029. if (j < 3) {
  3030. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  3031. false);
  3032. if (i == 0) {
  3033. real = est.i0_pwr;
  3034. imag = est.q0_pwr;
  3035. } else {
  3036. real = est.i1_pwr;
  3037. imag = est.q1_pwr;
  3038. }
  3039. power[i] = ((real + imag) / 1024) + 1;
  3040. } else {
  3041. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  3042. }
  3043. b43_nphy_stop_playback(dev);
  3044. }
  3045. if (ret != 0)
  3046. break;
  3047. }
  3048. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  3049. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  3050. b43_phy_write(dev, rfctl[1], tmp[5]);
  3051. b43_phy_write(dev, rfctl[0], tmp[4]);
  3052. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  3053. b43_phy_write(dev, afectl_core, tmp[2]);
  3054. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  3055. if (ret != 0)
  3056. break;
  3057. }
  3058. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  3059. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3060. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3061. b43_nphy_stay_in_carrier_search(dev, 0);
  3062. return ret;
  3063. }
  3064. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  3065. struct nphy_txgains target, u8 type, bool debug)
  3066. {
  3067. return -1;
  3068. }
  3069. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  3070. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  3071. struct nphy_txgains target, u8 type, bool debug)
  3072. {
  3073. if (dev->phy.rev >= 3)
  3074. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  3075. else
  3076. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  3077. }
  3078. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  3079. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  3080. {
  3081. struct b43_phy *phy = &dev->phy;
  3082. struct b43_phy_n *nphy = phy->n;
  3083. /* u16 buf[16]; it's rev3+ */
  3084. nphy->phyrxchain = mask;
  3085. if (0 /* FIXME clk */)
  3086. return;
  3087. b43_mac_suspend(dev);
  3088. if (nphy->hang_avoid)
  3089. b43_nphy_stay_in_carrier_search(dev, true);
  3090. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3091. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  3092. if ((mask & 0x3) != 0x3) {
  3093. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  3094. if (dev->phy.rev >= 3) {
  3095. /* TODO */
  3096. }
  3097. } else {
  3098. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  3099. if (dev->phy.rev >= 3) {
  3100. /* TODO */
  3101. }
  3102. }
  3103. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3104. if (nphy->hang_avoid)
  3105. b43_nphy_stay_in_carrier_search(dev, false);
  3106. b43_mac_enable(dev);
  3107. }
  3108. /*
  3109. * Init N-PHY
  3110. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  3111. */
  3112. int b43_phy_initn(struct b43_wldev *dev)
  3113. {
  3114. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3115. struct b43_phy *phy = &dev->phy;
  3116. struct b43_phy_n *nphy = phy->n;
  3117. u8 tx_pwr_state;
  3118. struct nphy_txgains target;
  3119. u16 tmp;
  3120. enum ieee80211_band tmp2;
  3121. bool do_rssi_cal;
  3122. u16 clip[2];
  3123. bool do_cal = false;
  3124. if ((dev->phy.rev >= 3) &&
  3125. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  3126. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  3127. chipco_set32(&dev->sdev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  3128. }
  3129. nphy->deaf_count = 0;
  3130. b43_nphy_tables_init(dev);
  3131. nphy->crsminpwr_adjusted = false;
  3132. nphy->noisevars_adjusted = false;
  3133. /* Clear all overrides */
  3134. if (dev->phy.rev >= 3) {
  3135. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  3136. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3137. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  3138. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  3139. } else {
  3140. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3141. }
  3142. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  3143. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  3144. if (dev->phy.rev < 6) {
  3145. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  3146. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  3147. }
  3148. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  3149. ~(B43_NPHY_RFSEQMODE_CAOVER |
  3150. B43_NPHY_RFSEQMODE_TROVER));
  3151. if (dev->phy.rev >= 3)
  3152. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  3153. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  3154. if (dev->phy.rev <= 2) {
  3155. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  3156. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  3157. ~B43_NPHY_BPHY_CTL3_SCALE,
  3158. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  3159. }
  3160. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  3161. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  3162. if (sprom->boardflags2_lo & 0x100 ||
  3163. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3164. dev->dev->board_type == 0x8B))
  3165. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  3166. else
  3167. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  3168. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  3169. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  3170. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  3171. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  3172. b43_nphy_update_txrx_chain(dev);
  3173. if (phy->rev < 2) {
  3174. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  3175. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  3176. }
  3177. tmp2 = b43_current_band(dev->wl);
  3178. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  3179. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  3180. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  3181. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  3182. nphy->papd_epsilon_offset[0] << 7);
  3183. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  3184. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  3185. nphy->papd_epsilon_offset[1] << 7);
  3186. b43_nphy_int_pa_set_tx_dig_filters(dev);
  3187. } else if (phy->rev >= 5) {
  3188. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  3189. }
  3190. b43_nphy_workarounds(dev);
  3191. /* Reset CCA, in init code it differs a little from standard way */
  3192. b43_nphy_bmac_clock_fgc(dev, 1);
  3193. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  3194. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  3195. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  3196. b43_nphy_bmac_clock_fgc(dev, 0);
  3197. b43_mac_phy_clock_set(dev, true);
  3198. b43_nphy_pa_override(dev, false);
  3199. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3200. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3201. b43_nphy_pa_override(dev, true);
  3202. b43_nphy_classifier(dev, 0, 0);
  3203. b43_nphy_read_clip_detection(dev, clip);
  3204. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3205. b43_nphy_bphy_init(dev);
  3206. tx_pwr_state = nphy->txpwrctrl;
  3207. b43_nphy_tx_power_ctrl(dev, false);
  3208. b43_nphy_tx_power_fix(dev);
  3209. /* TODO N PHY TX Power Control Idle TSSI */
  3210. /* TODO N PHY TX Power Control Setup */
  3211. if (phy->rev >= 3) {
  3212. /* TODO */
  3213. } else {
  3214. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  3215. b43_ntab_tx_gain_rev0_1_2);
  3216. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  3217. b43_ntab_tx_gain_rev0_1_2);
  3218. }
  3219. if (nphy->phyrxchain != 3)
  3220. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3221. if (nphy->mphase_cal_phase_id > 0)
  3222. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3223. do_rssi_cal = false;
  3224. if (phy->rev >= 3) {
  3225. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3226. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3227. else
  3228. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3229. if (do_rssi_cal)
  3230. b43_nphy_rssi_cal(dev);
  3231. else
  3232. b43_nphy_restore_rssi_cal(dev);
  3233. } else {
  3234. b43_nphy_rssi_cal(dev);
  3235. }
  3236. if (!((nphy->measure_hold & 0x6) != 0)) {
  3237. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3238. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3239. else
  3240. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3241. if (nphy->mute)
  3242. do_cal = false;
  3243. if (do_cal) {
  3244. target = b43_nphy_get_tx_gains(dev);
  3245. if (nphy->antsel_type == 2)
  3246. b43_nphy_superswitch_init(dev, true);
  3247. if (nphy->perical != 2) {
  3248. b43_nphy_rssi_cal(dev);
  3249. if (phy->rev >= 3) {
  3250. nphy->cal_orig_pwr_idx[0] =
  3251. nphy->txpwrindex[0].index_internal;
  3252. nphy->cal_orig_pwr_idx[1] =
  3253. nphy->txpwrindex[1].index_internal;
  3254. /* TODO N PHY Pre Calibrate TX Gain */
  3255. target = b43_nphy_get_tx_gains(dev);
  3256. }
  3257. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3258. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3259. b43_nphy_save_cal(dev);
  3260. } else if (nphy->mphase_cal_phase_id == 0)
  3261. ;/* N PHY Periodic Calibration with arg 3 */
  3262. } else {
  3263. b43_nphy_restore_cal(dev);
  3264. }
  3265. }
  3266. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3267. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3268. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3269. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3270. if (phy->rev >= 3 && phy->rev <= 6)
  3271. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3272. b43_nphy_tx_lp_fbw(dev);
  3273. if (phy->rev >= 3)
  3274. b43_nphy_spur_workaround(dev);
  3275. return 0;
  3276. }
  3277. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3278. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3279. const struct b43_phy_n_sfo_cfg *e,
  3280. struct ieee80211_channel *new_channel)
  3281. {
  3282. struct b43_phy *phy = &dev->phy;
  3283. struct b43_phy_n *nphy = dev->phy.n;
  3284. u16 old_band_5ghz;
  3285. u32 tmp32;
  3286. old_band_5ghz =
  3287. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3288. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3289. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3290. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3291. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3292. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3293. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3294. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3295. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3296. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3297. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3298. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3299. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3300. }
  3301. b43_chantab_phy_upload(dev, e);
  3302. if (new_channel->hw_value == 14) {
  3303. b43_nphy_classifier(dev, 2, 0);
  3304. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3305. } else {
  3306. b43_nphy_classifier(dev, 2, 2);
  3307. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3308. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3309. }
  3310. if (!nphy->txpwrctrl)
  3311. b43_nphy_tx_power_fix(dev);
  3312. if (dev->phy.rev < 3)
  3313. b43_nphy_adjust_lna_gain_table(dev);
  3314. b43_nphy_tx_lp_fbw(dev);
  3315. if (dev->phy.rev >= 3 && 0) {
  3316. /* TODO */
  3317. }
  3318. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3319. if (phy->rev >= 3)
  3320. b43_nphy_spur_workaround(dev);
  3321. }
  3322. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3323. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3324. struct ieee80211_channel *channel,
  3325. enum nl80211_channel_type channel_type)
  3326. {
  3327. struct b43_phy *phy = &dev->phy;
  3328. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  3329. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  3330. u8 tmp;
  3331. if (dev->phy.rev >= 3) {
  3332. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3333. channel->center_freq);
  3334. if (!tabent_r3)
  3335. return -ESRCH;
  3336. } else {
  3337. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3338. channel->hw_value);
  3339. if (!tabent_r2)
  3340. return -ESRCH;
  3341. }
  3342. /* Channel is set later in common code, but we need to set it on our
  3343. own to let this function's subcalls work properly. */
  3344. phy->channel = channel->hw_value;
  3345. phy->channel_freq = channel->center_freq;
  3346. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3347. b43_channel_type_is_40mhz(channel_type))
  3348. ; /* TODO: BMAC BW Set (channel_type) */
  3349. if (channel_type == NL80211_CHAN_HT40PLUS)
  3350. b43_phy_set(dev, B43_NPHY_RXCTL,
  3351. B43_NPHY_RXCTL_BSELU20);
  3352. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3353. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3354. ~B43_NPHY_RXCTL_BSELU20);
  3355. if (dev->phy.rev >= 3) {
  3356. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3357. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3358. b43_radio_2056_setup(dev, tabent_r3);
  3359. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3360. } else {
  3361. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3362. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3363. b43_radio_2055_setup(dev, tabent_r2);
  3364. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3365. }
  3366. return 0;
  3367. }
  3368. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3369. {
  3370. struct b43_phy_n *nphy;
  3371. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3372. if (!nphy)
  3373. return -ENOMEM;
  3374. dev->phy.n = nphy;
  3375. return 0;
  3376. }
  3377. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3378. {
  3379. struct b43_phy *phy = &dev->phy;
  3380. struct b43_phy_n *nphy = phy->n;
  3381. memset(nphy, 0, sizeof(*nphy));
  3382. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  3383. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3384. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3385. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3386. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3387. }
  3388. static void b43_nphy_op_free(struct b43_wldev *dev)
  3389. {
  3390. struct b43_phy *phy = &dev->phy;
  3391. struct b43_phy_n *nphy = phy->n;
  3392. kfree(nphy);
  3393. phy->n = NULL;
  3394. }
  3395. static int b43_nphy_op_init(struct b43_wldev *dev)
  3396. {
  3397. return b43_phy_initn(dev);
  3398. }
  3399. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3400. {
  3401. #if B43_DEBUG
  3402. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3403. /* OFDM registers are onnly available on A/G-PHYs */
  3404. b43err(dev->wl, "Invalid OFDM PHY access at "
  3405. "0x%04X on N-PHY\n", offset);
  3406. dump_stack();
  3407. }
  3408. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3409. /* Ext-G registers are only available on G-PHYs */
  3410. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3411. "0x%04X on N-PHY\n", offset);
  3412. dump_stack();
  3413. }
  3414. #endif /* B43_DEBUG */
  3415. }
  3416. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3417. {
  3418. check_phyreg(dev, reg);
  3419. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3420. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3421. }
  3422. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3423. {
  3424. check_phyreg(dev, reg);
  3425. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3426. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3427. }
  3428. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3429. u16 set)
  3430. {
  3431. check_phyreg(dev, reg);
  3432. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3433. b43_write16(dev, B43_MMIO_PHY_DATA,
  3434. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3435. }
  3436. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3437. {
  3438. /* Register 1 is a 32-bit register. */
  3439. B43_WARN_ON(reg == 1);
  3440. /* N-PHY needs 0x100 for read access */
  3441. reg |= 0x100;
  3442. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3443. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3444. }
  3445. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3446. {
  3447. /* Register 1 is a 32-bit register. */
  3448. B43_WARN_ON(reg == 1);
  3449. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3450. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3451. }
  3452. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3453. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3454. bool blocked)
  3455. {
  3456. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3457. b43err(dev->wl, "MAC not suspended\n");
  3458. if (blocked) {
  3459. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3460. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3461. if (dev->phy.rev >= 3) {
  3462. b43_radio_mask(dev, 0x09, ~0x2);
  3463. b43_radio_write(dev, 0x204D, 0);
  3464. b43_radio_write(dev, 0x2053, 0);
  3465. b43_radio_write(dev, 0x2058, 0);
  3466. b43_radio_write(dev, 0x205E, 0);
  3467. b43_radio_mask(dev, 0x2062, ~0xF0);
  3468. b43_radio_write(dev, 0x2064, 0);
  3469. b43_radio_write(dev, 0x304D, 0);
  3470. b43_radio_write(dev, 0x3053, 0);
  3471. b43_radio_write(dev, 0x3058, 0);
  3472. b43_radio_write(dev, 0x305E, 0);
  3473. b43_radio_mask(dev, 0x3062, ~0xF0);
  3474. b43_radio_write(dev, 0x3064, 0);
  3475. }
  3476. } else {
  3477. if (dev->phy.rev >= 3) {
  3478. b43_radio_init2056(dev);
  3479. b43_switch_channel(dev, dev->phy.channel);
  3480. } else {
  3481. b43_radio_init2055(dev);
  3482. }
  3483. }
  3484. }
  3485. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  3486. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3487. {
  3488. u16 override = on ? 0x0 : 0x7FFF;
  3489. u16 core = on ? 0xD : 0x00FD;
  3490. if (dev->phy.rev >= 3) {
  3491. if (on) {
  3492. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3493. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3494. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3495. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3496. } else {
  3497. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3498. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3499. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3500. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3501. }
  3502. } else {
  3503. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3504. }
  3505. }
  3506. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3507. unsigned int new_channel)
  3508. {
  3509. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3510. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3511. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3512. if ((new_channel < 1) || (new_channel > 14))
  3513. return -EINVAL;
  3514. } else {
  3515. if (new_channel > 200)
  3516. return -EINVAL;
  3517. }
  3518. return b43_nphy_set_channel(dev, channel, channel_type);
  3519. }
  3520. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3521. {
  3522. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3523. return 1;
  3524. return 36;
  3525. }
  3526. const struct b43_phy_operations b43_phyops_n = {
  3527. .allocate = b43_nphy_op_allocate,
  3528. .free = b43_nphy_op_free,
  3529. .prepare_structs = b43_nphy_op_prepare_structs,
  3530. .init = b43_nphy_op_init,
  3531. .phy_read = b43_nphy_op_read,
  3532. .phy_write = b43_nphy_op_write,
  3533. .phy_maskset = b43_nphy_op_maskset,
  3534. .radio_read = b43_nphy_op_radio_read,
  3535. .radio_write = b43_nphy_op_radio_write,
  3536. .software_rfkill = b43_nphy_op_software_rfkill,
  3537. .switch_analog = b43_nphy_op_switch_analog,
  3538. .switch_channel = b43_nphy_op_switch_channel,
  3539. .get_default_chan = b43_nphy_op_get_default_chan,
  3540. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3541. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3542. };