hpt34x.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. * linux/drivers/ide/pci/hpt34x.c Version 0.40 Sept 10, 2002
  3. *
  4. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  5. * May be copied or modified under the terms of the GNU General Public License
  6. *
  7. *
  8. * 00:12.0 Unknown mass storage controller:
  9. * Triones Technologies, Inc.
  10. * Unknown device 0003 (rev 01)
  11. *
  12. * hde: UDMA 2 (0x0000 0x0002) (0x0000 0x0010)
  13. * hdf: UDMA 2 (0x0002 0x0012) (0x0010 0x0030)
  14. * hde: DMA 2 (0x0000 0x0002) (0x0000 0x0010)
  15. * hdf: DMA 2 (0x0002 0x0012) (0x0010 0x0030)
  16. * hdg: DMA 1 (0x0012 0x0052) (0x0030 0x0070)
  17. * hdh: DMA 1 (0x0052 0x0252) (0x0070 0x00f0)
  18. *
  19. * ide-pci.c reference
  20. *
  21. * Since there are two cards that report almost identically,
  22. * the only discernable difference is the values reported in pcicmd.
  23. * Booting-BIOS card or HPT363 :: pcicmd == 0x07
  24. * Non-bootable card or HPT343 :: pcicmd == 0x05
  25. */
  26. #include <linux/module.h>
  27. #include <linux/types.h>
  28. #include <linux/kernel.h>
  29. #include <linux/delay.h>
  30. #include <linux/timer.h>
  31. #include <linux/mm.h>
  32. #include <linux/ioport.h>
  33. #include <linux/blkdev.h>
  34. #include <linux/hdreg.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/ide.h>
  39. #include <asm/io.h>
  40. #include <asm/irq.h>
  41. #define HPT343_DEBUG_DRIVE_INFO 0
  42. static u8 hpt34x_ratemask (ide_drive_t *drive)
  43. {
  44. return 1;
  45. }
  46. static int hpt34x_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  47. {
  48. struct pci_dev *dev = HWIF(drive)->pci_dev;
  49. u8 speed = ide_rate_filter(hpt34x_ratemask(drive), xferspeed);
  50. u32 reg1= 0, tmp1 = 0, reg2 = 0, tmp2 = 0;
  51. u8 hi_speed, lo_speed;
  52. hi_speed = speed >> 4;
  53. lo_speed = speed & 0x0f;
  54. if (hi_speed & 7) {
  55. hi_speed = (hi_speed & 4) ? 0x01 : 0x10;
  56. } else {
  57. lo_speed <<= 5;
  58. lo_speed >>= 5;
  59. }
  60. pci_read_config_dword(dev, 0x44, &reg1);
  61. pci_read_config_dword(dev, 0x48, &reg2);
  62. tmp1 = ((lo_speed << (3*drive->dn)) | (reg1 & ~(7 << (3*drive->dn))));
  63. tmp2 = ((hi_speed << drive->dn) | (reg2 & ~(0x11 << drive->dn)));
  64. pci_write_config_dword(dev, 0x44, tmp1);
  65. pci_write_config_dword(dev, 0x48, tmp2);
  66. #if HPT343_DEBUG_DRIVE_INFO
  67. printk("%s: %s drive%d (0x%04x 0x%04x) (0x%04x 0x%04x)" \
  68. " (0x%02x 0x%02x)\n",
  69. drive->name, ide_xfer_verbose(speed),
  70. drive->dn, reg1, tmp1, reg2, tmp2,
  71. hi_speed, lo_speed);
  72. #endif /* HPT343_DEBUG_DRIVE_INFO */
  73. return(ide_config_drive_speed(drive, speed));
  74. }
  75. static void hpt34x_tune_drive (ide_drive_t *drive, u8 pio)
  76. {
  77. pio = ide_get_best_pio_mode(drive, pio, 5, NULL);
  78. (void) hpt34x_tune_chipset(drive, (XFER_PIO_0 + pio));
  79. }
  80. /*
  81. * This allows the configuration of ide_pci chipset registers
  82. * for cards that learn about the drive's UDMA, DMA, PIO capabilities
  83. * after the drive is reported by the OS. Initially for designed for
  84. * HPT343 UDMA chipset by HighPoint|Triones Technologies, Inc.
  85. */
  86. static int config_chipset_for_dma (ide_drive_t *drive)
  87. {
  88. u8 speed = ide_dma_speed(drive, hpt34x_ratemask(drive));
  89. if (!(speed))
  90. return 0;
  91. (void) hpt34x_tune_chipset(drive, speed);
  92. return ide_dma_enable(drive);
  93. }
  94. static int hpt34x_config_drive_xfer_rate (ide_drive_t *drive)
  95. {
  96. drive->init_speed = 0;
  97. if (ide_use_dma(drive) && config_chipset_for_dma(drive))
  98. #ifndef CONFIG_HPT34X_AUTODMA
  99. return -1;
  100. #else
  101. return 0;
  102. #endif
  103. if (ide_use_fast_pio(drive))
  104. hpt34x_tune_drive(drive, 255);
  105. return -1;
  106. }
  107. /*
  108. * If the BIOS does not set the IO base addaress to XX00, 343 will fail.
  109. */
  110. #define HPT34X_PCI_INIT_REG 0x80
  111. static unsigned int __devinit init_chipset_hpt34x(struct pci_dev *dev, const char *name)
  112. {
  113. int i = 0;
  114. unsigned long hpt34xIoBase = pci_resource_start(dev, 4);
  115. unsigned long hpt_addr[4] = { 0x20, 0x34, 0x28, 0x3c };
  116. unsigned long hpt_addr_len[4] = { 7, 3, 7, 3 };
  117. u16 cmd;
  118. unsigned long flags;
  119. local_irq_save(flags);
  120. pci_write_config_byte(dev, HPT34X_PCI_INIT_REG, 0x00);
  121. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  122. if (cmd & PCI_COMMAND_MEMORY) {
  123. if (pci_resource_start(dev, PCI_ROM_RESOURCE)) {
  124. pci_write_config_dword(dev, PCI_ROM_ADDRESS,
  125. dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
  126. printk(KERN_INFO "HPT345: ROM enabled at 0x%08lx\n",
  127. (unsigned long)dev->resource[PCI_ROM_RESOURCE].start);
  128. }
  129. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0xF0);
  130. } else {
  131. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
  132. }
  133. /*
  134. * Since 20-23 can be assigned and are R/W, we correct them.
  135. */
  136. pci_write_config_word(dev, PCI_COMMAND, cmd & ~PCI_COMMAND_IO);
  137. for(i=0; i<4; i++) {
  138. dev->resource[i].start = (hpt34xIoBase + hpt_addr[i]);
  139. dev->resource[i].end = dev->resource[i].start + hpt_addr_len[i];
  140. dev->resource[i].flags = IORESOURCE_IO;
  141. pci_write_config_dword(dev,
  142. (PCI_BASE_ADDRESS_0 + (i * 4)),
  143. dev->resource[i].start);
  144. }
  145. pci_write_config_word(dev, PCI_COMMAND, cmd);
  146. local_irq_restore(flags);
  147. return dev->irq;
  148. }
  149. static void __devinit init_hwif_hpt34x(ide_hwif_t *hwif)
  150. {
  151. u16 pcicmd = 0;
  152. hwif->autodma = 0;
  153. hwif->tuneproc = &hpt34x_tune_drive;
  154. hwif->speedproc = &hpt34x_tune_chipset;
  155. hwif->drives[0].autotune = 1;
  156. hwif->drives[1].autotune = 1;
  157. pci_read_config_word(hwif->pci_dev, PCI_COMMAND, &pcicmd);
  158. if (!hwif->dma_base)
  159. return;
  160. hwif->ultra_mask = 0x07;
  161. hwif->mwdma_mask = 0x07;
  162. hwif->swdma_mask = 0x07;
  163. hwif->ide_dma_check = &hpt34x_config_drive_xfer_rate;
  164. if (!noautodma)
  165. hwif->autodma = (pcicmd & PCI_COMMAND_MEMORY) ? 1 : 0;
  166. hwif->drives[0].autodma = hwif->autodma;
  167. hwif->drives[1].autodma = hwif->autodma;
  168. }
  169. static ide_pci_device_t hpt34x_chipset __devinitdata = {
  170. .name = "HPT34X",
  171. .init_chipset = init_chipset_hpt34x,
  172. .init_hwif = init_hwif_hpt34x,
  173. .channels = 2,
  174. .autodma = NOAUTODMA,
  175. .bootable = NEVER_BOARD,
  176. .extra = 16
  177. };
  178. static int __devinit hpt34x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  179. {
  180. ide_pci_device_t *d = &hpt34x_chipset;
  181. static char *chipset_names[] = {"HPT343", "HPT345"};
  182. u16 pcicmd = 0;
  183. pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
  184. d->name = chipset_names[(pcicmd & PCI_COMMAND_MEMORY) ? 1 : 0];
  185. d->bootable = (pcicmd & PCI_COMMAND_MEMORY) ? OFF_BOARD : NEVER_BOARD;
  186. return ide_setup_pci_device(dev, d);
  187. }
  188. static struct pci_device_id hpt34x_pci_tbl[] = {
  189. { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT343, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  190. { 0, },
  191. };
  192. MODULE_DEVICE_TABLE(pci, hpt34x_pci_tbl);
  193. static struct pci_driver driver = {
  194. .name = "HPT34x_IDE",
  195. .id_table = hpt34x_pci_tbl,
  196. .probe = hpt34x_init_one,
  197. };
  198. static int __init hpt34x_ide_init(void)
  199. {
  200. return ide_pci_register_driver(&driver);
  201. }
  202. module_init(hpt34x_ide_init);
  203. MODULE_AUTHOR("Andre Hedrick");
  204. MODULE_DESCRIPTION("PCI driver module for Highpoint 34x IDE");
  205. MODULE_LICENSE("GPL");