aec62xx.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439
  1. /*
  2. * linux/drivers/ide/pci/aec62xx.c Version 0.11 March 27, 2002
  3. *
  4. * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
  5. *
  6. */
  7. #include <linux/module.h>
  8. #include <linux/types.h>
  9. #include <linux/pci.h>
  10. #include <linux/delay.h>
  11. #include <linux/hdreg.h>
  12. #include <linux/ide.h>
  13. #include <linux/init.h>
  14. #include <asm/io.h>
  15. struct chipset_bus_clock_list_entry {
  16. u8 xfer_speed;
  17. u8 chipset_settings;
  18. u8 ultra_settings;
  19. };
  20. static const struct chipset_bus_clock_list_entry aec6xxx_33_base [] = {
  21. { XFER_UDMA_6, 0x31, 0x07 },
  22. { XFER_UDMA_5, 0x31, 0x06 },
  23. { XFER_UDMA_4, 0x31, 0x05 },
  24. { XFER_UDMA_3, 0x31, 0x04 },
  25. { XFER_UDMA_2, 0x31, 0x03 },
  26. { XFER_UDMA_1, 0x31, 0x02 },
  27. { XFER_UDMA_0, 0x31, 0x01 },
  28. { XFER_MW_DMA_2, 0x31, 0x00 },
  29. { XFER_MW_DMA_1, 0x31, 0x00 },
  30. { XFER_MW_DMA_0, 0x0a, 0x00 },
  31. { XFER_PIO_4, 0x31, 0x00 },
  32. { XFER_PIO_3, 0x33, 0x00 },
  33. { XFER_PIO_2, 0x08, 0x00 },
  34. { XFER_PIO_1, 0x0a, 0x00 },
  35. { XFER_PIO_0, 0x00, 0x00 },
  36. { 0, 0x00, 0x00 }
  37. };
  38. static const struct chipset_bus_clock_list_entry aec6xxx_34_base [] = {
  39. { XFER_UDMA_6, 0x41, 0x06 },
  40. { XFER_UDMA_5, 0x41, 0x05 },
  41. { XFER_UDMA_4, 0x41, 0x04 },
  42. { XFER_UDMA_3, 0x41, 0x03 },
  43. { XFER_UDMA_2, 0x41, 0x02 },
  44. { XFER_UDMA_1, 0x41, 0x01 },
  45. { XFER_UDMA_0, 0x41, 0x01 },
  46. { XFER_MW_DMA_2, 0x41, 0x00 },
  47. { XFER_MW_DMA_1, 0x42, 0x00 },
  48. { XFER_MW_DMA_0, 0x7a, 0x00 },
  49. { XFER_PIO_4, 0x41, 0x00 },
  50. { XFER_PIO_3, 0x43, 0x00 },
  51. { XFER_PIO_2, 0x78, 0x00 },
  52. { XFER_PIO_1, 0x7a, 0x00 },
  53. { XFER_PIO_0, 0x70, 0x00 },
  54. { 0, 0x00, 0x00 }
  55. };
  56. #define BUSCLOCK(D) \
  57. ((struct chipset_bus_clock_list_entry *) pci_get_drvdata((D)))
  58. /*
  59. * TO DO: active tuning and correction of cards without a bios.
  60. */
  61. static u8 pci_bus_clock_list (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
  62. {
  63. for ( ; chipset_table->xfer_speed ; chipset_table++)
  64. if (chipset_table->xfer_speed == speed) {
  65. return chipset_table->chipset_settings;
  66. }
  67. return chipset_table->chipset_settings;
  68. }
  69. static u8 pci_bus_clock_list_ultra (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
  70. {
  71. for ( ; chipset_table->xfer_speed ; chipset_table++)
  72. if (chipset_table->xfer_speed == speed) {
  73. return chipset_table->ultra_settings;
  74. }
  75. return chipset_table->ultra_settings;
  76. }
  77. static u8 aec62xx_ratemask (ide_drive_t *drive)
  78. {
  79. ide_hwif_t *hwif = HWIF(drive);
  80. u8 mode;
  81. switch(hwif->pci_dev->device) {
  82. case PCI_DEVICE_ID_ARTOP_ATP865:
  83. case PCI_DEVICE_ID_ARTOP_ATP865R:
  84. mode = (inb(hwif->channel ?
  85. hwif->mate->dma_status :
  86. hwif->dma_status) & 0x10) ? 4 : 3;
  87. break;
  88. case PCI_DEVICE_ID_ARTOP_ATP860:
  89. case PCI_DEVICE_ID_ARTOP_ATP860R:
  90. mode = 2;
  91. break;
  92. case PCI_DEVICE_ID_ARTOP_ATP850UF:
  93. default:
  94. return 1;
  95. }
  96. if (!eighty_ninty_three(drive))
  97. mode = min(mode, (u8)1);
  98. return mode;
  99. }
  100. static int aec6210_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  101. {
  102. ide_hwif_t *hwif = HWIF(drive);
  103. struct pci_dev *dev = hwif->pci_dev;
  104. u16 d_conf = 0;
  105. u8 speed = ide_rate_filter(aec62xx_ratemask(drive), xferspeed);
  106. u8 ultra = 0, ultra_conf = 0;
  107. u8 tmp0 = 0, tmp1 = 0, tmp2 = 0;
  108. unsigned long flags;
  109. local_irq_save(flags);
  110. /* 0x40|(2*drive->dn): Active, 0x41|(2*drive->dn): Recovery */
  111. pci_read_config_word(dev, 0x40|(2*drive->dn), &d_conf);
  112. tmp0 = pci_bus_clock_list(speed, BUSCLOCK(dev));
  113. d_conf = ((tmp0 & 0xf0) << 4) | (tmp0 & 0xf);
  114. pci_write_config_word(dev, 0x40|(2*drive->dn), d_conf);
  115. tmp1 = 0x00;
  116. tmp2 = 0x00;
  117. pci_read_config_byte(dev, 0x54, &ultra);
  118. tmp1 = ((0x00 << (2*drive->dn)) | (ultra & ~(3 << (2*drive->dn))));
  119. ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
  120. tmp2 = ((ultra_conf << (2*drive->dn)) | (tmp1 & ~(3 << (2*drive->dn))));
  121. pci_write_config_byte(dev, 0x54, tmp2);
  122. local_irq_restore(flags);
  123. return(ide_config_drive_speed(drive, speed));
  124. }
  125. static int aec6260_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  126. {
  127. ide_hwif_t *hwif = HWIF(drive);
  128. struct pci_dev *dev = hwif->pci_dev;
  129. u8 speed = ide_rate_filter(aec62xx_ratemask(drive), xferspeed);
  130. u8 unit = (drive->select.b.unit & 0x01);
  131. u8 tmp1 = 0, tmp2 = 0;
  132. u8 ultra = 0, drive_conf = 0, ultra_conf = 0;
  133. unsigned long flags;
  134. local_irq_save(flags);
  135. /* high 4-bits: Active, low 4-bits: Recovery */
  136. pci_read_config_byte(dev, 0x40|drive->dn, &drive_conf);
  137. drive_conf = pci_bus_clock_list(speed, BUSCLOCK(dev));
  138. pci_write_config_byte(dev, 0x40|drive->dn, drive_conf);
  139. pci_read_config_byte(dev, (0x44|hwif->channel), &ultra);
  140. tmp1 = ((0x00 << (4*unit)) | (ultra & ~(7 << (4*unit))));
  141. ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
  142. tmp2 = ((ultra_conf << (4*unit)) | (tmp1 & ~(7 << (4*unit))));
  143. pci_write_config_byte(dev, (0x44|hwif->channel), tmp2);
  144. local_irq_restore(flags);
  145. return(ide_config_drive_speed(drive, speed));
  146. }
  147. static int aec62xx_tune_chipset (ide_drive_t *drive, u8 speed)
  148. {
  149. switch (HWIF(drive)->pci_dev->device) {
  150. case PCI_DEVICE_ID_ARTOP_ATP865:
  151. case PCI_DEVICE_ID_ARTOP_ATP865R:
  152. case PCI_DEVICE_ID_ARTOP_ATP860:
  153. case PCI_DEVICE_ID_ARTOP_ATP860R:
  154. return ((int) aec6260_tune_chipset(drive, speed));
  155. case PCI_DEVICE_ID_ARTOP_ATP850UF:
  156. return ((int) aec6210_tune_chipset(drive, speed));
  157. default:
  158. return -1;
  159. }
  160. }
  161. static int config_chipset_for_dma (ide_drive_t *drive)
  162. {
  163. u8 speed = ide_dma_speed(drive, aec62xx_ratemask(drive));
  164. if (!(speed))
  165. return 0;
  166. (void) aec62xx_tune_chipset(drive, speed);
  167. return ide_dma_enable(drive);
  168. }
  169. static void aec62xx_tune_drive (ide_drive_t *drive, u8 pio)
  170. {
  171. u8 speed = 0;
  172. u8 new_pio = XFER_PIO_0 + ide_get_best_pio_mode(drive, 255, 5, NULL);
  173. switch(pio) {
  174. case 5: speed = new_pio; break;
  175. case 4: speed = XFER_PIO_4; break;
  176. case 3: speed = XFER_PIO_3; break;
  177. case 2: speed = XFER_PIO_2; break;
  178. case 1: speed = XFER_PIO_1; break;
  179. default: speed = XFER_PIO_0; break;
  180. }
  181. (void) aec62xx_tune_chipset(drive, speed);
  182. }
  183. static int aec62xx_config_drive_xfer_rate (ide_drive_t *drive)
  184. {
  185. if (ide_use_dma(drive) && config_chipset_for_dma(drive))
  186. return 0;
  187. if (ide_use_fast_pio(drive))
  188. aec62xx_tune_drive(drive, 5);
  189. return -1;
  190. }
  191. static int aec62xx_irq_timeout (ide_drive_t *drive)
  192. {
  193. ide_hwif_t *hwif = HWIF(drive);
  194. struct pci_dev *dev = hwif->pci_dev;
  195. switch(dev->device) {
  196. case PCI_DEVICE_ID_ARTOP_ATP860:
  197. case PCI_DEVICE_ID_ARTOP_ATP860R:
  198. case PCI_DEVICE_ID_ARTOP_ATP865:
  199. case PCI_DEVICE_ID_ARTOP_ATP865R:
  200. printk(" AEC62XX time out ");
  201. default:
  202. break;
  203. }
  204. return 0;
  205. }
  206. static unsigned int __devinit init_chipset_aec62xx(struct pci_dev *dev, const char *name)
  207. {
  208. int bus_speed = system_bus_clock();
  209. if (dev->resource[PCI_ROM_RESOURCE].start) {
  210. pci_write_config_dword(dev, PCI_ROM_ADDRESS, dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
  211. printk(KERN_INFO "%s: ROM enabled at 0x%08lx\n", name,
  212. (unsigned long)dev->resource[PCI_ROM_RESOURCE].start);
  213. }
  214. if (bus_speed <= 33)
  215. pci_set_drvdata(dev, (void *) aec6xxx_33_base);
  216. else
  217. pci_set_drvdata(dev, (void *) aec6xxx_34_base);
  218. /* These are necessary to get AEC6280 Macintosh cards to work */
  219. if ((dev->device == PCI_DEVICE_ID_ARTOP_ATP865) ||
  220. (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R)) {
  221. u8 reg49h = 0, reg4ah = 0;
  222. /* Clear reset and test bits. */
  223. pci_read_config_byte(dev, 0x49, &reg49h);
  224. pci_write_config_byte(dev, 0x49, reg49h & ~0x30);
  225. /* Enable chip interrupt output. */
  226. pci_read_config_byte(dev, 0x4a, &reg4ah);
  227. pci_write_config_byte(dev, 0x4a, reg4ah & ~0x01);
  228. /* Enable burst mode. */
  229. pci_read_config_byte(dev, 0x4a, &reg4ah);
  230. pci_write_config_byte(dev, 0x4a, reg4ah | 0x80);
  231. }
  232. return dev->irq;
  233. }
  234. static void __devinit init_hwif_aec62xx(ide_hwif_t *hwif)
  235. {
  236. hwif->autodma = 0;
  237. hwif->tuneproc = &aec62xx_tune_drive;
  238. hwif->speedproc = &aec62xx_tune_chipset;
  239. if (hwif->pci_dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF)
  240. hwif->serialized = hwif->channel;
  241. if (hwif->mate)
  242. hwif->mate->serialized = hwif->serialized;
  243. if (!hwif->dma_base) {
  244. hwif->drives[0].autotune = 1;
  245. hwif->drives[1].autotune = 1;
  246. return;
  247. }
  248. hwif->ultra_mask = 0x7f;
  249. hwif->mwdma_mask = 0x07;
  250. hwif->swdma_mask = 0x07;
  251. hwif->ide_dma_check = &aec62xx_config_drive_xfer_rate;
  252. hwif->ide_dma_lostirq = &aec62xx_irq_timeout;
  253. hwif->ide_dma_timeout = &aec62xx_irq_timeout;
  254. if (!noautodma)
  255. hwif->autodma = 1;
  256. hwif->drives[0].autodma = hwif->autodma;
  257. hwif->drives[1].autodma = hwif->autodma;
  258. }
  259. static void __devinit init_dma_aec62xx(ide_hwif_t *hwif, unsigned long dmabase)
  260. {
  261. struct pci_dev *dev = hwif->pci_dev;
  262. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF) {
  263. u8 reg54h = 0;
  264. unsigned long flags;
  265. spin_lock_irqsave(&ide_lock, flags);
  266. pci_read_config_byte(dev, 0x54, &reg54h);
  267. pci_write_config_byte(dev, 0x54, reg54h & ~(hwif->channel ? 0xF0 : 0x0F));
  268. spin_unlock_irqrestore(&ide_lock, flags);
  269. } else {
  270. u8 ata66 = 0;
  271. pci_read_config_byte(hwif->pci_dev, 0x49, &ata66);
  272. if (!(hwif->udma_four))
  273. hwif->udma_four = (ata66&(hwif->channel?0x02:0x01))?0:1;
  274. }
  275. ide_setup_dma(hwif, dmabase, 8);
  276. }
  277. static int __devinit init_setup_aec62xx(struct pci_dev *dev, ide_pci_device_t *d)
  278. {
  279. return ide_setup_pci_device(dev, d);
  280. }
  281. static int __devinit init_setup_aec6x80(struct pci_dev *dev, ide_pci_device_t *d)
  282. {
  283. unsigned long bar4reg = pci_resource_start(dev, 4);
  284. if (inb(bar4reg+2) & 0x10) {
  285. strcpy(d->name, "AEC6880");
  286. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R)
  287. strcpy(d->name, "AEC6880R");
  288. } else {
  289. strcpy(d->name, "AEC6280");
  290. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R)
  291. strcpy(d->name, "AEC6280R");
  292. }
  293. return ide_setup_pci_device(dev, d);
  294. }
  295. static ide_pci_device_t aec62xx_chipsets[] __devinitdata = {
  296. { /* 0 */
  297. .name = "AEC6210",
  298. .init_setup = init_setup_aec62xx,
  299. .init_chipset = init_chipset_aec62xx,
  300. .init_hwif = init_hwif_aec62xx,
  301. .init_dma = init_dma_aec62xx,
  302. .channels = 2,
  303. .autodma = AUTODMA,
  304. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  305. .bootable = OFF_BOARD,
  306. },{ /* 1 */
  307. .name = "AEC6260",
  308. .init_setup = init_setup_aec62xx,
  309. .init_chipset = init_chipset_aec62xx,
  310. .init_hwif = init_hwif_aec62xx,
  311. .init_dma = init_dma_aec62xx,
  312. .channels = 2,
  313. .autodma = NOAUTODMA,
  314. .bootable = OFF_BOARD,
  315. },{ /* 2 */
  316. .name = "AEC6260R",
  317. .init_setup = init_setup_aec62xx,
  318. .init_chipset = init_chipset_aec62xx,
  319. .init_hwif = init_hwif_aec62xx,
  320. .init_dma = init_dma_aec62xx,
  321. .channels = 2,
  322. .autodma = AUTODMA,
  323. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  324. .bootable = NEVER_BOARD,
  325. },{ /* 3 */
  326. .name = "AEC6X80",
  327. .init_setup = init_setup_aec6x80,
  328. .init_chipset = init_chipset_aec62xx,
  329. .init_hwif = init_hwif_aec62xx,
  330. .init_dma = init_dma_aec62xx,
  331. .channels = 2,
  332. .autodma = AUTODMA,
  333. .bootable = OFF_BOARD,
  334. },{ /* 4 */
  335. .name = "AEC6X80R",
  336. .init_setup = init_setup_aec6x80,
  337. .init_chipset = init_chipset_aec62xx,
  338. .init_hwif = init_hwif_aec62xx,
  339. .init_dma = init_dma_aec62xx,
  340. .channels = 2,
  341. .autodma = AUTODMA,
  342. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  343. .bootable = OFF_BOARD,
  344. }
  345. };
  346. /**
  347. * aec62xx_init_one - called when a AEC is found
  348. * @dev: the aec62xx device
  349. * @id: the matching pci id
  350. *
  351. * Called when the PCI registration layer (or the IDE initialization)
  352. * finds a device matching our IDE device tables.
  353. */
  354. static int __devinit aec62xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  355. {
  356. ide_pci_device_t *d = &aec62xx_chipsets[id->driver_data];
  357. return d->init_setup(dev, d);
  358. }
  359. static struct pci_device_id aec62xx_pci_tbl[] = {
  360. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP850UF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  361. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
  362. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP860R, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2 },
  363. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP865, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3 },
  364. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP865R, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4 },
  365. { 0, },
  366. };
  367. MODULE_DEVICE_TABLE(pci, aec62xx_pci_tbl);
  368. static struct pci_driver driver = {
  369. .name = "AEC62xx_IDE",
  370. .id_table = aec62xx_pci_tbl,
  371. .probe = aec62xx_init_one,
  372. };
  373. static int __init aec62xx_ide_init(void)
  374. {
  375. return ide_pci_register_driver(&driver);
  376. }
  377. module_init(aec62xx_ide_init);
  378. MODULE_AUTHOR("Andre Hedrick");
  379. MODULE_DESCRIPTION("PCI driver module for ARTOP AEC62xx IDE");
  380. MODULE_LICENSE("GPL");