ep0.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043
  1. /**
  2. * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/io.h>
  45. #include <linux/list.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/usb/ch9.h>
  48. #include <linux/usb/gadget.h>
  49. #include <linux/usb/composite.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
  54. static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
  55. struct dwc3_ep *dep, struct dwc3_request *req);
  56. static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
  57. {
  58. switch (state) {
  59. case EP0_UNCONNECTED:
  60. return "Unconnected";
  61. case EP0_SETUP_PHASE:
  62. return "Setup Phase";
  63. case EP0_DATA_PHASE:
  64. return "Data Phase";
  65. case EP0_STATUS_PHASE:
  66. return "Status Phase";
  67. default:
  68. return "UNKNOWN";
  69. }
  70. }
  71. static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
  72. u32 len, u32 type)
  73. {
  74. struct dwc3_gadget_ep_cmd_params params;
  75. struct dwc3_trb *trb;
  76. struct dwc3_ep *dep;
  77. int ret;
  78. dep = dwc->eps[epnum];
  79. if (dep->flags & DWC3_EP_BUSY) {
  80. dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
  81. return 0;
  82. }
  83. trb = dwc->ep0_trb;
  84. trb->bpl = lower_32_bits(buf_dma);
  85. trb->bph = upper_32_bits(buf_dma);
  86. trb->size = len;
  87. trb->ctrl = type;
  88. trb->ctrl |= (DWC3_TRB_CTRL_HWO
  89. | DWC3_TRB_CTRL_LST
  90. | DWC3_TRB_CTRL_IOC
  91. | DWC3_TRB_CTRL_ISP_IMI);
  92. memset(&params, 0, sizeof(params));
  93. params.param0 = upper_32_bits(dwc->ep0_trb_addr);
  94. params.param1 = lower_32_bits(dwc->ep0_trb_addr);
  95. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  96. DWC3_DEPCMD_STARTTRANSFER, &params);
  97. if (ret < 0) {
  98. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  99. return ret;
  100. }
  101. dep->flags |= DWC3_EP_BUSY;
  102. dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
  103. dep->number);
  104. dwc->ep0_next_event = DWC3_EP0_COMPLETE;
  105. return 0;
  106. }
  107. static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
  108. struct dwc3_request *req)
  109. {
  110. struct dwc3 *dwc = dep->dwc;
  111. req->request.actual = 0;
  112. req->request.status = -EINPROGRESS;
  113. req->epnum = dep->number;
  114. list_add_tail(&req->list, &dep->request_list);
  115. /*
  116. * Gadget driver might not be quick enough to queue a request
  117. * before we get a Transfer Not Ready event on this endpoint.
  118. *
  119. * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
  120. * flag is set, it's telling us that as soon as Gadget queues the
  121. * required request, we should kick the transfer here because the
  122. * IRQ we were waiting for is long gone.
  123. */
  124. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  125. unsigned direction;
  126. direction = !!(dep->flags & DWC3_EP0_DIR_IN);
  127. if (dwc->ep0state != EP0_DATA_PHASE) {
  128. dev_WARN(dwc->dev, "Unexpected pending request\n");
  129. return 0;
  130. }
  131. __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
  132. dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
  133. DWC3_EP0_DIR_IN);
  134. } else if (dwc->delayed_status) {
  135. dwc->delayed_status = false;
  136. if (dwc->ep0state == EP0_STATUS_PHASE)
  137. __dwc3_ep0_do_control_status(dwc, dwc->eps[1]);
  138. else
  139. dev_dbg(dwc->dev, "too early for delayed status\n");
  140. }
  141. return 0;
  142. }
  143. int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
  144. gfp_t gfp_flags)
  145. {
  146. struct dwc3_request *req = to_dwc3_request(request);
  147. struct dwc3_ep *dep = to_dwc3_ep(ep);
  148. struct dwc3 *dwc = dep->dwc;
  149. unsigned long flags;
  150. int ret;
  151. spin_lock_irqsave(&dwc->lock, flags);
  152. if (!dep->endpoint.desc) {
  153. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  154. request, dep->name);
  155. ret = -ESHUTDOWN;
  156. goto out;
  157. }
  158. /* we share one TRB for ep0/1 */
  159. if (!list_empty(&dep->request_list)) {
  160. ret = -EBUSY;
  161. goto out;
  162. }
  163. dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
  164. request, dep->name, request->length,
  165. dwc3_ep0_state_string(dwc->ep0state));
  166. ret = __dwc3_gadget_ep0_queue(dep, req);
  167. out:
  168. spin_unlock_irqrestore(&dwc->lock, flags);
  169. return ret;
  170. }
  171. static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
  172. {
  173. struct dwc3_ep *dep = dwc->eps[0];
  174. /* stall is always issued on EP0 */
  175. __dwc3_gadget_ep_set_halt(dep, 1);
  176. dep->flags = DWC3_EP_ENABLED;
  177. dwc->delayed_status = false;
  178. if (!list_empty(&dep->request_list)) {
  179. struct dwc3_request *req;
  180. req = next_request(&dep->request_list);
  181. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  182. }
  183. dwc->ep0state = EP0_SETUP_PHASE;
  184. dwc3_ep0_out_start(dwc);
  185. }
  186. int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
  187. {
  188. struct dwc3_ep *dep = to_dwc3_ep(ep);
  189. struct dwc3 *dwc = dep->dwc;
  190. dwc3_ep0_stall_and_restart(dwc);
  191. return 0;
  192. }
  193. void dwc3_ep0_out_start(struct dwc3 *dwc)
  194. {
  195. int ret;
  196. ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
  197. DWC3_TRBCTL_CONTROL_SETUP);
  198. WARN_ON(ret < 0);
  199. }
  200. static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
  201. {
  202. struct dwc3_ep *dep;
  203. u32 windex = le16_to_cpu(wIndex_le);
  204. u32 epnum;
  205. epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
  206. if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
  207. epnum |= 1;
  208. dep = dwc->eps[epnum];
  209. if (dep->flags & DWC3_EP_ENABLED)
  210. return dep;
  211. return NULL;
  212. }
  213. static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
  214. {
  215. }
  216. /*
  217. * ch 9.4.5
  218. */
  219. static int dwc3_ep0_handle_status(struct dwc3 *dwc,
  220. struct usb_ctrlrequest *ctrl)
  221. {
  222. struct dwc3_ep *dep;
  223. u32 recip;
  224. u32 reg;
  225. u16 usb_status = 0;
  226. __le16 *response_pkt;
  227. recip = ctrl->bRequestType & USB_RECIP_MASK;
  228. switch (recip) {
  229. case USB_RECIP_DEVICE:
  230. /*
  231. * LTM will be set once we know how to set this in HW.
  232. */
  233. usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
  234. if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
  235. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  236. if (reg & DWC3_DCTL_INITU1ENA)
  237. usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
  238. if (reg & DWC3_DCTL_INITU2ENA)
  239. usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
  240. }
  241. break;
  242. case USB_RECIP_INTERFACE:
  243. /*
  244. * Function Remote Wake Capable D0
  245. * Function Remote Wakeup D1
  246. */
  247. break;
  248. case USB_RECIP_ENDPOINT:
  249. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  250. if (!dep)
  251. return -EINVAL;
  252. if (dep->flags & DWC3_EP_STALL)
  253. usb_status = 1 << USB_ENDPOINT_HALT;
  254. break;
  255. default:
  256. return -EINVAL;
  257. };
  258. response_pkt = (__le16 *) dwc->setup_buf;
  259. *response_pkt = cpu_to_le16(usb_status);
  260. dep = dwc->eps[0];
  261. dwc->ep0_usb_req.dep = dep;
  262. dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
  263. dwc->ep0_usb_req.request.buf = dwc->setup_buf;
  264. dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
  265. return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
  266. }
  267. static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
  268. struct usb_ctrlrequest *ctrl, int set)
  269. {
  270. struct dwc3_ep *dep;
  271. u32 recip;
  272. u32 wValue;
  273. u32 wIndex;
  274. u32 reg;
  275. int ret;
  276. wValue = le16_to_cpu(ctrl->wValue);
  277. wIndex = le16_to_cpu(ctrl->wIndex);
  278. recip = ctrl->bRequestType & USB_RECIP_MASK;
  279. switch (recip) {
  280. case USB_RECIP_DEVICE:
  281. switch (wValue) {
  282. case USB_DEVICE_REMOTE_WAKEUP:
  283. break;
  284. /*
  285. * 9.4.1 says only only for SS, in AddressState only for
  286. * default control pipe
  287. */
  288. case USB_DEVICE_U1_ENABLE:
  289. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  290. return -EINVAL;
  291. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  292. return -EINVAL;
  293. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  294. if (set)
  295. reg |= DWC3_DCTL_INITU1ENA;
  296. else
  297. reg &= ~DWC3_DCTL_INITU1ENA;
  298. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  299. break;
  300. case USB_DEVICE_U2_ENABLE:
  301. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  302. return -EINVAL;
  303. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  304. return -EINVAL;
  305. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  306. if (set)
  307. reg |= DWC3_DCTL_INITU2ENA;
  308. else
  309. reg &= ~DWC3_DCTL_INITU2ENA;
  310. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  311. break;
  312. case USB_DEVICE_LTM_ENABLE:
  313. return -EINVAL;
  314. break;
  315. case USB_DEVICE_TEST_MODE:
  316. if ((wIndex & 0xff) != 0)
  317. return -EINVAL;
  318. if (!set)
  319. return -EINVAL;
  320. dwc->test_mode_nr = wIndex >> 8;
  321. dwc->test_mode = true;
  322. break;
  323. default:
  324. return -EINVAL;
  325. }
  326. break;
  327. case USB_RECIP_INTERFACE:
  328. switch (wValue) {
  329. case USB_INTRF_FUNC_SUSPEND:
  330. if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
  331. /* XXX enable Low power suspend */
  332. ;
  333. if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
  334. /* XXX enable remote wakeup */
  335. ;
  336. break;
  337. default:
  338. return -EINVAL;
  339. }
  340. break;
  341. case USB_RECIP_ENDPOINT:
  342. switch (wValue) {
  343. case USB_ENDPOINT_HALT:
  344. dep = dwc3_wIndex_to_dep(dwc, wIndex);
  345. if (!dep)
  346. return -EINVAL;
  347. ret = __dwc3_gadget_ep_set_halt(dep, set);
  348. if (ret)
  349. return -EINVAL;
  350. break;
  351. default:
  352. return -EINVAL;
  353. }
  354. break;
  355. default:
  356. return -EINVAL;
  357. };
  358. return 0;
  359. }
  360. static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  361. {
  362. u32 addr;
  363. u32 reg;
  364. addr = le16_to_cpu(ctrl->wValue);
  365. if (addr > 127) {
  366. dev_dbg(dwc->dev, "invalid device address %d\n", addr);
  367. return -EINVAL;
  368. }
  369. if (dwc->dev_state == DWC3_CONFIGURED_STATE) {
  370. dev_dbg(dwc->dev, "trying to set address when configured\n");
  371. return -EINVAL;
  372. }
  373. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  374. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  375. reg |= DWC3_DCFG_DEVADDR(addr);
  376. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  377. if (addr)
  378. dwc->dev_state = DWC3_ADDRESS_STATE;
  379. else
  380. dwc->dev_state = DWC3_DEFAULT_STATE;
  381. return 0;
  382. }
  383. static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  384. {
  385. int ret;
  386. spin_unlock(&dwc->lock);
  387. ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
  388. spin_lock(&dwc->lock);
  389. return ret;
  390. }
  391. static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  392. {
  393. u32 cfg;
  394. int ret;
  395. u32 reg;
  396. dwc->start_config_issued = false;
  397. cfg = le16_to_cpu(ctrl->wValue);
  398. switch (dwc->dev_state) {
  399. case DWC3_DEFAULT_STATE:
  400. return -EINVAL;
  401. break;
  402. case DWC3_ADDRESS_STATE:
  403. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  404. /* if the cfg matches and the cfg is non zero */
  405. if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
  406. dwc->dev_state = DWC3_CONFIGURED_STATE;
  407. /*
  408. * Enable transition to U1/U2 state when
  409. * nothing is pending from application.
  410. */
  411. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  412. reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
  413. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  414. dwc->resize_fifos = true;
  415. dev_dbg(dwc->dev, "resize fifos flag SET\n");
  416. }
  417. break;
  418. case DWC3_CONFIGURED_STATE:
  419. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  420. if (!cfg)
  421. dwc->dev_state = DWC3_ADDRESS_STATE;
  422. break;
  423. default:
  424. ret = -EINVAL;
  425. }
  426. return ret;
  427. }
  428. static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
  429. {
  430. struct dwc3_ep *dep = to_dwc3_ep(ep);
  431. struct dwc3 *dwc = dep->dwc;
  432. u32 param = 0;
  433. u32 reg;
  434. struct timing {
  435. u8 u1sel;
  436. u8 u1pel;
  437. u16 u2sel;
  438. u16 u2pel;
  439. } __packed timing;
  440. int ret;
  441. memcpy(&timing, req->buf, sizeof(timing));
  442. dwc->u1sel = timing.u1sel;
  443. dwc->u1pel = timing.u1pel;
  444. dwc->u2sel = le16_to_cpu(timing.u2sel);
  445. dwc->u2pel = le16_to_cpu(timing.u2pel);
  446. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  447. if (reg & DWC3_DCTL_INITU2ENA)
  448. param = dwc->u2pel;
  449. if (reg & DWC3_DCTL_INITU1ENA)
  450. param = dwc->u1pel;
  451. /*
  452. * According to Synopsys Databook, if parameter is
  453. * greater than 125, a value of zero should be
  454. * programmed in the register.
  455. */
  456. if (param > 125)
  457. param = 0;
  458. /* now that we have the time, issue DGCMD Set Sel */
  459. ret = dwc3_send_gadget_generic_command(dwc,
  460. DWC3_DGCMD_SET_PERIODIC_PAR, param);
  461. WARN_ON(ret < 0);
  462. }
  463. static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  464. {
  465. struct dwc3_ep *dep;
  466. u16 wLength;
  467. u16 wValue;
  468. if (dwc->dev_state == DWC3_DEFAULT_STATE)
  469. return -EINVAL;
  470. wValue = le16_to_cpu(ctrl->wValue);
  471. wLength = le16_to_cpu(ctrl->wLength);
  472. if (wLength != 6) {
  473. dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
  474. wLength);
  475. return -EINVAL;
  476. }
  477. /*
  478. * To handle Set SEL we need to receive 6 bytes from Host. So let's
  479. * queue a usb_request for 6 bytes.
  480. *
  481. * Remember, though, this controller can't handle non-wMaxPacketSize
  482. * aligned transfers on the OUT direction, so we queue a request for
  483. * wMaxPacketSize instead.
  484. */
  485. dep = dwc->eps[0];
  486. dwc->ep0_usb_req.dep = dep;
  487. dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
  488. dwc->ep0_usb_req.request.buf = dwc->setup_buf;
  489. dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;
  490. return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
  491. }
  492. static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  493. {
  494. u16 wLength;
  495. u16 wValue;
  496. u16 wIndex;
  497. wValue = le16_to_cpu(ctrl->wValue);
  498. wLength = le16_to_cpu(ctrl->wLength);
  499. wIndex = le16_to_cpu(ctrl->wIndex);
  500. if (wIndex || wLength)
  501. return -EINVAL;
  502. /*
  503. * REVISIT It's unclear from Databook what to do with this
  504. * value. For now, just cache it.
  505. */
  506. dwc->isoch_delay = wValue;
  507. return 0;
  508. }
  509. static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  510. {
  511. int ret;
  512. switch (ctrl->bRequest) {
  513. case USB_REQ_GET_STATUS:
  514. dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
  515. ret = dwc3_ep0_handle_status(dwc, ctrl);
  516. break;
  517. case USB_REQ_CLEAR_FEATURE:
  518. dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
  519. ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
  520. break;
  521. case USB_REQ_SET_FEATURE:
  522. dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
  523. ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
  524. break;
  525. case USB_REQ_SET_ADDRESS:
  526. dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
  527. ret = dwc3_ep0_set_address(dwc, ctrl);
  528. break;
  529. case USB_REQ_SET_CONFIGURATION:
  530. dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
  531. ret = dwc3_ep0_set_config(dwc, ctrl);
  532. break;
  533. case USB_REQ_SET_SEL:
  534. dev_vdbg(dwc->dev, "USB_REQ_SET_SEL\n");
  535. ret = dwc3_ep0_set_sel(dwc, ctrl);
  536. break;
  537. case USB_REQ_SET_ISOCH_DELAY:
  538. dev_vdbg(dwc->dev, "USB_REQ_SET_ISOCH_DELAY\n");
  539. ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
  540. break;
  541. default:
  542. dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
  543. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  544. break;
  545. };
  546. return ret;
  547. }
  548. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  549. const struct dwc3_event_depevt *event)
  550. {
  551. struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
  552. int ret = -EINVAL;
  553. u32 len;
  554. if (!dwc->gadget_driver)
  555. goto out;
  556. len = le16_to_cpu(ctrl->wLength);
  557. if (!len) {
  558. dwc->three_stage_setup = false;
  559. dwc->ep0_expect_in = false;
  560. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  561. } else {
  562. dwc->three_stage_setup = true;
  563. dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
  564. dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
  565. }
  566. if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  567. ret = dwc3_ep0_std_request(dwc, ctrl);
  568. else
  569. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  570. if (ret == USB_GADGET_DELAYED_STATUS)
  571. dwc->delayed_status = true;
  572. out:
  573. if (ret < 0)
  574. dwc3_ep0_stall_and_restart(dwc);
  575. }
  576. static void dwc3_ep0_complete_data(struct dwc3 *dwc,
  577. const struct dwc3_event_depevt *event)
  578. {
  579. struct dwc3_request *r = NULL;
  580. struct usb_request *ur;
  581. struct dwc3_trb *trb;
  582. struct dwc3_ep *ep0;
  583. u32 transferred;
  584. u32 length;
  585. u8 epnum;
  586. epnum = event->endpoint_number;
  587. ep0 = dwc->eps[0];
  588. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  589. r = next_request(&ep0->request_list);
  590. ur = &r->request;
  591. trb = dwc->ep0_trb;
  592. length = trb->size & DWC3_TRB_SIZE_MASK;
  593. if (dwc->ep0_bounced) {
  594. unsigned transfer_size = ur->length;
  595. unsigned maxp = ep0->endpoint.maxpacket;
  596. transfer_size += (maxp - (transfer_size % maxp));
  597. transferred = min_t(u32, ur->length,
  598. transfer_size - length);
  599. memcpy(ur->buf, dwc->ep0_bounce, transferred);
  600. dwc->ep0_bounced = false;
  601. } else {
  602. transferred = ur->length - length;
  603. }
  604. ur->actual += transferred;
  605. if ((epnum & 1) && ur->actual < ur->length) {
  606. /* for some reason we did not get everything out */
  607. dwc3_ep0_stall_and_restart(dwc);
  608. } else {
  609. /*
  610. * handle the case where we have to send a zero packet. This
  611. * seems to be case when req.length > maxpacket. Could it be?
  612. */
  613. if (r)
  614. dwc3_gadget_giveback(ep0, r, 0);
  615. }
  616. }
  617. static void dwc3_ep0_complete_status(struct dwc3 *dwc,
  618. const struct dwc3_event_depevt *event)
  619. {
  620. struct dwc3_request *r;
  621. struct dwc3_ep *dep;
  622. dep = dwc->eps[0];
  623. if (!list_empty(&dep->request_list)) {
  624. r = next_request(&dep->request_list);
  625. dwc3_gadget_giveback(dep, r, 0);
  626. }
  627. if (dwc->test_mode) {
  628. int ret;
  629. ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
  630. if (ret < 0) {
  631. dev_dbg(dwc->dev, "Invalid Test #%d\n",
  632. dwc->test_mode_nr);
  633. dwc3_ep0_stall_and_restart(dwc);
  634. return;
  635. }
  636. }
  637. dwc->ep0state = EP0_SETUP_PHASE;
  638. dwc3_ep0_out_start(dwc);
  639. }
  640. static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
  641. const struct dwc3_event_depevt *event)
  642. {
  643. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  644. dep->flags &= ~DWC3_EP_BUSY;
  645. dep->resource_index = 0;
  646. dwc->setup_packet_pending = false;
  647. switch (dwc->ep0state) {
  648. case EP0_SETUP_PHASE:
  649. dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
  650. dwc3_ep0_inspect_setup(dwc, event);
  651. break;
  652. case EP0_DATA_PHASE:
  653. dev_vdbg(dwc->dev, "Data Phase\n");
  654. dwc3_ep0_complete_data(dwc, event);
  655. break;
  656. case EP0_STATUS_PHASE:
  657. dev_vdbg(dwc->dev, "Status Phase\n");
  658. dwc3_ep0_complete_status(dwc, event);
  659. break;
  660. default:
  661. WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
  662. }
  663. }
  664. static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
  665. const struct dwc3_event_depevt *event)
  666. {
  667. dwc3_ep0_out_start(dwc);
  668. }
  669. static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
  670. struct dwc3_ep *dep, struct dwc3_request *req)
  671. {
  672. int ret;
  673. req->direction = !!dep->number;
  674. if (req->request.length == 0) {
  675. ret = dwc3_ep0_start_trans(dwc, dep->number,
  676. dwc->ctrl_req_addr, 0,
  677. DWC3_TRBCTL_CONTROL_DATA);
  678. } else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
  679. && (dep->number == 0)) {
  680. u32 transfer_size;
  681. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  682. dep->number);
  683. if (ret) {
  684. dev_dbg(dwc->dev, "failed to map request\n");
  685. return;
  686. }
  687. WARN_ON(req->request.length > DWC3_EP0_BOUNCE_SIZE);
  688. transfer_size = roundup(req->request.length,
  689. (u32) dep->endpoint.maxpacket);
  690. dwc->ep0_bounced = true;
  691. /*
  692. * REVISIT in case request length is bigger than
  693. * DWC3_EP0_BOUNCE_SIZE we will need two chained
  694. * TRBs to handle the transfer.
  695. */
  696. ret = dwc3_ep0_start_trans(dwc, dep->number,
  697. dwc->ep0_bounce_addr, transfer_size,
  698. DWC3_TRBCTL_CONTROL_DATA);
  699. } else {
  700. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  701. dep->number);
  702. if (ret) {
  703. dev_dbg(dwc->dev, "failed to map request\n");
  704. return;
  705. }
  706. ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
  707. req->request.length, DWC3_TRBCTL_CONTROL_DATA);
  708. }
  709. WARN_ON(ret < 0);
  710. }
  711. static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
  712. const struct dwc3_event_depevt *event)
  713. {
  714. struct dwc3_ep *dep;
  715. struct dwc3_request *req;
  716. dep = dwc->eps[0];
  717. if (list_empty(&dep->request_list)) {
  718. dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
  719. dep->flags |= DWC3_EP_PENDING_REQUEST;
  720. if (event->endpoint_number)
  721. dep->flags |= DWC3_EP0_DIR_IN;
  722. return;
  723. }
  724. req = next_request(&dep->request_list);
  725. dep = dwc->eps[event->endpoint_number];
  726. __dwc3_ep0_do_control_data(dwc, dep, req);
  727. }
  728. static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
  729. {
  730. struct dwc3 *dwc = dep->dwc;
  731. u32 type;
  732. type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
  733. : DWC3_TRBCTL_CONTROL_STATUS2;
  734. return dwc3_ep0_start_trans(dwc, dep->number,
  735. dwc->ctrl_req_addr, 0, type);
  736. }
  737. static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
  738. {
  739. if (dwc->resize_fifos) {
  740. dev_dbg(dwc->dev, "starting to resize fifos\n");
  741. dwc3_gadget_resize_tx_fifos(dwc);
  742. dwc->resize_fifos = 0;
  743. }
  744. WARN_ON(dwc3_ep0_start_control_status(dep));
  745. }
  746. static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
  747. const struct dwc3_event_depevt *event)
  748. {
  749. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  750. __dwc3_ep0_do_control_status(dwc, dep);
  751. }
  752. static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
  753. const struct dwc3_event_depevt *event)
  754. {
  755. dwc->setup_packet_pending = true;
  756. /*
  757. * This part is very tricky: If we have just handled
  758. * XferNotReady(Setup) and we're now expecting a
  759. * XferComplete but, instead, we receive another
  760. * XferNotReady(Setup), we should STALL and restart
  761. * the state machine.
  762. *
  763. * In all other cases, we just continue waiting
  764. * for the XferComplete event.
  765. *
  766. * We are a little bit unsafe here because we're
  767. * not trying to ensure that last event was, indeed,
  768. * XferNotReady(Setup).
  769. *
  770. * Still, we don't expect any condition where that
  771. * should happen and, even if it does, it would be
  772. * another error condition.
  773. */
  774. if (dwc->ep0_next_event == DWC3_EP0_COMPLETE) {
  775. switch (event->status) {
  776. case DEPEVT_STATUS_CONTROL_SETUP:
  777. dev_vdbg(dwc->dev, "Unexpected XferNotReady(Setup)\n");
  778. dwc3_ep0_stall_and_restart(dwc);
  779. break;
  780. case DEPEVT_STATUS_CONTROL_DATA:
  781. /* FALLTHROUGH */
  782. case DEPEVT_STATUS_CONTROL_STATUS:
  783. /* FALLTHROUGH */
  784. default:
  785. dev_vdbg(dwc->dev, "waiting for XferComplete\n");
  786. }
  787. return;
  788. }
  789. switch (event->status) {
  790. case DEPEVT_STATUS_CONTROL_SETUP:
  791. dev_vdbg(dwc->dev, "Control Setup\n");
  792. dwc->ep0state = EP0_SETUP_PHASE;
  793. dwc3_ep0_do_control_setup(dwc, event);
  794. break;
  795. case DEPEVT_STATUS_CONTROL_DATA:
  796. dev_vdbg(dwc->dev, "Control Data\n");
  797. dwc->ep0state = EP0_DATA_PHASE;
  798. if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
  799. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  800. dwc->ep0_next_event,
  801. DWC3_EP0_NRDY_DATA);
  802. dwc3_ep0_stall_and_restart(dwc);
  803. return;
  804. }
  805. /*
  806. * One of the possible error cases is when Host _does_
  807. * request for Data Phase, but it does so on the wrong
  808. * direction.
  809. *
  810. * Here, we already know ep0_next_event is DATA (see above),
  811. * so we only need to check for direction.
  812. */
  813. if (dwc->ep0_expect_in != event->endpoint_number) {
  814. dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
  815. dwc3_ep0_stall_and_restart(dwc);
  816. return;
  817. }
  818. dwc3_ep0_do_control_data(dwc, event);
  819. break;
  820. case DEPEVT_STATUS_CONTROL_STATUS:
  821. dev_vdbg(dwc->dev, "Control Status\n");
  822. dwc->ep0state = EP0_STATUS_PHASE;
  823. if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
  824. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  825. dwc->ep0_next_event,
  826. DWC3_EP0_NRDY_STATUS);
  827. dwc3_ep0_stall_and_restart(dwc);
  828. return;
  829. }
  830. if (dwc->delayed_status) {
  831. WARN_ON_ONCE(event->endpoint_number != 1);
  832. dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
  833. return;
  834. }
  835. dwc3_ep0_do_control_status(dwc, event);
  836. }
  837. }
  838. void dwc3_ep0_interrupt(struct dwc3 *dwc,
  839. const struct dwc3_event_depevt *event)
  840. {
  841. u8 epnum = event->endpoint_number;
  842. dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
  843. dwc3_ep_event_string(event->endpoint_event),
  844. epnum >> 1, (epnum & 1) ? "in" : "out",
  845. dwc3_ep0_state_string(dwc->ep0state));
  846. switch (event->endpoint_event) {
  847. case DWC3_DEPEVT_XFERCOMPLETE:
  848. dwc3_ep0_xfer_complete(dwc, event);
  849. break;
  850. case DWC3_DEPEVT_XFERNOTREADY:
  851. dwc3_ep0_xfernotready(dwc, event);
  852. break;
  853. case DWC3_DEPEVT_XFERINPROGRESS:
  854. case DWC3_DEPEVT_RXTXFIFOEVT:
  855. case DWC3_DEPEVT_STREAMEVT:
  856. case DWC3_DEPEVT_EPCMDCMPLT:
  857. break;
  858. }
  859. }