dss.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/export.h>
  26. #include <linux/err.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/clk.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/gfp.h>
  33. #include <video/omapdss.h>
  34. #include "dss.h"
  35. #include "dss_features.h"
  36. #define DSS_SZ_REGS SZ_512
  37. struct dss_reg {
  38. u16 idx;
  39. };
  40. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  41. #define DSS_REVISION DSS_REG(0x0000)
  42. #define DSS_SYSCONFIG DSS_REG(0x0010)
  43. #define DSS_SYSSTATUS DSS_REG(0x0014)
  44. #define DSS_CONTROL DSS_REG(0x0040)
  45. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  46. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  47. #define DSS_SDI_STATUS DSS_REG(0x005C)
  48. #define REG_GET(idx, start, end) \
  49. FLD_GET(dss_read_reg(idx), start, end)
  50. #define REG_FLD_MOD(idx, val, start, end) \
  51. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  52. static int dss_runtime_get(void);
  53. static void dss_runtime_put(void);
  54. struct dss_features {
  55. u8 fck_div_max;
  56. u8 dss_fck_multiplier;
  57. const char *clk_name;
  58. int (*dpi_select_source)(enum omap_channel channel);
  59. };
  60. static struct {
  61. struct platform_device *pdev;
  62. void __iomem *base;
  63. struct clk *dpll4_m4_ck;
  64. struct clk *dss_clk;
  65. unsigned long cache_req_pck;
  66. unsigned long cache_prate;
  67. struct dss_clock_info cache_dss_cinfo;
  68. struct dispc_clock_info cache_dispc_cinfo;
  69. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  70. enum omap_dss_clk_source dispc_clk_source;
  71. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  72. bool ctx_valid;
  73. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  74. const struct dss_features *feat;
  75. } dss;
  76. static const char * const dss_generic_clk_source_names[] = {
  77. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  78. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  79. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  80. };
  81. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  82. {
  83. __raw_writel(val, dss.base + idx.idx);
  84. }
  85. static inline u32 dss_read_reg(const struct dss_reg idx)
  86. {
  87. return __raw_readl(dss.base + idx.idx);
  88. }
  89. #define SR(reg) \
  90. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  91. #define RR(reg) \
  92. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  93. static void dss_save_context(void)
  94. {
  95. DSSDBG("dss_save_context\n");
  96. SR(CONTROL);
  97. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  98. OMAP_DISPLAY_TYPE_SDI) {
  99. SR(SDI_CONTROL);
  100. SR(PLL_CONTROL);
  101. }
  102. dss.ctx_valid = true;
  103. DSSDBG("context saved\n");
  104. }
  105. static void dss_restore_context(void)
  106. {
  107. DSSDBG("dss_restore_context\n");
  108. if (!dss.ctx_valid)
  109. return;
  110. RR(CONTROL);
  111. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  112. OMAP_DISPLAY_TYPE_SDI) {
  113. RR(SDI_CONTROL);
  114. RR(PLL_CONTROL);
  115. }
  116. DSSDBG("context restored\n");
  117. }
  118. #undef SR
  119. #undef RR
  120. void dss_sdi_init(int datapairs)
  121. {
  122. u32 l;
  123. BUG_ON(datapairs > 3 || datapairs < 1);
  124. l = dss_read_reg(DSS_SDI_CONTROL);
  125. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  126. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  127. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  128. dss_write_reg(DSS_SDI_CONTROL, l);
  129. l = dss_read_reg(DSS_PLL_CONTROL);
  130. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  131. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  132. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  133. dss_write_reg(DSS_PLL_CONTROL, l);
  134. }
  135. int dss_sdi_enable(void)
  136. {
  137. unsigned long timeout;
  138. dispc_pck_free_enable(1);
  139. /* Reset SDI PLL */
  140. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  141. udelay(1); /* wait 2x PCLK */
  142. /* Lock SDI PLL */
  143. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  144. /* Waiting for PLL lock request to complete */
  145. timeout = jiffies + msecs_to_jiffies(500);
  146. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  147. if (time_after_eq(jiffies, timeout)) {
  148. DSSERR("PLL lock request timed out\n");
  149. goto err1;
  150. }
  151. }
  152. /* Clearing PLL_GO bit */
  153. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  154. /* Waiting for PLL to lock */
  155. timeout = jiffies + msecs_to_jiffies(500);
  156. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  157. if (time_after_eq(jiffies, timeout)) {
  158. DSSERR("PLL lock timed out\n");
  159. goto err1;
  160. }
  161. }
  162. dispc_lcd_enable_signal(1);
  163. /* Waiting for SDI reset to complete */
  164. timeout = jiffies + msecs_to_jiffies(500);
  165. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  166. if (time_after_eq(jiffies, timeout)) {
  167. DSSERR("SDI reset timed out\n");
  168. goto err2;
  169. }
  170. }
  171. return 0;
  172. err2:
  173. dispc_lcd_enable_signal(0);
  174. err1:
  175. /* Reset SDI PLL */
  176. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  177. dispc_pck_free_enable(0);
  178. return -ETIMEDOUT;
  179. }
  180. void dss_sdi_disable(void)
  181. {
  182. dispc_lcd_enable_signal(0);
  183. dispc_pck_free_enable(0);
  184. /* Reset SDI PLL */
  185. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  186. }
  187. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  188. {
  189. return dss_generic_clk_source_names[clk_src];
  190. }
  191. void dss_dump_clocks(struct seq_file *s)
  192. {
  193. unsigned long dpll4_ck_rate;
  194. unsigned long dpll4_m4_ck_rate;
  195. const char *fclk_name, *fclk_real_name;
  196. unsigned long fclk_rate;
  197. if (dss_runtime_get())
  198. return;
  199. seq_printf(s, "- DSS -\n");
  200. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  201. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  202. fclk_rate = clk_get_rate(dss.dss_clk);
  203. if (dss.dpll4_m4_ck) {
  204. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  205. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  206. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  207. seq_printf(s, "%s (%s) = %lu / %lu * %d = %lu\n",
  208. fclk_name, fclk_real_name, dpll4_ck_rate,
  209. dpll4_ck_rate / dpll4_m4_ck_rate,
  210. dss.feat->dss_fck_multiplier, fclk_rate);
  211. } else {
  212. seq_printf(s, "%s (%s) = %lu\n",
  213. fclk_name, fclk_real_name,
  214. fclk_rate);
  215. }
  216. dss_runtime_put();
  217. }
  218. static void dss_dump_regs(struct seq_file *s)
  219. {
  220. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  221. if (dss_runtime_get())
  222. return;
  223. DUMPREG(DSS_REVISION);
  224. DUMPREG(DSS_SYSCONFIG);
  225. DUMPREG(DSS_SYSSTATUS);
  226. DUMPREG(DSS_CONTROL);
  227. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  228. OMAP_DISPLAY_TYPE_SDI) {
  229. DUMPREG(DSS_SDI_CONTROL);
  230. DUMPREG(DSS_PLL_CONTROL);
  231. DUMPREG(DSS_SDI_STATUS);
  232. }
  233. dss_runtime_put();
  234. #undef DUMPREG
  235. }
  236. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  237. {
  238. struct platform_device *dsidev;
  239. int b;
  240. u8 start, end;
  241. switch (clk_src) {
  242. case OMAP_DSS_CLK_SRC_FCK:
  243. b = 0;
  244. break;
  245. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  246. b = 1;
  247. dsidev = dsi_get_dsidev_from_id(0);
  248. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  249. break;
  250. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  251. b = 2;
  252. dsidev = dsi_get_dsidev_from_id(1);
  253. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  254. break;
  255. default:
  256. BUG();
  257. return;
  258. }
  259. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  260. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  261. dss.dispc_clk_source = clk_src;
  262. }
  263. void dss_select_dsi_clk_source(int dsi_module,
  264. enum omap_dss_clk_source clk_src)
  265. {
  266. struct platform_device *dsidev;
  267. int b, pos;
  268. switch (clk_src) {
  269. case OMAP_DSS_CLK_SRC_FCK:
  270. b = 0;
  271. break;
  272. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  273. BUG_ON(dsi_module != 0);
  274. b = 1;
  275. dsidev = dsi_get_dsidev_from_id(0);
  276. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  277. break;
  278. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  279. BUG_ON(dsi_module != 1);
  280. b = 1;
  281. dsidev = dsi_get_dsidev_from_id(1);
  282. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  283. break;
  284. default:
  285. BUG();
  286. return;
  287. }
  288. pos = dsi_module == 0 ? 1 : 10;
  289. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  290. dss.dsi_clk_source[dsi_module] = clk_src;
  291. }
  292. void dss_select_lcd_clk_source(enum omap_channel channel,
  293. enum omap_dss_clk_source clk_src)
  294. {
  295. struct platform_device *dsidev;
  296. int b, ix, pos;
  297. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  298. return;
  299. switch (clk_src) {
  300. case OMAP_DSS_CLK_SRC_FCK:
  301. b = 0;
  302. break;
  303. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  304. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  305. b = 1;
  306. dsidev = dsi_get_dsidev_from_id(0);
  307. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  308. break;
  309. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  310. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
  311. channel != OMAP_DSS_CHANNEL_LCD3);
  312. b = 1;
  313. dsidev = dsi_get_dsidev_from_id(1);
  314. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  315. break;
  316. default:
  317. BUG();
  318. return;
  319. }
  320. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  321. (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
  322. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  323. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  324. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  325. dss.lcd_clk_source[ix] = clk_src;
  326. }
  327. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  328. {
  329. return dss.dispc_clk_source;
  330. }
  331. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  332. {
  333. return dss.dsi_clk_source[dsi_module];
  334. }
  335. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  336. {
  337. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  338. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  339. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  340. return dss.lcd_clk_source[ix];
  341. } else {
  342. /* LCD_CLK source is the same as DISPC_FCLK source for
  343. * OMAP2 and OMAP3 */
  344. return dss.dispc_clk_source;
  345. }
  346. }
  347. int dss_set_clock_div(struct dss_clock_info *cinfo)
  348. {
  349. if (dss.dpll4_m4_ck) {
  350. unsigned long prate;
  351. int r;
  352. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  353. DSSDBG("dpll4_m4 = %ld\n", prate);
  354. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  355. if (r)
  356. return r;
  357. } else {
  358. if (cinfo->fck_div != 0)
  359. return -EINVAL;
  360. }
  361. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  362. return 0;
  363. }
  364. unsigned long dss_get_dpll4_rate(void)
  365. {
  366. if (dss.dpll4_m4_ck)
  367. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  368. else
  369. return 0;
  370. }
  371. int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
  372. struct dispc_clock_info *dispc_cinfo)
  373. {
  374. unsigned long prate;
  375. struct dss_clock_info best_dss;
  376. struct dispc_clock_info best_dispc;
  377. unsigned long fck, max_dss_fck;
  378. u16 fck_div;
  379. int match = 0;
  380. int min_fck_per_pck;
  381. prate = dss_get_dpll4_rate();
  382. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  383. fck = clk_get_rate(dss.dss_clk);
  384. if (req_pck == dss.cache_req_pck && prate == dss.cache_prate &&
  385. dss.cache_dss_cinfo.fck == fck) {
  386. DSSDBG("dispc clock info found from cache.\n");
  387. *dss_cinfo = dss.cache_dss_cinfo;
  388. *dispc_cinfo = dss.cache_dispc_cinfo;
  389. return 0;
  390. }
  391. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  392. if (min_fck_per_pck &&
  393. req_pck * min_fck_per_pck > max_dss_fck) {
  394. DSSERR("Requested pixel clock not possible with the current "
  395. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  396. "the constraint off.\n");
  397. min_fck_per_pck = 0;
  398. }
  399. retry:
  400. memset(&best_dss, 0, sizeof(best_dss));
  401. memset(&best_dispc, 0, sizeof(best_dispc));
  402. if (dss.dpll4_m4_ck == NULL) {
  403. struct dispc_clock_info cur_dispc;
  404. /* XXX can we change the clock on omap2? */
  405. fck = clk_get_rate(dss.dss_clk);
  406. fck_div = 1;
  407. dispc_find_clk_divs(req_pck, fck, &cur_dispc);
  408. match = 1;
  409. best_dss.fck = fck;
  410. best_dss.fck_div = fck_div;
  411. best_dispc = cur_dispc;
  412. goto found;
  413. } else {
  414. for (fck_div = dss.feat->fck_div_max; fck_div > 0; --fck_div) {
  415. struct dispc_clock_info cur_dispc;
  416. fck = prate / fck_div * dss.feat->dss_fck_multiplier;
  417. if (fck > max_dss_fck)
  418. continue;
  419. if (min_fck_per_pck &&
  420. fck < req_pck * min_fck_per_pck)
  421. continue;
  422. match = 1;
  423. dispc_find_clk_divs(req_pck, fck, &cur_dispc);
  424. if (abs(cur_dispc.pck - req_pck) <
  425. abs(best_dispc.pck - req_pck)) {
  426. best_dss.fck = fck;
  427. best_dss.fck_div = fck_div;
  428. best_dispc = cur_dispc;
  429. if (cur_dispc.pck == req_pck)
  430. goto found;
  431. }
  432. }
  433. }
  434. found:
  435. if (!match) {
  436. if (min_fck_per_pck) {
  437. DSSERR("Could not find suitable clock settings.\n"
  438. "Turning FCK/PCK constraint off and"
  439. "trying again.\n");
  440. min_fck_per_pck = 0;
  441. goto retry;
  442. }
  443. DSSERR("Could not find suitable clock settings.\n");
  444. return -EINVAL;
  445. }
  446. if (dss_cinfo)
  447. *dss_cinfo = best_dss;
  448. if (dispc_cinfo)
  449. *dispc_cinfo = best_dispc;
  450. dss.cache_req_pck = req_pck;
  451. dss.cache_prate = prate;
  452. dss.cache_dss_cinfo = best_dss;
  453. dss.cache_dispc_cinfo = best_dispc;
  454. return 0;
  455. }
  456. void dss_set_venc_output(enum omap_dss_venc_type type)
  457. {
  458. int l = 0;
  459. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  460. l = 0;
  461. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  462. l = 1;
  463. else
  464. BUG();
  465. /* venc out selection. 0 = comp, 1 = svideo */
  466. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  467. }
  468. void dss_set_dac_pwrdn_bgz(bool enable)
  469. {
  470. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  471. }
  472. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  473. {
  474. enum omap_display_type dp;
  475. dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  476. /* Complain about invalid selections */
  477. WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
  478. WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
  479. /* Select only if we have options */
  480. if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
  481. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  482. }
  483. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  484. {
  485. enum omap_display_type displays;
  486. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  487. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  488. return DSS_VENC_TV_CLK;
  489. if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
  490. return DSS_HDMI_M_PCLK;
  491. return REG_GET(DSS_CONTROL, 15, 15);
  492. }
  493. static int dss_dpi_select_source_omap2_omap3(enum omap_channel channel)
  494. {
  495. if (channel != OMAP_DSS_CHANNEL_LCD)
  496. return -EINVAL;
  497. return 0;
  498. }
  499. static int dss_dpi_select_source_omap4(enum omap_channel channel)
  500. {
  501. int val;
  502. switch (channel) {
  503. case OMAP_DSS_CHANNEL_LCD2:
  504. val = 0;
  505. break;
  506. case OMAP_DSS_CHANNEL_DIGIT:
  507. val = 1;
  508. break;
  509. default:
  510. return -EINVAL;
  511. }
  512. REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
  513. return 0;
  514. }
  515. static int dss_dpi_select_source_omap5(enum omap_channel channel)
  516. {
  517. int val;
  518. switch (channel) {
  519. case OMAP_DSS_CHANNEL_LCD:
  520. val = 1;
  521. break;
  522. case OMAP_DSS_CHANNEL_LCD2:
  523. val = 2;
  524. break;
  525. case OMAP_DSS_CHANNEL_LCD3:
  526. val = 3;
  527. break;
  528. case OMAP_DSS_CHANNEL_DIGIT:
  529. val = 0;
  530. break;
  531. default:
  532. return -EINVAL;
  533. }
  534. REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
  535. return 0;
  536. }
  537. int dss_dpi_select_source(enum omap_channel channel)
  538. {
  539. return dss.feat->dpi_select_source(channel);
  540. }
  541. static int dss_get_clocks(void)
  542. {
  543. struct clk *clk;
  544. int r;
  545. clk = clk_get(&dss.pdev->dev, "fck");
  546. if (IS_ERR(clk)) {
  547. DSSERR("can't get clock fck\n");
  548. r = PTR_ERR(clk);
  549. goto err;
  550. }
  551. dss.dss_clk = clk;
  552. clk = clk_get(NULL, dss.feat->clk_name);
  553. if (IS_ERR(clk)) {
  554. DSSERR("Failed to get %s\n", dss.feat->clk_name);
  555. r = PTR_ERR(clk);
  556. goto err;
  557. }
  558. dss.dpll4_m4_ck = clk;
  559. return 0;
  560. err:
  561. if (dss.dss_clk)
  562. clk_put(dss.dss_clk);
  563. if (dss.dpll4_m4_ck)
  564. clk_put(dss.dpll4_m4_ck);
  565. return r;
  566. }
  567. static void dss_put_clocks(void)
  568. {
  569. if (dss.dpll4_m4_ck)
  570. clk_put(dss.dpll4_m4_ck);
  571. clk_put(dss.dss_clk);
  572. }
  573. static int dss_runtime_get(void)
  574. {
  575. int r;
  576. DSSDBG("dss_runtime_get\n");
  577. r = pm_runtime_get_sync(&dss.pdev->dev);
  578. WARN_ON(r < 0);
  579. return r < 0 ? r : 0;
  580. }
  581. static void dss_runtime_put(void)
  582. {
  583. int r;
  584. DSSDBG("dss_runtime_put\n");
  585. r = pm_runtime_put_sync(&dss.pdev->dev);
  586. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  587. }
  588. /* DEBUGFS */
  589. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  590. void dss_debug_dump_clocks(struct seq_file *s)
  591. {
  592. dss_dump_clocks(s);
  593. dispc_dump_clocks(s);
  594. #ifdef CONFIG_OMAP2_DSS_DSI
  595. dsi_dump_clocks(s);
  596. #endif
  597. }
  598. #endif
  599. static const struct dss_features omap24xx_dss_feats __initconst = {
  600. .fck_div_max = 16,
  601. .dss_fck_multiplier = 2,
  602. .clk_name = NULL,
  603. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  604. };
  605. static const struct dss_features omap34xx_dss_feats __initconst = {
  606. .fck_div_max = 16,
  607. .dss_fck_multiplier = 2,
  608. .clk_name = "dpll4_m4_ck",
  609. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  610. };
  611. static const struct dss_features omap3630_dss_feats __initconst = {
  612. .fck_div_max = 32,
  613. .dss_fck_multiplier = 1,
  614. .clk_name = "dpll4_m4_ck",
  615. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  616. };
  617. static const struct dss_features omap44xx_dss_feats __initconst = {
  618. .fck_div_max = 32,
  619. .dss_fck_multiplier = 1,
  620. .clk_name = "dpll_per_m5x2_ck",
  621. .dpi_select_source = &dss_dpi_select_source_omap4,
  622. };
  623. static const struct dss_features omap54xx_dss_feats __initconst = {
  624. .fck_div_max = 64,
  625. .dss_fck_multiplier = 1,
  626. .clk_name = "dpll_per_h12x2_ck",
  627. .dpi_select_source = &dss_dpi_select_source_omap5,
  628. };
  629. static int __init dss_init_features(struct platform_device *pdev)
  630. {
  631. struct omap_dss_board_info *pdata = pdev->dev.platform_data;
  632. const struct dss_features *src;
  633. struct dss_features *dst;
  634. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  635. if (!dst) {
  636. dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
  637. return -ENOMEM;
  638. }
  639. switch (pdata->version) {
  640. case OMAPDSS_VER_OMAP24xx:
  641. src = &omap24xx_dss_feats;
  642. break;
  643. case OMAPDSS_VER_OMAP34xx_ES1:
  644. case OMAPDSS_VER_OMAP34xx_ES3:
  645. case OMAPDSS_VER_AM35xx:
  646. src = &omap34xx_dss_feats;
  647. break;
  648. case OMAPDSS_VER_OMAP3630:
  649. src = &omap3630_dss_feats;
  650. break;
  651. case OMAPDSS_VER_OMAP4430_ES1:
  652. case OMAPDSS_VER_OMAP4430_ES2:
  653. case OMAPDSS_VER_OMAP4:
  654. src = &omap44xx_dss_feats;
  655. break;
  656. case OMAPDSS_VER_OMAP5:
  657. src = &omap54xx_dss_feats;
  658. break;
  659. default:
  660. return -ENODEV;
  661. }
  662. memcpy(dst, src, sizeof(*dst));
  663. dss.feat = dst;
  664. return 0;
  665. }
  666. /* DSS HW IP initialisation */
  667. static int __init omap_dsshw_probe(struct platform_device *pdev)
  668. {
  669. struct resource *dss_mem;
  670. u32 rev;
  671. int r;
  672. dss.pdev = pdev;
  673. r = dss_init_features(dss.pdev);
  674. if (r)
  675. return r;
  676. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  677. if (!dss_mem) {
  678. DSSERR("can't get IORESOURCE_MEM DSS\n");
  679. return -EINVAL;
  680. }
  681. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  682. resource_size(dss_mem));
  683. if (!dss.base) {
  684. DSSERR("can't ioremap DSS\n");
  685. return -ENOMEM;
  686. }
  687. r = dss_get_clocks();
  688. if (r)
  689. return r;
  690. pm_runtime_enable(&pdev->dev);
  691. r = dss_runtime_get();
  692. if (r)
  693. goto err_runtime_get;
  694. /* Select DPLL */
  695. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  696. #ifdef CONFIG_OMAP2_DSS_VENC
  697. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  698. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  699. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  700. #endif
  701. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  702. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  703. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  704. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  705. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  706. rev = dss_read_reg(DSS_REVISION);
  707. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  708. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  709. dss_runtime_put();
  710. dss_debugfs_create_file("dss", dss_dump_regs);
  711. return 0;
  712. err_runtime_get:
  713. pm_runtime_disable(&pdev->dev);
  714. dss_put_clocks();
  715. return r;
  716. }
  717. static int __exit omap_dsshw_remove(struct platform_device *pdev)
  718. {
  719. pm_runtime_disable(&pdev->dev);
  720. dss_put_clocks();
  721. return 0;
  722. }
  723. static int dss_runtime_suspend(struct device *dev)
  724. {
  725. dss_save_context();
  726. dss_set_min_bus_tput(dev, 0);
  727. return 0;
  728. }
  729. static int dss_runtime_resume(struct device *dev)
  730. {
  731. int r;
  732. /*
  733. * Set an arbitrarily high tput request to ensure OPP100.
  734. * What we should really do is to make a request to stay in OPP100,
  735. * without any tput requirements, but that is not currently possible
  736. * via the PM layer.
  737. */
  738. r = dss_set_min_bus_tput(dev, 1000000000);
  739. if (r)
  740. return r;
  741. dss_restore_context();
  742. return 0;
  743. }
  744. static const struct dev_pm_ops dss_pm_ops = {
  745. .runtime_suspend = dss_runtime_suspend,
  746. .runtime_resume = dss_runtime_resume,
  747. };
  748. static struct platform_driver omap_dsshw_driver = {
  749. .remove = __exit_p(omap_dsshw_remove),
  750. .driver = {
  751. .name = "omapdss_dss",
  752. .owner = THIS_MODULE,
  753. .pm = &dss_pm_ops,
  754. },
  755. };
  756. int __init dss_init_platform_driver(void)
  757. {
  758. return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
  759. }
  760. void dss_uninit_platform_driver(void)
  761. {
  762. platform_driver_unregister(&omap_dsshw_driver);
  763. }