davinci-i2s.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/clk.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/initval.h>
  21. #include <sound/soc.h>
  22. #include "davinci-pcm.h"
  23. /*
  24. * NOTE: terminology here is confusing.
  25. *
  26. * - This driver supports the "Audio Serial Port" (ASP),
  27. * found on dm6446, dm355, and other DaVinci chips.
  28. *
  29. * - But it labels it a "Multi-channel Buffered Serial Port"
  30. * (McBSP) as on older chips like the dm642 ... which was
  31. * backward-compatible, possibly explaining that confusion.
  32. *
  33. * - OMAP chips have a controller called McBSP, which is
  34. * incompatible with the DaVinci flavor of McBSP.
  35. *
  36. * - Newer DaVinci chips have a controller called McASP,
  37. * incompatible with ASP and with either McBSP.
  38. *
  39. * In short: this uses ASP to implement I2S, not McBSP.
  40. * And it won't be the only DaVinci implemention of I2S.
  41. */
  42. #define DAVINCI_MCBSP_DRR_REG 0x00
  43. #define DAVINCI_MCBSP_DXR_REG 0x04
  44. #define DAVINCI_MCBSP_SPCR_REG 0x08
  45. #define DAVINCI_MCBSP_RCR_REG 0x0c
  46. #define DAVINCI_MCBSP_XCR_REG 0x10
  47. #define DAVINCI_MCBSP_SRGR_REG 0x14
  48. #define DAVINCI_MCBSP_PCR_REG 0x24
  49. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  50. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  51. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  52. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  53. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  54. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  55. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  56. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  57. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  58. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  59. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  60. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  61. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  62. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  63. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  64. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  65. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  66. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  67. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  68. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  69. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  70. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  71. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  72. #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
  73. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  74. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  75. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  76. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  77. enum {
  78. DAVINCI_MCBSP_WORD_8 = 0,
  79. DAVINCI_MCBSP_WORD_12,
  80. DAVINCI_MCBSP_WORD_16,
  81. DAVINCI_MCBSP_WORD_20,
  82. DAVINCI_MCBSP_WORD_24,
  83. DAVINCI_MCBSP_WORD_32,
  84. };
  85. static struct davinci_pcm_dma_params davinci_i2s_pcm_out = {
  86. .name = "I2S PCM Stereo out",
  87. };
  88. static struct davinci_pcm_dma_params davinci_i2s_pcm_in = {
  89. .name = "I2S PCM Stereo in",
  90. };
  91. struct davinci_mcbsp_dev {
  92. void __iomem *base;
  93. struct clk *clk;
  94. struct davinci_pcm_dma_params *dma_params[2];
  95. };
  96. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  97. int reg, u32 val)
  98. {
  99. __raw_writel(val, dev->base + reg);
  100. }
  101. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  102. {
  103. return __raw_readl(dev->base + reg);
  104. }
  105. static void davinci_mcbsp_start(struct snd_pcm_substream *substream)
  106. {
  107. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  108. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  109. struct snd_soc_device *socdev = rtd->socdev;
  110. struct snd_soc_platform *platform = socdev->card->platform;
  111. u32 spcr;
  112. int ret;
  113. /* Start the sample generator and enable transmitter/receiver */
  114. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  115. spcr |= DAVINCI_MCBSP_SPCR_GRST;
  116. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  117. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  118. /* Stop the DMA to avoid data loss */
  119. /* while the transmitter is out of reset to handle XSYNCERR */
  120. if (platform->pcm_ops->trigger) {
  121. ret = platform->pcm_ops->trigger(substream,
  122. SNDRV_PCM_TRIGGER_STOP);
  123. if (ret < 0)
  124. printk(KERN_DEBUG "Playback DMA stop failed\n");
  125. }
  126. /* Enable the transmitter */
  127. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  128. spcr |= DAVINCI_MCBSP_SPCR_XRST;
  129. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  130. /* wait for any unexpected frame sync error to occur */
  131. udelay(100);
  132. /* Disable the transmitter to clear any outstanding XSYNCERR */
  133. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  134. spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
  135. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  136. /* Restart the DMA */
  137. if (platform->pcm_ops->trigger) {
  138. ret = platform->pcm_ops->trigger(substream,
  139. SNDRV_PCM_TRIGGER_START);
  140. if (ret < 0)
  141. printk(KERN_DEBUG "Playback DMA start failed\n");
  142. }
  143. /* Enable the transmitter */
  144. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  145. spcr |= DAVINCI_MCBSP_SPCR_XRST;
  146. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  147. } else {
  148. /* Enable the reciever */
  149. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  150. spcr |= DAVINCI_MCBSP_SPCR_RRST;
  151. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  152. }
  153. /* Start frame sync */
  154. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  155. spcr |= DAVINCI_MCBSP_SPCR_FRST;
  156. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  157. }
  158. static void davinci_mcbsp_stop(struct snd_pcm_substream *substream)
  159. {
  160. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  161. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  162. u32 spcr;
  163. /* Reset transmitter/receiver and sample rate/frame sync generators */
  164. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  165. spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
  166. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  167. spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
  168. else
  169. spcr &= ~DAVINCI_MCBSP_SPCR_RRST;
  170. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  171. }
  172. static int davinci_i2s_startup(struct snd_pcm_substream *substream,
  173. struct snd_soc_dai *dai)
  174. {
  175. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  176. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  177. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  178. cpu_dai->dma_data = dev->dma_params[substream->stream];
  179. return 0;
  180. }
  181. #define DEFAULT_BITPERSAMPLE 16
  182. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  183. unsigned int fmt)
  184. {
  185. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  186. unsigned int pcr;
  187. unsigned int srgr;
  188. unsigned int rcr;
  189. unsigned int xcr;
  190. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  191. DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
  192. DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
  193. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  194. case SND_SOC_DAIFMT_CBS_CFS:
  195. /* cpu is master */
  196. pcr = DAVINCI_MCBSP_PCR_FSXM |
  197. DAVINCI_MCBSP_PCR_FSRM |
  198. DAVINCI_MCBSP_PCR_CLKXM |
  199. DAVINCI_MCBSP_PCR_CLKRM;
  200. break;
  201. case SND_SOC_DAIFMT_CBM_CFS:
  202. /* McBSP CLKR pin is the input for the Sample Rate Generator.
  203. * McBSP FSR and FSX are driven by the Sample Rate Generator. */
  204. pcr = DAVINCI_MCBSP_PCR_SCLKME |
  205. DAVINCI_MCBSP_PCR_FSXM |
  206. DAVINCI_MCBSP_PCR_FSRM;
  207. break;
  208. case SND_SOC_DAIFMT_CBM_CFM:
  209. /* codec is master */
  210. pcr = 0;
  211. break;
  212. default:
  213. printk(KERN_ERR "%s:bad master\n", __func__);
  214. return -EINVAL;
  215. }
  216. rcr = DAVINCI_MCBSP_RCR_RFRLEN1(1);
  217. xcr = DAVINCI_MCBSP_XCR_XFIG | DAVINCI_MCBSP_XCR_XFRLEN1(1);
  218. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  219. case SND_SOC_DAIFMT_DSP_B:
  220. break;
  221. case SND_SOC_DAIFMT_I2S:
  222. /* Davinci doesn't support TRUE I2S, but some codecs will have
  223. * the left and right channels contiguous. This allows
  224. * dsp_a mode to be used with an inverted normal frame clk.
  225. * If your codec is master and does not have contiguous
  226. * channels, then you will have sound on only one channel.
  227. * Try using a different mode, or codec as slave.
  228. *
  229. * The TLV320AIC33 is an example of a codec where this works.
  230. * It has a variable bit clock frequency allowing it to have
  231. * valid data on every bit clock.
  232. *
  233. * The TLV320AIC23 is an example of a codec where this does not
  234. * work. It has a fixed bit clock frequency with progressively
  235. * more empty bit clock slots between channels as the sample
  236. * rate is lowered.
  237. */
  238. fmt ^= SND_SOC_DAIFMT_NB_IF;
  239. case SND_SOC_DAIFMT_DSP_A:
  240. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
  241. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
  242. break;
  243. default:
  244. printk(KERN_ERR "%s:bad format\n", __func__);
  245. return -EINVAL;
  246. }
  247. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  248. case SND_SOC_DAIFMT_NB_NF:
  249. /* CLKRP Receive clock polarity,
  250. * 1 - sampled on rising edge of CLKR
  251. * valid on rising edge
  252. * CLKXP Transmit clock polarity,
  253. * 1 - clocked on falling edge of CLKX
  254. * valid on rising edge
  255. * FSRP Receive frame sync pol, 0 - active high
  256. * FSXP Transmit frame sync pol, 0 - active high
  257. */
  258. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
  259. break;
  260. case SND_SOC_DAIFMT_IB_IF:
  261. /* CLKRP Receive clock polarity,
  262. * 0 - sampled on falling edge of CLKR
  263. * valid on falling edge
  264. * CLKXP Transmit clock polarity,
  265. * 0 - clocked on rising edge of CLKX
  266. * valid on falling edge
  267. * FSRP Receive frame sync pol, 1 - active low
  268. * FSXP Transmit frame sync pol, 1 - active low
  269. */
  270. pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  271. break;
  272. case SND_SOC_DAIFMT_NB_IF:
  273. /* CLKRP Receive clock polarity,
  274. * 1 - sampled on rising edge of CLKR
  275. * valid on rising edge
  276. * CLKXP Transmit clock polarity,
  277. * 1 - clocked on falling edge of CLKX
  278. * valid on rising edge
  279. * FSRP Receive frame sync pol, 1 - active low
  280. * FSXP Transmit frame sync pol, 1 - active low
  281. */
  282. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
  283. DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  284. break;
  285. case SND_SOC_DAIFMT_IB_NF:
  286. /* CLKRP Receive clock polarity,
  287. * 0 - sampled on falling edge of CLKR
  288. * valid on falling edge
  289. * CLKXP Transmit clock polarity,
  290. * 0 - clocked on rising edge of CLKX
  291. * valid on falling edge
  292. * FSRP Receive frame sync pol, 0 - active high
  293. * FSXP Transmit frame sync pol, 0 - active high
  294. */
  295. break;
  296. default:
  297. return -EINVAL;
  298. }
  299. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  300. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
  301. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  302. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  303. return 0;
  304. }
  305. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  306. struct snd_pcm_hw_params *params,
  307. struct snd_soc_dai *dai)
  308. {
  309. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  310. struct davinci_pcm_dma_params *dma_params = rtd->dai->cpu_dai->dma_data;
  311. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  312. struct snd_interval *i = NULL;
  313. int mcbsp_word_length;
  314. unsigned int rcr, xcr, srgr;
  315. u32 spcr;
  316. /* general line settings */
  317. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  318. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  319. spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  320. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  321. } else {
  322. spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  323. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  324. }
  325. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  326. srgr = DAVINCI_MCBSP_SRGR_FSGM;
  327. srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
  328. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  329. srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
  330. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  331. /* Determine xfer data type */
  332. switch (params_format(params)) {
  333. case SNDRV_PCM_FORMAT_S8:
  334. dma_params->data_type = 1;
  335. mcbsp_word_length = DAVINCI_MCBSP_WORD_8;
  336. break;
  337. case SNDRV_PCM_FORMAT_S16_LE:
  338. dma_params->data_type = 2;
  339. mcbsp_word_length = DAVINCI_MCBSP_WORD_16;
  340. break;
  341. case SNDRV_PCM_FORMAT_S32_LE:
  342. dma_params->data_type = 4;
  343. mcbsp_word_length = DAVINCI_MCBSP_WORD_32;
  344. break;
  345. default:
  346. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  347. return -EINVAL;
  348. }
  349. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  350. rcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_RCR_REG);
  351. rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  352. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
  353. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  354. } else {
  355. xcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_XCR_REG);
  356. xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  357. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
  358. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  359. }
  360. return 0;
  361. }
  362. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  363. struct snd_soc_dai *dai)
  364. {
  365. int ret = 0;
  366. switch (cmd) {
  367. case SNDRV_PCM_TRIGGER_START:
  368. case SNDRV_PCM_TRIGGER_RESUME:
  369. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  370. davinci_mcbsp_start(substream);
  371. break;
  372. case SNDRV_PCM_TRIGGER_STOP:
  373. case SNDRV_PCM_TRIGGER_SUSPEND:
  374. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  375. davinci_mcbsp_stop(substream);
  376. break;
  377. default:
  378. ret = -EINVAL;
  379. }
  380. return ret;
  381. }
  382. static int davinci_i2s_probe(struct platform_device *pdev,
  383. struct snd_soc_dai *dai)
  384. {
  385. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  386. struct snd_soc_card *card = socdev->card;
  387. struct snd_soc_dai *cpu_dai = card->dai_link->cpu_dai;
  388. struct davinci_mcbsp_dev *dev;
  389. struct resource *mem, *ioarea;
  390. struct evm_snd_platform_data *pdata;
  391. int ret;
  392. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  393. if (!mem) {
  394. dev_err(&pdev->dev, "no mem resource?\n");
  395. return -ENODEV;
  396. }
  397. ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
  398. pdev->name);
  399. if (!ioarea) {
  400. dev_err(&pdev->dev, "McBSP region already claimed\n");
  401. return -EBUSY;
  402. }
  403. dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
  404. if (!dev) {
  405. ret = -ENOMEM;
  406. goto err_release_region;
  407. }
  408. cpu_dai->private_data = dev;
  409. dev->clk = clk_get(&pdev->dev, NULL);
  410. if (IS_ERR(dev->clk)) {
  411. ret = -ENODEV;
  412. goto err_free_mem;
  413. }
  414. clk_enable(dev->clk);
  415. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  416. pdata = pdev->dev.platform_data;
  417. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK] = &davinci_i2s_pcm_out;
  418. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->channel = pdata->tx_dma_ch;
  419. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->dma_addr =
  420. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
  421. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE] = &davinci_i2s_pcm_in;
  422. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->channel = pdata->rx_dma_ch;
  423. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->dma_addr =
  424. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
  425. return 0;
  426. err_free_mem:
  427. kfree(dev);
  428. err_release_region:
  429. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  430. return ret;
  431. }
  432. static void davinci_i2s_remove(struct platform_device *pdev,
  433. struct snd_soc_dai *dai)
  434. {
  435. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  436. struct snd_soc_card *card = socdev->card;
  437. struct snd_soc_dai *cpu_dai = card->dai_link->cpu_dai;
  438. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  439. struct resource *mem;
  440. clk_disable(dev->clk);
  441. clk_put(dev->clk);
  442. dev->clk = NULL;
  443. kfree(dev);
  444. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  445. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  446. }
  447. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  448. static struct snd_soc_dai_ops davinci_i2s_dai_ops = {
  449. .startup = davinci_i2s_startup,
  450. .trigger = davinci_i2s_trigger,
  451. .hw_params = davinci_i2s_hw_params,
  452. .set_fmt = davinci_i2s_set_dai_fmt,
  453. };
  454. struct snd_soc_dai davinci_i2s_dai = {
  455. .name = "davinci-i2s",
  456. .id = 0,
  457. .probe = davinci_i2s_probe,
  458. .remove = davinci_i2s_remove,
  459. .playback = {
  460. .channels_min = 2,
  461. .channels_max = 2,
  462. .rates = DAVINCI_I2S_RATES,
  463. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  464. .capture = {
  465. .channels_min = 2,
  466. .channels_max = 2,
  467. .rates = DAVINCI_I2S_RATES,
  468. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  469. .ops = &davinci_i2s_dai_ops,
  470. };
  471. EXPORT_SYMBOL_GPL(davinci_i2s_dai);
  472. static int __init davinci_i2s_init(void)
  473. {
  474. return snd_soc_register_dai(&davinci_i2s_dai);
  475. }
  476. module_init(davinci_i2s_init);
  477. static void __exit davinci_i2s_exit(void)
  478. {
  479. snd_soc_unregister_dai(&davinci_i2s_dai);
  480. }
  481. module_exit(davinci_i2s_exit);
  482. MODULE_AUTHOR("Vladimir Barinov");
  483. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  484. MODULE_LICENSE("GPL");