i915_debugfs.c 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <generated/utsrelease.h>
  33. #include <drm/drmP.h>
  34. #include "intel_drv.h"
  35. #include "intel_ringbuffer.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #define DRM_I915_RING_DEBUG 1
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. INACTIVE_LIST,
  43. PINNED_LIST,
  44. };
  45. static const char *yesno(int v)
  46. {
  47. return v ? "yes" : "no";
  48. }
  49. static int i915_capabilities(struct seq_file *m, void *data)
  50. {
  51. struct drm_info_node *node = (struct drm_info_node *) m->private;
  52. struct drm_device *dev = node->minor->dev;
  53. const struct intel_device_info *info = INTEL_INFO(dev);
  54. seq_printf(m, "gen: %d\n", info->gen);
  55. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  56. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  57. #define SEP_SEMICOLON ;
  58. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  59. #undef PRINT_FLAG
  60. #undef SEP_SEMICOLON
  61. return 0;
  62. }
  63. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  64. {
  65. if (obj->user_pin_count > 0)
  66. return "P";
  67. else if (obj->pin_count > 0)
  68. return "p";
  69. else
  70. return " ";
  71. }
  72. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  73. {
  74. switch (obj->tiling_mode) {
  75. default:
  76. case I915_TILING_NONE: return " ";
  77. case I915_TILING_X: return "X";
  78. case I915_TILING_Y: return "Y";
  79. }
  80. }
  81. static const char *cache_level_str(int type)
  82. {
  83. switch (type) {
  84. case I915_CACHE_NONE: return " uncached";
  85. case I915_CACHE_LLC: return " snooped (LLC)";
  86. case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
  87. default: return "";
  88. }
  89. }
  90. static void
  91. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  92. {
  93. seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
  94. &obj->base,
  95. get_pin_flag(obj),
  96. get_tiling_flag(obj),
  97. obj->base.size / 1024,
  98. obj->base.read_domains,
  99. obj->base.write_domain,
  100. obj->last_read_seqno,
  101. obj->last_write_seqno,
  102. obj->last_fenced_seqno,
  103. cache_level_str(obj->cache_level),
  104. obj->dirty ? " dirty" : "",
  105. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  106. if (obj->base.name)
  107. seq_printf(m, " (name: %d)", obj->base.name);
  108. if (obj->pin_count)
  109. seq_printf(m, " (pinned x %d)", obj->pin_count);
  110. if (obj->fence_reg != I915_FENCE_REG_NONE)
  111. seq_printf(m, " (fence: %d)", obj->fence_reg);
  112. if (obj->gtt_space != NULL)
  113. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  114. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  115. if (obj->stolen)
  116. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  117. if (obj->pin_mappable || obj->fault_mappable) {
  118. char s[3], *t = s;
  119. if (obj->pin_mappable)
  120. *t++ = 'p';
  121. if (obj->fault_mappable)
  122. *t++ = 'f';
  123. *t = '\0';
  124. seq_printf(m, " (%s mappable)", s);
  125. }
  126. if (obj->ring != NULL)
  127. seq_printf(m, " (%s)", obj->ring->name);
  128. }
  129. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  130. {
  131. struct drm_info_node *node = (struct drm_info_node *) m->private;
  132. uintptr_t list = (uintptr_t) node->info_ent->data;
  133. struct list_head *head;
  134. struct drm_device *dev = node->minor->dev;
  135. drm_i915_private_t *dev_priv = dev->dev_private;
  136. struct drm_i915_gem_object *obj;
  137. size_t total_obj_size, total_gtt_size;
  138. int count, ret;
  139. ret = mutex_lock_interruptible(&dev->struct_mutex);
  140. if (ret)
  141. return ret;
  142. switch (list) {
  143. case ACTIVE_LIST:
  144. seq_printf(m, "Active:\n");
  145. head = &dev_priv->mm.active_list;
  146. break;
  147. case INACTIVE_LIST:
  148. seq_printf(m, "Inactive:\n");
  149. head = &dev_priv->mm.inactive_list;
  150. break;
  151. default:
  152. mutex_unlock(&dev->struct_mutex);
  153. return -EINVAL;
  154. }
  155. total_obj_size = total_gtt_size = count = 0;
  156. list_for_each_entry(obj, head, mm_list) {
  157. seq_printf(m, " ");
  158. describe_obj(m, obj);
  159. seq_printf(m, "\n");
  160. total_obj_size += obj->base.size;
  161. total_gtt_size += obj->gtt_space->size;
  162. count++;
  163. }
  164. mutex_unlock(&dev->struct_mutex);
  165. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  166. count, total_obj_size, total_gtt_size);
  167. return 0;
  168. }
  169. #define count_objects(list, member) do { \
  170. list_for_each_entry(obj, list, member) { \
  171. size += obj->gtt_space->size; \
  172. ++count; \
  173. if (obj->map_and_fenceable) { \
  174. mappable_size += obj->gtt_space->size; \
  175. ++mappable_count; \
  176. } \
  177. } \
  178. } while (0)
  179. static int i915_gem_object_info(struct seq_file *m, void* data)
  180. {
  181. struct drm_info_node *node = (struct drm_info_node *) m->private;
  182. struct drm_device *dev = node->minor->dev;
  183. struct drm_i915_private *dev_priv = dev->dev_private;
  184. u32 count, mappable_count, purgeable_count;
  185. size_t size, mappable_size, purgeable_size;
  186. struct drm_i915_gem_object *obj;
  187. int ret;
  188. ret = mutex_lock_interruptible(&dev->struct_mutex);
  189. if (ret)
  190. return ret;
  191. seq_printf(m, "%u objects, %zu bytes\n",
  192. dev_priv->mm.object_count,
  193. dev_priv->mm.object_memory);
  194. size = count = mappable_size = mappable_count = 0;
  195. count_objects(&dev_priv->mm.bound_list, global_list);
  196. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  197. count, mappable_count, size, mappable_size);
  198. size = count = mappable_size = mappable_count = 0;
  199. count_objects(&dev_priv->mm.active_list, mm_list);
  200. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  201. count, mappable_count, size, mappable_size);
  202. size = count = mappable_size = mappable_count = 0;
  203. count_objects(&dev_priv->mm.inactive_list, mm_list);
  204. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  205. count, mappable_count, size, mappable_size);
  206. size = count = purgeable_size = purgeable_count = 0;
  207. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  208. size += obj->base.size, ++count;
  209. if (obj->madv == I915_MADV_DONTNEED)
  210. purgeable_size += obj->base.size, ++purgeable_count;
  211. }
  212. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  213. size = count = mappable_size = mappable_count = 0;
  214. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  215. if (obj->fault_mappable) {
  216. size += obj->gtt_space->size;
  217. ++count;
  218. }
  219. if (obj->pin_mappable) {
  220. mappable_size += obj->gtt_space->size;
  221. ++mappable_count;
  222. }
  223. if (obj->madv == I915_MADV_DONTNEED) {
  224. purgeable_size += obj->base.size;
  225. ++purgeable_count;
  226. }
  227. }
  228. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  229. purgeable_count, purgeable_size);
  230. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  231. mappable_count, mappable_size);
  232. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  233. count, size);
  234. seq_printf(m, "%zu [%lu] gtt total\n",
  235. dev_priv->gtt.total,
  236. dev_priv->gtt.mappable_end - dev_priv->gtt.start);
  237. mutex_unlock(&dev->struct_mutex);
  238. return 0;
  239. }
  240. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  241. {
  242. struct drm_info_node *node = (struct drm_info_node *) m->private;
  243. struct drm_device *dev = node->minor->dev;
  244. uintptr_t list = (uintptr_t) node->info_ent->data;
  245. struct drm_i915_private *dev_priv = dev->dev_private;
  246. struct drm_i915_gem_object *obj;
  247. size_t total_obj_size, total_gtt_size;
  248. int count, ret;
  249. ret = mutex_lock_interruptible(&dev->struct_mutex);
  250. if (ret)
  251. return ret;
  252. total_obj_size = total_gtt_size = count = 0;
  253. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  254. if (list == PINNED_LIST && obj->pin_count == 0)
  255. continue;
  256. seq_printf(m, " ");
  257. describe_obj(m, obj);
  258. seq_printf(m, "\n");
  259. total_obj_size += obj->base.size;
  260. total_gtt_size += obj->gtt_space->size;
  261. count++;
  262. }
  263. mutex_unlock(&dev->struct_mutex);
  264. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  265. count, total_obj_size, total_gtt_size);
  266. return 0;
  267. }
  268. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  269. {
  270. struct drm_info_node *node = (struct drm_info_node *) m->private;
  271. struct drm_device *dev = node->minor->dev;
  272. unsigned long flags;
  273. struct intel_crtc *crtc;
  274. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  275. const char pipe = pipe_name(crtc->pipe);
  276. const char plane = plane_name(crtc->plane);
  277. struct intel_unpin_work *work;
  278. spin_lock_irqsave(&dev->event_lock, flags);
  279. work = crtc->unpin_work;
  280. if (work == NULL) {
  281. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  282. pipe, plane);
  283. } else {
  284. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  285. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  286. pipe, plane);
  287. } else {
  288. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  289. pipe, plane);
  290. }
  291. if (work->enable_stall_check)
  292. seq_printf(m, "Stall check enabled, ");
  293. else
  294. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  295. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  296. if (work->old_fb_obj) {
  297. struct drm_i915_gem_object *obj = work->old_fb_obj;
  298. if (obj)
  299. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  300. }
  301. if (work->pending_flip_obj) {
  302. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  303. if (obj)
  304. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  305. }
  306. }
  307. spin_unlock_irqrestore(&dev->event_lock, flags);
  308. }
  309. return 0;
  310. }
  311. static int i915_gem_request_info(struct seq_file *m, void *data)
  312. {
  313. struct drm_info_node *node = (struct drm_info_node *) m->private;
  314. struct drm_device *dev = node->minor->dev;
  315. drm_i915_private_t *dev_priv = dev->dev_private;
  316. struct intel_ring_buffer *ring;
  317. struct drm_i915_gem_request *gem_request;
  318. int ret, count, i;
  319. ret = mutex_lock_interruptible(&dev->struct_mutex);
  320. if (ret)
  321. return ret;
  322. count = 0;
  323. for_each_ring(ring, dev_priv, i) {
  324. if (list_empty(&ring->request_list))
  325. continue;
  326. seq_printf(m, "%s requests:\n", ring->name);
  327. list_for_each_entry(gem_request,
  328. &ring->request_list,
  329. list) {
  330. seq_printf(m, " %d @ %d\n",
  331. gem_request->seqno,
  332. (int) (jiffies - gem_request->emitted_jiffies));
  333. }
  334. count++;
  335. }
  336. mutex_unlock(&dev->struct_mutex);
  337. if (count == 0)
  338. seq_printf(m, "No requests\n");
  339. return 0;
  340. }
  341. static void i915_ring_seqno_info(struct seq_file *m,
  342. struct intel_ring_buffer *ring)
  343. {
  344. if (ring->get_seqno) {
  345. seq_printf(m, "Current sequence (%s): %u\n",
  346. ring->name, ring->get_seqno(ring, false));
  347. }
  348. }
  349. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  350. {
  351. struct drm_info_node *node = (struct drm_info_node *) m->private;
  352. struct drm_device *dev = node->minor->dev;
  353. drm_i915_private_t *dev_priv = dev->dev_private;
  354. struct intel_ring_buffer *ring;
  355. int ret, i;
  356. ret = mutex_lock_interruptible(&dev->struct_mutex);
  357. if (ret)
  358. return ret;
  359. for_each_ring(ring, dev_priv, i)
  360. i915_ring_seqno_info(m, ring);
  361. mutex_unlock(&dev->struct_mutex);
  362. return 0;
  363. }
  364. static int i915_interrupt_info(struct seq_file *m, void *data)
  365. {
  366. struct drm_info_node *node = (struct drm_info_node *) m->private;
  367. struct drm_device *dev = node->minor->dev;
  368. drm_i915_private_t *dev_priv = dev->dev_private;
  369. struct intel_ring_buffer *ring;
  370. int ret, i, pipe;
  371. ret = mutex_lock_interruptible(&dev->struct_mutex);
  372. if (ret)
  373. return ret;
  374. if (IS_VALLEYVIEW(dev)) {
  375. seq_printf(m, "Display IER:\t%08x\n",
  376. I915_READ(VLV_IER));
  377. seq_printf(m, "Display IIR:\t%08x\n",
  378. I915_READ(VLV_IIR));
  379. seq_printf(m, "Display IIR_RW:\t%08x\n",
  380. I915_READ(VLV_IIR_RW));
  381. seq_printf(m, "Display IMR:\t%08x\n",
  382. I915_READ(VLV_IMR));
  383. for_each_pipe(pipe)
  384. seq_printf(m, "Pipe %c stat:\t%08x\n",
  385. pipe_name(pipe),
  386. I915_READ(PIPESTAT(pipe)));
  387. seq_printf(m, "Master IER:\t%08x\n",
  388. I915_READ(VLV_MASTER_IER));
  389. seq_printf(m, "Render IER:\t%08x\n",
  390. I915_READ(GTIER));
  391. seq_printf(m, "Render IIR:\t%08x\n",
  392. I915_READ(GTIIR));
  393. seq_printf(m, "Render IMR:\t%08x\n",
  394. I915_READ(GTIMR));
  395. seq_printf(m, "PM IER:\t\t%08x\n",
  396. I915_READ(GEN6_PMIER));
  397. seq_printf(m, "PM IIR:\t\t%08x\n",
  398. I915_READ(GEN6_PMIIR));
  399. seq_printf(m, "PM IMR:\t\t%08x\n",
  400. I915_READ(GEN6_PMIMR));
  401. seq_printf(m, "Port hotplug:\t%08x\n",
  402. I915_READ(PORT_HOTPLUG_EN));
  403. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  404. I915_READ(VLV_DPFLIPSTAT));
  405. seq_printf(m, "DPINVGTT:\t%08x\n",
  406. I915_READ(DPINVGTT));
  407. } else if (!HAS_PCH_SPLIT(dev)) {
  408. seq_printf(m, "Interrupt enable: %08x\n",
  409. I915_READ(IER));
  410. seq_printf(m, "Interrupt identity: %08x\n",
  411. I915_READ(IIR));
  412. seq_printf(m, "Interrupt mask: %08x\n",
  413. I915_READ(IMR));
  414. for_each_pipe(pipe)
  415. seq_printf(m, "Pipe %c stat: %08x\n",
  416. pipe_name(pipe),
  417. I915_READ(PIPESTAT(pipe)));
  418. } else {
  419. seq_printf(m, "North Display Interrupt enable: %08x\n",
  420. I915_READ(DEIER));
  421. seq_printf(m, "North Display Interrupt identity: %08x\n",
  422. I915_READ(DEIIR));
  423. seq_printf(m, "North Display Interrupt mask: %08x\n",
  424. I915_READ(DEIMR));
  425. seq_printf(m, "South Display Interrupt enable: %08x\n",
  426. I915_READ(SDEIER));
  427. seq_printf(m, "South Display Interrupt identity: %08x\n",
  428. I915_READ(SDEIIR));
  429. seq_printf(m, "South Display Interrupt mask: %08x\n",
  430. I915_READ(SDEIMR));
  431. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  432. I915_READ(GTIER));
  433. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  434. I915_READ(GTIIR));
  435. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  436. I915_READ(GTIMR));
  437. }
  438. seq_printf(m, "Interrupts received: %d\n",
  439. atomic_read(&dev_priv->irq_received));
  440. for_each_ring(ring, dev_priv, i) {
  441. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  442. seq_printf(m,
  443. "Graphics Interrupt mask (%s): %08x\n",
  444. ring->name, I915_READ_IMR(ring));
  445. }
  446. i915_ring_seqno_info(m, ring);
  447. }
  448. mutex_unlock(&dev->struct_mutex);
  449. return 0;
  450. }
  451. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  452. {
  453. struct drm_info_node *node = (struct drm_info_node *) m->private;
  454. struct drm_device *dev = node->minor->dev;
  455. drm_i915_private_t *dev_priv = dev->dev_private;
  456. int i, ret;
  457. ret = mutex_lock_interruptible(&dev->struct_mutex);
  458. if (ret)
  459. return ret;
  460. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  461. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  462. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  463. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  464. seq_printf(m, "Fence %d, pin count = %d, object = ",
  465. i, dev_priv->fence_regs[i].pin_count);
  466. if (obj == NULL)
  467. seq_printf(m, "unused");
  468. else
  469. describe_obj(m, obj);
  470. seq_printf(m, "\n");
  471. }
  472. mutex_unlock(&dev->struct_mutex);
  473. return 0;
  474. }
  475. static int i915_hws_info(struct seq_file *m, void *data)
  476. {
  477. struct drm_info_node *node = (struct drm_info_node *) m->private;
  478. struct drm_device *dev = node->minor->dev;
  479. drm_i915_private_t *dev_priv = dev->dev_private;
  480. struct intel_ring_buffer *ring;
  481. const u32 *hws;
  482. int i;
  483. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  484. hws = ring->status_page.page_addr;
  485. if (hws == NULL)
  486. return 0;
  487. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  488. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  489. i * 4,
  490. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  491. }
  492. return 0;
  493. }
  494. static const char *ring_str(int ring)
  495. {
  496. switch (ring) {
  497. case RCS: return "render";
  498. case VCS: return "bsd";
  499. case BCS: return "blt";
  500. case VECS: return "vebox";
  501. default: return "";
  502. }
  503. }
  504. static const char *pin_flag(int pinned)
  505. {
  506. if (pinned > 0)
  507. return " P";
  508. else if (pinned < 0)
  509. return " p";
  510. else
  511. return "";
  512. }
  513. static const char *tiling_flag(int tiling)
  514. {
  515. switch (tiling) {
  516. default:
  517. case I915_TILING_NONE: return "";
  518. case I915_TILING_X: return " X";
  519. case I915_TILING_Y: return " Y";
  520. }
  521. }
  522. static const char *dirty_flag(int dirty)
  523. {
  524. return dirty ? " dirty" : "";
  525. }
  526. static const char *purgeable_flag(int purgeable)
  527. {
  528. return purgeable ? " purgeable" : "";
  529. }
  530. static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
  531. const char *f, va_list args)
  532. {
  533. unsigned len;
  534. if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
  535. e->err = -ENOSPC;
  536. return;
  537. }
  538. if (e->bytes == e->size - 1 || e->err)
  539. return;
  540. /* Seek the first printf which is hits start position */
  541. if (e->pos < e->start) {
  542. len = vsnprintf(NULL, 0, f, args);
  543. if (e->pos + len <= e->start) {
  544. e->pos += len;
  545. return;
  546. }
  547. /* First vsnprintf needs to fit in full for memmove*/
  548. if (len >= e->size) {
  549. e->err = -EIO;
  550. return;
  551. }
  552. }
  553. len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
  554. if (len >= e->size - e->bytes)
  555. len = e->size - e->bytes - 1;
  556. /* If this is first printf in this window, adjust it so that
  557. * start position matches start of the buffer
  558. */
  559. if (e->pos < e->start) {
  560. const size_t off = e->start - e->pos;
  561. /* Should not happen but be paranoid */
  562. if (off > len || e->bytes) {
  563. e->err = -EIO;
  564. return;
  565. }
  566. memmove(e->buf, e->buf + off, len - off);
  567. e->bytes = len - off;
  568. e->pos = e->start;
  569. return;
  570. }
  571. e->bytes += len;
  572. e->pos += len;
  573. }
  574. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
  575. {
  576. va_list args;
  577. va_start(args, f);
  578. i915_error_vprintf(e, f, args);
  579. va_end(args);
  580. }
  581. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  582. static void print_error_buffers(struct drm_i915_error_state_buf *m,
  583. const char *name,
  584. struct drm_i915_error_buffer *err,
  585. int count)
  586. {
  587. err_printf(m, "%s [%d]:\n", name, count);
  588. while (count--) {
  589. err_printf(m, " %08x %8u %02x %02x %x %x%s%s%s%s%s%s%s",
  590. err->gtt_offset,
  591. err->size,
  592. err->read_domains,
  593. err->write_domain,
  594. err->rseqno, err->wseqno,
  595. pin_flag(err->pinned),
  596. tiling_flag(err->tiling),
  597. dirty_flag(err->dirty),
  598. purgeable_flag(err->purgeable),
  599. err->ring != -1 ? " " : "",
  600. ring_str(err->ring),
  601. cache_level_str(err->cache_level));
  602. if (err->name)
  603. err_printf(m, " (name: %d)", err->name);
  604. if (err->fence_reg != I915_FENCE_REG_NONE)
  605. err_printf(m, " (fence: %d)", err->fence_reg);
  606. err_printf(m, "\n");
  607. err++;
  608. }
  609. }
  610. static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
  611. struct drm_device *dev,
  612. struct drm_i915_error_state *error,
  613. unsigned ring)
  614. {
  615. BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
  616. err_printf(m, "%s command stream:\n", ring_str(ring));
  617. err_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
  618. err_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
  619. err_printf(m, " CTL: 0x%08x\n", error->ctl[ring]);
  620. err_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
  621. err_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
  622. err_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
  623. err_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
  624. if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
  625. err_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
  626. if (INTEL_INFO(dev)->gen >= 4)
  627. err_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
  628. err_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
  629. err_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
  630. if (INTEL_INFO(dev)->gen >= 6) {
  631. err_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
  632. err_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
  633. err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
  634. error->semaphore_mboxes[ring][0],
  635. error->semaphore_seqno[ring][0]);
  636. err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
  637. error->semaphore_mboxes[ring][1],
  638. error->semaphore_seqno[ring][1]);
  639. }
  640. err_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
  641. err_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
  642. err_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
  643. err_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
  644. }
  645. struct i915_error_state_file_priv {
  646. struct drm_device *dev;
  647. struct drm_i915_error_state *error;
  648. };
  649. static int i915_error_state(struct i915_error_state_file_priv *error_priv,
  650. struct drm_i915_error_state_buf *m)
  651. {
  652. struct drm_device *dev = error_priv->dev;
  653. drm_i915_private_t *dev_priv = dev->dev_private;
  654. struct drm_i915_error_state *error = error_priv->error;
  655. struct intel_ring_buffer *ring;
  656. int i, j, page, offset, elt;
  657. if (!error) {
  658. err_printf(m, "no error state collected\n");
  659. return 0;
  660. }
  661. err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  662. error->time.tv_usec);
  663. err_printf(m, "Kernel: " UTS_RELEASE "\n");
  664. err_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  665. err_printf(m, "EIR: 0x%08x\n", error->eir);
  666. err_printf(m, "IER: 0x%08x\n", error->ier);
  667. err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  668. err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
  669. err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
  670. err_printf(m, "CCID: 0x%08x\n", error->ccid);
  671. for (i = 0; i < dev_priv->num_fence_regs; i++)
  672. err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  673. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  674. err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
  675. error->extra_instdone[i]);
  676. if (INTEL_INFO(dev)->gen >= 6) {
  677. err_printf(m, "ERROR: 0x%08x\n", error->error);
  678. err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  679. }
  680. if (INTEL_INFO(dev)->gen == 7)
  681. err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  682. for_each_ring(ring, dev_priv, i)
  683. i915_ring_error_state(m, dev, error, i);
  684. if (error->active_bo)
  685. print_error_buffers(m, "Active",
  686. error->active_bo,
  687. error->active_bo_count);
  688. if (error->pinned_bo)
  689. print_error_buffers(m, "Pinned",
  690. error->pinned_bo,
  691. error->pinned_bo_count);
  692. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  693. struct drm_i915_error_object *obj;
  694. if ((obj = error->ring[i].batchbuffer)) {
  695. err_printf(m, "%s --- gtt_offset = 0x%08x\n",
  696. dev_priv->ring[i].name,
  697. obj->gtt_offset);
  698. offset = 0;
  699. for (page = 0; page < obj->page_count; page++) {
  700. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  701. err_printf(m, "%08x : %08x\n", offset,
  702. obj->pages[page][elt]);
  703. offset += 4;
  704. }
  705. }
  706. }
  707. if (error->ring[i].num_requests) {
  708. err_printf(m, "%s --- %d requests\n",
  709. dev_priv->ring[i].name,
  710. error->ring[i].num_requests);
  711. for (j = 0; j < error->ring[i].num_requests; j++) {
  712. err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  713. error->ring[i].requests[j].seqno,
  714. error->ring[i].requests[j].jiffies,
  715. error->ring[i].requests[j].tail);
  716. }
  717. }
  718. if ((obj = error->ring[i].ringbuffer)) {
  719. err_printf(m, "%s --- ringbuffer = 0x%08x\n",
  720. dev_priv->ring[i].name,
  721. obj->gtt_offset);
  722. offset = 0;
  723. for (page = 0; page < obj->page_count; page++) {
  724. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  725. err_printf(m, "%08x : %08x\n",
  726. offset,
  727. obj->pages[page][elt]);
  728. offset += 4;
  729. }
  730. }
  731. }
  732. obj = error->ring[i].ctx;
  733. if (obj) {
  734. err_printf(m, "%s --- HW Context = 0x%08x\n",
  735. dev_priv->ring[i].name,
  736. obj->gtt_offset);
  737. offset = 0;
  738. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  739. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  740. offset,
  741. obj->pages[0][elt],
  742. obj->pages[0][elt+1],
  743. obj->pages[0][elt+2],
  744. obj->pages[0][elt+3]);
  745. offset += 16;
  746. }
  747. }
  748. }
  749. if (error->overlay)
  750. intel_overlay_print_error_state(m, error->overlay);
  751. if (error->display)
  752. intel_display_print_error_state(m, dev, error->display);
  753. return 0;
  754. }
  755. static ssize_t
  756. i915_error_state_write(struct file *filp,
  757. const char __user *ubuf,
  758. size_t cnt,
  759. loff_t *ppos)
  760. {
  761. struct i915_error_state_file_priv *error_priv = filp->private_data;
  762. struct drm_device *dev = error_priv->dev;
  763. int ret;
  764. DRM_DEBUG_DRIVER("Resetting error state\n");
  765. ret = mutex_lock_interruptible(&dev->struct_mutex);
  766. if (ret)
  767. return ret;
  768. i915_destroy_error_state(dev);
  769. mutex_unlock(&dev->struct_mutex);
  770. return cnt;
  771. }
  772. static int i915_error_state_open(struct inode *inode, struct file *file)
  773. {
  774. struct drm_device *dev = inode->i_private;
  775. drm_i915_private_t *dev_priv = dev->dev_private;
  776. struct i915_error_state_file_priv *error_priv;
  777. unsigned long flags;
  778. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  779. if (!error_priv)
  780. return -ENOMEM;
  781. error_priv->dev = dev;
  782. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  783. error_priv->error = dev_priv->gpu_error.first_error;
  784. if (error_priv->error)
  785. kref_get(&error_priv->error->ref);
  786. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  787. file->private_data = error_priv;
  788. return 0;
  789. }
  790. static int i915_error_state_release(struct inode *inode, struct file *file)
  791. {
  792. struct i915_error_state_file_priv *error_priv = file->private_data;
  793. if (error_priv->error)
  794. kref_put(&error_priv->error->ref, i915_error_state_free);
  795. kfree(error_priv);
  796. return 0;
  797. }
  798. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  799. size_t count, loff_t *pos)
  800. {
  801. struct i915_error_state_file_priv *error_priv = file->private_data;
  802. struct drm_i915_error_state_buf error_str;
  803. loff_t tmp_pos = 0;
  804. ssize_t ret_count = 0;
  805. int ret = 0;
  806. memset(&error_str, 0, sizeof(error_str));
  807. /* We need to have enough room to store any i915_error_state printf
  808. * so that we can move it to start position.
  809. */
  810. error_str.size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
  811. error_str.buf = kmalloc(error_str.size,
  812. GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
  813. if (error_str.buf == NULL) {
  814. error_str.size = PAGE_SIZE;
  815. error_str.buf = kmalloc(error_str.size, GFP_TEMPORARY);
  816. }
  817. if (error_str.buf == NULL) {
  818. error_str.size = 128;
  819. error_str.buf = kmalloc(error_str.size, GFP_TEMPORARY);
  820. }
  821. if (error_str.buf == NULL)
  822. return -ENOMEM;
  823. error_str.start = *pos;
  824. ret = i915_error_state(error_priv, &error_str);
  825. if (ret)
  826. goto out;
  827. if (error_str.bytes == 0 && error_str.err) {
  828. ret = error_str.err;
  829. goto out;
  830. }
  831. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  832. error_str.buf,
  833. error_str.bytes);
  834. if (ret_count < 0)
  835. ret = ret_count;
  836. else
  837. *pos = error_str.start + ret_count;
  838. out:
  839. kfree(error_str.buf);
  840. return ret ?: ret_count;
  841. }
  842. static const struct file_operations i915_error_state_fops = {
  843. .owner = THIS_MODULE,
  844. .open = i915_error_state_open,
  845. .read = i915_error_state_read,
  846. .write = i915_error_state_write,
  847. .llseek = default_llseek,
  848. .release = i915_error_state_release,
  849. };
  850. static int
  851. i915_next_seqno_get(void *data, u64 *val)
  852. {
  853. struct drm_device *dev = data;
  854. drm_i915_private_t *dev_priv = dev->dev_private;
  855. int ret;
  856. ret = mutex_lock_interruptible(&dev->struct_mutex);
  857. if (ret)
  858. return ret;
  859. *val = dev_priv->next_seqno;
  860. mutex_unlock(&dev->struct_mutex);
  861. return 0;
  862. }
  863. static int
  864. i915_next_seqno_set(void *data, u64 val)
  865. {
  866. struct drm_device *dev = data;
  867. int ret;
  868. ret = mutex_lock_interruptible(&dev->struct_mutex);
  869. if (ret)
  870. return ret;
  871. ret = i915_gem_set_seqno(dev, val);
  872. mutex_unlock(&dev->struct_mutex);
  873. return ret;
  874. }
  875. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  876. i915_next_seqno_get, i915_next_seqno_set,
  877. "0x%llx\n");
  878. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  879. {
  880. struct drm_info_node *node = (struct drm_info_node *) m->private;
  881. struct drm_device *dev = node->minor->dev;
  882. drm_i915_private_t *dev_priv = dev->dev_private;
  883. u16 crstanddelay;
  884. int ret;
  885. ret = mutex_lock_interruptible(&dev->struct_mutex);
  886. if (ret)
  887. return ret;
  888. crstanddelay = I915_READ16(CRSTANDVID);
  889. mutex_unlock(&dev->struct_mutex);
  890. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  891. return 0;
  892. }
  893. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  894. {
  895. struct drm_info_node *node = (struct drm_info_node *) m->private;
  896. struct drm_device *dev = node->minor->dev;
  897. drm_i915_private_t *dev_priv = dev->dev_private;
  898. int ret;
  899. if (IS_GEN5(dev)) {
  900. u16 rgvswctl = I915_READ16(MEMSWCTL);
  901. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  902. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  903. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  904. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  905. MEMSTAT_VID_SHIFT);
  906. seq_printf(m, "Current P-state: %d\n",
  907. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  908. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  909. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  910. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  911. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  912. u32 rpstat, cagf;
  913. u32 rpupei, rpcurup, rpprevup;
  914. u32 rpdownei, rpcurdown, rpprevdown;
  915. int max_freq;
  916. /* RPSTAT1 is in the GT power well */
  917. ret = mutex_lock_interruptible(&dev->struct_mutex);
  918. if (ret)
  919. return ret;
  920. gen6_gt_force_wake_get(dev_priv);
  921. rpstat = I915_READ(GEN6_RPSTAT1);
  922. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  923. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  924. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  925. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  926. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  927. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  928. if (IS_HASWELL(dev))
  929. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  930. else
  931. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  932. cagf *= GT_FREQUENCY_MULTIPLIER;
  933. gen6_gt_force_wake_put(dev_priv);
  934. mutex_unlock(&dev->struct_mutex);
  935. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  936. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  937. seq_printf(m, "Render p-state ratio: %d\n",
  938. (gt_perf_status & 0xff00) >> 8);
  939. seq_printf(m, "Render p-state VID: %d\n",
  940. gt_perf_status & 0xff);
  941. seq_printf(m, "Render p-state limit: %d\n",
  942. rp_state_limits & 0xff);
  943. seq_printf(m, "CAGF: %dMHz\n", cagf);
  944. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  945. GEN6_CURICONT_MASK);
  946. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  947. GEN6_CURBSYTAVG_MASK);
  948. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  949. GEN6_CURBSYTAVG_MASK);
  950. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  951. GEN6_CURIAVG_MASK);
  952. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  953. GEN6_CURBSYTAVG_MASK);
  954. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  955. GEN6_CURBSYTAVG_MASK);
  956. max_freq = (rp_state_cap & 0xff0000) >> 16;
  957. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  958. max_freq * GT_FREQUENCY_MULTIPLIER);
  959. max_freq = (rp_state_cap & 0xff00) >> 8;
  960. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  961. max_freq * GT_FREQUENCY_MULTIPLIER);
  962. max_freq = rp_state_cap & 0xff;
  963. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  964. max_freq * GT_FREQUENCY_MULTIPLIER);
  965. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  966. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  967. } else if (IS_VALLEYVIEW(dev)) {
  968. u32 freq_sts, val;
  969. mutex_lock(&dev_priv->rps.hw_lock);
  970. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  971. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  972. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  973. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  974. seq_printf(m, "max GPU freq: %d MHz\n",
  975. vlv_gpu_freq(dev_priv->mem_freq, val));
  976. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  977. seq_printf(m, "min GPU freq: %d MHz\n",
  978. vlv_gpu_freq(dev_priv->mem_freq, val));
  979. seq_printf(m, "current GPU freq: %d MHz\n",
  980. vlv_gpu_freq(dev_priv->mem_freq,
  981. (freq_sts >> 8) & 0xff));
  982. mutex_unlock(&dev_priv->rps.hw_lock);
  983. } else {
  984. seq_printf(m, "no P-state info available\n");
  985. }
  986. return 0;
  987. }
  988. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  989. {
  990. struct drm_info_node *node = (struct drm_info_node *) m->private;
  991. struct drm_device *dev = node->minor->dev;
  992. drm_i915_private_t *dev_priv = dev->dev_private;
  993. u32 delayfreq;
  994. int ret, i;
  995. ret = mutex_lock_interruptible(&dev->struct_mutex);
  996. if (ret)
  997. return ret;
  998. for (i = 0; i < 16; i++) {
  999. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  1000. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  1001. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  1002. }
  1003. mutex_unlock(&dev->struct_mutex);
  1004. return 0;
  1005. }
  1006. static inline int MAP_TO_MV(int map)
  1007. {
  1008. return 1250 - (map * 25);
  1009. }
  1010. static int i915_inttoext_table(struct seq_file *m, void *unused)
  1011. {
  1012. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1013. struct drm_device *dev = node->minor->dev;
  1014. drm_i915_private_t *dev_priv = dev->dev_private;
  1015. u32 inttoext;
  1016. int ret, i;
  1017. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1018. if (ret)
  1019. return ret;
  1020. for (i = 1; i <= 32; i++) {
  1021. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  1022. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  1023. }
  1024. mutex_unlock(&dev->struct_mutex);
  1025. return 0;
  1026. }
  1027. static int ironlake_drpc_info(struct seq_file *m)
  1028. {
  1029. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1030. struct drm_device *dev = node->minor->dev;
  1031. drm_i915_private_t *dev_priv = dev->dev_private;
  1032. u32 rgvmodectl, rstdbyctl;
  1033. u16 crstandvid;
  1034. int ret;
  1035. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1036. if (ret)
  1037. return ret;
  1038. rgvmodectl = I915_READ(MEMMODECTL);
  1039. rstdbyctl = I915_READ(RSTDBYCTL);
  1040. crstandvid = I915_READ16(CRSTANDVID);
  1041. mutex_unlock(&dev->struct_mutex);
  1042. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  1043. "yes" : "no");
  1044. seq_printf(m, "Boost freq: %d\n",
  1045. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  1046. MEMMODE_BOOST_FREQ_SHIFT);
  1047. seq_printf(m, "HW control enabled: %s\n",
  1048. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  1049. seq_printf(m, "SW control enabled: %s\n",
  1050. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  1051. seq_printf(m, "Gated voltage change: %s\n",
  1052. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  1053. seq_printf(m, "Starting frequency: P%d\n",
  1054. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  1055. seq_printf(m, "Max P-state: P%d\n",
  1056. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  1057. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  1058. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  1059. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  1060. seq_printf(m, "Render standby enabled: %s\n",
  1061. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  1062. seq_printf(m, "Current RS state: ");
  1063. switch (rstdbyctl & RSX_STATUS_MASK) {
  1064. case RSX_STATUS_ON:
  1065. seq_printf(m, "on\n");
  1066. break;
  1067. case RSX_STATUS_RC1:
  1068. seq_printf(m, "RC1\n");
  1069. break;
  1070. case RSX_STATUS_RC1E:
  1071. seq_printf(m, "RC1E\n");
  1072. break;
  1073. case RSX_STATUS_RS1:
  1074. seq_printf(m, "RS1\n");
  1075. break;
  1076. case RSX_STATUS_RS2:
  1077. seq_printf(m, "RS2 (RC6)\n");
  1078. break;
  1079. case RSX_STATUS_RS3:
  1080. seq_printf(m, "RC3 (RC6+)\n");
  1081. break;
  1082. default:
  1083. seq_printf(m, "unknown\n");
  1084. break;
  1085. }
  1086. return 0;
  1087. }
  1088. static int gen6_drpc_info(struct seq_file *m)
  1089. {
  1090. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1091. struct drm_device *dev = node->minor->dev;
  1092. struct drm_i915_private *dev_priv = dev->dev_private;
  1093. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  1094. unsigned forcewake_count;
  1095. int count=0, ret;
  1096. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1097. if (ret)
  1098. return ret;
  1099. spin_lock_irq(&dev_priv->gt_lock);
  1100. forcewake_count = dev_priv->forcewake_count;
  1101. spin_unlock_irq(&dev_priv->gt_lock);
  1102. if (forcewake_count) {
  1103. seq_printf(m, "RC information inaccurate because somebody "
  1104. "holds a forcewake reference \n");
  1105. } else {
  1106. /* NB: we cannot use forcewake, else we read the wrong values */
  1107. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  1108. udelay(10);
  1109. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  1110. }
  1111. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  1112. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  1113. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1114. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1115. mutex_unlock(&dev->struct_mutex);
  1116. mutex_lock(&dev_priv->rps.hw_lock);
  1117. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  1118. mutex_unlock(&dev_priv->rps.hw_lock);
  1119. seq_printf(m, "Video Turbo Mode: %s\n",
  1120. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1121. seq_printf(m, "HW control enabled: %s\n",
  1122. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1123. seq_printf(m, "SW control enabled: %s\n",
  1124. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1125. GEN6_RP_MEDIA_SW_MODE));
  1126. seq_printf(m, "RC1e Enabled: %s\n",
  1127. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  1128. seq_printf(m, "RC6 Enabled: %s\n",
  1129. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  1130. seq_printf(m, "Deep RC6 Enabled: %s\n",
  1131. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  1132. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  1133. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  1134. seq_printf(m, "Current RC state: ");
  1135. switch (gt_core_status & GEN6_RCn_MASK) {
  1136. case GEN6_RC0:
  1137. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  1138. seq_printf(m, "Core Power Down\n");
  1139. else
  1140. seq_printf(m, "on\n");
  1141. break;
  1142. case GEN6_RC3:
  1143. seq_printf(m, "RC3\n");
  1144. break;
  1145. case GEN6_RC6:
  1146. seq_printf(m, "RC6\n");
  1147. break;
  1148. case GEN6_RC7:
  1149. seq_printf(m, "RC7\n");
  1150. break;
  1151. default:
  1152. seq_printf(m, "Unknown\n");
  1153. break;
  1154. }
  1155. seq_printf(m, "Core Power Down: %s\n",
  1156. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1157. /* Not exactly sure what this is */
  1158. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  1159. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  1160. seq_printf(m, "RC6 residency since boot: %u\n",
  1161. I915_READ(GEN6_GT_GFX_RC6));
  1162. seq_printf(m, "RC6+ residency since boot: %u\n",
  1163. I915_READ(GEN6_GT_GFX_RC6p));
  1164. seq_printf(m, "RC6++ residency since boot: %u\n",
  1165. I915_READ(GEN6_GT_GFX_RC6pp));
  1166. seq_printf(m, "RC6 voltage: %dmV\n",
  1167. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1168. seq_printf(m, "RC6+ voltage: %dmV\n",
  1169. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1170. seq_printf(m, "RC6++ voltage: %dmV\n",
  1171. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1172. return 0;
  1173. }
  1174. static int i915_drpc_info(struct seq_file *m, void *unused)
  1175. {
  1176. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1177. struct drm_device *dev = node->minor->dev;
  1178. if (IS_GEN6(dev) || IS_GEN7(dev))
  1179. return gen6_drpc_info(m);
  1180. else
  1181. return ironlake_drpc_info(m);
  1182. }
  1183. static int i915_fbc_status(struct seq_file *m, void *unused)
  1184. {
  1185. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1186. struct drm_device *dev = node->minor->dev;
  1187. drm_i915_private_t *dev_priv = dev->dev_private;
  1188. if (!I915_HAS_FBC(dev)) {
  1189. seq_printf(m, "FBC unsupported on this chipset\n");
  1190. return 0;
  1191. }
  1192. if (intel_fbc_enabled(dev)) {
  1193. seq_printf(m, "FBC enabled\n");
  1194. } else {
  1195. seq_printf(m, "FBC disabled: ");
  1196. switch (dev_priv->no_fbc_reason) {
  1197. case FBC_NO_OUTPUT:
  1198. seq_printf(m, "no outputs");
  1199. break;
  1200. case FBC_STOLEN_TOO_SMALL:
  1201. seq_printf(m, "not enough stolen memory");
  1202. break;
  1203. case FBC_UNSUPPORTED_MODE:
  1204. seq_printf(m, "mode not supported");
  1205. break;
  1206. case FBC_MODE_TOO_LARGE:
  1207. seq_printf(m, "mode too large");
  1208. break;
  1209. case FBC_BAD_PLANE:
  1210. seq_printf(m, "FBC unsupported on plane");
  1211. break;
  1212. case FBC_NOT_TILED:
  1213. seq_printf(m, "scanout buffer not tiled");
  1214. break;
  1215. case FBC_MULTIPLE_PIPES:
  1216. seq_printf(m, "multiple pipes are enabled");
  1217. break;
  1218. case FBC_MODULE_PARAM:
  1219. seq_printf(m, "disabled per module param (default off)");
  1220. break;
  1221. default:
  1222. seq_printf(m, "unknown reason");
  1223. }
  1224. seq_printf(m, "\n");
  1225. }
  1226. return 0;
  1227. }
  1228. static int i915_ips_status(struct seq_file *m, void *unused)
  1229. {
  1230. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1231. struct drm_device *dev = node->minor->dev;
  1232. struct drm_i915_private *dev_priv = dev->dev_private;
  1233. if (!IS_ULT(dev)) {
  1234. seq_puts(m, "not supported\n");
  1235. return 0;
  1236. }
  1237. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1238. seq_puts(m, "enabled\n");
  1239. else
  1240. seq_puts(m, "disabled\n");
  1241. return 0;
  1242. }
  1243. static int i915_sr_status(struct seq_file *m, void *unused)
  1244. {
  1245. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1246. struct drm_device *dev = node->minor->dev;
  1247. drm_i915_private_t *dev_priv = dev->dev_private;
  1248. bool sr_enabled = false;
  1249. if (HAS_PCH_SPLIT(dev))
  1250. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1251. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1252. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1253. else if (IS_I915GM(dev))
  1254. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1255. else if (IS_PINEVIEW(dev))
  1256. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1257. seq_printf(m, "self-refresh: %s\n",
  1258. sr_enabled ? "enabled" : "disabled");
  1259. return 0;
  1260. }
  1261. static int i915_emon_status(struct seq_file *m, void *unused)
  1262. {
  1263. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1264. struct drm_device *dev = node->minor->dev;
  1265. drm_i915_private_t *dev_priv = dev->dev_private;
  1266. unsigned long temp, chipset, gfx;
  1267. int ret;
  1268. if (!IS_GEN5(dev))
  1269. return -ENODEV;
  1270. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1271. if (ret)
  1272. return ret;
  1273. temp = i915_mch_val(dev_priv);
  1274. chipset = i915_chipset_val(dev_priv);
  1275. gfx = i915_gfx_val(dev_priv);
  1276. mutex_unlock(&dev->struct_mutex);
  1277. seq_printf(m, "GMCH temp: %ld\n", temp);
  1278. seq_printf(m, "Chipset power: %ld\n", chipset);
  1279. seq_printf(m, "GFX power: %ld\n", gfx);
  1280. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1281. return 0;
  1282. }
  1283. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1284. {
  1285. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1286. struct drm_device *dev = node->minor->dev;
  1287. drm_i915_private_t *dev_priv = dev->dev_private;
  1288. int ret;
  1289. int gpu_freq, ia_freq;
  1290. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1291. seq_printf(m, "unsupported on this chipset\n");
  1292. return 0;
  1293. }
  1294. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1295. if (ret)
  1296. return ret;
  1297. seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1298. for (gpu_freq = dev_priv->rps.min_delay;
  1299. gpu_freq <= dev_priv->rps.max_delay;
  1300. gpu_freq++) {
  1301. ia_freq = gpu_freq;
  1302. sandybridge_pcode_read(dev_priv,
  1303. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1304. &ia_freq);
  1305. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1306. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1307. ((ia_freq >> 0) & 0xff) * 100,
  1308. ((ia_freq >> 8) & 0xff) * 100);
  1309. }
  1310. mutex_unlock(&dev_priv->rps.hw_lock);
  1311. return 0;
  1312. }
  1313. static int i915_gfxec(struct seq_file *m, void *unused)
  1314. {
  1315. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1316. struct drm_device *dev = node->minor->dev;
  1317. drm_i915_private_t *dev_priv = dev->dev_private;
  1318. int ret;
  1319. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1320. if (ret)
  1321. return ret;
  1322. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1323. mutex_unlock(&dev->struct_mutex);
  1324. return 0;
  1325. }
  1326. static int i915_opregion(struct seq_file *m, void *unused)
  1327. {
  1328. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1329. struct drm_device *dev = node->minor->dev;
  1330. drm_i915_private_t *dev_priv = dev->dev_private;
  1331. struct intel_opregion *opregion = &dev_priv->opregion;
  1332. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1333. int ret;
  1334. if (data == NULL)
  1335. return -ENOMEM;
  1336. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1337. if (ret)
  1338. goto out;
  1339. if (opregion->header) {
  1340. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1341. seq_write(m, data, OPREGION_SIZE);
  1342. }
  1343. mutex_unlock(&dev->struct_mutex);
  1344. out:
  1345. kfree(data);
  1346. return 0;
  1347. }
  1348. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1349. {
  1350. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1351. struct drm_device *dev = node->minor->dev;
  1352. drm_i915_private_t *dev_priv = dev->dev_private;
  1353. struct intel_fbdev *ifbdev;
  1354. struct intel_framebuffer *fb;
  1355. int ret;
  1356. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1357. if (ret)
  1358. return ret;
  1359. ifbdev = dev_priv->fbdev;
  1360. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1361. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1362. fb->base.width,
  1363. fb->base.height,
  1364. fb->base.depth,
  1365. fb->base.bits_per_pixel,
  1366. atomic_read(&fb->base.refcount.refcount));
  1367. describe_obj(m, fb->obj);
  1368. seq_printf(m, "\n");
  1369. mutex_unlock(&dev->mode_config.mutex);
  1370. mutex_lock(&dev->mode_config.fb_lock);
  1371. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1372. if (&fb->base == ifbdev->helper.fb)
  1373. continue;
  1374. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1375. fb->base.width,
  1376. fb->base.height,
  1377. fb->base.depth,
  1378. fb->base.bits_per_pixel,
  1379. atomic_read(&fb->base.refcount.refcount));
  1380. describe_obj(m, fb->obj);
  1381. seq_printf(m, "\n");
  1382. }
  1383. mutex_unlock(&dev->mode_config.fb_lock);
  1384. return 0;
  1385. }
  1386. static int i915_context_status(struct seq_file *m, void *unused)
  1387. {
  1388. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1389. struct drm_device *dev = node->minor->dev;
  1390. drm_i915_private_t *dev_priv = dev->dev_private;
  1391. struct intel_ring_buffer *ring;
  1392. int ret, i;
  1393. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1394. if (ret)
  1395. return ret;
  1396. if (dev_priv->ips.pwrctx) {
  1397. seq_printf(m, "power context ");
  1398. describe_obj(m, dev_priv->ips.pwrctx);
  1399. seq_printf(m, "\n");
  1400. }
  1401. if (dev_priv->ips.renderctx) {
  1402. seq_printf(m, "render context ");
  1403. describe_obj(m, dev_priv->ips.renderctx);
  1404. seq_printf(m, "\n");
  1405. }
  1406. for_each_ring(ring, dev_priv, i) {
  1407. if (ring->default_context) {
  1408. seq_printf(m, "HW default context %s ring ", ring->name);
  1409. describe_obj(m, ring->default_context->obj);
  1410. seq_printf(m, "\n");
  1411. }
  1412. }
  1413. mutex_unlock(&dev->mode_config.mutex);
  1414. return 0;
  1415. }
  1416. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1417. {
  1418. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1419. struct drm_device *dev = node->minor->dev;
  1420. struct drm_i915_private *dev_priv = dev->dev_private;
  1421. unsigned forcewake_count;
  1422. spin_lock_irq(&dev_priv->gt_lock);
  1423. forcewake_count = dev_priv->forcewake_count;
  1424. spin_unlock_irq(&dev_priv->gt_lock);
  1425. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1426. return 0;
  1427. }
  1428. static const char *swizzle_string(unsigned swizzle)
  1429. {
  1430. switch(swizzle) {
  1431. case I915_BIT_6_SWIZZLE_NONE:
  1432. return "none";
  1433. case I915_BIT_6_SWIZZLE_9:
  1434. return "bit9";
  1435. case I915_BIT_6_SWIZZLE_9_10:
  1436. return "bit9/bit10";
  1437. case I915_BIT_6_SWIZZLE_9_11:
  1438. return "bit9/bit11";
  1439. case I915_BIT_6_SWIZZLE_9_10_11:
  1440. return "bit9/bit10/bit11";
  1441. case I915_BIT_6_SWIZZLE_9_17:
  1442. return "bit9/bit17";
  1443. case I915_BIT_6_SWIZZLE_9_10_17:
  1444. return "bit9/bit10/bit17";
  1445. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1446. return "unknown";
  1447. }
  1448. return "bug";
  1449. }
  1450. static int i915_swizzle_info(struct seq_file *m, void *data)
  1451. {
  1452. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1453. struct drm_device *dev = node->minor->dev;
  1454. struct drm_i915_private *dev_priv = dev->dev_private;
  1455. int ret;
  1456. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1457. if (ret)
  1458. return ret;
  1459. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1460. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1461. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1462. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1463. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1464. seq_printf(m, "DDC = 0x%08x\n",
  1465. I915_READ(DCC));
  1466. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1467. I915_READ16(C0DRB3));
  1468. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1469. I915_READ16(C1DRB3));
  1470. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1471. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1472. I915_READ(MAD_DIMM_C0));
  1473. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1474. I915_READ(MAD_DIMM_C1));
  1475. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1476. I915_READ(MAD_DIMM_C2));
  1477. seq_printf(m, "TILECTL = 0x%08x\n",
  1478. I915_READ(TILECTL));
  1479. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1480. I915_READ(ARB_MODE));
  1481. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1482. I915_READ(DISP_ARB_CTL));
  1483. }
  1484. mutex_unlock(&dev->struct_mutex);
  1485. return 0;
  1486. }
  1487. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1488. {
  1489. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1490. struct drm_device *dev = node->minor->dev;
  1491. struct drm_i915_private *dev_priv = dev->dev_private;
  1492. struct intel_ring_buffer *ring;
  1493. int i, ret;
  1494. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1495. if (ret)
  1496. return ret;
  1497. if (INTEL_INFO(dev)->gen == 6)
  1498. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1499. for_each_ring(ring, dev_priv, i) {
  1500. seq_printf(m, "%s\n", ring->name);
  1501. if (INTEL_INFO(dev)->gen == 7)
  1502. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1503. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1504. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1505. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1506. }
  1507. if (dev_priv->mm.aliasing_ppgtt) {
  1508. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1509. seq_printf(m, "aliasing PPGTT:\n");
  1510. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1511. }
  1512. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1513. mutex_unlock(&dev->struct_mutex);
  1514. return 0;
  1515. }
  1516. static int i915_dpio_info(struct seq_file *m, void *data)
  1517. {
  1518. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1519. struct drm_device *dev = node->minor->dev;
  1520. struct drm_i915_private *dev_priv = dev->dev_private;
  1521. int ret;
  1522. if (!IS_VALLEYVIEW(dev)) {
  1523. seq_printf(m, "unsupported\n");
  1524. return 0;
  1525. }
  1526. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1527. if (ret)
  1528. return ret;
  1529. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1530. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1531. vlv_dpio_read(dev_priv, _DPIO_DIV_A));
  1532. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1533. vlv_dpio_read(dev_priv, _DPIO_DIV_B));
  1534. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1535. vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1536. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1537. vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1538. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1539. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1540. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1541. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1542. seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
  1543. vlv_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
  1544. seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
  1545. vlv_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
  1546. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1547. vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1548. mutex_unlock(&dev_priv->dpio_lock);
  1549. return 0;
  1550. }
  1551. static int
  1552. i915_wedged_get(void *data, u64 *val)
  1553. {
  1554. struct drm_device *dev = data;
  1555. drm_i915_private_t *dev_priv = dev->dev_private;
  1556. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  1557. return 0;
  1558. }
  1559. static int
  1560. i915_wedged_set(void *data, u64 val)
  1561. {
  1562. struct drm_device *dev = data;
  1563. DRM_INFO("Manually setting wedged to %llu\n", val);
  1564. i915_handle_error(dev, val);
  1565. return 0;
  1566. }
  1567. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  1568. i915_wedged_get, i915_wedged_set,
  1569. "%llu\n");
  1570. static int
  1571. i915_ring_stop_get(void *data, u64 *val)
  1572. {
  1573. struct drm_device *dev = data;
  1574. drm_i915_private_t *dev_priv = dev->dev_private;
  1575. *val = dev_priv->gpu_error.stop_rings;
  1576. return 0;
  1577. }
  1578. static int
  1579. i915_ring_stop_set(void *data, u64 val)
  1580. {
  1581. struct drm_device *dev = data;
  1582. struct drm_i915_private *dev_priv = dev->dev_private;
  1583. int ret;
  1584. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  1585. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1586. if (ret)
  1587. return ret;
  1588. dev_priv->gpu_error.stop_rings = val;
  1589. mutex_unlock(&dev->struct_mutex);
  1590. return 0;
  1591. }
  1592. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  1593. i915_ring_stop_get, i915_ring_stop_set,
  1594. "0x%08llx\n");
  1595. #define DROP_UNBOUND 0x1
  1596. #define DROP_BOUND 0x2
  1597. #define DROP_RETIRE 0x4
  1598. #define DROP_ACTIVE 0x8
  1599. #define DROP_ALL (DROP_UNBOUND | \
  1600. DROP_BOUND | \
  1601. DROP_RETIRE | \
  1602. DROP_ACTIVE)
  1603. static int
  1604. i915_drop_caches_get(void *data, u64 *val)
  1605. {
  1606. *val = DROP_ALL;
  1607. return 0;
  1608. }
  1609. static int
  1610. i915_drop_caches_set(void *data, u64 val)
  1611. {
  1612. struct drm_device *dev = data;
  1613. struct drm_i915_private *dev_priv = dev->dev_private;
  1614. struct drm_i915_gem_object *obj, *next;
  1615. int ret;
  1616. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  1617. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1618. * on ioctls on -EAGAIN. */
  1619. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1620. if (ret)
  1621. return ret;
  1622. if (val & DROP_ACTIVE) {
  1623. ret = i915_gpu_idle(dev);
  1624. if (ret)
  1625. goto unlock;
  1626. }
  1627. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1628. i915_gem_retire_requests(dev);
  1629. if (val & DROP_BOUND) {
  1630. list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
  1631. if (obj->pin_count == 0) {
  1632. ret = i915_gem_object_unbind(obj);
  1633. if (ret)
  1634. goto unlock;
  1635. }
  1636. }
  1637. if (val & DROP_UNBOUND) {
  1638. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1639. global_list)
  1640. if (obj->pages_pin_count == 0) {
  1641. ret = i915_gem_object_put_pages(obj);
  1642. if (ret)
  1643. goto unlock;
  1644. }
  1645. }
  1646. unlock:
  1647. mutex_unlock(&dev->struct_mutex);
  1648. return ret;
  1649. }
  1650. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  1651. i915_drop_caches_get, i915_drop_caches_set,
  1652. "0x%08llx\n");
  1653. static int
  1654. i915_max_freq_get(void *data, u64 *val)
  1655. {
  1656. struct drm_device *dev = data;
  1657. drm_i915_private_t *dev_priv = dev->dev_private;
  1658. int ret;
  1659. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1660. return -ENODEV;
  1661. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1662. if (ret)
  1663. return ret;
  1664. if (IS_VALLEYVIEW(dev))
  1665. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1666. dev_priv->rps.max_delay);
  1667. else
  1668. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  1669. mutex_unlock(&dev_priv->rps.hw_lock);
  1670. return 0;
  1671. }
  1672. static int
  1673. i915_max_freq_set(void *data, u64 val)
  1674. {
  1675. struct drm_device *dev = data;
  1676. struct drm_i915_private *dev_priv = dev->dev_private;
  1677. int ret;
  1678. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1679. return -ENODEV;
  1680. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  1681. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1682. if (ret)
  1683. return ret;
  1684. /*
  1685. * Turbo will still be enabled, but won't go above the set value.
  1686. */
  1687. if (IS_VALLEYVIEW(dev)) {
  1688. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1689. dev_priv->rps.max_delay = val;
  1690. gen6_set_rps(dev, val);
  1691. } else {
  1692. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1693. dev_priv->rps.max_delay = val;
  1694. gen6_set_rps(dev, val);
  1695. }
  1696. mutex_unlock(&dev_priv->rps.hw_lock);
  1697. return 0;
  1698. }
  1699. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  1700. i915_max_freq_get, i915_max_freq_set,
  1701. "%llu\n");
  1702. static int
  1703. i915_min_freq_get(void *data, u64 *val)
  1704. {
  1705. struct drm_device *dev = data;
  1706. drm_i915_private_t *dev_priv = dev->dev_private;
  1707. int ret;
  1708. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1709. return -ENODEV;
  1710. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1711. if (ret)
  1712. return ret;
  1713. if (IS_VALLEYVIEW(dev))
  1714. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1715. dev_priv->rps.min_delay);
  1716. else
  1717. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  1718. mutex_unlock(&dev_priv->rps.hw_lock);
  1719. return 0;
  1720. }
  1721. static int
  1722. i915_min_freq_set(void *data, u64 val)
  1723. {
  1724. struct drm_device *dev = data;
  1725. struct drm_i915_private *dev_priv = dev->dev_private;
  1726. int ret;
  1727. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1728. return -ENODEV;
  1729. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  1730. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1731. if (ret)
  1732. return ret;
  1733. /*
  1734. * Turbo will still be enabled, but won't go below the set value.
  1735. */
  1736. if (IS_VALLEYVIEW(dev)) {
  1737. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1738. dev_priv->rps.min_delay = val;
  1739. valleyview_set_rps(dev, val);
  1740. } else {
  1741. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1742. dev_priv->rps.min_delay = val;
  1743. gen6_set_rps(dev, val);
  1744. }
  1745. mutex_unlock(&dev_priv->rps.hw_lock);
  1746. return 0;
  1747. }
  1748. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  1749. i915_min_freq_get, i915_min_freq_set,
  1750. "%llu\n");
  1751. static int
  1752. i915_cache_sharing_get(void *data, u64 *val)
  1753. {
  1754. struct drm_device *dev = data;
  1755. drm_i915_private_t *dev_priv = dev->dev_private;
  1756. u32 snpcr;
  1757. int ret;
  1758. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1759. return -ENODEV;
  1760. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1761. if (ret)
  1762. return ret;
  1763. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1764. mutex_unlock(&dev_priv->dev->struct_mutex);
  1765. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  1766. return 0;
  1767. }
  1768. static int
  1769. i915_cache_sharing_set(void *data, u64 val)
  1770. {
  1771. struct drm_device *dev = data;
  1772. struct drm_i915_private *dev_priv = dev->dev_private;
  1773. u32 snpcr;
  1774. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1775. return -ENODEV;
  1776. if (val > 3)
  1777. return -EINVAL;
  1778. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  1779. /* Update the cache sharing policy here as well */
  1780. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1781. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1782. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1783. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1784. return 0;
  1785. }
  1786. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  1787. i915_cache_sharing_get, i915_cache_sharing_set,
  1788. "%llu\n");
  1789. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1790. * allocated we need to hook into the minor for release. */
  1791. static int
  1792. drm_add_fake_info_node(struct drm_minor *minor,
  1793. struct dentry *ent,
  1794. const void *key)
  1795. {
  1796. struct drm_info_node *node;
  1797. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1798. if (node == NULL) {
  1799. debugfs_remove(ent);
  1800. return -ENOMEM;
  1801. }
  1802. node->minor = minor;
  1803. node->dent = ent;
  1804. node->info_ent = (void *) key;
  1805. mutex_lock(&minor->debugfs_lock);
  1806. list_add(&node->list, &minor->debugfs_list);
  1807. mutex_unlock(&minor->debugfs_lock);
  1808. return 0;
  1809. }
  1810. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1811. {
  1812. struct drm_device *dev = inode->i_private;
  1813. struct drm_i915_private *dev_priv = dev->dev_private;
  1814. if (INTEL_INFO(dev)->gen < 6)
  1815. return 0;
  1816. gen6_gt_force_wake_get(dev_priv);
  1817. return 0;
  1818. }
  1819. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1820. {
  1821. struct drm_device *dev = inode->i_private;
  1822. struct drm_i915_private *dev_priv = dev->dev_private;
  1823. if (INTEL_INFO(dev)->gen < 6)
  1824. return 0;
  1825. gen6_gt_force_wake_put(dev_priv);
  1826. return 0;
  1827. }
  1828. static const struct file_operations i915_forcewake_fops = {
  1829. .owner = THIS_MODULE,
  1830. .open = i915_forcewake_open,
  1831. .release = i915_forcewake_release,
  1832. };
  1833. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1834. {
  1835. struct drm_device *dev = minor->dev;
  1836. struct dentry *ent;
  1837. ent = debugfs_create_file("i915_forcewake_user",
  1838. S_IRUSR,
  1839. root, dev,
  1840. &i915_forcewake_fops);
  1841. if (IS_ERR(ent))
  1842. return PTR_ERR(ent);
  1843. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1844. }
  1845. static int i915_debugfs_create(struct dentry *root,
  1846. struct drm_minor *minor,
  1847. const char *name,
  1848. const struct file_operations *fops)
  1849. {
  1850. struct drm_device *dev = minor->dev;
  1851. struct dentry *ent;
  1852. ent = debugfs_create_file(name,
  1853. S_IRUGO | S_IWUSR,
  1854. root, dev,
  1855. fops);
  1856. if (IS_ERR(ent))
  1857. return PTR_ERR(ent);
  1858. return drm_add_fake_info_node(minor, ent, fops);
  1859. }
  1860. static struct drm_info_list i915_debugfs_list[] = {
  1861. {"i915_capabilities", i915_capabilities, 0},
  1862. {"i915_gem_objects", i915_gem_object_info, 0},
  1863. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1864. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1865. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1866. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1867. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1868. {"i915_gem_request", i915_gem_request_info, 0},
  1869. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1870. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1871. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1872. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1873. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1874. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1875. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  1876. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1877. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1878. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1879. {"i915_inttoext_table", i915_inttoext_table, 0},
  1880. {"i915_drpc_info", i915_drpc_info, 0},
  1881. {"i915_emon_status", i915_emon_status, 0},
  1882. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1883. {"i915_gfxec", i915_gfxec, 0},
  1884. {"i915_fbc_status", i915_fbc_status, 0},
  1885. {"i915_ips_status", i915_ips_status, 0},
  1886. {"i915_sr_status", i915_sr_status, 0},
  1887. {"i915_opregion", i915_opregion, 0},
  1888. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1889. {"i915_context_status", i915_context_status, 0},
  1890. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1891. {"i915_swizzle_info", i915_swizzle_info, 0},
  1892. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1893. {"i915_dpio", i915_dpio_info, 0},
  1894. };
  1895. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1896. int i915_debugfs_init(struct drm_minor *minor)
  1897. {
  1898. int ret;
  1899. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1900. "i915_wedged",
  1901. &i915_wedged_fops);
  1902. if (ret)
  1903. return ret;
  1904. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1905. if (ret)
  1906. return ret;
  1907. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1908. "i915_max_freq",
  1909. &i915_max_freq_fops);
  1910. if (ret)
  1911. return ret;
  1912. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1913. "i915_min_freq",
  1914. &i915_min_freq_fops);
  1915. if (ret)
  1916. return ret;
  1917. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1918. "i915_cache_sharing",
  1919. &i915_cache_sharing_fops);
  1920. if (ret)
  1921. return ret;
  1922. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1923. "i915_ring_stop",
  1924. &i915_ring_stop_fops);
  1925. if (ret)
  1926. return ret;
  1927. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1928. "i915_gem_drop_caches",
  1929. &i915_drop_caches_fops);
  1930. if (ret)
  1931. return ret;
  1932. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1933. "i915_error_state",
  1934. &i915_error_state_fops);
  1935. if (ret)
  1936. return ret;
  1937. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1938. "i915_next_seqno",
  1939. &i915_next_seqno_fops);
  1940. if (ret)
  1941. return ret;
  1942. return drm_debugfs_create_files(i915_debugfs_list,
  1943. I915_DEBUGFS_ENTRIES,
  1944. minor->debugfs_root, minor);
  1945. }
  1946. void i915_debugfs_cleanup(struct drm_minor *minor)
  1947. {
  1948. drm_debugfs_remove_files(i915_debugfs_list,
  1949. I915_DEBUGFS_ENTRIES, minor);
  1950. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1951. 1, minor);
  1952. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1953. 1, minor);
  1954. drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
  1955. 1, minor);
  1956. drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
  1957. 1, minor);
  1958. drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
  1959. 1, minor);
  1960. drm_debugfs_remove_files((struct drm_info_list *) &i915_drop_caches_fops,
  1961. 1, minor);
  1962. drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
  1963. 1, minor);
  1964. drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
  1965. 1, minor);
  1966. drm_debugfs_remove_files((struct drm_info_list *) &i915_next_seqno_fops,
  1967. 1, minor);
  1968. }
  1969. #endif /* CONFIG_DEBUG_FS */