board-mop500-pins.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License terms: GNU General Public License (GPL) version 2
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/bug.h>
  9. #include <linux/string.h>
  10. #include <linux/pinctrl/machine.h>
  11. #include <asm/mach-types.h>
  12. #include <plat/pincfg.h>
  13. #include <plat/gpio-nomadik.h>
  14. #include <mach/hardware.h>
  15. #include "pins-db8500.h"
  16. #include "board-mop500.h"
  17. enum custom_pin_cfg_t {
  18. PINS_FOR_DEFAULT,
  19. PINS_FOR_U9500,
  20. };
  21. static enum custom_pin_cfg_t pinsfor;
  22. /* These simply sets bias for pins */
  23. #define BIAS(a,b) static unsigned long a[] = { b }
  24. BIAS(pd, PIN_PULL_DOWN);
  25. BIAS(in_nopull, PIN_INPUT_NOPULL);
  26. BIAS(in_nopull_slpm_nowkup, PIN_INPUT_NOPULL|PIN_SLPM_WAKEUP_DISABLE);
  27. BIAS(in_pu, PIN_INPUT_PULLUP);
  28. BIAS(in_pd, PIN_INPUT_PULLDOWN);
  29. BIAS(out_hi, PIN_OUTPUT_HIGH);
  30. BIAS(out_lo, PIN_OUTPUT_LOW);
  31. BIAS(out_lo_slpm_nowkup, PIN_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE);
  32. /* These also force them into GPIO mode */
  33. BIAS(gpio_in_pu, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED);
  34. BIAS(gpio_in_pd, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED);
  35. BIAS(gpio_in_pu_slpm_gpio_nopull, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  36. BIAS(gpio_in_pd_slpm_gpio_nopull, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  37. BIAS(gpio_out_hi, PIN_OUTPUT_HIGH|PIN_GPIOMODE_ENABLED);
  38. BIAS(gpio_out_lo, PIN_OUTPUT_LOW|PIN_GPIOMODE_ENABLED);
  39. /* Sleep modes */
  40. BIAS(slpm_in_nopull_wkup, PIN_SLEEPMODE_ENABLED|
  41. PIN_SLPM_DIR_INPUT|PIN_SLPM_PULL_NONE|PIN_SLPM_WAKEUP_ENABLE);
  42. BIAS(slpm_in_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  43. PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  44. BIAS(slpm_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  45. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  46. BIAS(slpm_out_lo_pdis, PIN_SLEEPMODE_ENABLED|
  47. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE|PIN_SLPM_PDIS_DISABLED);
  48. BIAS(slpm_out_lo_wkup, PIN_SLEEPMODE_ENABLED|
  49. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_ENABLE);
  50. BIAS(slpm_out_lo_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  51. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  52. BIAS(slpm_out_hi_wkup_pdis, PIN_SLEEPMODE_ENABLED|PIN_SLPM_OUTPUT_HIGH|
  53. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  54. BIAS(slpm_in_nopull_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  55. PIN_SLPM_INPUT_NOPULL|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  56. BIAS(slpm_in_pu_wkup_pdis_en, PIN_SLEEPMODE_ENABLED|PIN_SLPM_INPUT_PULLUP|
  57. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_ENABLED);
  58. BIAS(slpm_out_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  59. PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  60. BIAS(out_lo_wkup_pdis, PIN_SLPM_OUTPUT_LOW|
  61. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  62. BIAS(in_wkup_pdis_en, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|
  63. PIN_SLPM_PDIS_ENABLED);
  64. BIAS(in_wkup_pdis, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|
  65. PIN_SLPM_PDIS_DISABLED);
  66. BIAS(out_hi_wkup_pdis, PIN_SLPM_OUTPUT_HIGH|PIN_SLPM_WAKEUP_ENABLE|
  67. PIN_SLPM_PDIS_DISABLED);
  68. BIAS(out_wkup_pdis, PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|
  69. PIN_SLPM_PDIS_DISABLED);
  70. /* We use these to define hog settings that are always done on boot */
  71. #define DB8500_MUX_HOG(group,func) \
  72. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-db8500", group, func)
  73. #define DB8500_PIN_HOG(pin,conf) \
  74. PIN_MAP_CONFIGS_PIN_HOG_DEFAULT("pinctrl-db8500", pin, conf)
  75. #define DB8500_PIN_SLEEP(pin, conf, dev) \
  76. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_SLEEP, "pinctrl-db8500", \
  77. pin, conf)
  78. /* These are default states associated with device and changed runtime */
  79. #define DB8500_MUX(group,func,dev) \
  80. PIN_MAP_MUX_GROUP_DEFAULT(dev, "pinctrl-db8500", group, func)
  81. #define DB8500_PIN(pin,conf,dev) \
  82. PIN_MAP_CONFIGS_PIN_DEFAULT(dev, "pinctrl-db8500", pin, conf)
  83. #define DB8500_PIN_IDLE(pin, conf, dev) \
  84. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_IDLE, "pinctrl-db8500", \
  85. pin, conf)
  86. #define DB8500_PIN_SLEEP(pin, conf, dev) \
  87. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_SLEEP, "pinctrl-db8500", \
  88. pin, conf)
  89. #define DB8500_MUX_STATE(group, func, dev, state) \
  90. PIN_MAP_MUX_GROUP(dev, state, "pinctrl-db8500", group, func)
  91. #define DB8500_PIN_STATE(pin, conf, dev, state) \
  92. PIN_MAP_CONFIGS_PIN(dev, state, "pinctrl-db8500", pin, conf)
  93. /* Pin control settings */
  94. static struct pinctrl_map __initdata mop500_family_pinmap[] = {
  95. /*
  96. * uMSP0, mux in 4 pins, regular placement of RX/TX
  97. * explicitly set the pins to no pull
  98. */
  99. DB8500_MUX_HOG("msp0txrx_a_1", "msp0"),
  100. DB8500_MUX_HOG("msp0tfstck_a_1", "msp0"),
  101. DB8500_PIN_HOG("GPIO12_AC4", in_nopull), /* TXD */
  102. DB8500_PIN_HOG("GPIO15_AC3", in_nopull), /* RXD */
  103. DB8500_PIN_HOG("GPIO13_AF3", in_nopull), /* TFS */
  104. DB8500_PIN_HOG("GPIO14_AE3", in_nopull), /* TCK */
  105. /* MSP2 for HDMI, pull down TXD, TCK, TFS */
  106. DB8500_MUX_HOG("msp2_a_1", "msp2"),
  107. DB8500_PIN_HOG("GPIO193_AH27", in_pd), /* TXD */
  108. DB8500_PIN_HOG("GPIO194_AF27", in_pd), /* TCK */
  109. DB8500_PIN_HOG("GPIO195_AG28", in_pd), /* TFS */
  110. DB8500_PIN_HOG("GPIO196_AG26", out_lo), /* RXD */
  111. /*
  112. * LCD, set TE0 (using LCD VSI0) and D14 (touch screen interrupt) to
  113. * pull-up
  114. * TODO: is this really correct? Snowball doesn't have a LCD.
  115. */
  116. DB8500_MUX_HOG("lcdvsi0_a_1", "lcd"),
  117. DB8500_PIN_HOG("GPIO68_E1", in_pu),
  118. DB8500_PIN_HOG("GPIO84_C2", gpio_in_pu),
  119. /*
  120. * STMPE1601/tc35893 keypad IRQ GPIO 218
  121. * TODO: set for snowball and HREF really??
  122. */
  123. DB8500_PIN_HOG("GPIO218_AH11", gpio_in_pu),
  124. /*
  125. * UART0, we do not mux in u0 here.
  126. * uart-0 pins gpio configuration should be kept intact to prevent
  127. * a glitch in tx line when the tty dev is opened. Later these pins
  128. * are configured by uart driver
  129. */
  130. DB8500_PIN_HOG("GPIO0_AJ5", in_pu), /* CTS */
  131. DB8500_PIN_HOG("GPIO1_AJ3", out_hi), /* RTS */
  132. DB8500_PIN_HOG("GPIO2_AH4", in_pu), /* RXD */
  133. DB8500_PIN_HOG("GPIO3_AH3", out_hi), /* TXD */
  134. /*
  135. * Mux in UART2 on altfunction C and set pull-ups.
  136. * TODO: is this used on U8500 variants and Snowball really?
  137. * The setting on GPIO31 conflicts with magnetometer use on hrefv60
  138. */
  139. /* default state for UART2 */
  140. DB8500_MUX("u2ctsrts_c_1", "u2", "uart2"),
  141. DB8500_PIN("GPIO31_V3", in_pu, "uart2"), /* CTS */
  142. DB8500_PIN("GPIO32_V2", out_hi, "uart2"), /* RTS */
  143. DB8500_MUX("u2rxtx_c_1", "u2", "uart2"),
  144. DB8500_PIN("GPIO29_W2", in_pu, "uart2"), /* RXD */
  145. DB8500_PIN("GPIO30_W3", out_hi, "uart2"), /* TXD */
  146. /* Sleep state for UART2 */
  147. DB8500_PIN_SLEEP("GPIO31_V3", in_wkup_pdis, "uart2"),
  148. DB8500_PIN_SLEEP("GPIO32_V2", out_hi_wkup_pdis, "uart2"),
  149. DB8500_PIN_SLEEP("GPIO29_W2", in_wkup_pdis, "uart2"),
  150. DB8500_PIN_SLEEP("GPIO30_W3", out_wkup_pdis, "uart2"),
  151. /*
  152. * The following pin sets were known as "runtime pins" before being
  153. * converted to the pinctrl model. Here we model them as "default"
  154. * states.
  155. */
  156. /* Mux in UART0 after initialization */
  157. DB8500_MUX("u0_a_1", "u0", "uart0"),
  158. DB8500_PIN("GPIO0_AJ5", in_pu, "uart0"), /* CTS */
  159. DB8500_PIN("GPIO1_AJ3", out_hi, "uart0"), /* RTS */
  160. DB8500_PIN("GPIO2_AH4", in_pu, "uart0"), /* RXD */
  161. DB8500_PIN("GPIO3_AH3", out_hi, "uart0"), /* TXD */
  162. /* Sleep state for UART0 */
  163. DB8500_PIN_SLEEP("GPIO0_AJ5", slpm_in_wkup_pdis, "uart0"),
  164. DB8500_PIN_SLEEP("GPIO1_AJ3", slpm_out_hi_wkup_pdis, "uart0"),
  165. DB8500_PIN_SLEEP("GPIO2_AH4", slpm_in_wkup_pdis, "uart0"),
  166. DB8500_PIN_SLEEP("GPIO3_AH3", slpm_out_wkup_pdis, "uart0"),
  167. /* Mux in UART1 after initialization */
  168. DB8500_MUX("u1rxtx_a_1", "u1", "uart1"),
  169. DB8500_PIN("GPIO4_AH6", in_pu, "uart1"), /* RXD */
  170. DB8500_PIN("GPIO5_AG6", out_hi, "uart1"), /* TXD */
  171. /* Sleep state for UART1 */
  172. DB8500_PIN_SLEEP("GPIO4_AH6", slpm_in_wkup_pdis, "uart1"),
  173. DB8500_PIN_SLEEP("GPIO5_AG6", slpm_out_wkup_pdis, "uart1"),
  174. /* MSP1 for ALSA codec */
  175. DB8500_MUX("msp1txrx_a_1", "msp1", "ux500-msp-i2s.1"),
  176. DB8500_MUX("msp1_a_1", "msp1", "ux500-msp-i2s.1"),
  177. DB8500_PIN("GPIO33_AF2", out_lo_slpm_nowkup, "ux500-msp-i2s.1"),
  178. DB8500_PIN("GPIO34_AE1", in_nopull_slpm_nowkup, "ux500-msp-i2s.1"),
  179. DB8500_PIN("GPIO35_AE2", in_nopull_slpm_nowkup, "ux500-msp-i2s.1"),
  180. DB8500_PIN("GPIO36_AG2", in_nopull_slpm_nowkup, "ux500-msp-i2s.1"),
  181. /* MSP1 sleep state */
  182. DB8500_PIN_SLEEP("GPIO33_AF2", slpm_out_lo_wkup, "ux500-msp-i2s.1"),
  183. DB8500_PIN_SLEEP("GPIO34_AE1", slpm_in_nopull_wkup, "ux500-msp-i2s.1"),
  184. DB8500_PIN_SLEEP("GPIO35_AE2", slpm_in_nopull_wkup, "ux500-msp-i2s.1"),
  185. DB8500_PIN_SLEEP("GPIO36_AG2", slpm_in_nopull_wkup, "ux500-msp-i2s.1"),
  186. /* Mux in LCD data lines 8 thru 11 and LCDA CLK for MCDE TVOUT */
  187. DB8500_MUX("lcd_d8_d11_a_1", "lcd", "mcde-tvout"),
  188. DB8500_MUX("lcdaclk_b_1", "lcda", "mcde-tvout"),
  189. /* Mux in LCD VSI1 and pull it up for MCDE HDMI output */
  190. DB8500_MUX("lcdvsi1_a_1", "lcd", "0-0070"),
  191. DB8500_PIN("GPIO69_E2", in_pu, "0-0070"),
  192. /* LCD VSI1 sleep state */
  193. DB8500_PIN_SLEEP("GPIO69_E2", slpm_in_wkup_pdis, "0-0070"),
  194. /* Mux in i2c0 block, default state */
  195. DB8500_MUX("i2c0_a_1", "i2c0", "nmk-i2c.0"),
  196. /* i2c0 sleep state */
  197. DB8500_PIN_SLEEP("GPIO147_C15", slpm_in_nopull_wkup_pdis, "nmk-i2c.0"), /* SDA */
  198. DB8500_PIN_SLEEP("GPIO148_B16", slpm_in_nopull_wkup_pdis, "nmk-i2c.0"), /* SCL */
  199. /* Mux in i2c1 block, default state */
  200. DB8500_MUX("i2c1_b_2", "i2c1", "nmk-i2c.1"),
  201. /* i2c1 sleep state */
  202. DB8500_PIN_SLEEP("GPIO16_AD3", slpm_in_nopull_wkup_pdis, "nmk-i2c.1"), /* SDA */
  203. DB8500_PIN_SLEEP("GPIO17_AD4", slpm_in_nopull_wkup_pdis, "nmk-i2c.1"), /* SCL */
  204. /* Mux in i2c2 block, default state */
  205. DB8500_MUX("i2c2_b_2", "i2c2", "nmk-i2c.2"),
  206. /* i2c2 sleep state */
  207. DB8500_PIN_SLEEP("GPIO10_AF5", slpm_in_nopull_wkup_pdis, "nmk-i2c.2"), /* SDA */
  208. DB8500_PIN_SLEEP("GPIO11_AG4", slpm_in_nopull_wkup_pdis, "nmk-i2c.2"), /* SCL */
  209. /* Mux in i2c3 block, default state */
  210. DB8500_MUX("i2c3_c_2", "i2c3", "nmk-i2c.3"),
  211. /* i2c3 sleep state */
  212. DB8500_PIN_SLEEP("GPIO229_AG7", slpm_in_nopull_wkup_pdis, "nmk-i2c.3"), /* SDA */
  213. DB8500_PIN_SLEEP("GPIO230_AF7", slpm_in_nopull_wkup_pdis, "nmk-i2c.3"), /* SCL */
  214. /* Mux in SDI0 (here called MC0) used for removable MMC/SD/SDIO cards */
  215. DB8500_MUX("mc0_a_1", "mc0", "sdi0"),
  216. DB8500_PIN("GPIO18_AC2", out_hi, "sdi0"), /* CMDDIR */
  217. DB8500_PIN("GPIO19_AC1", out_hi, "sdi0"), /* DAT0DIR */
  218. DB8500_PIN("GPIO20_AB4", out_hi, "sdi0"), /* DAT2DIR */
  219. DB8500_PIN("GPIO22_AA3", in_nopull, "sdi0"), /* FBCLK */
  220. DB8500_PIN("GPIO23_AA4", out_lo, "sdi0"), /* CLK */
  221. DB8500_PIN("GPIO24_AB2", in_pu, "sdi0"), /* CMD */
  222. DB8500_PIN("GPIO25_Y4", in_pu, "sdi0"), /* DAT0 */
  223. DB8500_PIN("GPIO26_Y2", in_pu, "sdi0"), /* DAT1 */
  224. DB8500_PIN("GPIO27_AA2", in_pu, "sdi0"), /* DAT2 */
  225. DB8500_PIN("GPIO28_AA1", in_pu, "sdi0"), /* DAT3 */
  226. /* SDI0 sleep state */
  227. DB8500_PIN_SLEEP("GPIO18_AC2", slpm_out_hi_wkup_pdis, "sdi0"),
  228. DB8500_PIN_SLEEP("GPIO19_AC1", slpm_out_hi_wkup_pdis, "sdi0"),
  229. DB8500_PIN_SLEEP("GPIO20_AB4", slpm_out_hi_wkup_pdis, "sdi0"),
  230. DB8500_PIN_SLEEP("GPIO22_AA3", slpm_in_wkup_pdis, "sdi0"),
  231. DB8500_PIN_SLEEP("GPIO23_AA4", slpm_out_lo_wkup_pdis, "sdi0"),
  232. DB8500_PIN_SLEEP("GPIO24_AB2", slpm_in_wkup_pdis, "sdi0"),
  233. DB8500_PIN_SLEEP("GPIO25_Y4", slpm_in_wkup_pdis, "sdi0"),
  234. DB8500_PIN_SLEEP("GPIO26_Y2", slpm_in_wkup_pdis, "sdi0"),
  235. DB8500_PIN_SLEEP("GPIO27_AA2", slpm_in_wkup_pdis, "sdi0"),
  236. DB8500_PIN_SLEEP("GPIO28_AA1", slpm_in_wkup_pdis, "sdi0"),
  237. /* Mux in SDI1 (here called MC1) used for SDIO for CW1200 WLAN */
  238. DB8500_MUX("mc1_a_1", "mc1", "sdi1"),
  239. DB8500_PIN("GPIO208_AH16", out_lo, "sdi1"), /* CLK */
  240. DB8500_PIN("GPIO209_AG15", in_nopull, "sdi1"), /* FBCLK */
  241. DB8500_PIN("GPIO210_AJ15", in_pu, "sdi1"), /* CMD */
  242. DB8500_PIN("GPIO211_AG14", in_pu, "sdi1"), /* DAT0 */
  243. DB8500_PIN("GPIO212_AF13", in_pu, "sdi1"), /* DAT1 */
  244. DB8500_PIN("GPIO213_AG13", in_pu, "sdi1"), /* DAT2 */
  245. DB8500_PIN("GPIO214_AH15", in_pu, "sdi1"), /* DAT3 */
  246. /* SDI1 sleep state */
  247. DB8500_PIN_SLEEP("GPIO208_AH16", slpm_out_lo_wkup_pdis, "sdi1"), /* CLK */
  248. DB8500_PIN_SLEEP("GPIO209_AG15", slpm_in_wkup_pdis, "sdi1"), /* FBCLK */
  249. DB8500_PIN_SLEEP("GPIO210_AJ15", slpm_in_wkup_pdis, "sdi1"), /* CMD */
  250. DB8500_PIN_SLEEP("GPIO211_AG14", slpm_in_wkup_pdis, "sdi1"), /* DAT0 */
  251. DB8500_PIN_SLEEP("GPIO212_AF13", slpm_in_wkup_pdis, "sdi1"), /* DAT1 */
  252. DB8500_PIN_SLEEP("GPIO213_AG13", slpm_in_wkup_pdis, "sdi1"), /* DAT2 */
  253. DB8500_PIN_SLEEP("GPIO214_AH15", slpm_in_wkup_pdis, "sdi1"), /* DAT3 */
  254. /* Mux in SDI2 (here called MC2) used for for PoP eMMC */
  255. DB8500_MUX("mc2_a_1", "mc2", "sdi2"),
  256. DB8500_PIN("GPIO128_A5", out_lo, "sdi2"), /* CLK */
  257. DB8500_PIN("GPIO129_B4", in_pu, "sdi2"), /* CMD */
  258. DB8500_PIN("GPIO130_C8", in_nopull, "sdi2"), /* FBCLK */
  259. DB8500_PIN("GPIO131_A12", in_pu, "sdi2"), /* DAT0 */
  260. DB8500_PIN("GPIO132_C10", in_pu, "sdi2"), /* DAT1 */
  261. DB8500_PIN("GPIO133_B10", in_pu, "sdi2"), /* DAT2 */
  262. DB8500_PIN("GPIO134_B9", in_pu, "sdi2"), /* DAT3 */
  263. DB8500_PIN("GPIO135_A9", in_pu, "sdi2"), /* DAT4 */
  264. DB8500_PIN("GPIO136_C7", in_pu, "sdi2"), /* DAT5 */
  265. DB8500_PIN("GPIO137_A7", in_pu, "sdi2"), /* DAT6 */
  266. DB8500_PIN("GPIO138_C5", in_pu, "sdi2"), /* DAT7 */
  267. /* SDI2 sleep state */
  268. DB8500_PIN_SLEEP("GPIO128_A5", out_lo_wkup_pdis, "sdi2"), /* CLK */
  269. DB8500_PIN_SLEEP("GPIO129_B4", in_wkup_pdis_en, "sdi2"), /* CMD */
  270. DB8500_PIN_SLEEP("GPIO130_C8", in_wkup_pdis_en, "sdi2"), /* FBCLK */
  271. DB8500_PIN_SLEEP("GPIO131_A12", in_wkup_pdis, "sdi2"), /* DAT0 */
  272. DB8500_PIN_SLEEP("GPIO132_C10", in_wkup_pdis, "sdi2"), /* DAT1 */
  273. DB8500_PIN_SLEEP("GPIO133_B10", in_wkup_pdis, "sdi2"), /* DAT2 */
  274. DB8500_PIN_SLEEP("GPIO134_B9", in_wkup_pdis, "sdi2"), /* DAT3 */
  275. DB8500_PIN_SLEEP("GPIO135_A9", in_wkup_pdis, "sdi2"), /* DAT4 */
  276. DB8500_PIN_SLEEP("GPIO136_C7", in_wkup_pdis, "sdi2"), /* DAT5 */
  277. DB8500_PIN_SLEEP("GPIO137_A7", in_wkup_pdis, "sdi2"), /* DAT6 */
  278. DB8500_PIN_SLEEP("GPIO138_C5", in_wkup_pdis, "sdi2"), /* DAT7 */
  279. /* Mux in SDI4 (here called MC4) used for for PCB-mounted eMMC */
  280. DB8500_MUX("mc4_a_1", "mc4", "sdi4"),
  281. DB8500_PIN("GPIO197_AH24", in_pu, "sdi4"), /* DAT3 */
  282. DB8500_PIN("GPIO198_AG25", in_pu, "sdi4"), /* DAT2 */
  283. DB8500_PIN("GPIO199_AH23", in_pu, "sdi4"), /* DAT1 */
  284. DB8500_PIN("GPIO200_AH26", in_pu, "sdi4"), /* DAT0 */
  285. DB8500_PIN("GPIO201_AF24", in_pu, "sdi4"), /* CMD */
  286. DB8500_PIN("GPIO202_AF25", in_nopull, "sdi4"), /* FBCLK */
  287. DB8500_PIN("GPIO203_AE23", out_lo, "sdi4"), /* CLK */
  288. DB8500_PIN("GPIO204_AF23", in_pu, "sdi4"), /* DAT7 */
  289. DB8500_PIN("GPIO205_AG23", in_pu, "sdi4"), /* DAT6 */
  290. DB8500_PIN("GPIO206_AG24", in_pu, "sdi4"), /* DAT5 */
  291. DB8500_PIN("GPIO207_AJ23", in_pu, "sdi4"), /* DAT4 */
  292. /*SDI4 sleep state */
  293. DB8500_PIN_SLEEP("GPIO197_AH24", slpm_in_wkup_pdis, "sdi4"), /* DAT3 */
  294. DB8500_PIN_SLEEP("GPIO198_AG25", slpm_in_wkup_pdis, "sdi4"), /* DAT2 */
  295. DB8500_PIN_SLEEP("GPIO199_AH23", slpm_in_wkup_pdis, "sdi4"), /* DAT1 */
  296. DB8500_PIN_SLEEP("GPIO200_AH26", slpm_in_wkup_pdis, "sdi4"), /* DAT0 */
  297. DB8500_PIN_SLEEP("GPIO201_AF24", slpm_in_wkup_pdis, "sdi4"), /* CMD */
  298. DB8500_PIN_SLEEP("GPIO202_AF25", slpm_in_wkup_pdis, "sdi4"), /* FBCLK */
  299. DB8500_PIN_SLEEP("GPIO203_AE23", slpm_out_lo_wkup_pdis, "sdi4"), /* CLK */
  300. DB8500_PIN_SLEEP("GPIO204_AF23", slpm_in_wkup_pdis, "sdi4"), /* DAT7 */
  301. DB8500_PIN_SLEEP("GPIO205_AG23", slpm_in_wkup_pdis, "sdi4"), /* DAT6 */
  302. DB8500_PIN_SLEEP("GPIO206_AG24", slpm_in_wkup_pdis, "sdi4"), /* DAT5 */
  303. DB8500_PIN_SLEEP("GPIO207_AJ23", slpm_in_wkup_pdis, "sdi4"), /* DAT4 */
  304. /* Mux in USB pins, drive STP high */
  305. DB8500_MUX("usb_a_1", "usb", "musb-ux500.0"),
  306. DB8500_PIN("GPIO257_AE29", out_hi, "musb-ux500.0"), /* STP */
  307. /* Mux in SPI2 pins on the "other C1" altfunction */
  308. DB8500_MUX("spi2_oc1_2", "spi2", "spi2"),
  309. DB8500_PIN("GPIO216_AG12", gpio_out_hi, "spi2"), /* FRM */
  310. DB8500_PIN("GPIO218_AH11", in_pd, "spi2"), /* RXD */
  311. DB8500_PIN("GPIO215_AH13", out_lo, "spi2"), /* TXD */
  312. DB8500_PIN("GPIO217_AH12", out_lo, "spi2"), /* CLK */
  313. /* SPI2 idle state */
  314. DB8500_PIN_SLEEP("GPIO218_AH11", slpm_in_wkup_pdis, "spi2"), /* RXD */
  315. DB8500_PIN_SLEEP("GPIO215_AH13", slpm_out_lo_wkup_pdis, "spi2"), /* TXD */
  316. DB8500_PIN_SLEEP("GPIO217_AH12", slpm_wkup_pdis, "spi2"), /* CLK */
  317. /* SPI2 sleep state */
  318. DB8500_PIN_SLEEP("GPIO216_AG12", slpm_in_wkup_pdis, "spi2"), /* FRM */
  319. DB8500_PIN_SLEEP("GPIO218_AH11", slpm_in_wkup_pdis, "spi2"), /* RXD */
  320. DB8500_PIN_SLEEP("GPIO215_AH13", slpm_out_lo_wkup_pdis, "spi2"), /* TXD */
  321. DB8500_PIN_SLEEP("GPIO217_AH12", slpm_wkup_pdis, "spi2"), /* CLK */
  322. /* ske default state */
  323. DB8500_MUX("kp_a_2", "kp", "nmk-ske-keypad"),
  324. DB8500_PIN("GPIO153_B17", in_pd, "nmk-ske-keypad"), /* I7 */
  325. DB8500_PIN("GPIO154_C16", in_pd, "nmk-ske-keypad"), /* I6 */
  326. DB8500_PIN("GPIO155_C19", in_pd, "nmk-ske-keypad"), /* I5 */
  327. DB8500_PIN("GPIO156_C17", in_pd, "nmk-ske-keypad"), /* I4 */
  328. DB8500_PIN("GPIO161_D21", in_pd, "nmk-ske-keypad"), /* I3 */
  329. DB8500_PIN("GPIO162_D20", in_pd, "nmk-ske-keypad"), /* I2 */
  330. DB8500_PIN("GPIO163_C20", in_pd, "nmk-ske-keypad"), /* I1 */
  331. DB8500_PIN("GPIO164_B21", in_pd, "nmk-ske-keypad"), /* I0 */
  332. DB8500_PIN("GPIO157_A18", out_lo, "nmk-ske-keypad"), /* O7 */
  333. DB8500_PIN("GPIO158_C18", out_lo, "nmk-ske-keypad"), /* O6 */
  334. DB8500_PIN("GPIO159_B19", out_lo, "nmk-ske-keypad"), /* O5 */
  335. DB8500_PIN("GPIO160_B20", out_lo, "nmk-ske-keypad"), /* O4 */
  336. DB8500_PIN("GPIO165_C21", out_lo, "nmk-ske-keypad"), /* O3 */
  337. DB8500_PIN("GPIO166_A22", out_lo, "nmk-ske-keypad"), /* O2 */
  338. DB8500_PIN("GPIO167_B24", out_lo, "nmk-ske-keypad"), /* O1 */
  339. DB8500_PIN("GPIO168_C22", out_lo, "nmk-ske-keypad"), /* O0 */
  340. /* ske sleep state */
  341. DB8500_PIN_SLEEP("GPIO153_B17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I7 */
  342. DB8500_PIN_SLEEP("GPIO154_C16", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I6 */
  343. DB8500_PIN_SLEEP("GPIO155_C19", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I5 */
  344. DB8500_PIN_SLEEP("GPIO156_C17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I4 */
  345. DB8500_PIN_SLEEP("GPIO161_D21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I3 */
  346. DB8500_PIN_SLEEP("GPIO162_D20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I2 */
  347. DB8500_PIN_SLEEP("GPIO163_C20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I1 */
  348. DB8500_PIN_SLEEP("GPIO164_B21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I0 */
  349. DB8500_PIN_SLEEP("GPIO157_A18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O7 */
  350. DB8500_PIN_SLEEP("GPIO158_C18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O6 */
  351. DB8500_PIN_SLEEP("GPIO159_B19", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O5 */
  352. DB8500_PIN_SLEEP("GPIO160_B20", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O4 */
  353. DB8500_PIN_SLEEP("GPIO165_C21", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O3 */
  354. DB8500_PIN_SLEEP("GPIO166_A22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O2 */
  355. DB8500_PIN_SLEEP("GPIO167_B24", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O1 */
  356. DB8500_PIN_SLEEP("GPIO168_C22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O0 */
  357. /* STM APE pins states */
  358. DB8500_MUX_STATE("stmape_c_1", "stmape",
  359. "stm", "ape_mipi34"),
  360. DB8500_PIN_STATE("GPIO70_G5", in_nopull,
  361. "stm", "ape_mipi34"), /* clk */
  362. DB8500_PIN_STATE("GPIO71_G4", in_nopull,
  363. "stm", "ape_mipi34"), /* dat3 */
  364. DB8500_PIN_STATE("GPIO72_H4", in_nopull,
  365. "stm", "ape_mipi34"), /* dat2 */
  366. DB8500_PIN_STATE("GPIO73_H3", in_nopull,
  367. "stm", "ape_mipi34"), /* dat1 */
  368. DB8500_PIN_STATE("GPIO74_J3", in_nopull,
  369. "stm", "ape_mipi34"), /* dat0 */
  370. DB8500_PIN_STATE("GPIO70_G5", slpm_out_lo_pdis,
  371. "stm", "ape_mipi34_sleep"), /* clk */
  372. DB8500_PIN_STATE("GPIO71_G4", slpm_out_lo_pdis,
  373. "stm", "ape_mipi34_sleep"), /* dat3 */
  374. DB8500_PIN_STATE("GPIO72_H4", slpm_out_lo_pdis,
  375. "stm", "ape_mipi34_sleep"), /* dat2 */
  376. DB8500_PIN_STATE("GPIO73_H3", slpm_out_lo_pdis,
  377. "stm", "ape_mipi34_sleep"), /* dat1 */
  378. DB8500_PIN_STATE("GPIO74_J3", slpm_out_lo_pdis,
  379. "stm", "ape_mipi34_sleep"), /* dat0 */
  380. DB8500_MUX_STATE("stmape_oc1_1", "stmape",
  381. "stm", "ape_microsd"),
  382. DB8500_PIN_STATE("GPIO23_AA4", in_nopull,
  383. "stm", "ape_microsd"), /* clk */
  384. DB8500_PIN_STATE("GPIO25_Y4", in_nopull,
  385. "stm", "ape_microsd"), /* dat0 */
  386. DB8500_PIN_STATE("GPIO26_Y2", in_nopull,
  387. "stm", "ape_microsd"), /* dat1 */
  388. DB8500_PIN_STATE("GPIO27_AA2", in_nopull,
  389. "stm", "ape_microsd"), /* dat2 */
  390. DB8500_PIN_STATE("GPIO28_AA1", in_nopull,
  391. "stm", "ape_microsd"), /* dat3 */
  392. DB8500_PIN_STATE("GPIO23_AA4", slpm_out_lo_wkup_pdis,
  393. "stm", "ape_microsd_sleep"), /* clk */
  394. DB8500_PIN_STATE("GPIO25_Y4", slpm_in_wkup_pdis,
  395. "stm", "ape_microsd_sleep"), /* dat0 */
  396. DB8500_PIN_STATE("GPIO26_Y2", slpm_in_wkup_pdis,
  397. "stm", "ape_microsd_sleep"), /* dat1 */
  398. DB8500_PIN_STATE("GPIO27_AA2", slpm_in_wkup_pdis,
  399. "stm", "ape_microsd_sleep"), /* dat2 */
  400. DB8500_PIN_STATE("GPIO28_AA1", slpm_in_wkup_pdis,
  401. "stm", "ape_microsd_sleep"), /* dat3 */
  402. /* STM Modem pins states */
  403. DB8500_MUX_STATE("stmmod_oc3_2", "stmmod",
  404. "stm", "mod_mipi34"),
  405. DB8500_MUX_STATE("uartmodrx_oc3_1", "uartmod",
  406. "stm", "mod_mipi34"),
  407. DB8500_MUX_STATE("uartmodtx_oc3_1", "uartmod",
  408. "stm", "mod_mipi34"),
  409. DB8500_PIN_STATE("GPIO70_G5", in_nopull,
  410. "stm", "mod_mipi34"), /* clk */
  411. DB8500_PIN_STATE("GPIO71_G4", in_nopull,
  412. "stm", "mod_mipi34"), /* dat3 */
  413. DB8500_PIN_STATE("GPIO72_H4", in_nopull,
  414. "stm", "mod_mipi34"), /* dat2 */
  415. DB8500_PIN_STATE("GPIO73_H3", in_nopull,
  416. "stm", "mod_mipi34"), /* dat1 */
  417. DB8500_PIN_STATE("GPIO74_J3", in_nopull,
  418. "stm", "mod_mipi34"), /* dat0 */
  419. DB8500_PIN_STATE("GPIO75_H2", in_pu,
  420. "stm", "mod_mipi34"), /* uartmod rx */
  421. DB8500_PIN_STATE("GPIO76_J2", out_lo,
  422. "stm", "mod_mipi34"), /* uartmod tx */
  423. DB8500_PIN_STATE("GPIO70_G5", slpm_out_lo_pdis,
  424. "stm", "mod_mipi34_sleep"), /* clk */
  425. DB8500_PIN_STATE("GPIO71_G4", slpm_out_lo_pdis,
  426. "stm", "mod_mipi34_sleep"), /* dat3 */
  427. DB8500_PIN_STATE("GPIO72_H4", slpm_out_lo_pdis,
  428. "stm", "mod_mipi34_sleep"), /* dat2 */
  429. DB8500_PIN_STATE("GPIO73_H3", slpm_out_lo_pdis,
  430. "stm", "mod_mipi34_sleep"), /* dat1 */
  431. DB8500_PIN_STATE("GPIO74_J3", slpm_out_lo_pdis,
  432. "stm", "mod_mipi34_sleep"), /* dat0 */
  433. DB8500_PIN_STATE("GPIO75_H2", slpm_in_wkup_pdis,
  434. "stm", "mod_mipi34_sleep"), /* uartmod rx */
  435. DB8500_PIN_STATE("GPIO76_J2", slpm_out_lo_wkup_pdis,
  436. "stm", "mod_mipi34_sleep"), /* uartmod tx */
  437. DB8500_MUX_STATE("stmmod_b_1", "stmmod",
  438. "stm", "mod_microsd"),
  439. DB8500_MUX_STATE("uartmodrx_oc3_1", "uartmod",
  440. "stm", "mod_microsd"),
  441. DB8500_MUX_STATE("uartmodtx_oc3_1", "uartmod",
  442. "stm", "mod_microsd"),
  443. DB8500_PIN_STATE("GPIO23_AA4", in_nopull,
  444. "stm", "mod_microsd"), /* clk */
  445. DB8500_PIN_STATE("GPIO25_Y4", in_nopull,
  446. "stm", "mod_microsd"), /* dat0 */
  447. DB8500_PIN_STATE("GPIO26_Y2", in_nopull,
  448. "stm", "mod_microsd"), /* dat1 */
  449. DB8500_PIN_STATE("GPIO27_AA2", in_nopull,
  450. "stm", "mod_microsd"), /* dat2 */
  451. DB8500_PIN_STATE("GPIO28_AA1", in_nopull,
  452. "stm", "mod_microsd"), /* dat3 */
  453. DB8500_PIN_STATE("GPIO75_H2", in_pu,
  454. "stm", "mod_microsd"), /* uartmod rx */
  455. DB8500_PIN_STATE("GPIO76_J2", out_lo,
  456. "stm", "mod_microsd"), /* uartmod tx */
  457. DB8500_PIN_STATE("GPIO23_AA4", slpm_out_lo_wkup_pdis,
  458. "stm", "mod_microsd_sleep"), /* clk */
  459. DB8500_PIN_STATE("GPIO25_Y4", slpm_in_wkup_pdis,
  460. "stm", "mod_microsd_sleep"), /* dat0 */
  461. DB8500_PIN_STATE("GPIO26_Y2", slpm_in_wkup_pdis,
  462. "stm", "mod_microsd_sleep"), /* dat1 */
  463. DB8500_PIN_STATE("GPIO27_AA2", slpm_in_wkup_pdis,
  464. "stm", "mod_microsd_sleep"), /* dat2 */
  465. DB8500_PIN_STATE("GPIO28_AA1", slpm_in_wkup_pdis,
  466. "stm", "mod_microsd_sleep"), /* dat3 */
  467. DB8500_PIN_STATE("GPIO75_H2", slpm_in_wkup_pdis,
  468. "stm", "mod_microsd_sleep"), /* uartmod rx */
  469. DB8500_PIN_STATE("GPIO76_J2", slpm_out_lo_wkup_pdis,
  470. "stm", "mod_microsd_sleep"), /* uartmod tx */
  471. /* STM dual Modem/APE pins state */
  472. DB8500_MUX_STATE("stmmod_oc3_2", "stmmod",
  473. "stm", "mod_mipi34_ape_mipi60"),
  474. DB8500_MUX_STATE("stmape_c_2", "stmape",
  475. "stm", "mod_mipi34_ape_mipi60"),
  476. DB8500_MUX_STATE("uartmodrx_oc3_1", "uartmod",
  477. "stm", "mod_mipi34_ape_mipi60"),
  478. DB8500_MUX_STATE("uartmodtx_oc3_1", "uartmod",
  479. "stm", "mod_mipi34_ape_mipi60"),
  480. DB8500_PIN_STATE("GPIO70_G5", in_nopull,
  481. "stm", "mod_mipi34_ape_mipi60"), /* clk */
  482. DB8500_PIN_STATE("GPIO71_G4", in_nopull,
  483. "stm", "mod_mipi34_ape_mipi60"), /* dat3 */
  484. DB8500_PIN_STATE("GPIO72_H4", in_nopull,
  485. "stm", "mod_mipi34_ape_mipi60"), /* dat2 */
  486. DB8500_PIN_STATE("GPIO73_H3", in_nopull,
  487. "stm", "mod_mipi34_ape_mipi60"), /* dat1 */
  488. DB8500_PIN_STATE("GPIO74_J3", in_nopull,
  489. "stm", "mod_mipi34_ape_mipi60"), /* dat0 */
  490. DB8500_PIN_STATE("GPIO75_H2", in_pu,
  491. "stm", "mod_mipi34_ape_mipi60"), /* uartmod rx */
  492. DB8500_PIN_STATE("GPIO76_J2", out_lo,
  493. "stm", "mod_mipi34_ape_mipi60"), /* uartmod tx */
  494. DB8500_PIN_STATE("GPIO155_C19", in_nopull,
  495. "stm", "mod_mipi34_ape_mipi60"), /* clk */
  496. DB8500_PIN_STATE("GPIO156_C17", in_nopull,
  497. "stm", "mod_mipi34_ape_mipi60"), /* dat3 */
  498. DB8500_PIN_STATE("GPIO157_A18", in_nopull,
  499. "stm", "mod_mipi34_ape_mipi60"), /* dat2 */
  500. DB8500_PIN_STATE("GPIO158_C18", in_nopull,
  501. "stm", "mod_mipi34_ape_mipi60"), /* dat1 */
  502. DB8500_PIN_STATE("GPIO159_B19", in_nopull,
  503. "stm", "mod_mipi34_ape_mipi60"), /* dat0 */
  504. DB8500_PIN_STATE("GPIO70_G5", slpm_out_lo_pdis,
  505. "stm", "mod_mipi34_ape_mipi60_sleep"), /* clk */
  506. DB8500_PIN_STATE("GPIO71_G4", slpm_out_lo_pdis,
  507. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat3 */
  508. DB8500_PIN_STATE("GPIO72_H4", slpm_out_lo_pdis,
  509. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat2 */
  510. DB8500_PIN_STATE("GPIO73_H3", slpm_out_lo_pdis,
  511. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat1 */
  512. DB8500_PIN_STATE("GPIO74_J3", slpm_out_lo_pdis,
  513. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat0 */
  514. DB8500_PIN_STATE("GPIO75_H2", slpm_in_wkup_pdis,
  515. "stm", "mod_mipi34_ape_mipi60_sleep"), /* uartmod rx */
  516. DB8500_PIN_STATE("GPIO76_J2", slpm_out_lo_wkup_pdis,
  517. "stm", "mod_mipi34_ape_mipi60_sleep"), /* uartmod tx */
  518. DB8500_PIN_STATE("GPIO155_C19", slpm_in_wkup_pdis,
  519. "stm", "mod_mipi34_ape_mipi60_sleep"), /* clk */
  520. DB8500_PIN_STATE("GPIO156_C17", slpm_in_wkup_pdis,
  521. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat3 */
  522. DB8500_PIN_STATE("GPIO157_A18", slpm_in_wkup_pdis,
  523. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat2 */
  524. DB8500_PIN_STATE("GPIO158_C18", slpm_in_wkup_pdis,
  525. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat1 */
  526. DB8500_PIN_STATE("GPIO159_B19", slpm_in_wkup_pdis,
  527. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat0 */
  528. };
  529. /*
  530. * These are specifically for the MOP500 and HREFP (pre-v60) version of the
  531. * board, which utilized a TC35892 GPIO expander instead of using a lot of
  532. * on-chip pins as the HREFv60 and later does.
  533. */
  534. static struct pinctrl_map __initdata mop500_pinmap[] = {
  535. /* Mux in SSP0, pull down RXD pin */
  536. DB8500_MUX_HOG("ssp0_a_1", "ssp0"),
  537. DB8500_PIN_HOG("GPIO145_C13", pd),
  538. /*
  539. * XENON Flashgun on image processor GPIO (controlled from image
  540. * processor firmware), mux in these image processor GPIO lines 0
  541. * (XENON_FLASH_ID) and 1 (XENON_READY) on altfunction C and pull up
  542. * the pins.
  543. */
  544. DB8500_MUX_HOG("ipgpio0_c_1", "ipgpio"),
  545. DB8500_MUX_HOG("ipgpio1_c_1", "ipgpio"),
  546. DB8500_PIN_HOG("GPIO6_AF6", in_pu),
  547. DB8500_PIN_HOG("GPIO7_AG5", in_pu),
  548. /* TC35892 IRQ, pull up the line, let the driver mux in the pin */
  549. DB8500_PIN_HOG("GPIO217_AH12", gpio_in_pu),
  550. /* Mux in UART1 and set the pull-ups */
  551. DB8500_MUX_HOG("u1rxtx_a_1", "u1"),
  552. DB8500_PIN_HOG("GPIO4_AH6", in_pu), /* RXD */
  553. DB8500_PIN_HOG("GPIO5_AG6", out_hi), /* TXD */
  554. /*
  555. * Runtime stuff: make it possible to mux in the SKE keypad
  556. * and bias the pins
  557. */
  558. /* ske default state */
  559. DB8500_MUX("kp_a_2", "kp", "nmk-ske-keypad"),
  560. DB8500_PIN("GPIO153_B17", in_pu, "nmk-ske-keypad"), /* I7 */
  561. DB8500_PIN("GPIO154_C16", in_pu, "nmk-ske-keypad"), /* I6 */
  562. DB8500_PIN("GPIO155_C19", in_pu, "nmk-ske-keypad"), /* I5 */
  563. DB8500_PIN("GPIO156_C17", in_pu, "nmk-ske-keypad"), /* I4 */
  564. DB8500_PIN("GPIO161_D21", in_pu, "nmk-ske-keypad"), /* I3 */
  565. DB8500_PIN("GPIO162_D20", in_pu, "nmk-ske-keypad"), /* I2 */
  566. DB8500_PIN("GPIO163_C20", in_pu, "nmk-ske-keypad"), /* I1 */
  567. DB8500_PIN("GPIO164_B21", in_pu, "nmk-ske-keypad"), /* I0 */
  568. DB8500_PIN("GPIO157_A18", out_lo, "nmk-ske-keypad"), /* O7 */
  569. DB8500_PIN("GPIO158_C18", out_lo, "nmk-ske-keypad"), /* O6 */
  570. DB8500_PIN("GPIO159_B19", out_lo, "nmk-ske-keypad"), /* O5 */
  571. DB8500_PIN("GPIO160_B20", out_lo, "nmk-ske-keypad"), /* O4 */
  572. DB8500_PIN("GPIO165_C21", out_lo, "nmk-ske-keypad"), /* O3 */
  573. DB8500_PIN("GPIO166_A22", out_lo, "nmk-ske-keypad"), /* O2 */
  574. DB8500_PIN("GPIO167_B24", out_lo, "nmk-ske-keypad"), /* O1 */
  575. DB8500_PIN("GPIO168_C22", out_lo, "nmk-ske-keypad"), /* O0 */
  576. /* ske sleep state */
  577. DB8500_PIN_SLEEP("GPIO153_B17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I7 */
  578. DB8500_PIN_SLEEP("GPIO154_C16", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I6 */
  579. DB8500_PIN_SLEEP("GPIO155_C19", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I5 */
  580. DB8500_PIN_SLEEP("GPIO156_C17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I4 */
  581. DB8500_PIN_SLEEP("GPIO161_D21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I3 */
  582. DB8500_PIN_SLEEP("GPIO162_D20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I2 */
  583. DB8500_PIN_SLEEP("GPIO163_C20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I1 */
  584. DB8500_PIN_SLEEP("GPIO164_B21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I0 */
  585. DB8500_PIN_SLEEP("GPIO157_A18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O7 */
  586. DB8500_PIN_SLEEP("GPIO158_C18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O6 */
  587. DB8500_PIN_SLEEP("GPIO159_B19", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O5 */
  588. DB8500_PIN_SLEEP("GPIO160_B20", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O4 */
  589. DB8500_PIN_SLEEP("GPIO165_C21", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O3 */
  590. DB8500_PIN_SLEEP("GPIO166_A22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O2 */
  591. DB8500_PIN_SLEEP("GPIO167_B24", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O1 */
  592. DB8500_PIN_SLEEP("GPIO168_C22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O0 */
  593. /* Mux in and drive the SDI0 DAT31DIR line high at runtime */
  594. DB8500_MUX("mc0dat31dir_a_1", "mc0", "sdi0"),
  595. DB8500_PIN("GPIO21_AB3", out_hi, "sdi0"),
  596. };
  597. /*
  598. * The HREFv60 series of platforms is using available pins on the DB8500
  599. * insteaf of the Toshiba I2C GPIO expander, reusing some pins like the SSP0
  600. * and SSP1 ports (previously connected to the AB8500) as generic GPIO lines.
  601. */
  602. static struct pinctrl_map __initdata hrefv60_pinmap[] = {
  603. /* Drive WLAN_ENA low */
  604. DB8500_PIN_HOG("GPIO85_D5", gpio_out_lo), /* WLAN_ENA */
  605. /*
  606. * XENON Flashgun on image processor GPIO (controlled from image
  607. * processor firmware), mux in these image processor GPIO lines 0
  608. * (XENON_FLASH_ID), 1 (XENON_READY) and there is an assistant
  609. * LED on IP GPIO 4 (XENON_EN2) on altfunction C, that need bias
  610. * from GPIO21 so pull up 0, 1 and drive 4 and GPIO21 low as output.
  611. */
  612. DB8500_MUX_HOG("ipgpio0_c_1", "ipgpio"),
  613. DB8500_MUX_HOG("ipgpio1_c_1", "ipgpio"),
  614. DB8500_MUX_HOG("ipgpio4_c_1", "ipgpio"),
  615. DB8500_PIN_HOG("GPIO6_AF6", in_pu), /* XENON_FLASH_ID */
  616. DB8500_PIN_HOG("GPIO7_AG5", in_pu), /* XENON_READY */
  617. DB8500_PIN_HOG("GPIO21_AB3", gpio_out_lo), /* XENON_EN1 */
  618. DB8500_PIN_HOG("GPIO64_F3", out_lo), /* XENON_EN2 */
  619. /* Magnetometer uses GPIO 31 and 32, pull these up/down respectively */
  620. DB8500_PIN_HOG("GPIO31_V3", gpio_in_pu), /* EN1 */
  621. DB8500_PIN_HOG("GPIO32_V2", gpio_in_pd), /* DRDY */
  622. /*
  623. * Display Interface 1 uses GPIO 65 for RST (reset).
  624. * Display Interface 2 uses GPIO 66 for RST (reset).
  625. * Drive DISP1 reset high (not reset), driver DISP2 reset low (reset)
  626. */
  627. DB8500_PIN_HOG("GPIO65_F1", gpio_out_hi), /* DISP1 NO RST */
  628. DB8500_PIN_HOG("GPIO66_G3", gpio_out_lo), /* DISP2 RST */
  629. /*
  630. * Touch screen uses GPIO 143 for RST1, GPIO 146 for RST2 and
  631. * GPIO 67 for interrupts. Pull-up the IRQ line and drive both
  632. * reset signals low.
  633. */
  634. DB8500_PIN_HOG("GPIO143_D12", gpio_out_lo), /* TOUCH_RST1 */
  635. DB8500_PIN_HOG("GPIO67_G2", gpio_in_pu), /* TOUCH_INT2 */
  636. DB8500_PIN_HOG("GPIO146_D13", gpio_out_lo), /* TOUCH_RST2 */
  637. /*
  638. * Drive D19-D23 for the ETM PTM trace interface low,
  639. * (presumably pins are unconnected therefore grounded here,
  640. * the "other alt C1" setting enables these pins)
  641. */
  642. DB8500_PIN_HOG("GPIO70_G5", gpio_out_lo),
  643. DB8500_PIN_HOG("GPIO71_G4", gpio_out_lo),
  644. DB8500_PIN_HOG("GPIO72_H4", gpio_out_lo),
  645. DB8500_PIN_HOG("GPIO73_H3", gpio_out_lo),
  646. DB8500_PIN_HOG("GPIO74_J3", gpio_out_lo),
  647. /* NAHJ CTRL on GPIO 76 to low, CTRL_INV on GPIO216 to high */
  648. DB8500_PIN_HOG("GPIO76_J2", gpio_out_lo), /* CTRL */
  649. DB8500_PIN_HOG("GPIO216_AG12", gpio_out_hi), /* CTRL_INV */
  650. /* NFC ENA and RESET to low, pulldown IRQ line */
  651. DB8500_PIN_HOG("GPIO77_H1", gpio_out_lo), /* NFC_ENA */
  652. DB8500_PIN_HOG("GPIO144_B13", gpio_in_pd), /* NFC_IRQ */
  653. DB8500_PIN_HOG("GPIO142_C11", gpio_out_lo), /* NFC_RESET */
  654. /*
  655. * SKE keyboard partly on alt A and partly on "Other alt C1"
  656. * Driver KP_O1,2,3,6,7 low and pull up KP_I 0,2,3 for three
  657. * rows of 6 keys, then pull up force sensing interrup and
  658. * drive reset and force sensing WU low.
  659. */
  660. DB8500_MUX_HOG("kp_a_1", "kp"),
  661. DB8500_MUX_HOG("kp_oc1_1", "kp"),
  662. DB8500_PIN_HOG("GPIO90_A3", out_lo), /* KP_O1 */
  663. DB8500_PIN_HOG("GPIO87_B3", out_lo), /* KP_O2 */
  664. DB8500_PIN_HOG("GPIO86_C6", out_lo), /* KP_O3 */
  665. DB8500_PIN_HOG("GPIO96_D8", out_lo), /* KP_O6 */
  666. DB8500_PIN_HOG("GPIO94_D7", out_lo), /* KP_O7 */
  667. DB8500_PIN_HOG("GPIO93_B7", in_pu), /* KP_I0 */
  668. DB8500_PIN_HOG("GPIO89_E6", in_pu), /* KP_I2 */
  669. DB8500_PIN_HOG("GPIO88_C4", in_pu), /* KP_I3 */
  670. DB8500_PIN_HOG("GPIO91_B6", gpio_in_pu), /* FORCE_SENSING_INT */
  671. DB8500_PIN_HOG("GPIO92_D6", gpio_out_lo), /* FORCE_SENSING_RST */
  672. DB8500_PIN_HOG("GPIO97_D9", gpio_out_lo), /* FORCE_SENSING_WU */
  673. /* DiPro Sensor interrupt */
  674. DB8500_PIN_HOG("GPIO139_C9", gpio_in_pu), /* DIPRO_INT */
  675. /* Audio Amplifier HF enable */
  676. DB8500_PIN_HOG("GPIO149_B14", gpio_out_hi), /* VAUDIO_HF_EN, enable MAX8968 */
  677. /* GBF interface, pull low to reset state */
  678. DB8500_PIN_HOG("GPIO171_D23", gpio_out_lo), /* GBF_ENA_RESET */
  679. /* MSP : HDTV INTERFACE GPIO line */
  680. DB8500_PIN_HOG("GPIO192_AJ27", gpio_in_pd),
  681. /* Accelerometer interrupt lines */
  682. DB8500_PIN_HOG("GPIO82_C1", gpio_in_pu), /* ACC_INT1 */
  683. DB8500_PIN_HOG("GPIO83_D3", gpio_in_pu), /* ACC_INT2 */
  684. /* SD card detect GPIO pin */
  685. DB8500_PIN_HOG("GPIO95_E8", gpio_in_pu),
  686. /*
  687. * Runtime stuff
  688. * Pull up/down of some sensor GPIO pins, for proximity, HAL sensor
  689. * etc.
  690. */
  691. DB8500_PIN("GPIO217_AH12", gpio_in_pu_slpm_gpio_nopull, "gpio-keys.0"),
  692. DB8500_PIN("GPIO145_C13", gpio_in_pd_slpm_gpio_nopull, "gpio-keys.0"),
  693. DB8500_PIN("GPIO139_C9", gpio_in_pu_slpm_gpio_nopull, "gpio-keys.0"),
  694. };
  695. static struct pinctrl_map __initdata u9500_pinmap[] = {
  696. /* Mux in UART1 (just RX/TX) and set the pull-ups */
  697. DB8500_MUX_HOG("u1rxtx_a_1", "u1"),
  698. DB8500_PIN_HOG("GPIO4_AH6", in_pu),
  699. DB8500_PIN_HOG("GPIO5_AG6", out_hi),
  700. /* WLAN_IRQ line */
  701. DB8500_PIN_HOG("GPIO144_B13", gpio_in_pu),
  702. /* HSI */
  703. DB8500_MUX_HOG("hsir_a_1", "hsi"),
  704. DB8500_MUX_HOG("hsit_a_2", "hsi"),
  705. DB8500_PIN_HOG("GPIO219_AG10", in_pd), /* RX FLA0 */
  706. DB8500_PIN_HOG("GPIO220_AH10", in_pd), /* RX DAT0 */
  707. DB8500_PIN_HOG("GPIO221_AJ11", out_lo), /* RX RDY0 */
  708. DB8500_PIN_HOG("GPIO222_AJ9", out_lo), /* TX FLA0 */
  709. DB8500_PIN_HOG("GPIO223_AH9", out_lo), /* TX DAT0 */
  710. DB8500_PIN_HOG("GPIO224_AG9", in_pd), /* TX RDY0 */
  711. DB8500_PIN_HOG("GPIO225_AG8", in_pd), /* CAWAKE0 */
  712. DB8500_PIN_HOG("GPIO226_AF8", gpio_out_hi), /* ACWAKE0 */
  713. };
  714. static struct pinctrl_map __initdata u8500_pinmap[] = {
  715. DB8500_PIN_HOG("GPIO226_AF8", gpio_out_lo), /* WLAN_PMU_EN */
  716. DB8500_PIN_HOG("GPIO4_AH6", gpio_in_pu), /* WLAN_IRQ */
  717. };
  718. static struct pinctrl_map __initdata snowball_pinmap[] = {
  719. /* Mux in SSP0 connected to AB8500, pull down RXD pin */
  720. DB8500_MUX_HOG("ssp0_a_1", "ssp0"),
  721. DB8500_PIN_HOG("GPIO145_C13", pd),
  722. /* Always drive the MC0 DAT31DIR line high on these boards */
  723. DB8500_PIN_HOG("GPIO21_AB3", out_hi),
  724. /* Mux in "SM" which is used for the SMSC911x Ethernet adapter */
  725. DB8500_MUX_HOG("sm_b_1", "sm"),
  726. /* Drive RSTn_LAN high */
  727. DB8500_PIN_HOG("GPIO141_C12", gpio_out_hi),
  728. /* Accelerometer/Magnetometer */
  729. DB8500_PIN_HOG("GPIO163_C20", gpio_in_pu), /* ACCEL_IRQ1 */
  730. DB8500_PIN_HOG("GPIO164_B21", gpio_in_pu), /* ACCEL_IRQ2 */
  731. DB8500_PIN_HOG("GPIO165_C21", gpio_in_pu), /* MAG_DRDY */
  732. /* WLAN/GBF */
  733. DB8500_PIN_HOG("GPIO161_D21", gpio_out_lo), /* WLAN_PMU_EN */
  734. DB8500_PIN_HOG("GPIO171_D23", gpio_out_hi), /* GBF_ENA */
  735. DB8500_PIN_HOG("GPIO215_AH13", gpio_out_lo), /* WLAN_ENA */
  736. DB8500_PIN_HOG("GPIO216_AG12", gpio_in_pu), /* WLAN_IRQ */
  737. };
  738. /*
  739. * passing "pinsfor=" in kernel cmdline allows for custom
  740. * configuration of GPIOs on u8500 derived boards.
  741. */
  742. static int __init early_pinsfor(char *p)
  743. {
  744. pinsfor = PINS_FOR_DEFAULT;
  745. if (strcmp(p, "u9500-21") == 0)
  746. pinsfor = PINS_FOR_U9500;
  747. return 0;
  748. }
  749. early_param("pinsfor", early_pinsfor);
  750. int pins_for_u9500(void)
  751. {
  752. if (pinsfor == PINS_FOR_U9500)
  753. return 1;
  754. return 0;
  755. }
  756. static void __init mop500_href_family_pinmaps_init(void)
  757. {
  758. switch (pinsfor) {
  759. case PINS_FOR_U9500:
  760. pinctrl_register_mappings(u9500_pinmap,
  761. ARRAY_SIZE(u9500_pinmap));
  762. break;
  763. case PINS_FOR_DEFAULT:
  764. pinctrl_register_mappings(u8500_pinmap,
  765. ARRAY_SIZE(u8500_pinmap));
  766. default:
  767. break;
  768. }
  769. }
  770. void __init mop500_pinmaps_init(void)
  771. {
  772. pinctrl_register_mappings(mop500_family_pinmap,
  773. ARRAY_SIZE(mop500_family_pinmap));
  774. pinctrl_register_mappings(mop500_pinmap,
  775. ARRAY_SIZE(mop500_pinmap));
  776. mop500_href_family_pinmaps_init();
  777. }
  778. void __init snowball_pinmaps_init(void)
  779. {
  780. pinctrl_register_mappings(mop500_family_pinmap,
  781. ARRAY_SIZE(mop500_family_pinmap));
  782. pinctrl_register_mappings(snowball_pinmap,
  783. ARRAY_SIZE(snowball_pinmap));
  784. pinctrl_register_mappings(u8500_pinmap,
  785. ARRAY_SIZE(u8500_pinmap));
  786. }
  787. void __init hrefv60_pinmaps_init(void)
  788. {
  789. pinctrl_register_mappings(mop500_family_pinmap,
  790. ARRAY_SIZE(mop500_family_pinmap));
  791. pinctrl_register_mappings(hrefv60_pinmap,
  792. ARRAY_SIZE(hrefv60_pinmap));
  793. mop500_href_family_pinmaps_init();
  794. }