sta2x11-mfd.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * Copyright (c) 2009-2011 Wind River Systems, Inc.
  3. * Copyright (c) 2011 ST Microelectronics (Alessandro Rubini)
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  12. * See the GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. *
  18. * The STMicroelectronics ConneXt (STA2X11) chip has several unrelated
  19. * functions in one PCI endpoint functions. This driver simply
  20. * registers the platform devices in this iomemregion and exports a few
  21. * functions to access common registers
  22. */
  23. #ifndef __STA2X11_MFD_H
  24. #define __STA2X11_MFD_H
  25. #include <linux/types.h>
  26. #include <linux/pci.h>
  27. /*
  28. * The MFD PCI block includes the GPIO peripherals and other register blocks.
  29. * For GPIO, we have 32*4 bits (I use "gsta" for "gpio sta2x11".)
  30. */
  31. #define GSTA_GPIO_PER_BLOCK 32
  32. #define GSTA_NR_BLOCKS 4
  33. #define GSTA_NR_GPIO (GSTA_GPIO_PER_BLOCK * GSTA_NR_BLOCKS)
  34. /* Pinconfig is set by the board definition: altfunc, pull-up, pull-down */
  35. struct sta2x11_gpio_pdata {
  36. unsigned pinconfig[GSTA_NR_GPIO];
  37. };
  38. /* Macros below lifted from sh_pfc.h, with minor differences */
  39. #define PINMUX_TYPE_NONE 0
  40. #define PINMUX_TYPE_FUNCTION 1
  41. #define PINMUX_TYPE_OUTPUT_LOW 2
  42. #define PINMUX_TYPE_OUTPUT_HIGH 3
  43. #define PINMUX_TYPE_INPUT 4
  44. #define PINMUX_TYPE_INPUT_PULLUP 5
  45. #define PINMUX_TYPE_INPUT_PULLDOWN 6
  46. /* Give names to GPIO pins, like PXA does, taken from the manual */
  47. #define STA2X11_GPIO0 0
  48. #define STA2X11_GPIO1 1
  49. #define STA2X11_GPIO2 2
  50. #define STA2X11_GPIO3 3
  51. #define STA2X11_GPIO4 4
  52. #define STA2X11_GPIO5 5
  53. #define STA2X11_GPIO6 6
  54. #define STA2X11_GPIO7 7
  55. #define STA2X11_GPIO8_RGBOUT_RED7 8
  56. #define STA2X11_GPIO9_RGBOUT_RED6 9
  57. #define STA2X11_GPIO10_RGBOUT_RED5 10
  58. #define STA2X11_GPIO11_RGBOUT_RED4 11
  59. #define STA2X11_GPIO12_RGBOUT_RED3 12
  60. #define STA2X11_GPIO13_RGBOUT_RED2 13
  61. #define STA2X11_GPIO14_RGBOUT_RED1 14
  62. #define STA2X11_GPIO15_RGBOUT_RED0 15
  63. #define STA2X11_GPIO16_RGBOUT_GREEN7 16
  64. #define STA2X11_GPIO17_RGBOUT_GREEN6 17
  65. #define STA2X11_GPIO18_RGBOUT_GREEN5 18
  66. #define STA2X11_GPIO19_RGBOUT_GREEN4 19
  67. #define STA2X11_GPIO20_RGBOUT_GREEN3 20
  68. #define STA2X11_GPIO21_RGBOUT_GREEN2 21
  69. #define STA2X11_GPIO22_RGBOUT_GREEN1 22
  70. #define STA2X11_GPIO23_RGBOUT_GREEN0 23
  71. #define STA2X11_GPIO24_RGBOUT_BLUE7 24
  72. #define STA2X11_GPIO25_RGBOUT_BLUE6 25
  73. #define STA2X11_GPIO26_RGBOUT_BLUE5 26
  74. #define STA2X11_GPIO27_RGBOUT_BLUE4 27
  75. #define STA2X11_GPIO28_RGBOUT_BLUE3 28
  76. #define STA2X11_GPIO29_RGBOUT_BLUE2 29
  77. #define STA2X11_GPIO30_RGBOUT_BLUE1 30
  78. #define STA2X11_GPIO31_RGBOUT_BLUE0 31
  79. #define STA2X11_GPIO32_RGBOUT_VSYNCH 32
  80. #define STA2X11_GPIO33_RGBOUT_HSYNCH 33
  81. #define STA2X11_GPIO34_RGBOUT_DEN 34
  82. #define STA2X11_GPIO35_ETH_CRS_DV 35
  83. #define STA2X11_GPIO36_ETH_TXD1 36
  84. #define STA2X11_GPIO37_ETH_TXD0 37
  85. #define STA2X11_GPIO38_ETH_TX_EN 38
  86. #define STA2X11_GPIO39_MDIO 39
  87. #define STA2X11_GPIO40_ETH_REF_CLK 40
  88. #define STA2X11_GPIO41_ETH_RXD1 41
  89. #define STA2X11_GPIO42_ETH_RXD0 42
  90. #define STA2X11_GPIO43_MDC 43
  91. #define STA2X11_GPIO44_CAN_TX 44
  92. #define STA2X11_GPIO45_CAN_RX 45
  93. #define STA2X11_GPIO46_MLB_DAT 46
  94. #define STA2X11_GPIO47_MLB_SIG 47
  95. #define STA2X11_GPIO48_SPI0_CLK 48
  96. #define STA2X11_GPIO49_SPI0_TXD 49
  97. #define STA2X11_GPIO50_SPI0_RXD 50
  98. #define STA2X11_GPIO51_SPI0_FRM 51
  99. #define STA2X11_GPIO52_SPI1_CLK 52
  100. #define STA2X11_GPIO53_SPI1_TXD 53
  101. #define STA2X11_GPIO54_SPI1_RXD 54
  102. #define STA2X11_GPIO55_SPI1_FRM 55
  103. #define STA2X11_GPIO56_SPI2_CLK 56
  104. #define STA2X11_GPIO57_SPI2_TXD 57
  105. #define STA2X11_GPIO58_SPI2_RXD 58
  106. #define STA2X11_GPIO59_SPI2_FRM 59
  107. #define STA2X11_GPIO60_I2C0_SCL 60
  108. #define STA2X11_GPIO61_I2C0_SDA 61
  109. #define STA2X11_GPIO62_I2C1_SCL 62
  110. #define STA2X11_GPIO63_I2C1_SDA 63
  111. #define STA2X11_GPIO64_I2C2_SCL 64
  112. #define STA2X11_GPIO65_I2C2_SDA 65
  113. #define STA2X11_GPIO66_I2C3_SCL 66
  114. #define STA2X11_GPIO67_I2C3_SDA 67
  115. #define STA2X11_GPIO68_MSP0_RCK 68
  116. #define STA2X11_GPIO69_MSP0_RXD 69
  117. #define STA2X11_GPIO70_MSP0_RFS 70
  118. #define STA2X11_GPIO71_MSP0_TCK 71
  119. #define STA2X11_GPIO72_MSP0_TXD 72
  120. #define STA2X11_GPIO73_MSP0_TFS 73
  121. #define STA2X11_GPIO74_MSP0_SCK 74
  122. #define STA2X11_GPIO75_MSP1_CK 75
  123. #define STA2X11_GPIO76_MSP1_RXD 76
  124. #define STA2X11_GPIO77_MSP1_FS 77
  125. #define STA2X11_GPIO78_MSP1_TXD 78
  126. #define STA2X11_GPIO79_MSP2_CK 79
  127. #define STA2X11_GPIO80_MSP2_RXD 80
  128. #define STA2X11_GPIO81_MSP2_FS 81
  129. #define STA2X11_GPIO82_MSP2_TXD 82
  130. #define STA2X11_GPIO83_MSP3_CK 83
  131. #define STA2X11_GPIO84_MSP3_RXD 84
  132. #define STA2X11_GPIO85_MSP3_FS 85
  133. #define STA2X11_GPIO86_MSP3_TXD 86
  134. #define STA2X11_GPIO87_MSP4_CK 87
  135. #define STA2X11_GPIO88_MSP4_RXD 88
  136. #define STA2X11_GPIO89_MSP4_FS 89
  137. #define STA2X11_GPIO90_MSP4_TXD 90
  138. #define STA2X11_GPIO91_MSP5_CK 91
  139. #define STA2X11_GPIO92_MSP5_RXD 92
  140. #define STA2X11_GPIO93_MSP5_FS 93
  141. #define STA2X11_GPIO94_MSP5_TXD 94
  142. #define STA2X11_GPIO95_SDIO3_DAT3 95
  143. #define STA2X11_GPIO96_SDIO3_DAT2 96
  144. #define STA2X11_GPIO97_SDIO3_DAT1 97
  145. #define STA2X11_GPIO98_SDIO3_DAT0 98
  146. #define STA2X11_GPIO99_SDIO3_CLK 99
  147. #define STA2X11_GPIO100_SDIO3_CMD 100
  148. #define STA2X11_GPIO101 101
  149. #define STA2X11_GPIO102 102
  150. #define STA2X11_GPIO103 103
  151. #define STA2X11_GPIO104 104
  152. #define STA2X11_GPIO105_SDIO2_DAT3 105
  153. #define STA2X11_GPIO106_SDIO2_DAT2 106
  154. #define STA2X11_GPIO107_SDIO2_DAT1 107
  155. #define STA2X11_GPIO108_SDIO2_DAT0 108
  156. #define STA2X11_GPIO109_SDIO2_CLK 109
  157. #define STA2X11_GPIO110_SDIO2_CMD 110
  158. #define STA2X11_GPIO111 111
  159. #define STA2X11_GPIO112 112
  160. #define STA2X11_GPIO113 113
  161. #define STA2X11_GPIO114 114
  162. #define STA2X11_GPIO115_SDIO1_DAT3 115
  163. #define STA2X11_GPIO116_SDIO1_DAT2 116
  164. #define STA2X11_GPIO117_SDIO1_DAT1 117
  165. #define STA2X11_GPIO118_SDIO1_DAT0 118
  166. #define STA2X11_GPIO119_SDIO1_CLK 119
  167. #define STA2X11_GPIO120_SDIO1_CMD 120
  168. #define STA2X11_GPIO121 121
  169. #define STA2X11_GPIO122 122
  170. #define STA2X11_GPIO123 123
  171. #define STA2X11_GPIO124 124
  172. #define STA2X11_GPIO125_UART2_TXD 125
  173. #define STA2X11_GPIO126_UART2_RXD 126
  174. #define STA2X11_GPIO127_UART3_TXD 127
  175. /*
  176. * The APB bridge has its own registers, needed by our users as well.
  177. * They are accessed with the following read/mask/write function.
  178. */
  179. u32 sta2x11_apbreg_mask(struct pci_dev *pdev, u32 reg, u32 mask, u32 val);
  180. /* CAN and MLB */
  181. #define APBREG_BSR 0x00 /* Bridge Status Reg */
  182. #define APBREG_PAER 0x08 /* Peripherals Address Error Reg */
  183. #define APBREG_PWAC 0x20 /* Peripheral Write Access Control reg */
  184. #define APBREG_PRAC 0x40 /* Peripheral Read Access Control reg */
  185. #define APBREG_PCG 0x60 /* Peripheral Clock Gating Reg */
  186. #define APBREG_PUR 0x80 /* Peripheral Under Reset Reg */
  187. #define APBREG_EMU_PCG 0xA0 /* Emulator Peripheral Clock Gating Reg */
  188. #define APBREG_CAN (1 << 1)
  189. #define APBREG_MLB (1 << 3)
  190. /* SARAC */
  191. #define APBREG_BSR_SARAC 0x100 /* Bridge Status Reg */
  192. #define APBREG_PAER_SARAC 0x108 /* Peripherals Address Error Reg */
  193. #define APBREG_PWAC_SARAC 0x120 /* Peripheral Write Access Control reg */
  194. #define APBREG_PRAC_SARAC 0x140 /* Peripheral Read Access Control reg */
  195. #define APBREG_PCG_SARAC 0x160 /* Peripheral Clock Gating Reg */
  196. #define APBREG_PUR_SARAC 0x180 /* Peripheral Under Reset Reg */
  197. #define APBREG_EMU_PCG_SARAC 0x1A0 /* Emulator Peripheral Clock Gating Reg */
  198. #define APBREG_SARAC (1 << 2)
  199. /*
  200. * The system controller has its own registers. Some of these are accessed
  201. * by out users as well, using the following read/mask/write/function
  202. */
  203. u32 sta2x11_sctl_mask(struct pci_dev *pdev, u32 reg, u32 mask, u32 val);
  204. #define SCTL_SCCTL 0x00 /* System controller control register */
  205. #define SCTL_ARMCFG 0x04 /* ARM configuration register */
  206. #define SCTL_SCPLLCTL 0x08 /* PLL control status register */
  207. #define SCTL_SCPLLFCTRL 0x0c /* PLL frequency control register */
  208. #define SCTL_SCRESFRACT 0x10 /* PLL fractional input register */
  209. #define SCTL_SCRESCTRL1 0x14 /* Peripheral reset control 1 */
  210. #define SCTL_SCRESXTRL2 0x18 /* Peripheral reset control 2 */
  211. #define SCTL_SCPEREN0 0x1c /* Peripheral clock enable register 0 */
  212. #define SCTL_SCPEREN1 0x20 /* Peripheral clock enable register 1 */
  213. #define SCTL_SCPEREN2 0x24 /* Peripheral clock enable register 2 */
  214. #define SCTL_SCGRST 0x28 /* Peripheral global reset */
  215. #define SCTL_SCPCIPMCR1 0x30 /* PCI power management control 1 */
  216. #define SCTL_SCPCIPMCR2 0x34 /* PCI power management control 2 */
  217. #define SCTL_SCPCIPMSR1 0x38 /* PCI power management status 1 */
  218. #define SCTL_SCPCIPMSR2 0x3c /* PCI power management status 2 */
  219. #define SCTL_SCPCIPMSR3 0x40 /* PCI power management status 3 */
  220. #define SCTL_SCINTREN 0x44 /* Interrupt enable */
  221. #define SCTL_SCRISR 0x48 /* RAW interrupt status */
  222. #define SCTL_SCCLKSTAT0 0x4c /* Peripheral clocks status 0 */
  223. #define SCTL_SCCLKSTAT1 0x50 /* Peripheral clocks status 1 */
  224. #define SCTL_SCCLKSTAT2 0x54 /* Peripheral clocks status 2 */
  225. #define SCTL_SCRSTSTA 0x58 /* Reset status register */
  226. #define SCTL_SCRESCTRL1_USB_PHY_POR (1 << 0)
  227. #define SCTL_SCRESCTRL1_USB_OTG (1 << 1)
  228. #define SCTL_SCRESCTRL1_USB_HRST (1 << 2)
  229. #define SCTL_SCRESCTRL1_USB_PHY_HOST (1 << 3)
  230. #define SCTL_SCRESCTRL1_SATAII (1 << 4)
  231. #define SCTL_SCRESCTRL1_VIP (1 << 5)
  232. #define SCTL_SCRESCTRL1_PER_MMC0 (1 << 6)
  233. #define SCTL_SCRESCTRL1_PER_MMC1 (1 << 7)
  234. #define SCTL_SCRESCTRL1_PER_GPIO0 (1 << 8)
  235. #define SCTL_SCRESCTRL1_PER_GPIO1 (1 << 9)
  236. #define SCTL_SCRESCTRL1_PER_GPIO2 (1 << 10)
  237. #define SCTL_SCRESCTRL1_PER_GPIO3 (1 << 11)
  238. #define SCTL_SCRESCTRL1_PER_MTU0 (1 << 12)
  239. #define SCTL_SCRESCTRL1_KER_SPI0 (1 << 13)
  240. #define SCTL_SCRESCTRL1_KER_SPI1 (1 << 14)
  241. #define SCTL_SCRESCTRL1_KER_SPI2 (1 << 15)
  242. #define SCTL_SCRESCTRL1_KER_MCI0 (1 << 16)
  243. #define SCTL_SCRESCTRL1_KER_MCI1 (1 << 17)
  244. #define SCTL_SCRESCTRL1_PRE_HSI2C0 (1 << 18)
  245. #define SCTL_SCRESCTRL1_PER_HSI2C1 (1 << 19)
  246. #define SCTL_SCRESCTRL1_PER_HSI2C2 (1 << 20)
  247. #define SCTL_SCRESCTRL1_PER_HSI2C3 (1 << 21)
  248. #define SCTL_SCRESCTRL1_PER_MSP0 (1 << 22)
  249. #define SCTL_SCRESCTRL1_PER_MSP1 (1 << 23)
  250. #define SCTL_SCRESCTRL1_PER_MSP2 (1 << 24)
  251. #define SCTL_SCRESCTRL1_PER_MSP3 (1 << 25)
  252. #define SCTL_SCRESCTRL1_PER_MSP4 (1 << 26)
  253. #define SCTL_SCRESCTRL1_PER_MSP5 (1 << 27)
  254. #define SCTL_SCRESCTRL1_PER_MMC (1 << 28)
  255. #define SCTL_SCRESCTRL1_KER_MSP0 (1 << 29)
  256. #define SCTL_SCRESCTRL1_KER_MSP1 (1 << 30)
  257. #define SCTL_SCRESCTRL1_KER_MSP2 (1 << 31)
  258. #define SCTL_SCPEREN0_UART0 (1 << 0)
  259. #define SCTL_SCPEREN0_UART1 (1 << 1)
  260. #define SCTL_SCPEREN0_UART2 (1 << 2)
  261. #define SCTL_SCPEREN0_UART3 (1 << 3)
  262. #define SCTL_SCPEREN0_MSP0 (1 << 4)
  263. #define SCTL_SCPEREN0_MSP1 (1 << 5)
  264. #define SCTL_SCPEREN0_MSP2 (1 << 6)
  265. #define SCTL_SCPEREN0_MSP3 (1 << 7)
  266. #define SCTL_SCPEREN0_MSP4 (1 << 8)
  267. #define SCTL_SCPEREN0_MSP5 (1 << 9)
  268. #define SCTL_SCPEREN0_SPI0 (1 << 10)
  269. #define SCTL_SCPEREN0_SPI1 (1 << 11)
  270. #define SCTL_SCPEREN0_SPI2 (1 << 12)
  271. #define SCTL_SCPEREN0_I2C0 (1 << 13)
  272. #define SCTL_SCPEREN0_I2C1 (1 << 14)
  273. #define SCTL_SCPEREN0_I2C2 (1 << 15)
  274. #define SCTL_SCPEREN0_I2C3 (1 << 16)
  275. #define SCTL_SCPEREN0_SVDO_LVDS (1 << 17)
  276. #define SCTL_SCPEREN0_USB_HOST (1 << 18)
  277. #define SCTL_SCPEREN0_USB_OTG (1 << 19)
  278. #define SCTL_SCPEREN0_MCI0 (1 << 20)
  279. #define SCTL_SCPEREN0_MCI1 (1 << 21)
  280. #define SCTL_SCPEREN0_MCI2 (1 << 22)
  281. #define SCTL_SCPEREN0_MCI3 (1 << 23)
  282. #define SCTL_SCPEREN0_SATA (1 << 24)
  283. #define SCTL_SCPEREN0_ETHERNET (1 << 25)
  284. #define SCTL_SCPEREN0_VIC (1 << 26)
  285. #define SCTL_SCPEREN0_DMA_AUDIO (1 << 27)
  286. #define SCTL_SCPEREN0_DMA_SOC (1 << 28)
  287. #define SCTL_SCPEREN0_RAM (1 << 29)
  288. #define SCTL_SCPEREN0_VIP (1 << 30)
  289. #define SCTL_SCPEREN0_ARM (1 << 31)
  290. #define SCTL_SCPEREN1_UART0 (1 << 0)
  291. #define SCTL_SCPEREN1_UART1 (1 << 1)
  292. #define SCTL_SCPEREN1_UART2 (1 << 2)
  293. #define SCTL_SCPEREN1_UART3 (1 << 3)
  294. #define SCTL_SCPEREN1_MSP0 (1 << 4)
  295. #define SCTL_SCPEREN1_MSP1 (1 << 5)
  296. #define SCTL_SCPEREN1_MSP2 (1 << 6)
  297. #define SCTL_SCPEREN1_MSP3 (1 << 7)
  298. #define SCTL_SCPEREN1_MSP4 (1 << 8)
  299. #define SCTL_SCPEREN1_MSP5 (1 << 9)
  300. #define SCTL_SCPEREN1_SPI0 (1 << 10)
  301. #define SCTL_SCPEREN1_SPI1 (1 << 11)
  302. #define SCTL_SCPEREN1_SPI2 (1 << 12)
  303. #define SCTL_SCPEREN1_I2C0 (1 << 13)
  304. #define SCTL_SCPEREN1_I2C1 (1 << 14)
  305. #define SCTL_SCPEREN1_I2C2 (1 << 15)
  306. #define SCTL_SCPEREN1_I2C3 (1 << 16)
  307. #define SCTL_SCPEREN1_USB_PHY (1 << 17)
  308. #endif /* __STA2X11_MFD_H */