iwl-agn.c 126 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-agn-calib.h"
  55. #include "iwl-agn.h"
  56. #include "iwl-agn-led.h"
  57. /******************************************************************************
  58. *
  59. * module boiler plate
  60. *
  61. ******************************************************************************/
  62. /*
  63. * module name, copyright, version, etc.
  64. */
  65. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  66. #ifdef CONFIG_IWLWIFI_DEBUG
  67. #define VD "d"
  68. #else
  69. #define VD
  70. #endif
  71. #define DRV_VERSION IWLWIFI_VERSION VD
  72. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  73. MODULE_VERSION(DRV_VERSION);
  74. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  75. MODULE_LICENSE("GPL");
  76. static int iwlagn_ant_coupling;
  77. static bool iwlagn_bt_ch_announce = 1;
  78. void iwl_update_chain_flags(struct iwl_priv *priv)
  79. {
  80. struct iwl_rxon_context *ctx;
  81. if (priv->cfg->ops->hcmd->set_rxon_chain) {
  82. for_each_context(priv, ctx) {
  83. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  84. if (ctx->active.rx_chain != ctx->staging.rx_chain)
  85. iwlcore_commit_rxon(priv, ctx);
  86. }
  87. }
  88. }
  89. static void iwl_clear_free_frames(struct iwl_priv *priv)
  90. {
  91. struct list_head *element;
  92. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  93. priv->frames_count);
  94. while (!list_empty(&priv->free_frames)) {
  95. element = priv->free_frames.next;
  96. list_del(element);
  97. kfree(list_entry(element, struct iwl_frame, list));
  98. priv->frames_count--;
  99. }
  100. if (priv->frames_count) {
  101. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  102. priv->frames_count);
  103. priv->frames_count = 0;
  104. }
  105. }
  106. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  107. {
  108. struct iwl_frame *frame;
  109. struct list_head *element;
  110. if (list_empty(&priv->free_frames)) {
  111. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  112. if (!frame) {
  113. IWL_ERR(priv, "Could not allocate frame!\n");
  114. return NULL;
  115. }
  116. priv->frames_count++;
  117. return frame;
  118. }
  119. element = priv->free_frames.next;
  120. list_del(element);
  121. return list_entry(element, struct iwl_frame, list);
  122. }
  123. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  124. {
  125. memset(frame, 0, sizeof(*frame));
  126. list_add(&frame->list, &priv->free_frames);
  127. }
  128. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  129. struct ieee80211_hdr *hdr,
  130. int left)
  131. {
  132. lockdep_assert_held(&priv->mutex);
  133. if (!priv->beacon_skb)
  134. return 0;
  135. if (priv->beacon_skb->len > left)
  136. return 0;
  137. memcpy(hdr, priv->beacon_skb->data, priv->beacon_skb->len);
  138. return priv->beacon_skb->len;
  139. }
  140. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  141. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  142. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  143. u8 *beacon, u32 frame_size)
  144. {
  145. u16 tim_idx;
  146. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  147. /*
  148. * The index is relative to frame start but we start looking at the
  149. * variable-length part of the beacon.
  150. */
  151. tim_idx = mgmt->u.beacon.variable - beacon;
  152. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  153. while ((tim_idx < (frame_size - 2)) &&
  154. (beacon[tim_idx] != WLAN_EID_TIM))
  155. tim_idx += beacon[tim_idx+1] + 2;
  156. /* If TIM field was found, set variables */
  157. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  158. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  159. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  160. } else
  161. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  162. }
  163. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  164. struct iwl_frame *frame)
  165. {
  166. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  167. u32 frame_size;
  168. u32 rate_flags;
  169. u32 rate;
  170. /*
  171. * We have to set up the TX command, the TX Beacon command, and the
  172. * beacon contents.
  173. */
  174. lockdep_assert_held(&priv->mutex);
  175. if (!priv->beacon_ctx) {
  176. IWL_ERR(priv, "trying to build beacon w/o beacon context!\n");
  177. return 0;
  178. }
  179. /* Initialize memory */
  180. tx_beacon_cmd = &frame->u.beacon;
  181. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  182. /* Set up TX beacon contents */
  183. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  184. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  185. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  186. return 0;
  187. if (!frame_size)
  188. return 0;
  189. /* Set up TX command fields */
  190. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  191. tx_beacon_cmd->tx.sta_id = priv->beacon_ctx->bcast_sta_id;
  192. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  193. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  194. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  195. /* Set up TX beacon command fields */
  196. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  197. frame_size);
  198. /* Set up packet rate and flags */
  199. rate = iwl_rate_get_lowest_plcp(priv, priv->beacon_ctx);
  200. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  201. priv->hw_params.valid_tx_ant);
  202. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  203. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  204. rate_flags |= RATE_MCS_CCK_MSK;
  205. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  206. rate_flags);
  207. return sizeof(*tx_beacon_cmd) + frame_size;
  208. }
  209. int iwlagn_send_beacon_cmd(struct iwl_priv *priv)
  210. {
  211. struct iwl_frame *frame;
  212. unsigned int frame_size;
  213. int rc;
  214. frame = iwl_get_free_frame(priv);
  215. if (!frame) {
  216. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  217. "command.\n");
  218. return -ENOMEM;
  219. }
  220. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  221. if (!frame_size) {
  222. IWL_ERR(priv, "Error configuring the beacon command\n");
  223. iwl_free_frame(priv, frame);
  224. return -EINVAL;
  225. }
  226. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  227. &frame->u.cmd[0]);
  228. iwl_free_frame(priv, frame);
  229. return rc;
  230. }
  231. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  232. {
  233. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  234. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  235. if (sizeof(dma_addr_t) > sizeof(u32))
  236. addr |=
  237. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  238. return addr;
  239. }
  240. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  241. {
  242. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  243. return le16_to_cpu(tb->hi_n_len) >> 4;
  244. }
  245. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  246. dma_addr_t addr, u16 len)
  247. {
  248. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  249. u16 hi_n_len = len << 4;
  250. put_unaligned_le32(addr, &tb->lo);
  251. if (sizeof(dma_addr_t) > sizeof(u32))
  252. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  253. tb->hi_n_len = cpu_to_le16(hi_n_len);
  254. tfd->num_tbs = idx + 1;
  255. }
  256. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  257. {
  258. return tfd->num_tbs & 0x1f;
  259. }
  260. /**
  261. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  262. * @priv - driver private data
  263. * @txq - tx queue
  264. *
  265. * Does NOT advance any TFD circular buffer read/write indexes
  266. * Does NOT free the TFD itself (which is within circular buffer)
  267. */
  268. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  269. {
  270. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  271. struct iwl_tfd *tfd;
  272. struct pci_dev *dev = priv->pci_dev;
  273. int index = txq->q.read_ptr;
  274. int i;
  275. int num_tbs;
  276. tfd = &tfd_tmp[index];
  277. /* Sanity check on number of chunks */
  278. num_tbs = iwl_tfd_get_num_tbs(tfd);
  279. if (num_tbs >= IWL_NUM_OF_TBS) {
  280. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  281. /* @todo issue fatal error, it is quite serious situation */
  282. return;
  283. }
  284. /* Unmap tx_cmd */
  285. if (num_tbs)
  286. pci_unmap_single(dev,
  287. dma_unmap_addr(&txq->meta[index], mapping),
  288. dma_unmap_len(&txq->meta[index], len),
  289. PCI_DMA_BIDIRECTIONAL);
  290. /* Unmap chunks, if any. */
  291. for (i = 1; i < num_tbs; i++)
  292. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  293. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  294. /* free SKB */
  295. if (txq->txb) {
  296. struct sk_buff *skb;
  297. skb = txq->txb[txq->q.read_ptr].skb;
  298. /* can be called from irqs-disabled context */
  299. if (skb) {
  300. dev_kfree_skb_any(skb);
  301. txq->txb[txq->q.read_ptr].skb = NULL;
  302. }
  303. }
  304. }
  305. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  306. struct iwl_tx_queue *txq,
  307. dma_addr_t addr, u16 len,
  308. u8 reset, u8 pad)
  309. {
  310. struct iwl_queue *q;
  311. struct iwl_tfd *tfd, *tfd_tmp;
  312. u32 num_tbs;
  313. q = &txq->q;
  314. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  315. tfd = &tfd_tmp[q->write_ptr];
  316. if (reset)
  317. memset(tfd, 0, sizeof(*tfd));
  318. num_tbs = iwl_tfd_get_num_tbs(tfd);
  319. /* Each TFD can point to a maximum 20 Tx buffers */
  320. if (num_tbs >= IWL_NUM_OF_TBS) {
  321. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  322. IWL_NUM_OF_TBS);
  323. return -EINVAL;
  324. }
  325. BUG_ON(addr & ~DMA_BIT_MASK(36));
  326. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  327. IWL_ERR(priv, "Unaligned address = %llx\n",
  328. (unsigned long long)addr);
  329. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  330. return 0;
  331. }
  332. /*
  333. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  334. * given Tx queue, and enable the DMA channel used for that queue.
  335. *
  336. * supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  337. * channels supported in hardware.
  338. */
  339. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  340. struct iwl_tx_queue *txq)
  341. {
  342. int txq_id = txq->q.id;
  343. /* Circular buffer (TFD queue in DRAM) physical base address */
  344. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  345. txq->q.dma_addr >> 8);
  346. return 0;
  347. }
  348. static void iwl_bg_beacon_update(struct work_struct *work)
  349. {
  350. struct iwl_priv *priv =
  351. container_of(work, struct iwl_priv, beacon_update);
  352. struct sk_buff *beacon;
  353. mutex_lock(&priv->mutex);
  354. if (!priv->beacon_ctx) {
  355. IWL_ERR(priv, "updating beacon w/o beacon context!\n");
  356. goto out;
  357. }
  358. if (priv->beacon_ctx->vif->type != NL80211_IFTYPE_AP) {
  359. /*
  360. * The ucode will send beacon notifications even in
  361. * IBSS mode, but we don't want to process them. But
  362. * we need to defer the type check to here due to
  363. * requiring locking around the beacon_ctx access.
  364. */
  365. goto out;
  366. }
  367. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  368. beacon = ieee80211_beacon_get(priv->hw, priv->beacon_ctx->vif);
  369. if (!beacon) {
  370. IWL_ERR(priv, "update beacon failed -- keeping old\n");
  371. goto out;
  372. }
  373. /* new beacon skb is allocated every time; dispose previous.*/
  374. dev_kfree_skb(priv->beacon_skb);
  375. priv->beacon_skb = beacon;
  376. iwlagn_send_beacon_cmd(priv);
  377. out:
  378. mutex_unlock(&priv->mutex);
  379. }
  380. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  381. {
  382. struct iwl_priv *priv =
  383. container_of(work, struct iwl_priv, bt_runtime_config);
  384. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  385. return;
  386. /* dont send host command if rf-kill is on */
  387. if (!iwl_is_ready_rf(priv))
  388. return;
  389. priv->cfg->ops->hcmd->send_bt_config(priv);
  390. }
  391. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  392. {
  393. struct iwl_priv *priv =
  394. container_of(work, struct iwl_priv, bt_full_concurrency);
  395. struct iwl_rxon_context *ctx;
  396. mutex_lock(&priv->mutex);
  397. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  398. goto out;
  399. /* dont send host command if rf-kill is on */
  400. if (!iwl_is_ready_rf(priv))
  401. goto out;
  402. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  403. priv->bt_full_concurrent ?
  404. "full concurrency" : "3-wire");
  405. /*
  406. * LQ & RXON updated cmds must be sent before BT Config cmd
  407. * to avoid 3-wire collisions
  408. */
  409. for_each_context(priv, ctx) {
  410. if (priv->cfg->ops->hcmd->set_rxon_chain)
  411. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  412. iwlcore_commit_rxon(priv, ctx);
  413. }
  414. priv->cfg->ops->hcmd->send_bt_config(priv);
  415. out:
  416. mutex_unlock(&priv->mutex);
  417. }
  418. /**
  419. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  420. *
  421. * This callback is provided in order to send a statistics request.
  422. *
  423. * This timer function is continually reset to execute within
  424. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  425. * was received. We need to ensure we receive the statistics in order
  426. * to update the temperature used for calibrating the TXPOWER.
  427. */
  428. static void iwl_bg_statistics_periodic(unsigned long data)
  429. {
  430. struct iwl_priv *priv = (struct iwl_priv *)data;
  431. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  432. return;
  433. /* dont send host command if rf-kill is on */
  434. if (!iwl_is_ready_rf(priv))
  435. return;
  436. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  437. }
  438. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  439. u32 start_idx, u32 num_events,
  440. u32 mode)
  441. {
  442. u32 i;
  443. u32 ptr; /* SRAM byte address of log data */
  444. u32 ev, time, data; /* event log data */
  445. unsigned long reg_flags;
  446. if (mode == 0)
  447. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  448. else
  449. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  450. /* Make sure device is powered up for SRAM reads */
  451. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  452. if (iwl_grab_nic_access(priv)) {
  453. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  454. return;
  455. }
  456. /* Set starting address; reads will auto-increment */
  457. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  458. rmb();
  459. /*
  460. * "time" is actually "data" for mode 0 (no timestamp).
  461. * place event id # at far right for easier visual parsing.
  462. */
  463. for (i = 0; i < num_events; i++) {
  464. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  465. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  466. if (mode == 0) {
  467. trace_iwlwifi_dev_ucode_cont_event(priv,
  468. 0, time, ev);
  469. } else {
  470. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  471. trace_iwlwifi_dev_ucode_cont_event(priv,
  472. time, data, ev);
  473. }
  474. }
  475. /* Allow device to power down */
  476. iwl_release_nic_access(priv);
  477. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  478. }
  479. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  480. {
  481. u32 capacity; /* event log capacity in # entries */
  482. u32 base; /* SRAM byte address of event log header */
  483. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  484. u32 num_wraps; /* # times uCode wrapped to top of log */
  485. u32 next_entry; /* index of next entry to be written by uCode */
  486. if (priv->ucode_type == UCODE_INIT)
  487. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  488. else
  489. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  490. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  491. capacity = iwl_read_targ_mem(priv, base);
  492. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  493. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  494. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  495. } else
  496. return;
  497. if (num_wraps == priv->event_log.num_wraps) {
  498. iwl_print_cont_event_trace(priv,
  499. base, priv->event_log.next_entry,
  500. next_entry - priv->event_log.next_entry,
  501. mode);
  502. priv->event_log.non_wraps_count++;
  503. } else {
  504. if ((num_wraps - priv->event_log.num_wraps) > 1)
  505. priv->event_log.wraps_more_count++;
  506. else
  507. priv->event_log.wraps_once_count++;
  508. trace_iwlwifi_dev_ucode_wrap_event(priv,
  509. num_wraps - priv->event_log.num_wraps,
  510. next_entry, priv->event_log.next_entry);
  511. if (next_entry < priv->event_log.next_entry) {
  512. iwl_print_cont_event_trace(priv, base,
  513. priv->event_log.next_entry,
  514. capacity - priv->event_log.next_entry,
  515. mode);
  516. iwl_print_cont_event_trace(priv, base, 0,
  517. next_entry, mode);
  518. } else {
  519. iwl_print_cont_event_trace(priv, base,
  520. next_entry, capacity - next_entry,
  521. mode);
  522. iwl_print_cont_event_trace(priv, base, 0,
  523. next_entry, mode);
  524. }
  525. }
  526. priv->event_log.num_wraps = num_wraps;
  527. priv->event_log.next_entry = next_entry;
  528. }
  529. /**
  530. * iwl_bg_ucode_trace - Timer callback to log ucode event
  531. *
  532. * The timer is continually set to execute every
  533. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  534. * this function is to perform continuous uCode event logging operation
  535. * if enabled
  536. */
  537. static void iwl_bg_ucode_trace(unsigned long data)
  538. {
  539. struct iwl_priv *priv = (struct iwl_priv *)data;
  540. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  541. return;
  542. if (priv->event_log.ucode_trace) {
  543. iwl_continuous_event_trace(priv);
  544. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  545. mod_timer(&priv->ucode_trace,
  546. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  547. }
  548. }
  549. static void iwl_bg_tx_flush(struct work_struct *work)
  550. {
  551. struct iwl_priv *priv =
  552. container_of(work, struct iwl_priv, tx_flush);
  553. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  554. return;
  555. /* do nothing if rf-kill is on */
  556. if (!iwl_is_ready_rf(priv))
  557. return;
  558. if (priv->cfg->ops->lib->txfifo_flush) {
  559. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  560. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  561. }
  562. }
  563. /**
  564. * iwl_rx_handle - Main entry function for receiving responses from uCode
  565. *
  566. * Uses the priv->rx_handlers callback function array to invoke
  567. * the appropriate handlers, including command responses,
  568. * frame-received notifications, and other notifications.
  569. */
  570. static void iwl_rx_handle(struct iwl_priv *priv)
  571. {
  572. struct iwl_rx_mem_buffer *rxb;
  573. struct iwl_rx_packet *pkt;
  574. struct iwl_rx_queue *rxq = &priv->rxq;
  575. u32 r, i;
  576. int reclaim;
  577. unsigned long flags;
  578. u8 fill_rx = 0;
  579. u32 count = 8;
  580. int total_empty;
  581. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  582. * buffer that the driver may process (last buffer filled by ucode). */
  583. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  584. i = rxq->read;
  585. /* Rx interrupt, but nothing sent from uCode */
  586. if (i == r)
  587. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  588. /* calculate total frames need to be restock after handling RX */
  589. total_empty = r - rxq->write_actual;
  590. if (total_empty < 0)
  591. total_empty += RX_QUEUE_SIZE;
  592. if (total_empty > (RX_QUEUE_SIZE / 2))
  593. fill_rx = 1;
  594. while (i != r) {
  595. int len;
  596. rxb = rxq->queue[i];
  597. /* If an RXB doesn't have a Rx queue slot associated with it,
  598. * then a bug has been introduced in the queue refilling
  599. * routines -- catch it here */
  600. BUG_ON(rxb == NULL);
  601. rxq->queue[i] = NULL;
  602. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  603. PAGE_SIZE << priv->hw_params.rx_page_order,
  604. PCI_DMA_FROMDEVICE);
  605. pkt = rxb_addr(rxb);
  606. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  607. len += sizeof(u32); /* account for status word */
  608. trace_iwlwifi_dev_rx(priv, pkt, len);
  609. /* Reclaim a command buffer only if this packet is a response
  610. * to a (driver-originated) command.
  611. * If the packet (e.g. Rx frame) originated from uCode,
  612. * there is no command buffer to reclaim.
  613. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  614. * but apparently a few don't get set; catch them here. */
  615. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  616. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  617. (pkt->hdr.cmd != REPLY_RX) &&
  618. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  619. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  620. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  621. (pkt->hdr.cmd != REPLY_TX);
  622. /*
  623. * Do the notification wait before RX handlers so
  624. * even if the RX handler consumes the RXB we have
  625. * access to it in the notification wait entry.
  626. */
  627. if (!list_empty(&priv->_agn.notif_waits)) {
  628. struct iwl_notification_wait *w;
  629. spin_lock(&priv->_agn.notif_wait_lock);
  630. list_for_each_entry(w, &priv->_agn.notif_waits, list) {
  631. if (w->cmd == pkt->hdr.cmd) {
  632. w->triggered = true;
  633. if (w->fn)
  634. w->fn(priv, pkt);
  635. }
  636. }
  637. spin_unlock(&priv->_agn.notif_wait_lock);
  638. wake_up_all(&priv->_agn.notif_waitq);
  639. }
  640. /* Based on type of command response or notification,
  641. * handle those that need handling via function in
  642. * rx_handlers table. See iwl_setup_rx_handlers() */
  643. if (priv->rx_handlers[pkt->hdr.cmd]) {
  644. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  645. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  646. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  647. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  648. } else {
  649. /* No handling needed */
  650. IWL_DEBUG_RX(priv,
  651. "r %d i %d No handler needed for %s, 0x%02x\n",
  652. r, i, get_cmd_string(pkt->hdr.cmd),
  653. pkt->hdr.cmd);
  654. }
  655. /*
  656. * XXX: After here, we should always check rxb->page
  657. * against NULL before touching it or its virtual
  658. * memory (pkt). Because some rx_handler might have
  659. * already taken or freed the pages.
  660. */
  661. if (reclaim) {
  662. /* Invoke any callbacks, transfer the buffer to caller,
  663. * and fire off the (possibly) blocking iwl_send_cmd()
  664. * as we reclaim the driver command queue */
  665. if (rxb->page)
  666. iwl_tx_cmd_complete(priv, rxb);
  667. else
  668. IWL_WARN(priv, "Claim null rxb?\n");
  669. }
  670. /* Reuse the page if possible. For notification packets and
  671. * SKBs that fail to Rx correctly, add them back into the
  672. * rx_free list for reuse later. */
  673. spin_lock_irqsave(&rxq->lock, flags);
  674. if (rxb->page != NULL) {
  675. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  676. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  677. PCI_DMA_FROMDEVICE);
  678. list_add_tail(&rxb->list, &rxq->rx_free);
  679. rxq->free_count++;
  680. } else
  681. list_add_tail(&rxb->list, &rxq->rx_used);
  682. spin_unlock_irqrestore(&rxq->lock, flags);
  683. i = (i + 1) & RX_QUEUE_MASK;
  684. /* If there are a lot of unused frames,
  685. * restock the Rx queue so ucode wont assert. */
  686. if (fill_rx) {
  687. count++;
  688. if (count >= 8) {
  689. rxq->read = i;
  690. iwlagn_rx_replenish_now(priv);
  691. count = 0;
  692. }
  693. }
  694. }
  695. /* Backtrack one entry */
  696. rxq->read = i;
  697. if (fill_rx)
  698. iwlagn_rx_replenish_now(priv);
  699. else
  700. iwlagn_rx_queue_restock(priv);
  701. }
  702. /* call this function to flush any scheduled tasklet */
  703. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  704. {
  705. /* wait to make sure we flush pending tasklet*/
  706. synchronize_irq(priv->pci_dev->irq);
  707. tasklet_kill(&priv->irq_tasklet);
  708. }
  709. /* tasklet for iwlagn interrupt */
  710. static void iwl_irq_tasklet(struct iwl_priv *priv)
  711. {
  712. u32 inta = 0;
  713. u32 handled = 0;
  714. unsigned long flags;
  715. u32 i;
  716. #ifdef CONFIG_IWLWIFI_DEBUG
  717. u32 inta_mask;
  718. #endif
  719. spin_lock_irqsave(&priv->lock, flags);
  720. /* Ack/clear/reset pending uCode interrupts.
  721. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  722. */
  723. /* There is a hardware bug in the interrupt mask function that some
  724. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  725. * they are disabled in the CSR_INT_MASK register. Furthermore the
  726. * ICT interrupt handling mechanism has another bug that might cause
  727. * these unmasked interrupts fail to be detected. We workaround the
  728. * hardware bugs here by ACKing all the possible interrupts so that
  729. * interrupt coalescing can still be achieved.
  730. */
  731. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  732. inta = priv->_agn.inta;
  733. #ifdef CONFIG_IWLWIFI_DEBUG
  734. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  735. /* just for debug */
  736. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  737. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  738. inta, inta_mask);
  739. }
  740. #endif
  741. spin_unlock_irqrestore(&priv->lock, flags);
  742. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  743. priv->_agn.inta = 0;
  744. /* Now service all interrupt bits discovered above. */
  745. if (inta & CSR_INT_BIT_HW_ERR) {
  746. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  747. /* Tell the device to stop sending interrupts */
  748. iwl_disable_interrupts(priv);
  749. priv->isr_stats.hw++;
  750. iwl_irq_handle_error(priv);
  751. handled |= CSR_INT_BIT_HW_ERR;
  752. return;
  753. }
  754. #ifdef CONFIG_IWLWIFI_DEBUG
  755. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  756. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  757. if (inta & CSR_INT_BIT_SCD) {
  758. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  759. "the frame/frames.\n");
  760. priv->isr_stats.sch++;
  761. }
  762. /* Alive notification via Rx interrupt will do the real work */
  763. if (inta & CSR_INT_BIT_ALIVE) {
  764. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  765. priv->isr_stats.alive++;
  766. }
  767. }
  768. #endif
  769. /* Safely ignore these bits for debug checks below */
  770. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  771. /* HW RF KILL switch toggled */
  772. if (inta & CSR_INT_BIT_RF_KILL) {
  773. int hw_rf_kill = 0;
  774. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  775. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  776. hw_rf_kill = 1;
  777. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  778. hw_rf_kill ? "disable radio" : "enable radio");
  779. priv->isr_stats.rfkill++;
  780. /* driver only loads ucode once setting the interface up.
  781. * the driver allows loading the ucode even if the radio
  782. * is killed. Hence update the killswitch state here. The
  783. * rfkill handler will care about restarting if needed.
  784. */
  785. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  786. if (hw_rf_kill)
  787. set_bit(STATUS_RF_KILL_HW, &priv->status);
  788. else
  789. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  790. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  791. }
  792. handled |= CSR_INT_BIT_RF_KILL;
  793. }
  794. /* Chip got too hot and stopped itself */
  795. if (inta & CSR_INT_BIT_CT_KILL) {
  796. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  797. priv->isr_stats.ctkill++;
  798. handled |= CSR_INT_BIT_CT_KILL;
  799. }
  800. /* Error detected by uCode */
  801. if (inta & CSR_INT_BIT_SW_ERR) {
  802. IWL_ERR(priv, "Microcode SW error detected. "
  803. " Restarting 0x%X.\n", inta);
  804. priv->isr_stats.sw++;
  805. iwl_irq_handle_error(priv);
  806. handled |= CSR_INT_BIT_SW_ERR;
  807. }
  808. /* uCode wakes up after power-down sleep */
  809. if (inta & CSR_INT_BIT_WAKEUP) {
  810. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  811. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  812. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  813. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  814. priv->isr_stats.wakeup++;
  815. handled |= CSR_INT_BIT_WAKEUP;
  816. }
  817. /* All uCode command responses, including Tx command responses,
  818. * Rx "responses" (frame-received notification), and other
  819. * notifications from uCode come through here*/
  820. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  821. CSR_INT_BIT_RX_PERIODIC)) {
  822. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  823. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  824. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  825. iwl_write32(priv, CSR_FH_INT_STATUS,
  826. CSR_FH_INT_RX_MASK);
  827. }
  828. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  829. handled |= CSR_INT_BIT_RX_PERIODIC;
  830. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  831. }
  832. /* Sending RX interrupt require many steps to be done in the
  833. * the device:
  834. * 1- write interrupt to current index in ICT table.
  835. * 2- dma RX frame.
  836. * 3- update RX shared data to indicate last write index.
  837. * 4- send interrupt.
  838. * This could lead to RX race, driver could receive RX interrupt
  839. * but the shared data changes does not reflect this;
  840. * periodic interrupt will detect any dangling Rx activity.
  841. */
  842. /* Disable periodic interrupt; we use it as just a one-shot. */
  843. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  844. CSR_INT_PERIODIC_DIS);
  845. iwl_rx_handle(priv);
  846. /*
  847. * Enable periodic interrupt in 8 msec only if we received
  848. * real RX interrupt (instead of just periodic int), to catch
  849. * any dangling Rx interrupt. If it was just the periodic
  850. * interrupt, there was no dangling Rx activity, and no need
  851. * to extend the periodic interrupt; one-shot is enough.
  852. */
  853. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  854. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  855. CSR_INT_PERIODIC_ENA);
  856. priv->isr_stats.rx++;
  857. }
  858. /* This "Tx" DMA channel is used only for loading uCode */
  859. if (inta & CSR_INT_BIT_FH_TX) {
  860. iwl_write32(priv, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
  861. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  862. priv->isr_stats.tx++;
  863. handled |= CSR_INT_BIT_FH_TX;
  864. /* Wake up uCode load routine, now that load is complete */
  865. priv->ucode_write_complete = 1;
  866. wake_up_interruptible(&priv->wait_command_queue);
  867. }
  868. if (inta & ~handled) {
  869. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  870. priv->isr_stats.unhandled++;
  871. }
  872. if (inta & ~(priv->inta_mask)) {
  873. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  874. inta & ~priv->inta_mask);
  875. }
  876. /* Re-enable all interrupts */
  877. /* only Re-enable if disabled by irq */
  878. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  879. iwl_enable_interrupts(priv);
  880. /* Re-enable RF_KILL if it occurred */
  881. else if (handled & CSR_INT_BIT_RF_KILL)
  882. iwl_enable_rfkill_int(priv);
  883. }
  884. /*****************************************************************************
  885. *
  886. * sysfs attributes
  887. *
  888. *****************************************************************************/
  889. #ifdef CONFIG_IWLWIFI_DEBUG
  890. /*
  891. * The following adds a new attribute to the sysfs representation
  892. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  893. * used for controlling the debug level.
  894. *
  895. * See the level definitions in iwl for details.
  896. *
  897. * The debug_level being managed using sysfs below is a per device debug
  898. * level that is used instead of the global debug level if it (the per
  899. * device debug level) is set.
  900. */
  901. static ssize_t show_debug_level(struct device *d,
  902. struct device_attribute *attr, char *buf)
  903. {
  904. struct iwl_priv *priv = dev_get_drvdata(d);
  905. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  906. }
  907. static ssize_t store_debug_level(struct device *d,
  908. struct device_attribute *attr,
  909. const char *buf, size_t count)
  910. {
  911. struct iwl_priv *priv = dev_get_drvdata(d);
  912. unsigned long val;
  913. int ret;
  914. ret = strict_strtoul(buf, 0, &val);
  915. if (ret)
  916. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  917. else {
  918. priv->debug_level = val;
  919. if (iwl_alloc_traffic_mem(priv))
  920. IWL_ERR(priv,
  921. "Not enough memory to generate traffic log\n");
  922. }
  923. return strnlen(buf, count);
  924. }
  925. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  926. show_debug_level, store_debug_level);
  927. #endif /* CONFIG_IWLWIFI_DEBUG */
  928. static ssize_t show_temperature(struct device *d,
  929. struct device_attribute *attr, char *buf)
  930. {
  931. struct iwl_priv *priv = dev_get_drvdata(d);
  932. if (!iwl_is_alive(priv))
  933. return -EAGAIN;
  934. return sprintf(buf, "%d\n", priv->temperature);
  935. }
  936. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  937. static ssize_t show_tx_power(struct device *d,
  938. struct device_attribute *attr, char *buf)
  939. {
  940. struct iwl_priv *priv = dev_get_drvdata(d);
  941. if (!iwl_is_ready_rf(priv))
  942. return sprintf(buf, "off\n");
  943. else
  944. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  945. }
  946. static ssize_t store_tx_power(struct device *d,
  947. struct device_attribute *attr,
  948. const char *buf, size_t count)
  949. {
  950. struct iwl_priv *priv = dev_get_drvdata(d);
  951. unsigned long val;
  952. int ret;
  953. ret = strict_strtoul(buf, 10, &val);
  954. if (ret)
  955. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  956. else {
  957. ret = iwl_set_tx_power(priv, val, false);
  958. if (ret)
  959. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  960. ret);
  961. else
  962. ret = count;
  963. }
  964. return ret;
  965. }
  966. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  967. static struct attribute *iwl_sysfs_entries[] = {
  968. &dev_attr_temperature.attr,
  969. &dev_attr_tx_power.attr,
  970. #ifdef CONFIG_IWLWIFI_DEBUG
  971. &dev_attr_debug_level.attr,
  972. #endif
  973. NULL
  974. };
  975. static struct attribute_group iwl_attribute_group = {
  976. .name = NULL, /* put in device directory */
  977. .attrs = iwl_sysfs_entries,
  978. };
  979. /******************************************************************************
  980. *
  981. * uCode download functions
  982. *
  983. ******************************************************************************/
  984. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  985. {
  986. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  987. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  988. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  989. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  990. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  991. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  992. }
  993. static void iwl_nic_start(struct iwl_priv *priv)
  994. {
  995. /* Remove all resets to allow NIC to operate */
  996. iwl_write32(priv, CSR_RESET, 0);
  997. }
  998. struct iwlagn_ucode_capabilities {
  999. u32 max_probe_length;
  1000. u32 standard_phy_calibration_size;
  1001. bool pan;
  1002. };
  1003. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1004. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1005. struct iwlagn_ucode_capabilities *capa);
  1006. #define UCODE_EXPERIMENTAL_INDEX 100
  1007. #define UCODE_EXPERIMENTAL_TAG "exp"
  1008. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1009. {
  1010. const char *name_pre = priv->cfg->fw_name_pre;
  1011. char tag[8];
  1012. if (first) {
  1013. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  1014. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  1015. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  1016. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  1017. #endif
  1018. priv->fw_index = priv->cfg->ucode_api_max;
  1019. sprintf(tag, "%d", priv->fw_index);
  1020. } else {
  1021. priv->fw_index--;
  1022. sprintf(tag, "%d", priv->fw_index);
  1023. }
  1024. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1025. IWL_ERR(priv, "no suitable firmware found!\n");
  1026. return -ENOENT;
  1027. }
  1028. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  1029. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  1030. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1031. ? "EXPERIMENTAL " : "",
  1032. priv->firmware_name);
  1033. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1034. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1035. iwl_ucode_callback);
  1036. }
  1037. struct iwlagn_firmware_pieces {
  1038. const void *inst, *data, *init, *init_data, *boot;
  1039. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1040. u32 build;
  1041. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1042. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1043. };
  1044. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1045. const struct firmware *ucode_raw,
  1046. struct iwlagn_firmware_pieces *pieces)
  1047. {
  1048. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1049. u32 api_ver, hdr_size;
  1050. const u8 *src;
  1051. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1052. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1053. switch (api_ver) {
  1054. default:
  1055. hdr_size = 28;
  1056. if (ucode_raw->size < hdr_size) {
  1057. IWL_ERR(priv, "File size too small!\n");
  1058. return -EINVAL;
  1059. }
  1060. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1061. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1062. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1063. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1064. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1065. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1066. src = ucode->u.v2.data;
  1067. break;
  1068. case 0:
  1069. case 1:
  1070. case 2:
  1071. hdr_size = 24;
  1072. if (ucode_raw->size < hdr_size) {
  1073. IWL_ERR(priv, "File size too small!\n");
  1074. return -EINVAL;
  1075. }
  1076. pieces->build = 0;
  1077. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1078. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1079. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1080. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1081. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1082. src = ucode->u.v1.data;
  1083. break;
  1084. }
  1085. /* Verify size of file vs. image size info in file's header */
  1086. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1087. pieces->data_size + pieces->init_size +
  1088. pieces->init_data_size + pieces->boot_size) {
  1089. IWL_ERR(priv,
  1090. "uCode file size %d does not match expected size\n",
  1091. (int)ucode_raw->size);
  1092. return -EINVAL;
  1093. }
  1094. pieces->inst = src;
  1095. src += pieces->inst_size;
  1096. pieces->data = src;
  1097. src += pieces->data_size;
  1098. pieces->init = src;
  1099. src += pieces->init_size;
  1100. pieces->init_data = src;
  1101. src += pieces->init_data_size;
  1102. pieces->boot = src;
  1103. src += pieces->boot_size;
  1104. return 0;
  1105. }
  1106. static int iwlagn_wanted_ucode_alternative = 1;
  1107. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1108. const struct firmware *ucode_raw,
  1109. struct iwlagn_firmware_pieces *pieces,
  1110. struct iwlagn_ucode_capabilities *capa)
  1111. {
  1112. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1113. struct iwl_ucode_tlv *tlv;
  1114. size_t len = ucode_raw->size;
  1115. const u8 *data;
  1116. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1117. u64 alternatives;
  1118. u32 tlv_len;
  1119. enum iwl_ucode_tlv_type tlv_type;
  1120. const u8 *tlv_data;
  1121. if (len < sizeof(*ucode)) {
  1122. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1123. return -EINVAL;
  1124. }
  1125. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1126. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1127. le32_to_cpu(ucode->magic));
  1128. return -EINVAL;
  1129. }
  1130. /*
  1131. * Check which alternatives are present, and "downgrade"
  1132. * when the chosen alternative is not present, warning
  1133. * the user when that happens. Some files may not have
  1134. * any alternatives, so don't warn in that case.
  1135. */
  1136. alternatives = le64_to_cpu(ucode->alternatives);
  1137. tmp = wanted_alternative;
  1138. if (wanted_alternative > 63)
  1139. wanted_alternative = 63;
  1140. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1141. wanted_alternative--;
  1142. if (wanted_alternative && wanted_alternative != tmp)
  1143. IWL_WARN(priv,
  1144. "uCode alternative %d not available, choosing %d\n",
  1145. tmp, wanted_alternative);
  1146. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1147. pieces->build = le32_to_cpu(ucode->build);
  1148. data = ucode->data;
  1149. len -= sizeof(*ucode);
  1150. while (len >= sizeof(*tlv)) {
  1151. u16 tlv_alt;
  1152. len -= sizeof(*tlv);
  1153. tlv = (void *)data;
  1154. tlv_len = le32_to_cpu(tlv->length);
  1155. tlv_type = le16_to_cpu(tlv->type);
  1156. tlv_alt = le16_to_cpu(tlv->alternative);
  1157. tlv_data = tlv->data;
  1158. if (len < tlv_len) {
  1159. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1160. len, tlv_len);
  1161. return -EINVAL;
  1162. }
  1163. len -= ALIGN(tlv_len, 4);
  1164. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1165. /*
  1166. * Alternative 0 is always valid.
  1167. *
  1168. * Skip alternative TLVs that are not selected.
  1169. */
  1170. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1171. continue;
  1172. switch (tlv_type) {
  1173. case IWL_UCODE_TLV_INST:
  1174. pieces->inst = tlv_data;
  1175. pieces->inst_size = tlv_len;
  1176. break;
  1177. case IWL_UCODE_TLV_DATA:
  1178. pieces->data = tlv_data;
  1179. pieces->data_size = tlv_len;
  1180. break;
  1181. case IWL_UCODE_TLV_INIT:
  1182. pieces->init = tlv_data;
  1183. pieces->init_size = tlv_len;
  1184. break;
  1185. case IWL_UCODE_TLV_INIT_DATA:
  1186. pieces->init_data = tlv_data;
  1187. pieces->init_data_size = tlv_len;
  1188. break;
  1189. case IWL_UCODE_TLV_BOOT:
  1190. pieces->boot = tlv_data;
  1191. pieces->boot_size = tlv_len;
  1192. break;
  1193. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1194. if (tlv_len != sizeof(u32))
  1195. goto invalid_tlv_len;
  1196. capa->max_probe_length =
  1197. le32_to_cpup((__le32 *)tlv_data);
  1198. break;
  1199. case IWL_UCODE_TLV_PAN:
  1200. if (tlv_len)
  1201. goto invalid_tlv_len;
  1202. capa->pan = true;
  1203. break;
  1204. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1205. if (tlv_len != sizeof(u32))
  1206. goto invalid_tlv_len;
  1207. pieces->init_evtlog_ptr =
  1208. le32_to_cpup((__le32 *)tlv_data);
  1209. break;
  1210. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1211. if (tlv_len != sizeof(u32))
  1212. goto invalid_tlv_len;
  1213. pieces->init_evtlog_size =
  1214. le32_to_cpup((__le32 *)tlv_data);
  1215. break;
  1216. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1217. if (tlv_len != sizeof(u32))
  1218. goto invalid_tlv_len;
  1219. pieces->init_errlog_ptr =
  1220. le32_to_cpup((__le32 *)tlv_data);
  1221. break;
  1222. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1223. if (tlv_len != sizeof(u32))
  1224. goto invalid_tlv_len;
  1225. pieces->inst_evtlog_ptr =
  1226. le32_to_cpup((__le32 *)tlv_data);
  1227. break;
  1228. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1229. if (tlv_len != sizeof(u32))
  1230. goto invalid_tlv_len;
  1231. pieces->inst_evtlog_size =
  1232. le32_to_cpup((__le32 *)tlv_data);
  1233. break;
  1234. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1235. if (tlv_len != sizeof(u32))
  1236. goto invalid_tlv_len;
  1237. pieces->inst_errlog_ptr =
  1238. le32_to_cpup((__le32 *)tlv_data);
  1239. break;
  1240. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1241. if (tlv_len)
  1242. goto invalid_tlv_len;
  1243. priv->enhance_sensitivity_table = true;
  1244. break;
  1245. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1246. if (tlv_len != sizeof(u32))
  1247. goto invalid_tlv_len;
  1248. capa->standard_phy_calibration_size =
  1249. le32_to_cpup((__le32 *)tlv_data);
  1250. break;
  1251. default:
  1252. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1253. break;
  1254. }
  1255. }
  1256. if (len) {
  1257. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1258. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1259. return -EINVAL;
  1260. }
  1261. return 0;
  1262. invalid_tlv_len:
  1263. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1264. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1265. return -EINVAL;
  1266. }
  1267. /**
  1268. * iwl_ucode_callback - callback when firmware was loaded
  1269. *
  1270. * If loaded successfully, copies the firmware into buffers
  1271. * for the card to fetch (via DMA).
  1272. */
  1273. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1274. {
  1275. struct iwl_priv *priv = context;
  1276. struct iwl_ucode_header *ucode;
  1277. int err;
  1278. struct iwlagn_firmware_pieces pieces;
  1279. const unsigned int api_max = priv->cfg->ucode_api_max;
  1280. const unsigned int api_min = priv->cfg->ucode_api_min;
  1281. u32 api_ver;
  1282. char buildstr[25];
  1283. u32 build;
  1284. struct iwlagn_ucode_capabilities ucode_capa = {
  1285. .max_probe_length = 200,
  1286. .standard_phy_calibration_size =
  1287. IWL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1288. };
  1289. memset(&pieces, 0, sizeof(pieces));
  1290. if (!ucode_raw) {
  1291. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1292. IWL_ERR(priv,
  1293. "request for firmware file '%s' failed.\n",
  1294. priv->firmware_name);
  1295. goto try_again;
  1296. }
  1297. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1298. priv->firmware_name, ucode_raw->size);
  1299. /* Make sure that we got at least the API version number */
  1300. if (ucode_raw->size < 4) {
  1301. IWL_ERR(priv, "File size way too small!\n");
  1302. goto try_again;
  1303. }
  1304. /* Data from ucode file: header followed by uCode images */
  1305. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1306. if (ucode->ver)
  1307. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1308. else
  1309. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1310. &ucode_capa);
  1311. if (err)
  1312. goto try_again;
  1313. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1314. build = pieces.build;
  1315. /*
  1316. * api_ver should match the api version forming part of the
  1317. * firmware filename ... but we don't check for that and only rely
  1318. * on the API version read from firmware header from here on forward
  1319. */
  1320. /* no api version check required for experimental uCode */
  1321. if (priv->fw_index != UCODE_EXPERIMENTAL_INDEX) {
  1322. if (api_ver < api_min || api_ver > api_max) {
  1323. IWL_ERR(priv,
  1324. "Driver unable to support your firmware API. "
  1325. "Driver supports v%u, firmware is v%u.\n",
  1326. api_max, api_ver);
  1327. goto try_again;
  1328. }
  1329. if (api_ver != api_max)
  1330. IWL_ERR(priv,
  1331. "Firmware has old API version. Expected v%u, "
  1332. "got v%u. New firmware can be obtained "
  1333. "from http://www.intellinuxwireless.org.\n",
  1334. api_max, api_ver);
  1335. }
  1336. if (build)
  1337. sprintf(buildstr, " build %u%s", build,
  1338. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1339. ? " (EXP)" : "");
  1340. else
  1341. buildstr[0] = '\0';
  1342. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1343. IWL_UCODE_MAJOR(priv->ucode_ver),
  1344. IWL_UCODE_MINOR(priv->ucode_ver),
  1345. IWL_UCODE_API(priv->ucode_ver),
  1346. IWL_UCODE_SERIAL(priv->ucode_ver),
  1347. buildstr);
  1348. snprintf(priv->hw->wiphy->fw_version,
  1349. sizeof(priv->hw->wiphy->fw_version),
  1350. "%u.%u.%u.%u%s",
  1351. IWL_UCODE_MAJOR(priv->ucode_ver),
  1352. IWL_UCODE_MINOR(priv->ucode_ver),
  1353. IWL_UCODE_API(priv->ucode_ver),
  1354. IWL_UCODE_SERIAL(priv->ucode_ver),
  1355. buildstr);
  1356. /*
  1357. * For any of the failures below (before allocating pci memory)
  1358. * we will try to load a version with a smaller API -- maybe the
  1359. * user just got a corrupted version of the latest API.
  1360. */
  1361. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1362. priv->ucode_ver);
  1363. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1364. pieces.inst_size);
  1365. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1366. pieces.data_size);
  1367. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1368. pieces.init_size);
  1369. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1370. pieces.init_data_size);
  1371. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1372. pieces.boot_size);
  1373. /* Verify that uCode images will fit in card's SRAM */
  1374. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1375. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1376. pieces.inst_size);
  1377. goto try_again;
  1378. }
  1379. if (pieces.data_size > priv->hw_params.max_data_size) {
  1380. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1381. pieces.data_size);
  1382. goto try_again;
  1383. }
  1384. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1385. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1386. pieces.init_size);
  1387. goto try_again;
  1388. }
  1389. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1390. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1391. pieces.init_data_size);
  1392. goto try_again;
  1393. }
  1394. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1395. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1396. pieces.boot_size);
  1397. goto try_again;
  1398. }
  1399. /* Allocate ucode buffers for card's bus-master loading ... */
  1400. /* Runtime instructions and 2 copies of data:
  1401. * 1) unmodified from disk
  1402. * 2) backup cache for save/restore during power-downs */
  1403. priv->ucode_code.len = pieces.inst_size;
  1404. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1405. priv->ucode_data.len = pieces.data_size;
  1406. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1407. priv->ucode_data_backup.len = pieces.data_size;
  1408. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1409. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1410. !priv->ucode_data_backup.v_addr)
  1411. goto err_pci_alloc;
  1412. /* Initialization instructions and data */
  1413. if (pieces.init_size && pieces.init_data_size) {
  1414. priv->ucode_init.len = pieces.init_size;
  1415. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1416. priv->ucode_init_data.len = pieces.init_data_size;
  1417. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1418. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1419. goto err_pci_alloc;
  1420. }
  1421. /* Bootstrap (instructions only, no data) */
  1422. if (pieces.boot_size) {
  1423. priv->ucode_boot.len = pieces.boot_size;
  1424. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1425. if (!priv->ucode_boot.v_addr)
  1426. goto err_pci_alloc;
  1427. }
  1428. /* Now that we can no longer fail, copy information */
  1429. /*
  1430. * The (size - 16) / 12 formula is based on the information recorded
  1431. * for each event, which is of mode 1 (including timestamp) for all
  1432. * new microcodes that include this information.
  1433. */
  1434. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1435. if (pieces.init_evtlog_size)
  1436. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1437. else
  1438. priv->_agn.init_evtlog_size =
  1439. priv->cfg->base_params->max_event_log_size;
  1440. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1441. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1442. if (pieces.inst_evtlog_size)
  1443. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1444. else
  1445. priv->_agn.inst_evtlog_size =
  1446. priv->cfg->base_params->max_event_log_size;
  1447. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1448. if (ucode_capa.pan) {
  1449. priv->valid_contexts |= BIT(IWL_RXON_CTX_PAN);
  1450. priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN;
  1451. } else
  1452. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  1453. /* Copy images into buffers for card's bus-master reads ... */
  1454. /* Runtime instructions (first block of data in file) */
  1455. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1456. pieces.inst_size);
  1457. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1458. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1459. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1460. /*
  1461. * Runtime data
  1462. * NOTE: Copy into backup buffer will be done in iwl_up()
  1463. */
  1464. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1465. pieces.data_size);
  1466. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1467. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1468. /* Initialization instructions */
  1469. if (pieces.init_size) {
  1470. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1471. pieces.init_size);
  1472. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1473. }
  1474. /* Initialization data */
  1475. if (pieces.init_data_size) {
  1476. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1477. pieces.init_data_size);
  1478. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1479. pieces.init_data_size);
  1480. }
  1481. /* Bootstrap instructions */
  1482. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1483. pieces.boot_size);
  1484. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1485. /*
  1486. * figure out the offset of chain noise reset and gain commands
  1487. * base on the size of standard phy calibration commands table size
  1488. */
  1489. if (ucode_capa.standard_phy_calibration_size >
  1490. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1491. ucode_capa.standard_phy_calibration_size =
  1492. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1493. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1494. ucode_capa.standard_phy_calibration_size;
  1495. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1496. ucode_capa.standard_phy_calibration_size + 1;
  1497. /**************************************************
  1498. * This is still part of probe() in a sense...
  1499. *
  1500. * 9. Setup and register with mac80211 and debugfs
  1501. **************************************************/
  1502. err = iwl_mac_setup_register(priv, &ucode_capa);
  1503. if (err)
  1504. goto out_unbind;
  1505. err = iwl_dbgfs_register(priv, DRV_NAME);
  1506. if (err)
  1507. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1508. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1509. &iwl_attribute_group);
  1510. if (err) {
  1511. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1512. goto out_unbind;
  1513. }
  1514. /* We have our copies now, allow OS release its copies */
  1515. release_firmware(ucode_raw);
  1516. complete(&priv->_agn.firmware_loading_complete);
  1517. return;
  1518. try_again:
  1519. /* try next, if any */
  1520. if (iwl_request_firmware(priv, false))
  1521. goto out_unbind;
  1522. release_firmware(ucode_raw);
  1523. return;
  1524. err_pci_alloc:
  1525. IWL_ERR(priv, "failed to allocate pci memory\n");
  1526. iwl_dealloc_ucode_pci(priv);
  1527. out_unbind:
  1528. complete(&priv->_agn.firmware_loading_complete);
  1529. device_release_driver(&priv->pci_dev->dev);
  1530. release_firmware(ucode_raw);
  1531. }
  1532. static const char *desc_lookup_text[] = {
  1533. "OK",
  1534. "FAIL",
  1535. "BAD_PARAM",
  1536. "BAD_CHECKSUM",
  1537. "NMI_INTERRUPT_WDG",
  1538. "SYSASSERT",
  1539. "FATAL_ERROR",
  1540. "BAD_COMMAND",
  1541. "HW_ERROR_TUNE_LOCK",
  1542. "HW_ERROR_TEMPERATURE",
  1543. "ILLEGAL_CHAN_FREQ",
  1544. "VCC_NOT_STABLE",
  1545. "FH_ERROR",
  1546. "NMI_INTERRUPT_HOST",
  1547. "NMI_INTERRUPT_ACTION_PT",
  1548. "NMI_INTERRUPT_UNKNOWN",
  1549. "UCODE_VERSION_MISMATCH",
  1550. "HW_ERROR_ABS_LOCK",
  1551. "HW_ERROR_CAL_LOCK_FAIL",
  1552. "NMI_INTERRUPT_INST_ACTION_PT",
  1553. "NMI_INTERRUPT_DATA_ACTION_PT",
  1554. "NMI_TRM_HW_ER",
  1555. "NMI_INTERRUPT_TRM",
  1556. "NMI_INTERRUPT_BREAK_POINT"
  1557. "DEBUG_0",
  1558. "DEBUG_1",
  1559. "DEBUG_2",
  1560. "DEBUG_3",
  1561. };
  1562. static struct { char *name; u8 num; } advanced_lookup[] = {
  1563. { "NMI_INTERRUPT_WDG", 0x34 },
  1564. { "SYSASSERT", 0x35 },
  1565. { "UCODE_VERSION_MISMATCH", 0x37 },
  1566. { "BAD_COMMAND", 0x38 },
  1567. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  1568. { "FATAL_ERROR", 0x3D },
  1569. { "NMI_TRM_HW_ERR", 0x46 },
  1570. { "NMI_INTERRUPT_TRM", 0x4C },
  1571. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  1572. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  1573. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  1574. { "NMI_INTERRUPT_HOST", 0x66 },
  1575. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  1576. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  1577. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  1578. { "ADVANCED_SYSASSERT", 0 },
  1579. };
  1580. static const char *desc_lookup(u32 num)
  1581. {
  1582. int i;
  1583. int max = ARRAY_SIZE(desc_lookup_text);
  1584. if (num < max)
  1585. return desc_lookup_text[num];
  1586. max = ARRAY_SIZE(advanced_lookup) - 1;
  1587. for (i = 0; i < max; i++) {
  1588. if (advanced_lookup[i].num == num)
  1589. break;;
  1590. }
  1591. return advanced_lookup[i].name;
  1592. }
  1593. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1594. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1595. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1596. {
  1597. u32 data2, line;
  1598. u32 desc, time, count, base, data1;
  1599. u32 blink1, blink2, ilink1, ilink2;
  1600. u32 pc, hcmd;
  1601. if (priv->ucode_type == UCODE_INIT) {
  1602. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1603. if (!base)
  1604. base = priv->_agn.init_errlog_ptr;
  1605. } else {
  1606. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1607. if (!base)
  1608. base = priv->_agn.inst_errlog_ptr;
  1609. }
  1610. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1611. IWL_ERR(priv,
  1612. "Not valid error log pointer 0x%08X for %s uCode\n",
  1613. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  1614. return;
  1615. }
  1616. count = iwl_read_targ_mem(priv, base);
  1617. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1618. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1619. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1620. priv->status, count);
  1621. }
  1622. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1623. priv->isr_stats.err_code = desc;
  1624. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  1625. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1626. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1627. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1628. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1629. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1630. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1631. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1632. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1633. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  1634. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  1635. blink1, blink2, ilink1, ilink2);
  1636. IWL_ERR(priv, "Desc Time "
  1637. "data1 data2 line\n");
  1638. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  1639. desc_lookup(desc), desc, time, data1, data2, line);
  1640. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  1641. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  1642. pc, blink1, blink2, ilink1, ilink2, hcmd);
  1643. }
  1644. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1645. /**
  1646. * iwl_print_event_log - Dump error event log to syslog
  1647. *
  1648. */
  1649. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1650. u32 num_events, u32 mode,
  1651. int pos, char **buf, size_t bufsz)
  1652. {
  1653. u32 i;
  1654. u32 base; /* SRAM byte address of event log header */
  1655. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1656. u32 ptr; /* SRAM byte address of log data */
  1657. u32 ev, time, data; /* event log data */
  1658. unsigned long reg_flags;
  1659. if (num_events == 0)
  1660. return pos;
  1661. if (priv->ucode_type == UCODE_INIT) {
  1662. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1663. if (!base)
  1664. base = priv->_agn.init_evtlog_ptr;
  1665. } else {
  1666. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1667. if (!base)
  1668. base = priv->_agn.inst_evtlog_ptr;
  1669. }
  1670. if (mode == 0)
  1671. event_size = 2 * sizeof(u32);
  1672. else
  1673. event_size = 3 * sizeof(u32);
  1674. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1675. /* Make sure device is powered up for SRAM reads */
  1676. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  1677. iwl_grab_nic_access(priv);
  1678. /* Set starting address; reads will auto-increment */
  1679. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  1680. rmb();
  1681. /* "time" is actually "data" for mode 0 (no timestamp).
  1682. * place event id # at far right for easier visual parsing. */
  1683. for (i = 0; i < num_events; i++) {
  1684. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1685. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1686. if (mode == 0) {
  1687. /* data, ev */
  1688. if (bufsz) {
  1689. pos += scnprintf(*buf + pos, bufsz - pos,
  1690. "EVT_LOG:0x%08x:%04u\n",
  1691. time, ev);
  1692. } else {
  1693. trace_iwlwifi_dev_ucode_event(priv, 0,
  1694. time, ev);
  1695. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  1696. time, ev);
  1697. }
  1698. } else {
  1699. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1700. if (bufsz) {
  1701. pos += scnprintf(*buf + pos, bufsz - pos,
  1702. "EVT_LOGT:%010u:0x%08x:%04u\n",
  1703. time, data, ev);
  1704. } else {
  1705. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  1706. time, data, ev);
  1707. trace_iwlwifi_dev_ucode_event(priv, time,
  1708. data, ev);
  1709. }
  1710. }
  1711. }
  1712. /* Allow device to power down */
  1713. iwl_release_nic_access(priv);
  1714. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  1715. return pos;
  1716. }
  1717. /**
  1718. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  1719. */
  1720. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  1721. u32 num_wraps, u32 next_entry,
  1722. u32 size, u32 mode,
  1723. int pos, char **buf, size_t bufsz)
  1724. {
  1725. /*
  1726. * display the newest DEFAULT_LOG_ENTRIES entries
  1727. * i.e the entries just before the next ont that uCode would fill.
  1728. */
  1729. if (num_wraps) {
  1730. if (next_entry < size) {
  1731. pos = iwl_print_event_log(priv,
  1732. capacity - (size - next_entry),
  1733. size - next_entry, mode,
  1734. pos, buf, bufsz);
  1735. pos = iwl_print_event_log(priv, 0,
  1736. next_entry, mode,
  1737. pos, buf, bufsz);
  1738. } else
  1739. pos = iwl_print_event_log(priv, next_entry - size,
  1740. size, mode, pos, buf, bufsz);
  1741. } else {
  1742. if (next_entry < size) {
  1743. pos = iwl_print_event_log(priv, 0, next_entry,
  1744. mode, pos, buf, bufsz);
  1745. } else {
  1746. pos = iwl_print_event_log(priv, next_entry - size,
  1747. size, mode, pos, buf, bufsz);
  1748. }
  1749. }
  1750. return pos;
  1751. }
  1752. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  1753. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  1754. char **buf, bool display)
  1755. {
  1756. u32 base; /* SRAM byte address of event log header */
  1757. u32 capacity; /* event log capacity in # entries */
  1758. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1759. u32 num_wraps; /* # times uCode wrapped to top of log */
  1760. u32 next_entry; /* index of next entry to be written by uCode */
  1761. u32 size; /* # entries that we'll print */
  1762. u32 logsize;
  1763. int pos = 0;
  1764. size_t bufsz = 0;
  1765. if (priv->ucode_type == UCODE_INIT) {
  1766. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1767. logsize = priv->_agn.init_evtlog_size;
  1768. if (!base)
  1769. base = priv->_agn.init_evtlog_ptr;
  1770. } else {
  1771. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1772. logsize = priv->_agn.inst_evtlog_size;
  1773. if (!base)
  1774. base = priv->_agn.inst_evtlog_ptr;
  1775. }
  1776. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1777. IWL_ERR(priv,
  1778. "Invalid event log pointer 0x%08X for %s uCode\n",
  1779. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  1780. return -EINVAL;
  1781. }
  1782. /* event log header */
  1783. capacity = iwl_read_targ_mem(priv, base);
  1784. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1785. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1786. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1787. if (capacity > logsize) {
  1788. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  1789. capacity, logsize);
  1790. capacity = logsize;
  1791. }
  1792. if (next_entry > logsize) {
  1793. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  1794. next_entry, logsize);
  1795. next_entry = logsize;
  1796. }
  1797. size = num_wraps ? capacity : next_entry;
  1798. /* bail out if nothing in log */
  1799. if (size == 0) {
  1800. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  1801. return pos;
  1802. }
  1803. /* enable/disable bt channel inhibition */
  1804. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  1805. #ifdef CONFIG_IWLWIFI_DEBUG
  1806. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  1807. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  1808. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  1809. #else
  1810. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  1811. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  1812. #endif
  1813. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  1814. size);
  1815. #ifdef CONFIG_IWLWIFI_DEBUG
  1816. if (display) {
  1817. if (full_log)
  1818. bufsz = capacity * 48;
  1819. else
  1820. bufsz = size * 48;
  1821. *buf = kmalloc(bufsz, GFP_KERNEL);
  1822. if (!*buf)
  1823. return -ENOMEM;
  1824. }
  1825. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  1826. /*
  1827. * if uCode has wrapped back to top of log,
  1828. * start at the oldest entry,
  1829. * i.e the next one that uCode would fill.
  1830. */
  1831. if (num_wraps)
  1832. pos = iwl_print_event_log(priv, next_entry,
  1833. capacity - next_entry, mode,
  1834. pos, buf, bufsz);
  1835. /* (then/else) start at top of log */
  1836. pos = iwl_print_event_log(priv, 0,
  1837. next_entry, mode, pos, buf, bufsz);
  1838. } else
  1839. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  1840. next_entry, size, mode,
  1841. pos, buf, bufsz);
  1842. #else
  1843. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  1844. next_entry, size, mode,
  1845. pos, buf, bufsz);
  1846. #endif
  1847. return pos;
  1848. }
  1849. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1850. {
  1851. struct iwl_ct_kill_config cmd;
  1852. struct iwl_ct_kill_throttling_config adv_cmd;
  1853. unsigned long flags;
  1854. int ret = 0;
  1855. spin_lock_irqsave(&priv->lock, flags);
  1856. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1857. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1858. spin_unlock_irqrestore(&priv->lock, flags);
  1859. priv->thermal_throttle.ct_kill_toggle = false;
  1860. if (priv->cfg->base_params->support_ct_kill_exit) {
  1861. adv_cmd.critical_temperature_enter =
  1862. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1863. adv_cmd.critical_temperature_exit =
  1864. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  1865. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1866. sizeof(adv_cmd), &adv_cmd);
  1867. if (ret)
  1868. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1869. else
  1870. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1871. "succeeded, "
  1872. "critical temperature enter is %d,"
  1873. "exit is %d\n",
  1874. priv->hw_params.ct_kill_threshold,
  1875. priv->hw_params.ct_kill_exit_threshold);
  1876. } else {
  1877. cmd.critical_temperature_R =
  1878. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1879. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1880. sizeof(cmd), &cmd);
  1881. if (ret)
  1882. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1883. else
  1884. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1885. "succeeded, "
  1886. "critical temperature is %d\n",
  1887. priv->hw_params.ct_kill_threshold);
  1888. }
  1889. }
  1890. static int iwlagn_send_calib_cfg_rt(struct iwl_priv *priv, u32 cfg)
  1891. {
  1892. struct iwl_calib_cfg_cmd calib_cfg_cmd;
  1893. struct iwl_host_cmd cmd = {
  1894. .id = CALIBRATION_CFG_CMD,
  1895. .len = sizeof(struct iwl_calib_cfg_cmd),
  1896. .data = &calib_cfg_cmd,
  1897. };
  1898. memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
  1899. calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
  1900. calib_cfg_cmd.ucd_calib_cfg.once.start = cpu_to_le32(cfg);
  1901. return iwl_send_cmd(priv, &cmd);
  1902. }
  1903. /**
  1904. * iwl_alive_start - called after REPLY_ALIVE notification received
  1905. * from protocol/runtime uCode (initialization uCode's
  1906. * Alive gets handled by iwl_init_alive_start()).
  1907. */
  1908. static void iwl_alive_start(struct iwl_priv *priv)
  1909. {
  1910. int ret = 0;
  1911. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  1912. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  1913. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  1914. * This is a paranoid check, because we would not have gotten the
  1915. * "runtime" alive if code weren't properly loaded. */
  1916. if (iwl_verify_ucode(priv, &priv->ucode_code)) {
  1917. /* Runtime instruction load was bad;
  1918. * take it all the way back down so we can try again */
  1919. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  1920. goto restart;
  1921. }
  1922. ret = iwlagn_alive_notify(priv);
  1923. if (ret) {
  1924. IWL_WARN(priv,
  1925. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  1926. goto restart;
  1927. }
  1928. /* After the ALIVE response, we can send host commands to the uCode */
  1929. set_bit(STATUS_ALIVE, &priv->status);
  1930. /* Enable watchdog to monitor the driver tx queues */
  1931. iwl_setup_watchdog(priv);
  1932. if (iwl_is_rfkill(priv))
  1933. return;
  1934. /* download priority table before any calibration request */
  1935. if (priv->cfg->bt_params &&
  1936. priv->cfg->bt_params->advanced_bt_coexist) {
  1937. /* Configure Bluetooth device coexistence support */
  1938. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  1939. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  1940. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  1941. priv->cfg->ops->hcmd->send_bt_config(priv);
  1942. priv->bt_valid = IWLAGN_BT_VALID_ENABLE_FLAGS;
  1943. iwlagn_send_prio_tbl(priv);
  1944. /* FIXME: w/a to force change uCode BT state machine */
  1945. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN,
  1946. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  1947. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_CLOSE,
  1948. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  1949. }
  1950. if (priv->hw_params.calib_rt_cfg)
  1951. iwlagn_send_calib_cfg_rt(priv, priv->hw_params.calib_rt_cfg);
  1952. ieee80211_wake_queues(priv->hw);
  1953. priv->active_rate = IWL_RATES_MASK;
  1954. /* Configure Tx antenna selection based on H/W config */
  1955. if (priv->cfg->ops->hcmd->set_tx_ant)
  1956. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  1957. if (iwl_is_associated_ctx(ctx)) {
  1958. struct iwl_rxon_cmd *active_rxon =
  1959. (struct iwl_rxon_cmd *)&ctx->active;
  1960. /* apply any changes in staging */
  1961. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  1962. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1963. } else {
  1964. struct iwl_rxon_context *tmp;
  1965. /* Initialize our rx_config data */
  1966. for_each_context(priv, tmp)
  1967. iwl_connection_init_rx_config(priv, tmp);
  1968. if (priv->cfg->ops->hcmd->set_rxon_chain)
  1969. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  1970. }
  1971. if (!priv->cfg->bt_params || (priv->cfg->bt_params &&
  1972. !priv->cfg->bt_params->advanced_bt_coexist)) {
  1973. /*
  1974. * default is 2-wire BT coexexistence support
  1975. */
  1976. priv->cfg->ops->hcmd->send_bt_config(priv);
  1977. }
  1978. iwl_reset_run_time_calib(priv);
  1979. set_bit(STATUS_READY, &priv->status);
  1980. /* Configure the adapter for unassociated operation */
  1981. iwlcore_commit_rxon(priv, ctx);
  1982. /* At this point, the NIC is initialized and operational */
  1983. iwl_rf_kill_ct_config(priv);
  1984. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  1985. wake_up_interruptible(&priv->wait_command_queue);
  1986. iwl_power_update_mode(priv, true);
  1987. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  1988. return;
  1989. restart:
  1990. queue_work(priv->workqueue, &priv->restart);
  1991. }
  1992. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  1993. static void __iwl_down(struct iwl_priv *priv)
  1994. {
  1995. unsigned long flags;
  1996. int exit_pending;
  1997. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  1998. iwl_scan_cancel_timeout(priv, 200);
  1999. exit_pending = test_and_set_bit(STATUS_EXIT_PENDING, &priv->status);
  2000. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  2001. * to prevent rearm timer */
  2002. del_timer_sync(&priv->watchdog);
  2003. iwl_clear_ucode_stations(priv, NULL);
  2004. iwl_dealloc_bcast_stations(priv);
  2005. iwl_clear_driver_stations(priv);
  2006. /* reset BT coex data */
  2007. priv->bt_status = 0;
  2008. if (priv->cfg->bt_params)
  2009. priv->bt_traffic_load =
  2010. priv->cfg->bt_params->bt_init_traffic_load;
  2011. else
  2012. priv->bt_traffic_load = 0;
  2013. priv->bt_full_concurrent = false;
  2014. priv->bt_ci_compliance = 0;
  2015. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2016. * exiting the module */
  2017. if (!exit_pending)
  2018. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2019. /* stop and reset the on-board processor */
  2020. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2021. /* tell the device to stop sending interrupts */
  2022. spin_lock_irqsave(&priv->lock, flags);
  2023. iwl_disable_interrupts(priv);
  2024. spin_unlock_irqrestore(&priv->lock, flags);
  2025. iwl_synchronize_irq(priv);
  2026. if (priv->mac80211_registered)
  2027. ieee80211_stop_queues(priv->hw);
  2028. /* If we have not previously called iwl_init() then
  2029. * clear all bits but the RF Kill bit and return */
  2030. if (!iwl_is_init(priv)) {
  2031. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2032. STATUS_RF_KILL_HW |
  2033. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2034. STATUS_GEO_CONFIGURED |
  2035. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2036. STATUS_EXIT_PENDING;
  2037. goto exit;
  2038. }
  2039. /* ...otherwise clear out all the status bits but the RF Kill
  2040. * bit and continue taking the NIC down. */
  2041. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2042. STATUS_RF_KILL_HW |
  2043. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2044. STATUS_GEO_CONFIGURED |
  2045. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2046. STATUS_FW_ERROR |
  2047. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2048. STATUS_EXIT_PENDING;
  2049. /* device going down, Stop using ICT table */
  2050. if (priv->cfg->ops->lib->isr_ops.disable)
  2051. priv->cfg->ops->lib->isr_ops.disable(priv);
  2052. iwlagn_txq_ctx_stop(priv);
  2053. iwlagn_rxq_stop(priv);
  2054. /* Power-down device's busmaster DMA clocks */
  2055. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2056. udelay(5);
  2057. /* Make sure (redundant) we've released our request to stay awake */
  2058. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2059. /* Stop the device, and put it in low power state */
  2060. iwl_apm_stop(priv);
  2061. exit:
  2062. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2063. dev_kfree_skb(priv->beacon_skb);
  2064. priv->beacon_skb = NULL;
  2065. /* clear out any free frames */
  2066. iwl_clear_free_frames(priv);
  2067. }
  2068. static void iwl_down(struct iwl_priv *priv)
  2069. {
  2070. mutex_lock(&priv->mutex);
  2071. __iwl_down(priv);
  2072. mutex_unlock(&priv->mutex);
  2073. iwl_cancel_deferred_work(priv);
  2074. }
  2075. #define HW_READY_TIMEOUT (50)
  2076. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2077. {
  2078. int ret = 0;
  2079. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2080. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2081. /* See if we got it */
  2082. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2083. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2084. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2085. HW_READY_TIMEOUT);
  2086. if (ret != -ETIMEDOUT)
  2087. priv->hw_ready = true;
  2088. else
  2089. priv->hw_ready = false;
  2090. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2091. (priv->hw_ready == 1) ? "ready" : "not ready");
  2092. return ret;
  2093. }
  2094. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2095. {
  2096. int ret = 0;
  2097. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2098. ret = iwl_set_hw_ready(priv);
  2099. if (priv->hw_ready)
  2100. return ret;
  2101. /* If HW is not ready, prepare the conditions to check again */
  2102. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2103. CSR_HW_IF_CONFIG_REG_PREPARE);
  2104. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2105. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2106. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2107. /* HW should be ready by now, check again. */
  2108. if (ret != -ETIMEDOUT)
  2109. iwl_set_hw_ready(priv);
  2110. return ret;
  2111. }
  2112. #define MAX_HW_RESTARTS 5
  2113. static int __iwl_up(struct iwl_priv *priv)
  2114. {
  2115. struct iwl_rxon_context *ctx;
  2116. int i;
  2117. int ret;
  2118. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2119. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2120. return -EIO;
  2121. }
  2122. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2123. IWL_ERR(priv, "ucode not available for device bringup\n");
  2124. return -EIO;
  2125. }
  2126. for_each_context(priv, ctx) {
  2127. ret = iwlagn_alloc_bcast_station(priv, ctx);
  2128. if (ret) {
  2129. iwl_dealloc_bcast_stations(priv);
  2130. return ret;
  2131. }
  2132. }
  2133. iwl_prepare_card_hw(priv);
  2134. if (!priv->hw_ready) {
  2135. IWL_WARN(priv, "Exit HW not ready\n");
  2136. return -EIO;
  2137. }
  2138. /* If platform's RF_KILL switch is NOT set to KILL */
  2139. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2140. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2141. else
  2142. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2143. if (iwl_is_rfkill(priv)) {
  2144. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2145. iwl_enable_interrupts(priv);
  2146. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2147. return 0;
  2148. }
  2149. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2150. /* must be initialised before iwl_hw_nic_init */
  2151. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  2152. priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM;
  2153. else
  2154. priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM;
  2155. ret = iwlagn_hw_nic_init(priv);
  2156. if (ret) {
  2157. IWL_ERR(priv, "Unable to init nic\n");
  2158. return ret;
  2159. }
  2160. /* make sure rfkill handshake bits are cleared */
  2161. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2162. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2163. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2164. /* clear (again), then enable host interrupts */
  2165. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2166. iwl_enable_interrupts(priv);
  2167. /* really make sure rfkill handshake bits are cleared */
  2168. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2169. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2170. /* Copy original ucode data image from disk into backup cache.
  2171. * This will be used to initialize the on-board processor's
  2172. * data SRAM for a clean start when the runtime program first loads. */
  2173. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2174. priv->ucode_data.len);
  2175. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2176. /* load bootstrap state machine,
  2177. * load bootstrap program into processor's memory,
  2178. * prepare to load the "initialize" uCode */
  2179. ret = iwlagn_load_ucode(priv);
  2180. if (ret) {
  2181. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2182. ret);
  2183. continue;
  2184. }
  2185. /* start card; "initialize" will load runtime ucode */
  2186. iwl_nic_start(priv);
  2187. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2188. return 0;
  2189. }
  2190. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2191. __iwl_down(priv);
  2192. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2193. /* tried to restart and config the device for as long as our
  2194. * patience could withstand */
  2195. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2196. return -EIO;
  2197. }
  2198. /*****************************************************************************
  2199. *
  2200. * Workqueue callbacks
  2201. *
  2202. *****************************************************************************/
  2203. static void iwl_bg_init_alive_start(struct work_struct *data)
  2204. {
  2205. struct iwl_priv *priv =
  2206. container_of(data, struct iwl_priv, init_alive_start.work);
  2207. mutex_lock(&priv->mutex);
  2208. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2209. mutex_unlock(&priv->mutex);
  2210. return;
  2211. }
  2212. iwlagn_init_alive_start(priv);
  2213. mutex_unlock(&priv->mutex);
  2214. }
  2215. static void iwl_bg_alive_start(struct work_struct *data)
  2216. {
  2217. struct iwl_priv *priv =
  2218. container_of(data, struct iwl_priv, alive_start.work);
  2219. mutex_lock(&priv->mutex);
  2220. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2221. goto unlock;
  2222. /* enable dram interrupt */
  2223. if (priv->cfg->ops->lib->isr_ops.reset)
  2224. priv->cfg->ops->lib->isr_ops.reset(priv);
  2225. iwl_alive_start(priv);
  2226. unlock:
  2227. mutex_unlock(&priv->mutex);
  2228. }
  2229. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2230. {
  2231. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2232. run_time_calib_work);
  2233. mutex_lock(&priv->mutex);
  2234. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2235. test_bit(STATUS_SCANNING, &priv->status)) {
  2236. mutex_unlock(&priv->mutex);
  2237. return;
  2238. }
  2239. if (priv->start_calib) {
  2240. if (iwl_bt_statistics(priv)) {
  2241. iwl_chain_noise_calibration(priv,
  2242. (void *)&priv->_agn.statistics_bt);
  2243. iwl_sensitivity_calibration(priv,
  2244. (void *)&priv->_agn.statistics_bt);
  2245. } else {
  2246. iwl_chain_noise_calibration(priv,
  2247. (void *)&priv->_agn.statistics);
  2248. iwl_sensitivity_calibration(priv,
  2249. (void *)&priv->_agn.statistics);
  2250. }
  2251. }
  2252. mutex_unlock(&priv->mutex);
  2253. }
  2254. static void iwl_bg_restart(struct work_struct *data)
  2255. {
  2256. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2257. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2258. return;
  2259. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2260. struct iwl_rxon_context *ctx;
  2261. bool bt_full_concurrent;
  2262. u8 bt_ci_compliance;
  2263. u8 bt_load;
  2264. u8 bt_status;
  2265. mutex_lock(&priv->mutex);
  2266. for_each_context(priv, ctx)
  2267. ctx->vif = NULL;
  2268. priv->is_open = 0;
  2269. /*
  2270. * __iwl_down() will clear the BT status variables,
  2271. * which is correct, but when we restart we really
  2272. * want to keep them so restore them afterwards.
  2273. *
  2274. * The restart process will later pick them up and
  2275. * re-configure the hw when we reconfigure the BT
  2276. * command.
  2277. */
  2278. bt_full_concurrent = priv->bt_full_concurrent;
  2279. bt_ci_compliance = priv->bt_ci_compliance;
  2280. bt_load = priv->bt_traffic_load;
  2281. bt_status = priv->bt_status;
  2282. __iwl_down(priv);
  2283. priv->bt_full_concurrent = bt_full_concurrent;
  2284. priv->bt_ci_compliance = bt_ci_compliance;
  2285. priv->bt_traffic_load = bt_load;
  2286. priv->bt_status = bt_status;
  2287. mutex_unlock(&priv->mutex);
  2288. iwl_cancel_deferred_work(priv);
  2289. ieee80211_restart_hw(priv->hw);
  2290. } else {
  2291. iwl_down(priv);
  2292. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2293. return;
  2294. mutex_lock(&priv->mutex);
  2295. __iwl_up(priv);
  2296. mutex_unlock(&priv->mutex);
  2297. }
  2298. }
  2299. static void iwl_bg_rx_replenish(struct work_struct *data)
  2300. {
  2301. struct iwl_priv *priv =
  2302. container_of(data, struct iwl_priv, rx_replenish);
  2303. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2304. return;
  2305. mutex_lock(&priv->mutex);
  2306. iwlagn_rx_replenish(priv);
  2307. mutex_unlock(&priv->mutex);
  2308. }
  2309. static int iwl_mac_offchannel_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  2310. struct ieee80211_channel *chan,
  2311. enum nl80211_channel_type channel_type,
  2312. unsigned int wait)
  2313. {
  2314. struct iwl_priv *priv = hw->priv;
  2315. int ret;
  2316. /* Not supported if we don't have PAN */
  2317. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN))) {
  2318. ret = -EOPNOTSUPP;
  2319. goto free;
  2320. }
  2321. /* Not supported on pre-P2P firmware */
  2322. if (!(priv->contexts[IWL_RXON_CTX_PAN].interface_modes &
  2323. BIT(NL80211_IFTYPE_P2P_CLIENT))) {
  2324. ret = -EOPNOTSUPP;
  2325. goto free;
  2326. }
  2327. mutex_lock(&priv->mutex);
  2328. if (!priv->contexts[IWL_RXON_CTX_PAN].is_active) {
  2329. /*
  2330. * If the PAN context is free, use the normal
  2331. * way of doing remain-on-channel offload + TX.
  2332. */
  2333. ret = 1;
  2334. goto out;
  2335. }
  2336. /* TODO: queue up if scanning? */
  2337. if (test_bit(STATUS_SCANNING, &priv->status) ||
  2338. priv->_agn.offchan_tx_skb) {
  2339. ret = -EBUSY;
  2340. goto out;
  2341. }
  2342. /*
  2343. * max_scan_ie_len doesn't include the blank SSID or the header,
  2344. * so need to add that again here.
  2345. */
  2346. if (skb->len > hw->wiphy->max_scan_ie_len + 24 + 2) {
  2347. ret = -ENOBUFS;
  2348. goto out;
  2349. }
  2350. priv->_agn.offchan_tx_skb = skb;
  2351. priv->_agn.offchan_tx_timeout = wait;
  2352. priv->_agn.offchan_tx_chan = chan;
  2353. ret = iwl_scan_initiate(priv, priv->contexts[IWL_RXON_CTX_PAN].vif,
  2354. IWL_SCAN_OFFCH_TX, chan->band);
  2355. if (ret)
  2356. priv->_agn.offchan_tx_skb = NULL;
  2357. out:
  2358. mutex_unlock(&priv->mutex);
  2359. free:
  2360. if (ret < 0)
  2361. kfree_skb(skb);
  2362. return ret;
  2363. }
  2364. static int iwl_mac_offchannel_tx_cancel_wait(struct ieee80211_hw *hw)
  2365. {
  2366. struct iwl_priv *priv = hw->priv;
  2367. int ret;
  2368. mutex_lock(&priv->mutex);
  2369. if (!priv->_agn.offchan_tx_skb) {
  2370. ret = -EINVAL;
  2371. goto unlock;
  2372. }
  2373. priv->_agn.offchan_tx_skb = NULL;
  2374. ret = iwl_scan_cancel_timeout(priv, 200);
  2375. if (ret)
  2376. ret = -EIO;
  2377. unlock:
  2378. mutex_unlock(&priv->mutex);
  2379. return ret;
  2380. }
  2381. /*****************************************************************************
  2382. *
  2383. * mac80211 entry point functions
  2384. *
  2385. *****************************************************************************/
  2386. #define UCODE_READY_TIMEOUT (4 * HZ)
  2387. /*
  2388. * Not a mac80211 entry point function, but it fits in with all the
  2389. * other mac80211 functions grouped here.
  2390. */
  2391. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2392. struct iwlagn_ucode_capabilities *capa)
  2393. {
  2394. int ret;
  2395. struct ieee80211_hw *hw = priv->hw;
  2396. struct iwl_rxon_context *ctx;
  2397. hw->rate_control_algorithm = "iwl-agn-rs";
  2398. /* Tell mac80211 our characteristics */
  2399. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2400. IEEE80211_HW_AMPDU_AGGREGATION |
  2401. IEEE80211_HW_NEED_DTIM_PERIOD |
  2402. IEEE80211_HW_SPECTRUM_MGMT |
  2403. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2404. hw->max_tx_aggregation_subframes = LINK_QUAL_AGG_FRAME_LIMIT_DEF;
  2405. if (!priv->cfg->base_params->broken_powersave)
  2406. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2407. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2408. if (priv->cfg->sku & IWL_SKU_N)
  2409. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2410. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2411. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2412. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2413. for_each_context(priv, ctx) {
  2414. hw->wiphy->interface_modes |= ctx->interface_modes;
  2415. hw->wiphy->interface_modes |= ctx->exclusive_interface_modes;
  2416. }
  2417. hw->wiphy->max_remain_on_channel_duration = 1000;
  2418. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2419. WIPHY_FLAG_DISABLE_BEACON_HINTS |
  2420. WIPHY_FLAG_IBSS_RSN;
  2421. /*
  2422. * For now, disable PS by default because it affects
  2423. * RX performance significantly.
  2424. */
  2425. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2426. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2427. /* we create the 802.11 header and a zero-length SSID element */
  2428. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2429. /* Default value; 4 EDCA QOS priorities */
  2430. hw->queues = 4;
  2431. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2432. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2433. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2434. &priv->bands[IEEE80211_BAND_2GHZ];
  2435. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2436. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2437. &priv->bands[IEEE80211_BAND_5GHZ];
  2438. iwl_leds_init(priv);
  2439. ret = ieee80211_register_hw(priv->hw);
  2440. if (ret) {
  2441. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2442. return ret;
  2443. }
  2444. priv->mac80211_registered = 1;
  2445. return 0;
  2446. }
  2447. static int iwlagn_mac_start(struct ieee80211_hw *hw)
  2448. {
  2449. struct iwl_priv *priv = hw->priv;
  2450. int ret;
  2451. IWL_DEBUG_MAC80211(priv, "enter\n");
  2452. /* we should be verifying the device is ready to be opened */
  2453. mutex_lock(&priv->mutex);
  2454. ret = __iwl_up(priv);
  2455. mutex_unlock(&priv->mutex);
  2456. if (ret)
  2457. return ret;
  2458. if (iwl_is_rfkill(priv))
  2459. goto out;
  2460. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2461. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2462. * mac80211 will not be run successfully. */
  2463. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2464. test_bit(STATUS_READY, &priv->status),
  2465. UCODE_READY_TIMEOUT);
  2466. if (!ret) {
  2467. if (!test_bit(STATUS_READY, &priv->status)) {
  2468. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2469. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2470. return -ETIMEDOUT;
  2471. }
  2472. }
  2473. iwlagn_led_enable(priv);
  2474. out:
  2475. priv->is_open = 1;
  2476. IWL_DEBUG_MAC80211(priv, "leave\n");
  2477. return 0;
  2478. }
  2479. static void iwlagn_mac_stop(struct ieee80211_hw *hw)
  2480. {
  2481. struct iwl_priv *priv = hw->priv;
  2482. IWL_DEBUG_MAC80211(priv, "enter\n");
  2483. if (!priv->is_open)
  2484. return;
  2485. priv->is_open = 0;
  2486. iwl_down(priv);
  2487. flush_workqueue(priv->workqueue);
  2488. /* User space software may expect getting rfkill changes
  2489. * even if interface is down */
  2490. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2491. iwl_enable_rfkill_int(priv);
  2492. IWL_DEBUG_MAC80211(priv, "leave\n");
  2493. }
  2494. static void iwlagn_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2495. {
  2496. struct iwl_priv *priv = hw->priv;
  2497. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2498. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2499. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2500. if (iwlagn_tx_skb(priv, skb))
  2501. dev_kfree_skb_any(skb);
  2502. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2503. }
  2504. static void iwlagn_mac_update_tkip_key(struct ieee80211_hw *hw,
  2505. struct ieee80211_vif *vif,
  2506. struct ieee80211_key_conf *keyconf,
  2507. struct ieee80211_sta *sta,
  2508. u32 iv32, u16 *phase1key)
  2509. {
  2510. struct iwl_priv *priv = hw->priv;
  2511. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2512. IWL_DEBUG_MAC80211(priv, "enter\n");
  2513. iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta,
  2514. iv32, phase1key);
  2515. IWL_DEBUG_MAC80211(priv, "leave\n");
  2516. }
  2517. static int iwlagn_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2518. struct ieee80211_vif *vif,
  2519. struct ieee80211_sta *sta,
  2520. struct ieee80211_key_conf *key)
  2521. {
  2522. struct iwl_priv *priv = hw->priv;
  2523. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2524. struct iwl_rxon_context *ctx = vif_priv->ctx;
  2525. int ret;
  2526. u8 sta_id;
  2527. bool is_default_wep_key = false;
  2528. IWL_DEBUG_MAC80211(priv, "enter\n");
  2529. if (priv->cfg->mod_params->sw_crypto) {
  2530. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2531. return -EOPNOTSUPP;
  2532. }
  2533. /*
  2534. * To support IBSS RSN, don't program group keys in IBSS, the
  2535. * hardware will then not attempt to decrypt the frames.
  2536. */
  2537. if (vif->type == NL80211_IFTYPE_ADHOC &&
  2538. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE))
  2539. return -EOPNOTSUPP;
  2540. sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta);
  2541. if (sta_id == IWL_INVALID_STATION)
  2542. return -EINVAL;
  2543. mutex_lock(&priv->mutex);
  2544. iwl_scan_cancel_timeout(priv, 100);
  2545. /*
  2546. * If we are getting WEP group key and we didn't receive any key mapping
  2547. * so far, we are in legacy wep mode (group key only), otherwise we are
  2548. * in 1X mode.
  2549. * In legacy wep mode, we use another host command to the uCode.
  2550. */
  2551. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  2552. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  2553. !sta) {
  2554. if (cmd == SET_KEY)
  2555. is_default_wep_key = !ctx->key_mapping_keys;
  2556. else
  2557. is_default_wep_key =
  2558. (key->hw_key_idx == HW_KEY_DEFAULT);
  2559. }
  2560. switch (cmd) {
  2561. case SET_KEY:
  2562. if (is_default_wep_key)
  2563. ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key);
  2564. else
  2565. ret = iwl_set_dynamic_key(priv, vif_priv->ctx,
  2566. key, sta_id);
  2567. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2568. break;
  2569. case DISABLE_KEY:
  2570. if (is_default_wep_key)
  2571. ret = iwl_remove_default_wep_key(priv, ctx, key);
  2572. else
  2573. ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id);
  2574. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2575. break;
  2576. default:
  2577. ret = -EINVAL;
  2578. }
  2579. mutex_unlock(&priv->mutex);
  2580. IWL_DEBUG_MAC80211(priv, "leave\n");
  2581. return ret;
  2582. }
  2583. static int iwlagn_mac_ampdu_action(struct ieee80211_hw *hw,
  2584. struct ieee80211_vif *vif,
  2585. enum ieee80211_ampdu_mlme_action action,
  2586. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  2587. u8 buf_size)
  2588. {
  2589. struct iwl_priv *priv = hw->priv;
  2590. int ret = -EINVAL;
  2591. struct iwl_station_priv *sta_priv = (void *) sta->drv_priv;
  2592. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2593. sta->addr, tid);
  2594. if (!(priv->cfg->sku & IWL_SKU_N))
  2595. return -EACCES;
  2596. mutex_lock(&priv->mutex);
  2597. switch (action) {
  2598. case IEEE80211_AMPDU_RX_START:
  2599. IWL_DEBUG_HT(priv, "start Rx\n");
  2600. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2601. break;
  2602. case IEEE80211_AMPDU_RX_STOP:
  2603. IWL_DEBUG_HT(priv, "stop Rx\n");
  2604. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2605. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2606. ret = 0;
  2607. break;
  2608. case IEEE80211_AMPDU_TX_START:
  2609. IWL_DEBUG_HT(priv, "start Tx\n");
  2610. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2611. if (ret == 0) {
  2612. priv->_agn.agg_tids_count++;
  2613. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2614. priv->_agn.agg_tids_count);
  2615. }
  2616. break;
  2617. case IEEE80211_AMPDU_TX_STOP:
  2618. IWL_DEBUG_HT(priv, "stop Tx\n");
  2619. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2620. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2621. priv->_agn.agg_tids_count--;
  2622. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2623. priv->_agn.agg_tids_count);
  2624. }
  2625. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2626. ret = 0;
  2627. if (priv->cfg->ht_params &&
  2628. priv->cfg->ht_params->use_rts_for_aggregation) {
  2629. struct iwl_station_priv *sta_priv =
  2630. (void *) sta->drv_priv;
  2631. /*
  2632. * switch off RTS/CTS if it was previously enabled
  2633. */
  2634. sta_priv->lq_sta.lq.general_params.flags &=
  2635. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2636. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2637. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2638. }
  2639. break;
  2640. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2641. buf_size = min_t(int, buf_size, LINK_QUAL_AGG_FRAME_LIMIT_DEF);
  2642. iwlagn_txq_agg_queue_setup(priv, sta, tid, buf_size);
  2643. /*
  2644. * If the limit is 0, then it wasn't initialised yet,
  2645. * use the default. We can do that since we take the
  2646. * minimum below, and we don't want to go above our
  2647. * default due to hardware restrictions.
  2648. */
  2649. if (sta_priv->max_agg_bufsize == 0)
  2650. sta_priv->max_agg_bufsize =
  2651. LINK_QUAL_AGG_FRAME_LIMIT_DEF;
  2652. /*
  2653. * Even though in theory the peer could have different
  2654. * aggregation reorder buffer sizes for different sessions,
  2655. * our ucode doesn't allow for that and has a global limit
  2656. * for each station. Therefore, use the minimum of all the
  2657. * aggregation sessions and our default value.
  2658. */
  2659. sta_priv->max_agg_bufsize =
  2660. min(sta_priv->max_agg_bufsize, buf_size);
  2661. if (priv->cfg->ht_params &&
  2662. priv->cfg->ht_params->use_rts_for_aggregation) {
  2663. /*
  2664. * switch to RTS/CTS if it is the prefer protection
  2665. * method for HT traffic
  2666. */
  2667. sta_priv->lq_sta.lq.general_params.flags |=
  2668. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2669. }
  2670. sta_priv->lq_sta.lq.agg_params.agg_frame_cnt_limit =
  2671. sta_priv->max_agg_bufsize;
  2672. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2673. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2674. ret = 0;
  2675. break;
  2676. }
  2677. mutex_unlock(&priv->mutex);
  2678. return ret;
  2679. }
  2680. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  2681. struct ieee80211_vif *vif,
  2682. struct ieee80211_sta *sta)
  2683. {
  2684. struct iwl_priv *priv = hw->priv;
  2685. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2686. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2687. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  2688. int ret;
  2689. u8 sta_id;
  2690. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  2691. sta->addr);
  2692. mutex_lock(&priv->mutex);
  2693. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  2694. sta->addr);
  2695. sta_priv->common.sta_id = IWL_INVALID_STATION;
  2696. atomic_set(&sta_priv->pending_frames, 0);
  2697. if (vif->type == NL80211_IFTYPE_AP)
  2698. sta_priv->client = true;
  2699. ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr,
  2700. is_ap, sta, &sta_id);
  2701. if (ret) {
  2702. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  2703. sta->addr, ret);
  2704. /* Should we return success if return code is EEXIST ? */
  2705. mutex_unlock(&priv->mutex);
  2706. return ret;
  2707. }
  2708. sta_priv->common.sta_id = sta_id;
  2709. /* Initialize rate scaling */
  2710. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  2711. sta->addr);
  2712. iwl_rs_rate_init(priv, sta, sta_id);
  2713. mutex_unlock(&priv->mutex);
  2714. return 0;
  2715. }
  2716. static void iwlagn_mac_channel_switch(struct ieee80211_hw *hw,
  2717. struct ieee80211_channel_switch *ch_switch)
  2718. {
  2719. struct iwl_priv *priv = hw->priv;
  2720. const struct iwl_channel_info *ch_info;
  2721. struct ieee80211_conf *conf = &hw->conf;
  2722. struct ieee80211_channel *channel = ch_switch->channel;
  2723. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2724. /*
  2725. * MULTI-FIXME
  2726. * When we add support for multiple interfaces, we need to
  2727. * revisit this. The channel switch command in the device
  2728. * only affects the BSS context, but what does that really
  2729. * mean? And what if we get a CSA on the second interface?
  2730. * This needs a lot of work.
  2731. */
  2732. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2733. u16 ch;
  2734. unsigned long flags = 0;
  2735. IWL_DEBUG_MAC80211(priv, "enter\n");
  2736. mutex_lock(&priv->mutex);
  2737. if (iwl_is_rfkill(priv))
  2738. goto out;
  2739. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2740. test_bit(STATUS_SCANNING, &priv->status))
  2741. goto out;
  2742. if (!iwl_is_associated_ctx(ctx))
  2743. goto out;
  2744. /* channel switch in progress */
  2745. if (priv->switch_rxon.switch_in_progress == true)
  2746. goto out;
  2747. if (priv->cfg->ops->lib->set_channel_switch) {
  2748. ch = channel->hw_value;
  2749. if (le16_to_cpu(ctx->active.channel) != ch) {
  2750. ch_info = iwl_get_channel_info(priv,
  2751. channel->band,
  2752. ch);
  2753. if (!is_channel_valid(ch_info)) {
  2754. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  2755. goto out;
  2756. }
  2757. spin_lock_irqsave(&priv->lock, flags);
  2758. priv->current_ht_config.smps = conf->smps_mode;
  2759. /* Configure HT40 channels */
  2760. ctx->ht.enabled = conf_is_ht(conf);
  2761. if (ctx->ht.enabled) {
  2762. if (conf_is_ht40_minus(conf)) {
  2763. ctx->ht.extension_chan_offset =
  2764. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  2765. ctx->ht.is_40mhz = true;
  2766. } else if (conf_is_ht40_plus(conf)) {
  2767. ctx->ht.extension_chan_offset =
  2768. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  2769. ctx->ht.is_40mhz = true;
  2770. } else {
  2771. ctx->ht.extension_chan_offset =
  2772. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  2773. ctx->ht.is_40mhz = false;
  2774. }
  2775. } else
  2776. ctx->ht.is_40mhz = false;
  2777. if ((le16_to_cpu(ctx->staging.channel) != ch))
  2778. ctx->staging.flags = 0;
  2779. iwl_set_rxon_channel(priv, channel, ctx);
  2780. iwl_set_rxon_ht(priv, ht_conf);
  2781. iwl_set_flags_for_band(priv, ctx, channel->band,
  2782. ctx->vif);
  2783. spin_unlock_irqrestore(&priv->lock, flags);
  2784. iwl_set_rate(priv);
  2785. /*
  2786. * at this point, staging_rxon has the
  2787. * configuration for channel switch
  2788. */
  2789. if (priv->cfg->ops->lib->set_channel_switch(priv,
  2790. ch_switch))
  2791. priv->switch_rxon.switch_in_progress = false;
  2792. }
  2793. }
  2794. out:
  2795. mutex_unlock(&priv->mutex);
  2796. if (!priv->switch_rxon.switch_in_progress)
  2797. ieee80211_chswitch_done(ctx->vif, false);
  2798. IWL_DEBUG_MAC80211(priv, "leave\n");
  2799. }
  2800. static void iwlagn_configure_filter(struct ieee80211_hw *hw,
  2801. unsigned int changed_flags,
  2802. unsigned int *total_flags,
  2803. u64 multicast)
  2804. {
  2805. struct iwl_priv *priv = hw->priv;
  2806. __le32 filter_or = 0, filter_nand = 0;
  2807. struct iwl_rxon_context *ctx;
  2808. #define CHK(test, flag) do { \
  2809. if (*total_flags & (test)) \
  2810. filter_or |= (flag); \
  2811. else \
  2812. filter_nand |= (flag); \
  2813. } while (0)
  2814. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  2815. changed_flags, *total_flags);
  2816. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  2817. /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
  2818. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
  2819. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  2820. #undef CHK
  2821. mutex_lock(&priv->mutex);
  2822. for_each_context(priv, ctx) {
  2823. ctx->staging.filter_flags &= ~filter_nand;
  2824. ctx->staging.filter_flags |= filter_or;
  2825. /*
  2826. * Not committing directly because hardware can perform a scan,
  2827. * but we'll eventually commit the filter flags change anyway.
  2828. */
  2829. }
  2830. mutex_unlock(&priv->mutex);
  2831. /*
  2832. * Receiving all multicast frames is always enabled by the
  2833. * default flags setup in iwl_connection_init_rx_config()
  2834. * since we currently do not support programming multicast
  2835. * filters into the device.
  2836. */
  2837. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  2838. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  2839. }
  2840. static void iwlagn_mac_flush(struct ieee80211_hw *hw, bool drop)
  2841. {
  2842. struct iwl_priv *priv = hw->priv;
  2843. mutex_lock(&priv->mutex);
  2844. IWL_DEBUG_MAC80211(priv, "enter\n");
  2845. /* do not support "flush" */
  2846. if (!priv->cfg->ops->lib->txfifo_flush)
  2847. goto done;
  2848. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2849. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  2850. goto done;
  2851. }
  2852. if (iwl_is_rfkill(priv)) {
  2853. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  2854. goto done;
  2855. }
  2856. /*
  2857. * mac80211 will not push any more frames for transmit
  2858. * until the flush is completed
  2859. */
  2860. if (drop) {
  2861. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  2862. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  2863. IWL_ERR(priv, "flush request fail\n");
  2864. goto done;
  2865. }
  2866. }
  2867. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  2868. iwlagn_wait_tx_queue_empty(priv);
  2869. done:
  2870. mutex_unlock(&priv->mutex);
  2871. IWL_DEBUG_MAC80211(priv, "leave\n");
  2872. }
  2873. static void iwlagn_disable_roc(struct iwl_priv *priv)
  2874. {
  2875. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_PAN];
  2876. struct ieee80211_channel *chan = ACCESS_ONCE(priv->hw->conf.channel);
  2877. lockdep_assert_held(&priv->mutex);
  2878. if (!ctx->is_active)
  2879. return;
  2880. ctx->staging.dev_type = RXON_DEV_TYPE_2STA;
  2881. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2882. iwl_set_rxon_channel(priv, chan, ctx);
  2883. iwl_set_flags_for_band(priv, ctx, chan->band, NULL);
  2884. priv->_agn.hw_roc_channel = NULL;
  2885. iwlcore_commit_rxon(priv, ctx);
  2886. ctx->is_active = false;
  2887. }
  2888. static void iwlagn_bg_roc_done(struct work_struct *work)
  2889. {
  2890. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2891. _agn.hw_roc_work.work);
  2892. mutex_lock(&priv->mutex);
  2893. ieee80211_remain_on_channel_expired(priv->hw);
  2894. iwlagn_disable_roc(priv);
  2895. mutex_unlock(&priv->mutex);
  2896. }
  2897. static int iwl_mac_remain_on_channel(struct ieee80211_hw *hw,
  2898. struct ieee80211_channel *channel,
  2899. enum nl80211_channel_type channel_type,
  2900. int duration)
  2901. {
  2902. struct iwl_priv *priv = hw->priv;
  2903. int err = 0;
  2904. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  2905. return -EOPNOTSUPP;
  2906. if (!(priv->contexts[IWL_RXON_CTX_PAN].interface_modes &
  2907. BIT(NL80211_IFTYPE_P2P_CLIENT)))
  2908. return -EOPNOTSUPP;
  2909. mutex_lock(&priv->mutex);
  2910. if (priv->contexts[IWL_RXON_CTX_PAN].is_active ||
  2911. test_bit(STATUS_SCAN_HW, &priv->status)) {
  2912. err = -EBUSY;
  2913. goto out;
  2914. }
  2915. priv->contexts[IWL_RXON_CTX_PAN].is_active = true;
  2916. priv->_agn.hw_roc_channel = channel;
  2917. priv->_agn.hw_roc_chantype = channel_type;
  2918. priv->_agn.hw_roc_duration = DIV_ROUND_UP(duration * 1000, 1024);
  2919. iwlcore_commit_rxon(priv, &priv->contexts[IWL_RXON_CTX_PAN]);
  2920. queue_delayed_work(priv->workqueue, &priv->_agn.hw_roc_work,
  2921. msecs_to_jiffies(duration + 20));
  2922. msleep(IWL_MIN_SLOT_TIME); /* TU is almost ms */
  2923. ieee80211_ready_on_channel(priv->hw);
  2924. out:
  2925. mutex_unlock(&priv->mutex);
  2926. return err;
  2927. }
  2928. static int iwl_mac_cancel_remain_on_channel(struct ieee80211_hw *hw)
  2929. {
  2930. struct iwl_priv *priv = hw->priv;
  2931. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  2932. return -EOPNOTSUPP;
  2933. cancel_delayed_work_sync(&priv->_agn.hw_roc_work);
  2934. mutex_lock(&priv->mutex);
  2935. iwlagn_disable_roc(priv);
  2936. mutex_unlock(&priv->mutex);
  2937. return 0;
  2938. }
  2939. /*****************************************************************************
  2940. *
  2941. * driver setup and teardown
  2942. *
  2943. *****************************************************************************/
  2944. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  2945. {
  2946. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  2947. init_waitqueue_head(&priv->wait_command_queue);
  2948. INIT_WORK(&priv->restart, iwl_bg_restart);
  2949. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  2950. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  2951. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  2952. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  2953. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  2954. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  2955. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  2956. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  2957. INIT_DELAYED_WORK(&priv->_agn.hw_roc_work, iwlagn_bg_roc_done);
  2958. iwl_setup_scan_deferred_work(priv);
  2959. if (priv->cfg->ops->lib->setup_deferred_work)
  2960. priv->cfg->ops->lib->setup_deferred_work(priv);
  2961. init_timer(&priv->statistics_periodic);
  2962. priv->statistics_periodic.data = (unsigned long)priv;
  2963. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  2964. init_timer(&priv->ucode_trace);
  2965. priv->ucode_trace.data = (unsigned long)priv;
  2966. priv->ucode_trace.function = iwl_bg_ucode_trace;
  2967. init_timer(&priv->watchdog);
  2968. priv->watchdog.data = (unsigned long)priv;
  2969. priv->watchdog.function = iwl_bg_watchdog;
  2970. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  2971. iwl_irq_tasklet, (unsigned long)priv);
  2972. }
  2973. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  2974. {
  2975. if (priv->cfg->ops->lib->cancel_deferred_work)
  2976. priv->cfg->ops->lib->cancel_deferred_work(priv);
  2977. cancel_delayed_work_sync(&priv->init_alive_start);
  2978. cancel_delayed_work(&priv->alive_start);
  2979. cancel_work_sync(&priv->run_time_calib_work);
  2980. cancel_work_sync(&priv->beacon_update);
  2981. iwl_cancel_scan_deferred_work(priv);
  2982. cancel_work_sync(&priv->bt_full_concurrency);
  2983. cancel_work_sync(&priv->bt_runtime_config);
  2984. del_timer_sync(&priv->statistics_periodic);
  2985. del_timer_sync(&priv->ucode_trace);
  2986. }
  2987. static void iwl_init_hw_rates(struct iwl_priv *priv,
  2988. struct ieee80211_rate *rates)
  2989. {
  2990. int i;
  2991. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  2992. rates[i].bitrate = iwl_rates[i].ieee * 5;
  2993. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  2994. rates[i].hw_value_short = i;
  2995. rates[i].flags = 0;
  2996. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  2997. /*
  2998. * If CCK != 1M then set short preamble rate flag.
  2999. */
  3000. rates[i].flags |=
  3001. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3002. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3003. }
  3004. }
  3005. }
  3006. static int iwl_init_drv(struct iwl_priv *priv)
  3007. {
  3008. int ret;
  3009. spin_lock_init(&priv->sta_lock);
  3010. spin_lock_init(&priv->hcmd_lock);
  3011. INIT_LIST_HEAD(&priv->free_frames);
  3012. mutex_init(&priv->mutex);
  3013. priv->ieee_channels = NULL;
  3014. priv->ieee_rates = NULL;
  3015. priv->band = IEEE80211_BAND_2GHZ;
  3016. priv->iw_mode = NL80211_IFTYPE_STATION;
  3017. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3018. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3019. priv->_agn.agg_tids_count = 0;
  3020. /* initialize force reset */
  3021. priv->force_reset[IWL_RF_RESET].reset_duration =
  3022. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3023. priv->force_reset[IWL_FW_RESET].reset_duration =
  3024. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3025. priv->rx_statistics_jiffies = jiffies;
  3026. /* Choose which receivers/antennas to use */
  3027. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3028. priv->cfg->ops->hcmd->set_rxon_chain(priv,
  3029. &priv->contexts[IWL_RXON_CTX_BSS]);
  3030. iwl_init_scan_params(priv);
  3031. /* init bt coex */
  3032. if (priv->cfg->bt_params &&
  3033. priv->cfg->bt_params->advanced_bt_coexist) {
  3034. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  3035. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  3036. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  3037. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  3038. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  3039. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  3040. }
  3041. /* Set the tx_power_user_lmt to the lowest power level
  3042. * this value will get overwritten by channel max power avg
  3043. * from eeprom */
  3044. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3045. priv->tx_power_next = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3046. ret = iwl_init_channel_map(priv);
  3047. if (ret) {
  3048. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3049. goto err;
  3050. }
  3051. ret = iwlcore_init_geos(priv);
  3052. if (ret) {
  3053. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3054. goto err_free_channel_map;
  3055. }
  3056. iwl_init_hw_rates(priv, priv->ieee_rates);
  3057. return 0;
  3058. err_free_channel_map:
  3059. iwl_free_channel_map(priv);
  3060. err:
  3061. return ret;
  3062. }
  3063. static void iwl_uninit_drv(struct iwl_priv *priv)
  3064. {
  3065. iwl_calib_free_results(priv);
  3066. iwlcore_free_geos(priv);
  3067. iwl_free_channel_map(priv);
  3068. kfree(priv->scan_cmd);
  3069. }
  3070. struct ieee80211_ops iwlagn_hw_ops = {
  3071. .tx = iwlagn_mac_tx,
  3072. .start = iwlagn_mac_start,
  3073. .stop = iwlagn_mac_stop,
  3074. .add_interface = iwl_mac_add_interface,
  3075. .remove_interface = iwl_mac_remove_interface,
  3076. .change_interface = iwl_mac_change_interface,
  3077. .config = iwlagn_mac_config,
  3078. .configure_filter = iwlagn_configure_filter,
  3079. .set_key = iwlagn_mac_set_key,
  3080. .update_tkip_key = iwlagn_mac_update_tkip_key,
  3081. .conf_tx = iwl_mac_conf_tx,
  3082. .bss_info_changed = iwlagn_bss_info_changed,
  3083. .ampdu_action = iwlagn_mac_ampdu_action,
  3084. .hw_scan = iwl_mac_hw_scan,
  3085. .sta_notify = iwlagn_mac_sta_notify,
  3086. .sta_add = iwlagn_mac_sta_add,
  3087. .sta_remove = iwl_mac_sta_remove,
  3088. .channel_switch = iwlagn_mac_channel_switch,
  3089. .flush = iwlagn_mac_flush,
  3090. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3091. .remain_on_channel = iwl_mac_remain_on_channel,
  3092. .cancel_remain_on_channel = iwl_mac_cancel_remain_on_channel,
  3093. .offchannel_tx = iwl_mac_offchannel_tx,
  3094. .offchannel_tx_cancel_wait = iwl_mac_offchannel_tx_cancel_wait,
  3095. };
  3096. static void iwl_hw_detect(struct iwl_priv *priv)
  3097. {
  3098. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  3099. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  3100. priv->rev_id = priv->pci_dev->revision;
  3101. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id);
  3102. }
  3103. static int iwl_set_hw_params(struct iwl_priv *priv)
  3104. {
  3105. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3106. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3107. if (priv->cfg->mod_params->amsdu_size_8K)
  3108. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3109. else
  3110. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3111. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3112. if (priv->cfg->mod_params->disable_11n)
  3113. priv->cfg->sku &= ~IWL_SKU_N;
  3114. /* Device-specific setup */
  3115. return priv->cfg->ops->lib->set_hw_params(priv);
  3116. }
  3117. static const u8 iwlagn_bss_ac_to_fifo[] = {
  3118. IWL_TX_FIFO_VO,
  3119. IWL_TX_FIFO_VI,
  3120. IWL_TX_FIFO_BE,
  3121. IWL_TX_FIFO_BK,
  3122. };
  3123. static const u8 iwlagn_bss_ac_to_queue[] = {
  3124. 0, 1, 2, 3,
  3125. };
  3126. static const u8 iwlagn_pan_ac_to_fifo[] = {
  3127. IWL_TX_FIFO_VO_IPAN,
  3128. IWL_TX_FIFO_VI_IPAN,
  3129. IWL_TX_FIFO_BE_IPAN,
  3130. IWL_TX_FIFO_BK_IPAN,
  3131. };
  3132. static const u8 iwlagn_pan_ac_to_queue[] = {
  3133. 7, 6, 5, 4,
  3134. };
  3135. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3136. {
  3137. int err = 0, i;
  3138. struct iwl_priv *priv;
  3139. struct ieee80211_hw *hw;
  3140. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3141. unsigned long flags;
  3142. u16 pci_cmd, num_mac;
  3143. /************************
  3144. * 1. Allocating HW data
  3145. ************************/
  3146. hw = iwl_alloc_all(cfg);
  3147. if (!hw) {
  3148. err = -ENOMEM;
  3149. goto out;
  3150. }
  3151. priv = hw->priv;
  3152. /* At this point both hw and priv are allocated. */
  3153. /*
  3154. * The default context is always valid,
  3155. * more may be discovered when firmware
  3156. * is loaded.
  3157. */
  3158. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  3159. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  3160. priv->contexts[i].ctxid = i;
  3161. priv->contexts[IWL_RXON_CTX_BSS].always_active = true;
  3162. priv->contexts[IWL_RXON_CTX_BSS].is_active = true;
  3163. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  3164. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  3165. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  3166. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  3167. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  3168. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  3169. priv->contexts[IWL_RXON_CTX_BSS].ac_to_fifo = iwlagn_bss_ac_to_fifo;
  3170. priv->contexts[IWL_RXON_CTX_BSS].ac_to_queue = iwlagn_bss_ac_to_queue;
  3171. priv->contexts[IWL_RXON_CTX_BSS].exclusive_interface_modes =
  3172. BIT(NL80211_IFTYPE_ADHOC);
  3173. priv->contexts[IWL_RXON_CTX_BSS].interface_modes =
  3174. BIT(NL80211_IFTYPE_STATION);
  3175. priv->contexts[IWL_RXON_CTX_BSS].ap_devtype = RXON_DEV_TYPE_AP;
  3176. priv->contexts[IWL_RXON_CTX_BSS].ibss_devtype = RXON_DEV_TYPE_IBSS;
  3177. priv->contexts[IWL_RXON_CTX_BSS].station_devtype = RXON_DEV_TYPE_ESS;
  3178. priv->contexts[IWL_RXON_CTX_BSS].unused_devtype = RXON_DEV_TYPE_ESS;
  3179. priv->contexts[IWL_RXON_CTX_PAN].rxon_cmd = REPLY_WIPAN_RXON;
  3180. priv->contexts[IWL_RXON_CTX_PAN].rxon_timing_cmd = REPLY_WIPAN_RXON_TIMING;
  3181. priv->contexts[IWL_RXON_CTX_PAN].rxon_assoc_cmd = REPLY_WIPAN_RXON_ASSOC;
  3182. priv->contexts[IWL_RXON_CTX_PAN].qos_cmd = REPLY_WIPAN_QOS_PARAM;
  3183. priv->contexts[IWL_RXON_CTX_PAN].ap_sta_id = IWL_AP_ID_PAN;
  3184. priv->contexts[IWL_RXON_CTX_PAN].wep_key_cmd = REPLY_WIPAN_WEPKEY;
  3185. priv->contexts[IWL_RXON_CTX_PAN].bcast_sta_id = IWLAGN_PAN_BCAST_ID;
  3186. priv->contexts[IWL_RXON_CTX_PAN].station_flags = STA_FLG_PAN_STATION;
  3187. priv->contexts[IWL_RXON_CTX_PAN].ac_to_fifo = iwlagn_pan_ac_to_fifo;
  3188. priv->contexts[IWL_RXON_CTX_PAN].ac_to_queue = iwlagn_pan_ac_to_queue;
  3189. priv->contexts[IWL_RXON_CTX_PAN].mcast_queue = IWL_IPAN_MCAST_QUEUE;
  3190. priv->contexts[IWL_RXON_CTX_PAN].interface_modes =
  3191. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_AP);
  3192. #ifdef CONFIG_IWL_P2P
  3193. priv->contexts[IWL_RXON_CTX_PAN].interface_modes |=
  3194. BIT(NL80211_IFTYPE_P2P_CLIENT) | BIT(NL80211_IFTYPE_P2P_GO);
  3195. #endif
  3196. priv->contexts[IWL_RXON_CTX_PAN].ap_devtype = RXON_DEV_TYPE_CP;
  3197. priv->contexts[IWL_RXON_CTX_PAN].station_devtype = RXON_DEV_TYPE_2STA;
  3198. priv->contexts[IWL_RXON_CTX_PAN].unused_devtype = RXON_DEV_TYPE_P2P;
  3199. BUILD_BUG_ON(NUM_IWL_RXON_CTX != 2);
  3200. SET_IEEE80211_DEV(hw, &pdev->dev);
  3201. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3202. priv->cfg = cfg;
  3203. priv->pci_dev = pdev;
  3204. priv->inta_mask = CSR_INI_SET_MASK;
  3205. /* is antenna coupling more than 35dB ? */
  3206. priv->bt_ant_couple_ok =
  3207. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  3208. true : false;
  3209. /* enable/disable bt channel inhibition */
  3210. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  3211. IWL_DEBUG_INFO(priv, "BT channel inhibition is %s\n",
  3212. (priv->bt_ch_announce) ? "On" : "Off");
  3213. if (iwl_alloc_traffic_mem(priv))
  3214. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3215. /**************************
  3216. * 2. Initializing PCI bus
  3217. **************************/
  3218. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3219. PCIE_LINK_STATE_CLKPM);
  3220. if (pci_enable_device(pdev)) {
  3221. err = -ENODEV;
  3222. goto out_ieee80211_free_hw;
  3223. }
  3224. pci_set_master(pdev);
  3225. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3226. if (!err)
  3227. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3228. if (err) {
  3229. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3230. if (!err)
  3231. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3232. /* both attempts failed: */
  3233. if (err) {
  3234. IWL_WARN(priv, "No suitable DMA available.\n");
  3235. goto out_pci_disable_device;
  3236. }
  3237. }
  3238. err = pci_request_regions(pdev, DRV_NAME);
  3239. if (err)
  3240. goto out_pci_disable_device;
  3241. pci_set_drvdata(pdev, priv);
  3242. /***********************
  3243. * 3. Read REV register
  3244. ***********************/
  3245. priv->hw_base = pci_iomap(pdev, 0, 0);
  3246. if (!priv->hw_base) {
  3247. err = -ENODEV;
  3248. goto out_pci_release_regions;
  3249. }
  3250. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3251. (unsigned long long) pci_resource_len(pdev, 0));
  3252. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3253. /* these spin locks will be used in apm_ops.init and EEPROM access
  3254. * we should init now
  3255. */
  3256. spin_lock_init(&priv->reg_lock);
  3257. spin_lock_init(&priv->lock);
  3258. /*
  3259. * stop and reset the on-board processor just in case it is in a
  3260. * strange state ... like being left stranded by a primary kernel
  3261. * and this is now the kdump kernel trying to start up
  3262. */
  3263. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3264. iwl_hw_detect(priv);
  3265. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3266. priv->cfg->name, priv->hw_rev);
  3267. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3268. * PCI Tx retries from interfering with C3 CPU state */
  3269. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3270. iwl_prepare_card_hw(priv);
  3271. if (!priv->hw_ready) {
  3272. IWL_WARN(priv, "Failed, HW not ready\n");
  3273. goto out_iounmap;
  3274. }
  3275. /*****************
  3276. * 4. Read EEPROM
  3277. *****************/
  3278. /* Read the EEPROM */
  3279. err = iwl_eeprom_init(priv);
  3280. if (err) {
  3281. IWL_ERR(priv, "Unable to init EEPROM\n");
  3282. goto out_iounmap;
  3283. }
  3284. err = iwl_eeprom_check_version(priv);
  3285. if (err)
  3286. goto out_free_eeprom;
  3287. err = iwl_eeprom_check_sku(priv);
  3288. if (err)
  3289. goto out_free_eeprom;
  3290. /* extract MAC Address */
  3291. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3292. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3293. priv->hw->wiphy->addresses = priv->addresses;
  3294. priv->hw->wiphy->n_addresses = 1;
  3295. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3296. if (num_mac > 1) {
  3297. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3298. ETH_ALEN);
  3299. priv->addresses[1].addr[5]++;
  3300. priv->hw->wiphy->n_addresses++;
  3301. }
  3302. /************************
  3303. * 5. Setup HW constants
  3304. ************************/
  3305. if (iwl_set_hw_params(priv)) {
  3306. IWL_ERR(priv, "failed to set hw parameters\n");
  3307. goto out_free_eeprom;
  3308. }
  3309. /*******************
  3310. * 6. Setup priv
  3311. *******************/
  3312. err = iwl_init_drv(priv);
  3313. if (err)
  3314. goto out_free_eeprom;
  3315. /* At this point both hw and priv are initialized. */
  3316. /********************
  3317. * 7. Setup services
  3318. ********************/
  3319. spin_lock_irqsave(&priv->lock, flags);
  3320. iwl_disable_interrupts(priv);
  3321. spin_unlock_irqrestore(&priv->lock, flags);
  3322. pci_enable_msi(priv->pci_dev);
  3323. if (priv->cfg->ops->lib->isr_ops.alloc)
  3324. priv->cfg->ops->lib->isr_ops.alloc(priv);
  3325. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr_ops.isr,
  3326. IRQF_SHARED, DRV_NAME, priv);
  3327. if (err) {
  3328. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3329. goto out_disable_msi;
  3330. }
  3331. iwl_setup_deferred_work(priv);
  3332. iwl_setup_rx_handlers(priv);
  3333. /*********************************************
  3334. * 8. Enable interrupts and read RFKILL state
  3335. *********************************************/
  3336. /* enable rfkill interrupt: hw bug w/a */
  3337. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3338. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3339. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3340. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3341. }
  3342. iwl_enable_rfkill_int(priv);
  3343. /* If platform's RF_KILL switch is NOT set to KILL */
  3344. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3345. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3346. else
  3347. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3348. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3349. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3350. iwl_power_initialize(priv);
  3351. iwl_tt_initialize(priv);
  3352. init_completion(&priv->_agn.firmware_loading_complete);
  3353. err = iwl_request_firmware(priv, true);
  3354. if (err)
  3355. goto out_destroy_workqueue;
  3356. return 0;
  3357. out_destroy_workqueue:
  3358. destroy_workqueue(priv->workqueue);
  3359. priv->workqueue = NULL;
  3360. free_irq(priv->pci_dev->irq, priv);
  3361. if (priv->cfg->ops->lib->isr_ops.free)
  3362. priv->cfg->ops->lib->isr_ops.free(priv);
  3363. out_disable_msi:
  3364. pci_disable_msi(priv->pci_dev);
  3365. iwl_uninit_drv(priv);
  3366. out_free_eeprom:
  3367. iwl_eeprom_free(priv);
  3368. out_iounmap:
  3369. pci_iounmap(pdev, priv->hw_base);
  3370. out_pci_release_regions:
  3371. pci_set_drvdata(pdev, NULL);
  3372. pci_release_regions(pdev);
  3373. out_pci_disable_device:
  3374. pci_disable_device(pdev);
  3375. out_ieee80211_free_hw:
  3376. iwl_free_traffic_mem(priv);
  3377. ieee80211_free_hw(priv->hw);
  3378. out:
  3379. return err;
  3380. }
  3381. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3382. {
  3383. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3384. unsigned long flags;
  3385. if (!priv)
  3386. return;
  3387. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3388. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3389. iwl_dbgfs_unregister(priv);
  3390. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3391. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3392. * to be called and iwl_down since we are removing the device
  3393. * we need to set STATUS_EXIT_PENDING bit.
  3394. */
  3395. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3396. iwl_leds_exit(priv);
  3397. if (priv->mac80211_registered) {
  3398. ieee80211_unregister_hw(priv->hw);
  3399. priv->mac80211_registered = 0;
  3400. } else {
  3401. iwl_down(priv);
  3402. }
  3403. /*
  3404. * Make sure device is reset to low power before unloading driver.
  3405. * This may be redundant with iwl_down(), but there are paths to
  3406. * run iwl_down() without calling apm_ops.stop(), and there are
  3407. * paths to avoid running iwl_down() at all before leaving driver.
  3408. * This (inexpensive) call *makes sure* device is reset.
  3409. */
  3410. iwl_apm_stop(priv);
  3411. iwl_tt_exit(priv);
  3412. /* make sure we flush any pending irq or
  3413. * tasklet for the driver
  3414. */
  3415. spin_lock_irqsave(&priv->lock, flags);
  3416. iwl_disable_interrupts(priv);
  3417. spin_unlock_irqrestore(&priv->lock, flags);
  3418. iwl_synchronize_irq(priv);
  3419. iwl_dealloc_ucode_pci(priv);
  3420. if (priv->rxq.bd)
  3421. iwlagn_rx_queue_free(priv, &priv->rxq);
  3422. iwlagn_hw_txq_ctx_free(priv);
  3423. iwl_eeprom_free(priv);
  3424. /*netif_stop_queue(dev); */
  3425. flush_workqueue(priv->workqueue);
  3426. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3427. * priv->workqueue... so we can't take down the workqueue
  3428. * until now... */
  3429. destroy_workqueue(priv->workqueue);
  3430. priv->workqueue = NULL;
  3431. iwl_free_traffic_mem(priv);
  3432. free_irq(priv->pci_dev->irq, priv);
  3433. pci_disable_msi(priv->pci_dev);
  3434. pci_iounmap(pdev, priv->hw_base);
  3435. pci_release_regions(pdev);
  3436. pci_disable_device(pdev);
  3437. pci_set_drvdata(pdev, NULL);
  3438. iwl_uninit_drv(priv);
  3439. if (priv->cfg->ops->lib->isr_ops.free)
  3440. priv->cfg->ops->lib->isr_ops.free(priv);
  3441. dev_kfree_skb(priv->beacon_skb);
  3442. ieee80211_free_hw(priv->hw);
  3443. }
  3444. /*****************************************************************************
  3445. *
  3446. * driver and module entry point
  3447. *
  3448. *****************************************************************************/
  3449. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3450. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3451. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3452. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3453. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3454. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3455. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3456. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3457. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3458. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3459. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3460. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3461. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3462. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3463. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3464. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3465. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3466. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3467. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3468. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3469. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3470. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3471. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3472. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3473. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3474. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3475. /* 5300 Series WiFi */
  3476. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3477. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3478. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3479. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3480. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3481. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3482. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3483. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3484. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3485. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3486. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3487. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3488. /* 5350 Series WiFi/WiMax */
  3489. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3490. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3491. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3492. /* 5150 Series Wifi/WiMax */
  3493. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3494. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3495. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3496. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3497. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3498. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3499. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3500. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3501. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3502. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3503. /* 6x00 Series */
  3504. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3505. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3506. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3507. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3508. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3509. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3510. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3511. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3512. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3513. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3514. /* 6x05 Series */
  3515. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6005_2agn_cfg)},
  3516. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6005_2abg_cfg)},
  3517. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6005_2bg_cfg)},
  3518. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6005_2agn_cfg)},
  3519. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6005_2abg_cfg)},
  3520. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6005_2agn_cfg)},
  3521. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6005_2abg_cfg)},
  3522. /* 6x30 Series */
  3523. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl1030_bgn_cfg)},
  3524. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl1030_bg_cfg)},
  3525. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl1030_bgn_cfg)},
  3526. {IWL_PCI_DEVICE(0x008A, 0x5327, iwl1030_bg_cfg)},
  3527. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl1030_bgn_cfg)},
  3528. {IWL_PCI_DEVICE(0x008B, 0x5317, iwl1030_bg_cfg)},
  3529. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6030_2agn_cfg)},
  3530. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6030_2bgn_cfg)},
  3531. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6030_2abg_cfg)},
  3532. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6030_2agn_cfg)},
  3533. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6030_2bgn_cfg)},
  3534. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6030_2abg_cfg)},
  3535. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6030_2bg_cfg)},
  3536. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6030_2agn_cfg)},
  3537. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6030_2bgn_cfg)},
  3538. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6030_2abg_cfg)},
  3539. /* 6x50 WiFi/WiMax Series */
  3540. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3541. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3542. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3543. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3544. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3545. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3546. /* 6150 WiFi/WiMax Series */
  3547. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6150_bgn_cfg)},
  3548. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6150_bgn_cfg)},
  3549. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6150_bgn_cfg)},
  3550. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6150_bgn_cfg)},
  3551. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6150_bgn_cfg)},
  3552. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6150_bgn_cfg)},
  3553. /* 1000 Series WiFi */
  3554. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3555. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3556. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3557. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3558. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3559. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3560. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3561. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3562. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3563. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3564. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3565. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3566. /* 100 Series WiFi */
  3567. {IWL_PCI_DEVICE(0x08AE, 0x1005, iwl100_bgn_cfg)},
  3568. {IWL_PCI_DEVICE(0x08AE, 0x1007, iwl100_bg_cfg)},
  3569. {IWL_PCI_DEVICE(0x08AF, 0x1015, iwl100_bgn_cfg)},
  3570. {IWL_PCI_DEVICE(0x08AF, 0x1017, iwl100_bg_cfg)},
  3571. {IWL_PCI_DEVICE(0x08AE, 0x1025, iwl100_bgn_cfg)},
  3572. {IWL_PCI_DEVICE(0x08AE, 0x1027, iwl100_bg_cfg)},
  3573. /* 130 Series WiFi */
  3574. {IWL_PCI_DEVICE(0x0896, 0x5005, iwl130_bgn_cfg)},
  3575. {IWL_PCI_DEVICE(0x0896, 0x5007, iwl130_bg_cfg)},
  3576. {IWL_PCI_DEVICE(0x0897, 0x5015, iwl130_bgn_cfg)},
  3577. {IWL_PCI_DEVICE(0x0897, 0x5017, iwl130_bg_cfg)},
  3578. {IWL_PCI_DEVICE(0x0896, 0x5025, iwl130_bgn_cfg)},
  3579. {IWL_PCI_DEVICE(0x0896, 0x5027, iwl130_bg_cfg)},
  3580. /* 2x00 Series */
  3581. {IWL_PCI_DEVICE(0x0890, 0x4022, iwl2000_2bgn_cfg)},
  3582. {IWL_PCI_DEVICE(0x0891, 0x4222, iwl2000_2bgn_cfg)},
  3583. {IWL_PCI_DEVICE(0x0890, 0x4422, iwl2000_2bgn_cfg)},
  3584. {IWL_PCI_DEVICE(0x0890, 0x4026, iwl2000_2bg_cfg)},
  3585. {IWL_PCI_DEVICE(0x0891, 0x4226, iwl2000_2bg_cfg)},
  3586. {IWL_PCI_DEVICE(0x0890, 0x4426, iwl2000_2bg_cfg)},
  3587. /* 2x30 Series */
  3588. {IWL_PCI_DEVICE(0x0887, 0x4062, iwl2030_2bgn_cfg)},
  3589. {IWL_PCI_DEVICE(0x0888, 0x4262, iwl2030_2bgn_cfg)},
  3590. {IWL_PCI_DEVICE(0x0887, 0x4462, iwl2030_2bgn_cfg)},
  3591. {IWL_PCI_DEVICE(0x0887, 0x4066, iwl2030_2bg_cfg)},
  3592. {IWL_PCI_DEVICE(0x0888, 0x4266, iwl2030_2bg_cfg)},
  3593. {IWL_PCI_DEVICE(0x0887, 0x4466, iwl2030_2bg_cfg)},
  3594. /* 6x35 Series */
  3595. {IWL_PCI_DEVICE(0x088E, 0x4060, iwl6035_2agn_cfg)},
  3596. {IWL_PCI_DEVICE(0x088F, 0x4260, iwl6035_2agn_cfg)},
  3597. {IWL_PCI_DEVICE(0x088E, 0x4460, iwl6035_2agn_cfg)},
  3598. {IWL_PCI_DEVICE(0x088E, 0x4064, iwl6035_2abg_cfg)},
  3599. {IWL_PCI_DEVICE(0x088F, 0x4264, iwl6035_2abg_cfg)},
  3600. {IWL_PCI_DEVICE(0x088E, 0x4464, iwl6035_2abg_cfg)},
  3601. {IWL_PCI_DEVICE(0x088E, 0x4066, iwl6035_2bg_cfg)},
  3602. {IWL_PCI_DEVICE(0x088F, 0x4266, iwl6035_2bg_cfg)},
  3603. {IWL_PCI_DEVICE(0x088E, 0x4466, iwl6035_2bg_cfg)},
  3604. /* 200 Series */
  3605. {IWL_PCI_DEVICE(0x0894, 0x0022, iwl200_bgn_cfg)},
  3606. {IWL_PCI_DEVICE(0x0895, 0x0222, iwl200_bgn_cfg)},
  3607. {IWL_PCI_DEVICE(0x0894, 0x0422, iwl200_bgn_cfg)},
  3608. {IWL_PCI_DEVICE(0x0894, 0x0026, iwl200_bg_cfg)},
  3609. {IWL_PCI_DEVICE(0x0895, 0x0226, iwl200_bg_cfg)},
  3610. {IWL_PCI_DEVICE(0x0894, 0x0426, iwl200_bg_cfg)},
  3611. /* 230 Series */
  3612. {IWL_PCI_DEVICE(0x0892, 0x0062, iwl230_bgn_cfg)},
  3613. {IWL_PCI_DEVICE(0x0893, 0x0262, iwl230_bgn_cfg)},
  3614. {IWL_PCI_DEVICE(0x0892, 0x0462, iwl230_bgn_cfg)},
  3615. {IWL_PCI_DEVICE(0x0892, 0x0066, iwl230_bg_cfg)},
  3616. {IWL_PCI_DEVICE(0x0893, 0x0266, iwl230_bg_cfg)},
  3617. {IWL_PCI_DEVICE(0x0892, 0x0466, iwl230_bg_cfg)},
  3618. {0}
  3619. };
  3620. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3621. static struct pci_driver iwl_driver = {
  3622. .name = DRV_NAME,
  3623. .id_table = iwl_hw_card_ids,
  3624. .probe = iwl_pci_probe,
  3625. .remove = __devexit_p(iwl_pci_remove),
  3626. .driver.pm = IWL_PM_OPS,
  3627. };
  3628. static int __init iwl_init(void)
  3629. {
  3630. int ret;
  3631. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3632. pr_info(DRV_COPYRIGHT "\n");
  3633. ret = iwlagn_rate_control_register();
  3634. if (ret) {
  3635. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3636. return ret;
  3637. }
  3638. ret = pci_register_driver(&iwl_driver);
  3639. if (ret) {
  3640. pr_err("Unable to initialize PCI module\n");
  3641. goto error_register;
  3642. }
  3643. return ret;
  3644. error_register:
  3645. iwlagn_rate_control_unregister();
  3646. return ret;
  3647. }
  3648. static void __exit iwl_exit(void)
  3649. {
  3650. pci_unregister_driver(&iwl_driver);
  3651. iwlagn_rate_control_unregister();
  3652. }
  3653. module_exit(iwl_exit);
  3654. module_init(iwl_init);
  3655. #ifdef CONFIG_IWLWIFI_DEBUG
  3656. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3657. MODULE_PARM_DESC(debug, "debug output mask");
  3658. #endif
  3659. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3660. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3661. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3662. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3663. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3664. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3665. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3666. int, S_IRUGO);
  3667. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3668. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3669. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3670. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3671. S_IRUGO);
  3672. MODULE_PARM_DESC(ucode_alternative,
  3673. "specify ucode alternative to use from ucode file");
  3674. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  3675. MODULE_PARM_DESC(antenna_coupling,
  3676. "specify antenna coupling in dB (defualt: 0 dB)");
  3677. module_param_named(bt_ch_inhibition, iwlagn_bt_ch_announce, bool, S_IRUGO);
  3678. MODULE_PARM_DESC(bt_ch_inhibition,
  3679. "Disable BT channel inhibition (default: enable)");
  3680. module_param_named(plcp_check, iwlagn_mod_params.plcp_check, bool, S_IRUGO);
  3681. MODULE_PARM_DESC(plcp_check, "Check plcp health (default: 1 [enabled])");
  3682. module_param_named(ack_check, iwlagn_mod_params.ack_check, bool, S_IRUGO);
  3683. MODULE_PARM_DESC(ack_check, "Check ack health (default: 0 [disabled])");