bnx2x_hsi.h 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920
  1. /* bnx2x_hsi.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2008 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. */
  9. #define PORT_0 0
  10. #define PORT_1 1
  11. #define PORT_MAX 2
  12. /****************************************************************************
  13. * Shared HW configuration *
  14. ****************************************************************************/
  15. struct shared_hw_cfg { /* NVRAM Offset */
  16. /* Up to 16 bytes of NULL-terminated string */
  17. u8 part_num[16]; /* 0x104 */
  18. u32 config; /* 0x114 */
  19. #define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
  20. #define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
  21. #define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
  22. #define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
  23. #define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
  24. #define SHARED_HW_CFG_PORT_SWAP 0x00000004
  25. #define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
  26. #define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
  27. #define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
  28. /* Whatever MFW found in NVM
  29. (if multiple found, priority order is: NC-SI, UMP, IPMI) */
  30. #define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
  31. #define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
  32. #define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
  33. #define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
  34. /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
  35. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  36. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
  37. /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
  38. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  39. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
  40. /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
  41. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  42. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
  43. #define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
  44. #define SHARED_HW_CFG_LED_MODE_SHIFT 16
  45. #define SHARED_HW_CFG_LED_MAC1 0x00000000
  46. #define SHARED_HW_CFG_LED_PHY1 0x00010000
  47. #define SHARED_HW_CFG_LED_PHY2 0x00020000
  48. #define SHARED_HW_CFG_LED_PHY3 0x00030000
  49. #define SHARED_HW_CFG_LED_MAC2 0x00040000
  50. #define SHARED_HW_CFG_LED_PHY4 0x00050000
  51. #define SHARED_HW_CFG_LED_PHY5 0x00060000
  52. #define SHARED_HW_CFG_LED_PHY6 0x00070000
  53. #define SHARED_HW_CFG_LED_MAC3 0x00080000
  54. #define SHARED_HW_CFG_LED_PHY7 0x00090000
  55. #define SHARED_HW_CFG_LED_PHY9 0x000a0000
  56. #define SHARED_HW_CFG_LED_PHY11 0x000b0000
  57. #define SHARED_HW_CFG_LED_MAC4 0x000c0000
  58. #define SHARED_HW_CFG_LED_PHY8 0x000d0000
  59. #define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
  60. #define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
  61. #define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
  62. #define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
  63. #define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
  64. #define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
  65. #define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
  66. #define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
  67. u32 config2; /* 0x118 */
  68. /* one time auto detect grace period (in sec) */
  69. #define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
  70. #define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
  71. #define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
  72. /* The default value for the core clock is 250MHz and it is
  73. achieved by setting the clock change to 4 */
  74. #define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
  75. #define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
  76. #define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
  77. #define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
  78. #define SHARED_HW_CFG_HIDE_PORT1 0x00002000
  79. u32 power_dissipated; /* 0x11c */
  80. #define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
  81. #define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
  82. #define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
  83. #define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
  84. #define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
  85. #define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
  86. #define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
  87. #define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
  88. u32 ump_nc_si_config; /* 0x120 */
  89. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
  90. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
  91. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
  92. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
  93. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
  94. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
  95. #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
  96. #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
  97. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
  98. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
  99. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
  100. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
  101. u32 board; /* 0x124 */
  102. #define SHARED_HW_CFG_BOARD_REV_MASK 0x00FF0000
  103. #define SHARED_HW_CFG_BOARD_REV_SHIFT 16
  104. #define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0F000000
  105. #define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
  106. #define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xF0000000
  107. #define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
  108. u32 reserved; /* 0x128 */
  109. };
  110. /****************************************************************************
  111. * Port HW configuration *
  112. ****************************************************************************/
  113. struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
  114. u32 pci_id;
  115. #define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
  116. #define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
  117. u32 pci_sub_id;
  118. #define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
  119. #define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
  120. u32 power_dissipated;
  121. #define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
  122. #define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
  123. #define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
  124. #define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
  125. #define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
  126. #define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
  127. #define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
  128. #define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
  129. u32 power_consumed;
  130. #define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
  131. #define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
  132. #define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
  133. #define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
  134. #define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
  135. #define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
  136. #define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
  137. #define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
  138. u32 mac_upper;
  139. #define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
  140. #define PORT_HW_CFG_UPPERMAC_SHIFT 0
  141. u32 mac_lower;
  142. u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
  143. u32 iscsi_mac_lower;
  144. u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
  145. u32 rdma_mac_lower;
  146. u32 serdes_config;
  147. /* for external PHY, or forced mode or during AN */
  148. #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0xffff0000
  149. #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 16
  150. #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0x0000ffff
  151. #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 0
  152. u16 serdes_tx_driver_pre_emphasis[16];
  153. u16 serdes_rx_driver_equalizer[16];
  154. u32 xgxs_config_lane0;
  155. u32 xgxs_config_lane1;
  156. u32 xgxs_config_lane2;
  157. u32 xgxs_config_lane3;
  158. /* for external PHY, or forced mode or during AN */
  159. #define PORT_HW_CFG_XGXS_TX_DRV_PRE_EMPHASIS_MASK 0xffff0000
  160. #define PORT_HW_CFG_XGXS_TX_DRV_PRE_EMPHASIS_SHIFT 16
  161. #define PORT_HW_CFG_XGXS_RX_DRV_EQUALIZER_MASK 0x0000ffff
  162. #define PORT_HW_CFG_XGXS_RX_DRV_EQUALIZER_SHIFT 0
  163. u16 xgxs_tx_driver_pre_emphasis_lane0[16];
  164. u16 xgxs_tx_driver_pre_emphasis_lane1[16];
  165. u16 xgxs_tx_driver_pre_emphasis_lane2[16];
  166. u16 xgxs_tx_driver_pre_emphasis_lane3[16];
  167. u16 xgxs_rx_driver_equalizer_lane0[16];
  168. u16 xgxs_rx_driver_equalizer_lane1[16];
  169. u16 xgxs_rx_driver_equalizer_lane2[16];
  170. u16 xgxs_rx_driver_equalizer_lane3[16];
  171. u32 lane_config;
  172. #define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
  173. #define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
  174. #define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
  175. #define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
  176. #define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
  177. #define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
  178. #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
  179. #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
  180. /* AN and forced */
  181. #define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
  182. /* forced only */
  183. #define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
  184. /* forced only */
  185. #define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
  186. /* forced only */
  187. #define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
  188. u32 external_phy_config;
  189. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
  190. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
  191. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
  192. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
  193. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
  194. #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
  195. #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
  196. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
  197. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
  198. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
  199. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
  200. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
  201. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
  202. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
  203. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
  204. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8276 0x00000600
  205. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
  206. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
  207. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
  208. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
  209. #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
  210. #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
  211. u32 speed_capability_mask;
  212. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
  213. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
  214. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
  215. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
  216. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
  217. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
  218. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
  219. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
  220. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
  221. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_12G 0x00800000
  222. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_12_5G 0x01000000
  223. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_13G 0x02000000
  224. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_15G 0x04000000
  225. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_16G 0x08000000
  226. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
  227. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
  228. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
  229. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
  230. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
  231. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
  232. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
  233. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
  234. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
  235. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
  236. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_12G 0x00000080
  237. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_12_5G 0x00000100
  238. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_13G 0x00000200
  239. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_15G 0x00000400
  240. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_16G 0x00000800
  241. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
  242. u32 reserved[2];
  243. };
  244. /****************************************************************************
  245. * Shared Feature configuration *
  246. ****************************************************************************/
  247. struct shared_feat_cfg { /* NVRAM Offset */
  248. u32 config; /* 0x450 */
  249. #define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
  250. #define SHARED_FEATURE_MF_MODE_DISABLED 0x00000100
  251. };
  252. /****************************************************************************
  253. * Port Feature configuration *
  254. ****************************************************************************/
  255. struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
  256. u32 config;
  257. #define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
  258. #define PORT_FEATURE_BAR1_SIZE_SHIFT 0
  259. #define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
  260. #define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
  261. #define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
  262. #define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
  263. #define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
  264. #define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
  265. #define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
  266. #define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
  267. #define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
  268. #define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
  269. #define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
  270. #define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
  271. #define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
  272. #define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
  273. #define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
  274. #define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
  275. #define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
  276. #define PORT_FEATURE_BAR2_SIZE_SHIFT 4
  277. #define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
  278. #define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
  279. #define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
  280. #define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
  281. #define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
  282. #define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
  283. #define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
  284. #define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
  285. #define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
  286. #define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
  287. #define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
  288. #define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
  289. #define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
  290. #define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
  291. #define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
  292. #define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
  293. #define PORT_FEATURE_EN_SIZE_MASK 0x07000000
  294. #define PORT_FEATURE_EN_SIZE_SHIFT 24
  295. #define PORT_FEATURE_WOL_ENABLED 0x01000000
  296. #define PORT_FEATURE_MBA_ENABLED 0x02000000
  297. #define PORT_FEATURE_MFW_ENABLED 0x04000000
  298. u32 wol_config;
  299. /* Default is used when driver sets to "auto" mode */
  300. #define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
  301. #define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
  302. #define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
  303. #define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
  304. #define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
  305. #define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
  306. #define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
  307. #define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
  308. #define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
  309. u32 mba_config;
  310. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000003
  311. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
  312. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
  313. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
  314. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
  315. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
  316. #define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
  317. #define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
  318. #define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
  319. #define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
  320. #define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
  321. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
  322. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
  323. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
  324. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
  325. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
  326. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
  327. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
  328. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
  329. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
  330. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
  331. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
  332. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
  333. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
  334. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
  335. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
  336. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
  337. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
  338. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
  339. #define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
  340. #define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
  341. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
  342. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
  343. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
  344. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
  345. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
  346. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
  347. #define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
  348. #define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
  349. #define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
  350. #define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
  351. #define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
  352. #define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
  353. #define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
  354. #define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
  355. #define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
  356. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
  357. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KX4 0x20000000
  358. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KR 0x24000000
  359. #define PORT_FEATURE_MBA_LINK_SPEED_12GBPS 0x28000000
  360. #define PORT_FEATURE_MBA_LINK_SPEED_12_5GBPS 0x2c000000
  361. #define PORT_FEATURE_MBA_LINK_SPEED_13GBPS 0x30000000
  362. #define PORT_FEATURE_MBA_LINK_SPEED_15GBPS 0x34000000
  363. #define PORT_FEATURE_MBA_LINK_SPEED_16GBPS 0x38000000
  364. u32 bmc_config;
  365. #define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
  366. #define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
  367. u32 mba_vlan_cfg;
  368. #define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
  369. #define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
  370. #define PORT_FEATURE_MBA_VLAN_EN 0x00010000
  371. u32 resource_cfg;
  372. #define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
  373. #define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
  374. #define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
  375. #define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
  376. #define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
  377. u32 smbus_config;
  378. /* Obsolete */
  379. #define PORT_FEATURE_SMBUS_EN 0x00000001
  380. #define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
  381. #define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
  382. u32 reserved1;
  383. u32 link_config; /* Used as HW defaults for the driver */
  384. #define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
  385. #define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
  386. /* (forced) low speed switch (< 10G) */
  387. #define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
  388. /* (forced) high speed switch (>= 10G) */
  389. #define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
  390. #define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
  391. #define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
  392. #define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
  393. #define PORT_FEATURE_LINK_SPEED_SHIFT 16
  394. #define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
  395. #define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
  396. #define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
  397. #define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
  398. #define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
  399. #define PORT_FEATURE_LINK_SPEED_1G 0x00050000
  400. #define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
  401. #define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
  402. #define PORT_FEATURE_LINK_SPEED_10G_KX4 0x00080000
  403. #define PORT_FEATURE_LINK_SPEED_10G_KR 0x00090000
  404. #define PORT_FEATURE_LINK_SPEED_12G 0x000a0000
  405. #define PORT_FEATURE_LINK_SPEED_12_5G 0x000b0000
  406. #define PORT_FEATURE_LINK_SPEED_13G 0x000c0000
  407. #define PORT_FEATURE_LINK_SPEED_15G 0x000d0000
  408. #define PORT_FEATURE_LINK_SPEED_16G 0x000e0000
  409. #define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
  410. #define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
  411. #define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
  412. #define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
  413. #define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
  414. #define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
  415. #define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
  416. /* The default for MCP link configuration,
  417. uses the same defines as link_config */
  418. u32 mfw_wol_link_cfg;
  419. u32 reserved[19];
  420. };
  421. /****************************************************************************
  422. * Device Information *
  423. ****************************************************************************/
  424. struct dev_info { /* size */
  425. u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
  426. struct shared_hw_cfg shared_hw_config; /* 40 */
  427. struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
  428. struct shared_feat_cfg shared_feature_config; /* 4 */
  429. struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
  430. };
  431. #define FUNC_0 0
  432. #define FUNC_1 1
  433. #define FUNC_2 2
  434. #define FUNC_3 3
  435. #define FUNC_4 4
  436. #define FUNC_5 5
  437. #define FUNC_6 6
  438. #define FUNC_7 7
  439. #define E1_FUNC_MAX 2
  440. #define E1H_FUNC_MAX 8
  441. #define VN_0 0
  442. #define VN_1 1
  443. #define VN_2 2
  444. #define VN_3 3
  445. #define E1VN_MAX 1
  446. #define E1HVN_MAX 4
  447. /* This value (in milliseconds) determines the frequency of the driver
  448. * issuing the PULSE message code. The firmware monitors this periodic
  449. * pulse to determine when to switch to an OS-absent mode. */
  450. #define DRV_PULSE_PERIOD_MS 250
  451. /* This value (in milliseconds) determines how long the driver should
  452. * wait for an acknowledgement from the firmware before timing out. Once
  453. * the firmware has timed out, the driver will assume there is no firmware
  454. * running and there won't be any firmware-driver synchronization during a
  455. * driver reset. */
  456. #define FW_ACK_TIME_OUT_MS 5000
  457. #define FW_ACK_POLL_TIME_MS 1
  458. #define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
  459. /* LED Blink rate that will achieve ~15.9Hz */
  460. #define LED_BLINK_RATE_VAL 480
  461. /****************************************************************************
  462. * Driver <-> FW Mailbox *
  463. ****************************************************************************/
  464. struct drv_port_mb {
  465. u32 link_status;
  466. /* Driver should update this field on any link change event */
  467. #define LINK_STATUS_LINK_FLAG_MASK 0x00000001
  468. #define LINK_STATUS_LINK_UP 0x00000001
  469. #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
  470. #define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
  471. #define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
  472. #define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
  473. #define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
  474. #define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
  475. #define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
  476. #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
  477. #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
  478. #define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
  479. #define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
  480. #define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
  481. #define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
  482. #define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
  483. #define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
  484. #define LINK_STATUS_SPEED_AND_DUPLEX_12GTFD (11<<1)
  485. #define LINK_STATUS_SPEED_AND_DUPLEX_12GXFD (11<<1)
  486. #define LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD (12<<1)
  487. #define LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD (12<<1)
  488. #define LINK_STATUS_SPEED_AND_DUPLEX_13GTFD (13<<1)
  489. #define LINK_STATUS_SPEED_AND_DUPLEX_13GXFD (13<<1)
  490. #define LINK_STATUS_SPEED_AND_DUPLEX_15GTFD (14<<1)
  491. #define LINK_STATUS_SPEED_AND_DUPLEX_15GXFD (14<<1)
  492. #define LINK_STATUS_SPEED_AND_DUPLEX_16GTFD (15<<1)
  493. #define LINK_STATUS_SPEED_AND_DUPLEX_16GXFD (15<<1)
  494. #define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
  495. #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
  496. #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
  497. #define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
  498. #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
  499. #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
  500. #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
  501. #define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
  502. #define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
  503. #define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
  504. #define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
  505. #define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
  506. #define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
  507. #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
  508. #define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
  509. #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
  510. #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
  511. #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
  512. #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
  513. #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
  514. #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
  515. #define LINK_STATUS_SERDES_LINK 0x00100000
  516. #define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
  517. #define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
  518. #define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
  519. #define LINK_STATUS_LINK_PARTNER_12GXFD_CAPABLE 0x01000000
  520. #define LINK_STATUS_LINK_PARTNER_12_5GXFD_CAPABLE 0x02000000
  521. #define LINK_STATUS_LINK_PARTNER_13GXFD_CAPABLE 0x04000000
  522. #define LINK_STATUS_LINK_PARTNER_15GXFD_CAPABLE 0x08000000
  523. #define LINK_STATUS_LINK_PARTNER_16GXFD_CAPABLE 0x10000000
  524. u32 port_stx;
  525. u32 stat_nig_timer;
  526. };
  527. struct drv_func_mb {
  528. u32 drv_mb_header;
  529. #define DRV_MSG_CODE_MASK 0xffff0000
  530. #define DRV_MSG_CODE_LOAD_REQ 0x10000000
  531. #define DRV_MSG_CODE_LOAD_DONE 0x11000000
  532. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
  533. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
  534. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
  535. #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
  536. #define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
  537. #define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
  538. #define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
  539. #define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
  540. #define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
  541. #define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
  542. #define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
  543. #define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
  544. #define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
  545. #define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
  546. #define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
  547. #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
  548. u32 drv_mb_param;
  549. u32 fw_mb_header;
  550. #define FW_MSG_CODE_MASK 0xffff0000
  551. #define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
  552. #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
  553. #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
  554. #define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
  555. #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
  556. #define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
  557. #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
  558. #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
  559. #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
  560. #define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
  561. #define FW_MSG_CODE_DIAG_REFUSE 0x50200000
  562. #define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
  563. #define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
  564. #define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
  565. #define FW_MSG_CODE_GET_KEY_DONE 0x80100000
  566. #define FW_MSG_CODE_NO_KEY 0x80f00000
  567. #define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
  568. #define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
  569. #define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
  570. #define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
  571. #define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
  572. #define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
  573. #define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
  574. #define FW_MSG_CODE_LIC_RESPONSE 0xff020000
  575. #define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
  576. #define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
  577. #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
  578. u32 fw_mb_param;
  579. u32 drv_pulse_mb;
  580. #define DRV_PULSE_SEQ_MASK 0x00007fff
  581. #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
  582. /* The system time is in the format of
  583. * (year-2001)*12*32 + month*32 + day. */
  584. #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
  585. /* Indicate to the firmware not to go into the
  586. * OS-absent when it is not getting driver pulse.
  587. * This is used for debugging as well for PXE(MBA). */
  588. u32 mcp_pulse_mb;
  589. #define MCP_PULSE_SEQ_MASK 0x00007fff
  590. #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
  591. /* Indicates to the driver not to assert due to lack
  592. * of MCP response */
  593. #define MCP_EVENT_MASK 0xffff0000
  594. #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
  595. u32 iscsi_boot_signature;
  596. u32 iscsi_boot_block_offset;
  597. u32 drv_status;
  598. #define DRV_STATUS_PMF 0x00000001
  599. u32 virt_mac_upper;
  600. #define VIRT_MAC_SIGN_MASK 0xffff0000
  601. #define VIRT_MAC_SIGNATURE 0x564d0000
  602. u32 virt_mac_lower;
  603. };
  604. /****************************************************************************
  605. * Management firmware state *
  606. ****************************************************************************/
  607. /* Allocate 440 bytes for management firmware */
  608. #define MGMTFW_STATE_WORD_SIZE 110
  609. struct mgmtfw_state {
  610. u32 opaque[MGMTFW_STATE_WORD_SIZE];
  611. };
  612. /****************************************************************************
  613. * Multi-Function configuration *
  614. ****************************************************************************/
  615. struct shared_mf_cfg {
  616. u32 clp_mb;
  617. #define SHARED_MF_CLP_SET_DEFAULT 0x00000000
  618. /* set by CLP */
  619. #define SHARED_MF_CLP_EXIT 0x00000001
  620. /* set by MCP */
  621. #define SHARED_MF_CLP_EXIT_DONE 0x00010000
  622. };
  623. struct port_mf_cfg {
  624. u32 dynamic_cfg; /* device control channel */
  625. #define PORT_MF_CFG_OUTER_VLAN_TAG_MASK 0x0000ffff
  626. #define PORT_MF_CFG_OUTER_VLAN_TAG_SHIFT 0
  627. #define PORT_MF_CFG_DYNAMIC_CFG_ENABLED 0x00010000
  628. #define PORT_MF_CFG_DYNAMIC_CFG_DEFAULT 0x00000000
  629. u32 reserved[3];
  630. };
  631. struct func_mf_cfg {
  632. u32 config;
  633. /* E/R/I/D */
  634. /* function 0 of each port cannot be hidden */
  635. #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
  636. #define FUNC_MF_CFG_PROTOCOL_MASK 0x00000007
  637. #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
  638. #define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
  639. #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
  640. #define FUNC_MF_CFG_PROTOCOL_DEFAULT\
  641. FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
  642. #define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
  643. /* PRI */
  644. /* 0 - low priority, 3 - high priority */
  645. #define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
  646. #define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
  647. #define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
  648. /* MINBW, MAXBW */
  649. /* value range - 0..100, increments in 100Mbps */
  650. #define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
  651. #define FUNC_MF_CFG_MIN_BW_SHIFT 16
  652. #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
  653. #define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
  654. #define FUNC_MF_CFG_MAX_BW_SHIFT 24
  655. #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
  656. u32 mac_upper; /* MAC */
  657. #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
  658. #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
  659. #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
  660. u32 mac_lower;
  661. #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
  662. u32 e1hov_tag; /* VNI */
  663. #define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
  664. #define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
  665. #define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
  666. u32 reserved[2];
  667. };
  668. struct mf_cfg {
  669. struct shared_mf_cfg shared_mf_config;
  670. struct port_mf_cfg port_mf_config[PORT_MAX];
  671. #if defined(b710)
  672. struct func_mf_cfg func_mf_config[E1_FUNC_MAX];
  673. #else
  674. struct func_mf_cfg func_mf_config[E1H_FUNC_MAX];
  675. #endif
  676. };
  677. /****************************************************************************
  678. * Shared Memory Region *
  679. ****************************************************************************/
  680. struct shmem_region { /* SharedMem Offset (size) */
  681. u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
  682. #define SHR_MEM_FORMAT_REV_ID ('A'<<24)
  683. #define SHR_MEM_FORMAT_REV_MASK 0xff000000
  684. /* validity bits */
  685. #define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
  686. #define SHR_MEM_VALIDITY_MB 0x00200000
  687. #define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
  688. #define SHR_MEM_VALIDITY_RESERVED 0x00000007
  689. /* One licensing bit should be set */
  690. #define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
  691. #define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
  692. #define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
  693. #define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
  694. /* Active MFW */
  695. #define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
  696. #define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
  697. #define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
  698. #define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
  699. #define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
  700. #define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
  701. struct dev_info dev_info; /* 0x8 (0x438) */
  702. u8 reserved[52*PORT_MAX];
  703. /* FW information (for internal FW use) */
  704. u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
  705. struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
  706. struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
  707. struct drv_func_mb func_mb[E1H_FUNC_MAX];
  708. struct mf_cfg mf_cfg;
  709. }; /* 0x6dc */
  710. struct emac_stats {
  711. u32 rx_stat_ifhcinoctets;
  712. u32 rx_stat_ifhcinbadoctets;
  713. u32 rx_stat_etherstatsfragments;
  714. u32 rx_stat_ifhcinucastpkts;
  715. u32 rx_stat_ifhcinmulticastpkts;
  716. u32 rx_stat_ifhcinbroadcastpkts;
  717. u32 rx_stat_dot3statsfcserrors;
  718. u32 rx_stat_dot3statsalignmenterrors;
  719. u32 rx_stat_dot3statscarriersenseerrors;
  720. u32 rx_stat_xonpauseframesreceived;
  721. u32 rx_stat_xoffpauseframesreceived;
  722. u32 rx_stat_maccontrolframesreceived;
  723. u32 rx_stat_xoffstateentered;
  724. u32 rx_stat_dot3statsframestoolong;
  725. u32 rx_stat_etherstatsjabbers;
  726. u32 rx_stat_etherstatsundersizepkts;
  727. u32 rx_stat_etherstatspkts64octets;
  728. u32 rx_stat_etherstatspkts65octetsto127octets;
  729. u32 rx_stat_etherstatspkts128octetsto255octets;
  730. u32 rx_stat_etherstatspkts256octetsto511octets;
  731. u32 rx_stat_etherstatspkts512octetsto1023octets;
  732. u32 rx_stat_etherstatspkts1024octetsto1522octets;
  733. u32 rx_stat_etherstatspktsover1522octets;
  734. u32 rx_stat_falsecarriererrors;
  735. u32 tx_stat_ifhcoutoctets;
  736. u32 tx_stat_ifhcoutbadoctets;
  737. u32 tx_stat_etherstatscollisions;
  738. u32 tx_stat_outxonsent;
  739. u32 tx_stat_outxoffsent;
  740. u32 tx_stat_flowcontroldone;
  741. u32 tx_stat_dot3statssinglecollisionframes;
  742. u32 tx_stat_dot3statsmultiplecollisionframes;
  743. u32 tx_stat_dot3statsdeferredtransmissions;
  744. u32 tx_stat_dot3statsexcessivecollisions;
  745. u32 tx_stat_dot3statslatecollisions;
  746. u32 tx_stat_ifhcoutucastpkts;
  747. u32 tx_stat_ifhcoutmulticastpkts;
  748. u32 tx_stat_ifhcoutbroadcastpkts;
  749. u32 tx_stat_etherstatspkts64octets;
  750. u32 tx_stat_etherstatspkts65octetsto127octets;
  751. u32 tx_stat_etherstatspkts128octetsto255octets;
  752. u32 tx_stat_etherstatspkts256octetsto511octets;
  753. u32 tx_stat_etherstatspkts512octetsto1023octets;
  754. u32 tx_stat_etherstatspkts1024octetsto1522octets;
  755. u32 tx_stat_etherstatspktsover1522octets;
  756. u32 tx_stat_dot3statsinternalmactransmiterrors;
  757. };
  758. struct bmac_stats {
  759. u32 tx_stat_gtpkt_lo;
  760. u32 tx_stat_gtpkt_hi;
  761. u32 tx_stat_gtxpf_lo;
  762. u32 tx_stat_gtxpf_hi;
  763. u32 tx_stat_gtfcs_lo;
  764. u32 tx_stat_gtfcs_hi;
  765. u32 tx_stat_gtmca_lo;
  766. u32 tx_stat_gtmca_hi;
  767. u32 tx_stat_gtbca_lo;
  768. u32 tx_stat_gtbca_hi;
  769. u32 tx_stat_gtfrg_lo;
  770. u32 tx_stat_gtfrg_hi;
  771. u32 tx_stat_gtovr_lo;
  772. u32 tx_stat_gtovr_hi;
  773. u32 tx_stat_gt64_lo;
  774. u32 tx_stat_gt64_hi;
  775. u32 tx_stat_gt127_lo;
  776. u32 tx_stat_gt127_hi;
  777. u32 tx_stat_gt255_lo;
  778. u32 tx_stat_gt255_hi;
  779. u32 tx_stat_gt511_lo;
  780. u32 tx_stat_gt511_hi;
  781. u32 tx_stat_gt1023_lo;
  782. u32 tx_stat_gt1023_hi;
  783. u32 tx_stat_gt1518_lo;
  784. u32 tx_stat_gt1518_hi;
  785. u32 tx_stat_gt2047_lo;
  786. u32 tx_stat_gt2047_hi;
  787. u32 tx_stat_gt4095_lo;
  788. u32 tx_stat_gt4095_hi;
  789. u32 tx_stat_gt9216_lo;
  790. u32 tx_stat_gt9216_hi;
  791. u32 tx_stat_gt16383_lo;
  792. u32 tx_stat_gt16383_hi;
  793. u32 tx_stat_gtmax_lo;
  794. u32 tx_stat_gtmax_hi;
  795. u32 tx_stat_gtufl_lo;
  796. u32 tx_stat_gtufl_hi;
  797. u32 tx_stat_gterr_lo;
  798. u32 tx_stat_gterr_hi;
  799. u32 tx_stat_gtbyt_lo;
  800. u32 tx_stat_gtbyt_hi;
  801. u32 rx_stat_gr64_lo;
  802. u32 rx_stat_gr64_hi;
  803. u32 rx_stat_gr127_lo;
  804. u32 rx_stat_gr127_hi;
  805. u32 rx_stat_gr255_lo;
  806. u32 rx_stat_gr255_hi;
  807. u32 rx_stat_gr511_lo;
  808. u32 rx_stat_gr511_hi;
  809. u32 rx_stat_gr1023_lo;
  810. u32 rx_stat_gr1023_hi;
  811. u32 rx_stat_gr1518_lo;
  812. u32 rx_stat_gr1518_hi;
  813. u32 rx_stat_gr2047_lo;
  814. u32 rx_stat_gr2047_hi;
  815. u32 rx_stat_gr4095_lo;
  816. u32 rx_stat_gr4095_hi;
  817. u32 rx_stat_gr9216_lo;
  818. u32 rx_stat_gr9216_hi;
  819. u32 rx_stat_gr16383_lo;
  820. u32 rx_stat_gr16383_hi;
  821. u32 rx_stat_grmax_lo;
  822. u32 rx_stat_grmax_hi;
  823. u32 rx_stat_grpkt_lo;
  824. u32 rx_stat_grpkt_hi;
  825. u32 rx_stat_grfcs_lo;
  826. u32 rx_stat_grfcs_hi;
  827. u32 rx_stat_grmca_lo;
  828. u32 rx_stat_grmca_hi;
  829. u32 rx_stat_grbca_lo;
  830. u32 rx_stat_grbca_hi;
  831. u32 rx_stat_grxcf_lo;
  832. u32 rx_stat_grxcf_hi;
  833. u32 rx_stat_grxpf_lo;
  834. u32 rx_stat_grxpf_hi;
  835. u32 rx_stat_grxuo_lo;
  836. u32 rx_stat_grxuo_hi;
  837. u32 rx_stat_grjbr_lo;
  838. u32 rx_stat_grjbr_hi;
  839. u32 rx_stat_grovr_lo;
  840. u32 rx_stat_grovr_hi;
  841. u32 rx_stat_grflr_lo;
  842. u32 rx_stat_grflr_hi;
  843. u32 rx_stat_grmeg_lo;
  844. u32 rx_stat_grmeg_hi;
  845. u32 rx_stat_grmeb_lo;
  846. u32 rx_stat_grmeb_hi;
  847. u32 rx_stat_grbyt_lo;
  848. u32 rx_stat_grbyt_hi;
  849. u32 rx_stat_grund_lo;
  850. u32 rx_stat_grund_hi;
  851. u32 rx_stat_grfrg_lo;
  852. u32 rx_stat_grfrg_hi;
  853. u32 rx_stat_grerb_lo;
  854. u32 rx_stat_grerb_hi;
  855. u32 rx_stat_grfre_lo;
  856. u32 rx_stat_grfre_hi;
  857. u32 rx_stat_gripj_lo;
  858. u32 rx_stat_gripj_hi;
  859. };
  860. union mac_stats {
  861. struct emac_stats emac_stats;
  862. struct bmac_stats bmac_stats;
  863. };
  864. struct mac_stx {
  865. /* in_bad_octets */
  866. u32 rx_stat_ifhcinbadoctets_hi;
  867. u32 rx_stat_ifhcinbadoctets_lo;
  868. /* out_bad_octets */
  869. u32 tx_stat_ifhcoutbadoctets_hi;
  870. u32 tx_stat_ifhcoutbadoctets_lo;
  871. /* crc_receive_errors */
  872. u32 rx_stat_dot3statsfcserrors_hi;
  873. u32 rx_stat_dot3statsfcserrors_lo;
  874. /* alignment_errors */
  875. u32 rx_stat_dot3statsalignmenterrors_hi;
  876. u32 rx_stat_dot3statsalignmenterrors_lo;
  877. /* carrier_sense_errors */
  878. u32 rx_stat_dot3statscarriersenseerrors_hi;
  879. u32 rx_stat_dot3statscarriersenseerrors_lo;
  880. /* false_carrier_detections */
  881. u32 rx_stat_falsecarriererrors_hi;
  882. u32 rx_stat_falsecarriererrors_lo;
  883. /* runt_packets_received */
  884. u32 rx_stat_etherstatsundersizepkts_hi;
  885. u32 rx_stat_etherstatsundersizepkts_lo;
  886. /* jabber_packets_received */
  887. u32 rx_stat_dot3statsframestoolong_hi;
  888. u32 rx_stat_dot3statsframestoolong_lo;
  889. /* error_runt_packets_received */
  890. u32 rx_stat_etherstatsfragments_hi;
  891. u32 rx_stat_etherstatsfragments_lo;
  892. /* error_jabber_packets_received */
  893. u32 rx_stat_etherstatsjabbers_hi;
  894. u32 rx_stat_etherstatsjabbers_lo;
  895. /* control_frames_received */
  896. u32 rx_stat_maccontrolframesreceived_hi;
  897. u32 rx_stat_maccontrolframesreceived_lo;
  898. u32 rx_stat_bmac_xpf_hi;
  899. u32 rx_stat_bmac_xpf_lo;
  900. u32 rx_stat_bmac_xcf_hi;
  901. u32 rx_stat_bmac_xcf_lo;
  902. /* xoff_state_entered */
  903. u32 rx_stat_xoffstateentered_hi;
  904. u32 rx_stat_xoffstateentered_lo;
  905. /* pause_xon_frames_received */
  906. u32 rx_stat_xonpauseframesreceived_hi;
  907. u32 rx_stat_xonpauseframesreceived_lo;
  908. /* pause_xoff_frames_received */
  909. u32 rx_stat_xoffpauseframesreceived_hi;
  910. u32 rx_stat_xoffpauseframesreceived_lo;
  911. /* pause_xon_frames_transmitted */
  912. u32 tx_stat_outxonsent_hi;
  913. u32 tx_stat_outxonsent_lo;
  914. /* pause_xoff_frames_transmitted */
  915. u32 tx_stat_outxoffsent_hi;
  916. u32 tx_stat_outxoffsent_lo;
  917. /* flow_control_done */
  918. u32 tx_stat_flowcontroldone_hi;
  919. u32 tx_stat_flowcontroldone_lo;
  920. /* ether_stats_collisions */
  921. u32 tx_stat_etherstatscollisions_hi;
  922. u32 tx_stat_etherstatscollisions_lo;
  923. /* single_collision_transmit_frames */
  924. u32 tx_stat_dot3statssinglecollisionframes_hi;
  925. u32 tx_stat_dot3statssinglecollisionframes_lo;
  926. /* multiple_collision_transmit_frames */
  927. u32 tx_stat_dot3statsmultiplecollisionframes_hi;
  928. u32 tx_stat_dot3statsmultiplecollisionframes_lo;
  929. /* deferred_transmissions */
  930. u32 tx_stat_dot3statsdeferredtransmissions_hi;
  931. u32 tx_stat_dot3statsdeferredtransmissions_lo;
  932. /* excessive_collision_frames */
  933. u32 tx_stat_dot3statsexcessivecollisions_hi;
  934. u32 tx_stat_dot3statsexcessivecollisions_lo;
  935. /* late_collision_frames */
  936. u32 tx_stat_dot3statslatecollisions_hi;
  937. u32 tx_stat_dot3statslatecollisions_lo;
  938. /* frames_transmitted_64_bytes */
  939. u32 tx_stat_etherstatspkts64octets_hi;
  940. u32 tx_stat_etherstatspkts64octets_lo;
  941. /* frames_transmitted_65_127_bytes */
  942. u32 tx_stat_etherstatspkts65octetsto127octets_hi;
  943. u32 tx_stat_etherstatspkts65octetsto127octets_lo;
  944. /* frames_transmitted_128_255_bytes */
  945. u32 tx_stat_etherstatspkts128octetsto255octets_hi;
  946. u32 tx_stat_etherstatspkts128octetsto255octets_lo;
  947. /* frames_transmitted_256_511_bytes */
  948. u32 tx_stat_etherstatspkts256octetsto511octets_hi;
  949. u32 tx_stat_etherstatspkts256octetsto511octets_lo;
  950. /* frames_transmitted_512_1023_bytes */
  951. u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
  952. u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
  953. /* frames_transmitted_1024_1522_bytes */
  954. u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
  955. u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
  956. /* frames_transmitted_1523_9022_bytes */
  957. u32 tx_stat_etherstatspktsover1522octets_hi;
  958. u32 tx_stat_etherstatspktsover1522octets_lo;
  959. u32 tx_stat_bmac_2047_hi;
  960. u32 tx_stat_bmac_2047_lo;
  961. u32 tx_stat_bmac_4095_hi;
  962. u32 tx_stat_bmac_4095_lo;
  963. u32 tx_stat_bmac_9216_hi;
  964. u32 tx_stat_bmac_9216_lo;
  965. u32 tx_stat_bmac_16383_hi;
  966. u32 tx_stat_bmac_16383_lo;
  967. /* internal_mac_transmit_errors */
  968. u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
  969. u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
  970. /* if_out_discards */
  971. u32 tx_stat_bmac_ufl_hi;
  972. u32 tx_stat_bmac_ufl_lo;
  973. };
  974. #define MAC_STX_IDX_MAX 2
  975. struct host_port_stats {
  976. u32 host_port_stats_start;
  977. struct mac_stx mac_stx[MAC_STX_IDX_MAX];
  978. u32 brb_drop_hi;
  979. u32 brb_drop_lo;
  980. u32 host_port_stats_end;
  981. };
  982. struct host_func_stats {
  983. u32 host_func_stats_start;
  984. u32 total_bytes_received_hi;
  985. u32 total_bytes_received_lo;
  986. u32 total_bytes_transmitted_hi;
  987. u32 total_bytes_transmitted_lo;
  988. u32 total_unicast_packets_received_hi;
  989. u32 total_unicast_packets_received_lo;
  990. u32 total_multicast_packets_received_hi;
  991. u32 total_multicast_packets_received_lo;
  992. u32 total_broadcast_packets_received_hi;
  993. u32 total_broadcast_packets_received_lo;
  994. u32 total_unicast_packets_transmitted_hi;
  995. u32 total_unicast_packets_transmitted_lo;
  996. u32 total_multicast_packets_transmitted_hi;
  997. u32 total_multicast_packets_transmitted_lo;
  998. u32 total_broadcast_packets_transmitted_hi;
  999. u32 total_broadcast_packets_transmitted_lo;
  1000. u32 valid_bytes_received_hi;
  1001. u32 valid_bytes_received_lo;
  1002. u32 host_func_stats_end;
  1003. };
  1004. #define BCM_5710_FW_MAJOR_VERSION 4
  1005. #define BCM_5710_FW_MINOR_VERSION 8
  1006. #define BCM_5710_FW_REVISION_VERSION 53
  1007. #define BCM_5710_FW_ENGINEERING_VERSION 0
  1008. #define BCM_5710_FW_COMPILE_FLAGS 1
  1009. /*
  1010. * attention bits
  1011. */
  1012. struct atten_def_status_block {
  1013. u32 attn_bits;
  1014. u32 attn_bits_ack;
  1015. u8 status_block_id;
  1016. u8 reserved0;
  1017. u16 attn_bits_index;
  1018. u32 reserved1;
  1019. };
  1020. /*
  1021. * common data for all protocols
  1022. */
  1023. struct doorbell_hdr {
  1024. u8 header;
  1025. #define DOORBELL_HDR_RX (0x1<<0)
  1026. #define DOORBELL_HDR_RX_SHIFT 0
  1027. #define DOORBELL_HDR_DB_TYPE (0x1<<1)
  1028. #define DOORBELL_HDR_DB_TYPE_SHIFT 1
  1029. #define DOORBELL_HDR_DPM_SIZE (0x3<<2)
  1030. #define DOORBELL_HDR_DPM_SIZE_SHIFT 2
  1031. #define DOORBELL_HDR_CONN_TYPE (0xF<<4)
  1032. #define DOORBELL_HDR_CONN_TYPE_SHIFT 4
  1033. };
  1034. /*
  1035. * doorbell message sent to the chip
  1036. */
  1037. struct doorbell {
  1038. #if defined(__BIG_ENDIAN)
  1039. u16 zero_fill2;
  1040. u8 zero_fill1;
  1041. struct doorbell_hdr header;
  1042. #elif defined(__LITTLE_ENDIAN)
  1043. struct doorbell_hdr header;
  1044. u8 zero_fill1;
  1045. u16 zero_fill2;
  1046. #endif
  1047. };
  1048. /*
  1049. * IGU driver acknowledgement register
  1050. */
  1051. struct igu_ack_register {
  1052. #if defined(__BIG_ENDIAN)
  1053. u16 sb_id_and_flags;
  1054. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
  1055. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
  1056. #define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
  1057. #define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
  1058. #define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
  1059. #define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
  1060. #define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
  1061. #define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
  1062. #define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
  1063. #define IGU_ACK_REGISTER_RESERVED_SHIFT 11
  1064. u16 status_block_index;
  1065. #elif defined(__LITTLE_ENDIAN)
  1066. u16 status_block_index;
  1067. u16 sb_id_and_flags;
  1068. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
  1069. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
  1070. #define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
  1071. #define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
  1072. #define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
  1073. #define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
  1074. #define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
  1075. #define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
  1076. #define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
  1077. #define IGU_ACK_REGISTER_RESERVED_SHIFT 11
  1078. #endif
  1079. };
  1080. /*
  1081. * Parser parsing flags field
  1082. */
  1083. struct parsing_flags {
  1084. u16 flags;
  1085. #define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
  1086. #define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
  1087. #define PARSING_FLAGS_VLAN (0x1<<1)
  1088. #define PARSING_FLAGS_VLAN_SHIFT 1
  1089. #define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
  1090. #define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
  1091. #define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
  1092. #define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
  1093. #define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
  1094. #define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
  1095. #define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
  1096. #define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
  1097. #define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
  1098. #define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
  1099. #define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
  1100. #define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
  1101. #define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
  1102. #define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
  1103. #define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
  1104. #define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
  1105. #define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
  1106. #define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
  1107. #define PARSING_FLAGS_LLC_SNAP (0x1<<13)
  1108. #define PARSING_FLAGS_LLC_SNAP_SHIFT 13
  1109. #define PARSING_FLAGS_RESERVED0 (0x3<<14)
  1110. #define PARSING_FLAGS_RESERVED0_SHIFT 14
  1111. };
  1112. struct regpair {
  1113. u32 lo;
  1114. u32 hi;
  1115. };
  1116. /*
  1117. * dmae command structure
  1118. */
  1119. struct dmae_command {
  1120. u32 opcode;
  1121. #define DMAE_COMMAND_SRC (0x1<<0)
  1122. #define DMAE_COMMAND_SRC_SHIFT 0
  1123. #define DMAE_COMMAND_DST (0x3<<1)
  1124. #define DMAE_COMMAND_DST_SHIFT 1
  1125. #define DMAE_COMMAND_C_DST (0x1<<3)
  1126. #define DMAE_COMMAND_C_DST_SHIFT 3
  1127. #define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
  1128. #define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
  1129. #define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
  1130. #define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
  1131. #define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
  1132. #define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
  1133. #define DMAE_COMMAND_ENDIANITY (0x3<<9)
  1134. #define DMAE_COMMAND_ENDIANITY_SHIFT 9
  1135. #define DMAE_COMMAND_PORT (0x1<<11)
  1136. #define DMAE_COMMAND_PORT_SHIFT 11
  1137. #define DMAE_COMMAND_CRC_RESET (0x1<<12)
  1138. #define DMAE_COMMAND_CRC_RESET_SHIFT 12
  1139. #define DMAE_COMMAND_SRC_RESET (0x1<<13)
  1140. #define DMAE_COMMAND_SRC_RESET_SHIFT 13
  1141. #define DMAE_COMMAND_DST_RESET (0x1<<14)
  1142. #define DMAE_COMMAND_DST_RESET_SHIFT 14
  1143. #define DMAE_COMMAND_E1HVN (0x3<<15)
  1144. #define DMAE_COMMAND_E1HVN_SHIFT 15
  1145. #define DMAE_COMMAND_RESERVED0 (0x7FFF<<17)
  1146. #define DMAE_COMMAND_RESERVED0_SHIFT 17
  1147. u32 src_addr_lo;
  1148. u32 src_addr_hi;
  1149. u32 dst_addr_lo;
  1150. u32 dst_addr_hi;
  1151. #if defined(__BIG_ENDIAN)
  1152. u16 reserved1;
  1153. u16 len;
  1154. #elif defined(__LITTLE_ENDIAN)
  1155. u16 len;
  1156. u16 reserved1;
  1157. #endif
  1158. u32 comp_addr_lo;
  1159. u32 comp_addr_hi;
  1160. u32 comp_val;
  1161. u32 crc32;
  1162. u32 crc32_c;
  1163. #if defined(__BIG_ENDIAN)
  1164. u16 crc16_c;
  1165. u16 crc16;
  1166. #elif defined(__LITTLE_ENDIAN)
  1167. u16 crc16;
  1168. u16 crc16_c;
  1169. #endif
  1170. #if defined(__BIG_ENDIAN)
  1171. u16 reserved2;
  1172. u16 crc_t10;
  1173. #elif defined(__LITTLE_ENDIAN)
  1174. u16 crc_t10;
  1175. u16 reserved2;
  1176. #endif
  1177. #if defined(__BIG_ENDIAN)
  1178. u16 xsum8;
  1179. u16 xsum16;
  1180. #elif defined(__LITTLE_ENDIAN)
  1181. u16 xsum16;
  1182. u16 xsum8;
  1183. #endif
  1184. };
  1185. struct double_regpair {
  1186. u32 regpair0_lo;
  1187. u32 regpair0_hi;
  1188. u32 regpair1_lo;
  1189. u32 regpair1_hi;
  1190. };
  1191. /*
  1192. * The eth storm context of Ustorm (configuration part)
  1193. */
  1194. struct ustorm_eth_st_context_config {
  1195. #if defined(__BIG_ENDIAN)
  1196. u8 flags;
  1197. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT (0x1<<0)
  1198. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT_SHIFT 0
  1199. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC (0x1<<1)
  1200. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC_SHIFT 1
  1201. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA (0x1<<2)
  1202. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA_SHIFT 2
  1203. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING (0x1<<3)
  1204. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING_SHIFT 3
  1205. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS (0x1<<4)
  1206. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS_SHIFT 4
  1207. #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0 (0x7<<5)
  1208. #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0_SHIFT 5
  1209. u8 status_block_id;
  1210. u8 clientId;
  1211. u8 sb_index_numbers;
  1212. #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER (0xF<<0)
  1213. #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT 0
  1214. #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER (0xF<<4)
  1215. #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT 4
  1216. #elif defined(__LITTLE_ENDIAN)
  1217. u8 sb_index_numbers;
  1218. #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER (0xF<<0)
  1219. #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT 0
  1220. #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER (0xF<<4)
  1221. #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT 4
  1222. u8 clientId;
  1223. u8 status_block_id;
  1224. u8 flags;
  1225. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT (0x1<<0)
  1226. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT_SHIFT 0
  1227. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC (0x1<<1)
  1228. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC_SHIFT 1
  1229. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA (0x1<<2)
  1230. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA_SHIFT 2
  1231. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING (0x1<<3)
  1232. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING_SHIFT 3
  1233. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS (0x1<<4)
  1234. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS_SHIFT 4
  1235. #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0 (0x7<<5)
  1236. #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0_SHIFT 5
  1237. #endif
  1238. #if defined(__BIG_ENDIAN)
  1239. u16 bd_buff_size;
  1240. u8 statistics_counter_id;
  1241. u8 mc_alignment_log_size;
  1242. #elif defined(__LITTLE_ENDIAN)
  1243. u8 mc_alignment_log_size;
  1244. u8 statistics_counter_id;
  1245. u16 bd_buff_size;
  1246. #endif
  1247. #if defined(__BIG_ENDIAN)
  1248. u8 __local_sge_prod;
  1249. u8 __local_bd_prod;
  1250. u16 sge_buff_size;
  1251. #elif defined(__LITTLE_ENDIAN)
  1252. u16 sge_buff_size;
  1253. u8 __local_bd_prod;
  1254. u8 __local_sge_prod;
  1255. #endif
  1256. u32 reserved;
  1257. u32 bd_page_base_lo;
  1258. u32 bd_page_base_hi;
  1259. u32 sge_page_base_lo;
  1260. u32 sge_page_base_hi;
  1261. };
  1262. /*
  1263. * The eth Rx Buffer Descriptor
  1264. */
  1265. struct eth_rx_bd {
  1266. u32 addr_lo;
  1267. u32 addr_hi;
  1268. };
  1269. /*
  1270. * The eth Rx SGE Descriptor
  1271. */
  1272. struct eth_rx_sge {
  1273. u32 addr_lo;
  1274. u32 addr_hi;
  1275. };
  1276. /*
  1277. * Local BDs and SGEs rings (in ETH)
  1278. */
  1279. struct eth_local_rx_rings {
  1280. struct eth_rx_bd __local_bd_ring[16];
  1281. struct eth_rx_sge __local_sge_ring[12];
  1282. };
  1283. /*
  1284. * The eth storm context of Ustorm
  1285. */
  1286. struct ustorm_eth_st_context {
  1287. struct ustorm_eth_st_context_config common;
  1288. struct eth_local_rx_rings __rings;
  1289. };
  1290. /*
  1291. * The eth storm context of Tstorm
  1292. */
  1293. struct tstorm_eth_st_context {
  1294. u32 __reserved0[28];
  1295. };
  1296. /*
  1297. * The eth aggregative context section of Xstorm
  1298. */
  1299. struct xstorm_eth_extra_ag_context_section {
  1300. #if defined(__BIG_ENDIAN)
  1301. u8 __tcp_agg_vars1;
  1302. u8 __reserved50;
  1303. u16 __mss;
  1304. #elif defined(__LITTLE_ENDIAN)
  1305. u16 __mss;
  1306. u8 __reserved50;
  1307. u8 __tcp_agg_vars1;
  1308. #endif
  1309. u32 __snd_nxt;
  1310. u32 __tx_wnd;
  1311. u32 __snd_una;
  1312. u32 __reserved53;
  1313. #if defined(__BIG_ENDIAN)
  1314. u8 __agg_val8_th;
  1315. u8 __agg_val8;
  1316. u16 __tcp_agg_vars2;
  1317. #elif defined(__LITTLE_ENDIAN)
  1318. u16 __tcp_agg_vars2;
  1319. u8 __agg_val8;
  1320. u8 __agg_val8_th;
  1321. #endif
  1322. u32 __reserved58;
  1323. u32 __reserved59;
  1324. u32 __reserved60;
  1325. u32 __reserved61;
  1326. #if defined(__BIG_ENDIAN)
  1327. u16 __agg_val7_th;
  1328. u16 __agg_val7;
  1329. #elif defined(__LITTLE_ENDIAN)
  1330. u16 __agg_val7;
  1331. u16 __agg_val7_th;
  1332. #endif
  1333. #if defined(__BIG_ENDIAN)
  1334. u8 __tcp_agg_vars5;
  1335. u8 __tcp_agg_vars4;
  1336. u8 __tcp_agg_vars3;
  1337. u8 __reserved62;
  1338. #elif defined(__LITTLE_ENDIAN)
  1339. u8 __reserved62;
  1340. u8 __tcp_agg_vars3;
  1341. u8 __tcp_agg_vars4;
  1342. u8 __tcp_agg_vars5;
  1343. #endif
  1344. u32 __tcp_agg_vars6;
  1345. #if defined(__BIG_ENDIAN)
  1346. u16 __agg_misc6;
  1347. u16 __tcp_agg_vars7;
  1348. #elif defined(__LITTLE_ENDIAN)
  1349. u16 __tcp_agg_vars7;
  1350. u16 __agg_misc6;
  1351. #endif
  1352. u32 __agg_val10;
  1353. u32 __agg_val10_th;
  1354. #if defined(__BIG_ENDIAN)
  1355. u16 __reserved3;
  1356. u8 __reserved2;
  1357. u8 __da_only_cnt;
  1358. #elif defined(__LITTLE_ENDIAN)
  1359. u8 __da_only_cnt;
  1360. u8 __reserved2;
  1361. u16 __reserved3;
  1362. #endif
  1363. };
  1364. /*
  1365. * The eth aggregative context of Xstorm
  1366. */
  1367. struct xstorm_eth_ag_context {
  1368. #if defined(__BIG_ENDIAN)
  1369. u16 __bd_prod;
  1370. u8 __agg_vars1;
  1371. u8 __state;
  1372. #elif defined(__LITTLE_ENDIAN)
  1373. u8 __state;
  1374. u8 __agg_vars1;
  1375. u16 __bd_prod;
  1376. #endif
  1377. #if defined(__BIG_ENDIAN)
  1378. u8 cdu_reserved;
  1379. u8 __agg_vars4;
  1380. u8 __agg_vars3;
  1381. u8 __agg_vars2;
  1382. #elif defined(__LITTLE_ENDIAN)
  1383. u8 __agg_vars2;
  1384. u8 __agg_vars3;
  1385. u8 __agg_vars4;
  1386. u8 cdu_reserved;
  1387. #endif
  1388. u32 __more_packets_to_send;
  1389. #if defined(__BIG_ENDIAN)
  1390. u16 __agg_vars5;
  1391. u16 __agg_val4_th;
  1392. #elif defined(__LITTLE_ENDIAN)
  1393. u16 __agg_val4_th;
  1394. u16 __agg_vars5;
  1395. #endif
  1396. struct xstorm_eth_extra_ag_context_section __extra_section;
  1397. #if defined(__BIG_ENDIAN)
  1398. u16 __agg_vars7;
  1399. u8 __agg_val3_th;
  1400. u8 __agg_vars6;
  1401. #elif defined(__LITTLE_ENDIAN)
  1402. u8 __agg_vars6;
  1403. u8 __agg_val3_th;
  1404. u16 __agg_vars7;
  1405. #endif
  1406. #if defined(__BIG_ENDIAN)
  1407. u16 __agg_val11_th;
  1408. u16 __agg_val11;
  1409. #elif defined(__LITTLE_ENDIAN)
  1410. u16 __agg_val11;
  1411. u16 __agg_val11_th;
  1412. #endif
  1413. #if defined(__BIG_ENDIAN)
  1414. u8 __reserved1;
  1415. u8 __agg_val6_th;
  1416. u16 __agg_val9;
  1417. #elif defined(__LITTLE_ENDIAN)
  1418. u16 __agg_val9;
  1419. u8 __agg_val6_th;
  1420. u8 __reserved1;
  1421. #endif
  1422. #if defined(__BIG_ENDIAN)
  1423. u16 __agg_val2_th;
  1424. u16 __agg_val2;
  1425. #elif defined(__LITTLE_ENDIAN)
  1426. u16 __agg_val2;
  1427. u16 __agg_val2_th;
  1428. #endif
  1429. u32 __agg_vars8;
  1430. #if defined(__BIG_ENDIAN)
  1431. u16 __agg_misc0;
  1432. u16 __agg_val4;
  1433. #elif defined(__LITTLE_ENDIAN)
  1434. u16 __agg_val4;
  1435. u16 __agg_misc0;
  1436. #endif
  1437. #if defined(__BIG_ENDIAN)
  1438. u8 __agg_val3;
  1439. u8 __agg_val6;
  1440. u8 __agg_val5_th;
  1441. u8 __agg_val5;
  1442. #elif defined(__LITTLE_ENDIAN)
  1443. u8 __agg_val5;
  1444. u8 __agg_val5_th;
  1445. u8 __agg_val6;
  1446. u8 __agg_val3;
  1447. #endif
  1448. #if defined(__BIG_ENDIAN)
  1449. u16 __agg_misc1;
  1450. u16 __bd_ind_max_val;
  1451. #elif defined(__LITTLE_ENDIAN)
  1452. u16 __bd_ind_max_val;
  1453. u16 __agg_misc1;
  1454. #endif
  1455. u32 __reserved57;
  1456. u32 __agg_misc4;
  1457. u32 __agg_misc5;
  1458. };
  1459. /*
  1460. * The eth aggregative context section of Tstorm
  1461. */
  1462. struct tstorm_eth_extra_ag_context_section {
  1463. u32 __agg_val1;
  1464. #if defined(__BIG_ENDIAN)
  1465. u8 __tcp_agg_vars2;
  1466. u8 __agg_val3;
  1467. u16 __agg_val2;
  1468. #elif defined(__LITTLE_ENDIAN)
  1469. u16 __agg_val2;
  1470. u8 __agg_val3;
  1471. u8 __tcp_agg_vars2;
  1472. #endif
  1473. #if defined(__BIG_ENDIAN)
  1474. u16 __agg_val5;
  1475. u8 __agg_val6;
  1476. u8 __tcp_agg_vars3;
  1477. #elif defined(__LITTLE_ENDIAN)
  1478. u8 __tcp_agg_vars3;
  1479. u8 __agg_val6;
  1480. u16 __agg_val5;
  1481. #endif
  1482. u32 __reserved63;
  1483. u32 __reserved64;
  1484. u32 __reserved65;
  1485. u32 __reserved66;
  1486. u32 __reserved67;
  1487. u32 __tcp_agg_vars1;
  1488. u32 __reserved61;
  1489. u32 __reserved62;
  1490. u32 __reserved2;
  1491. };
  1492. /*
  1493. * The eth aggregative context of Tstorm
  1494. */
  1495. struct tstorm_eth_ag_context {
  1496. #if defined(__BIG_ENDIAN)
  1497. u16 __reserved54;
  1498. u8 __agg_vars1;
  1499. u8 __state;
  1500. #elif defined(__LITTLE_ENDIAN)
  1501. u8 __state;
  1502. u8 __agg_vars1;
  1503. u16 __reserved54;
  1504. #endif
  1505. #if defined(__BIG_ENDIAN)
  1506. u16 __agg_val4;
  1507. u16 __agg_vars2;
  1508. #elif defined(__LITTLE_ENDIAN)
  1509. u16 __agg_vars2;
  1510. u16 __agg_val4;
  1511. #endif
  1512. struct tstorm_eth_extra_ag_context_section __extra_section;
  1513. };
  1514. /*
  1515. * The eth aggregative context of Cstorm
  1516. */
  1517. struct cstorm_eth_ag_context {
  1518. u32 __agg_vars1;
  1519. #if defined(__BIG_ENDIAN)
  1520. u8 __aux1_th;
  1521. u8 __aux1_val;
  1522. u16 __agg_vars2;
  1523. #elif defined(__LITTLE_ENDIAN)
  1524. u16 __agg_vars2;
  1525. u8 __aux1_val;
  1526. u8 __aux1_th;
  1527. #endif
  1528. u32 __num_of_treated_packet;
  1529. u32 __last_packet_treated;
  1530. #if defined(__BIG_ENDIAN)
  1531. u16 __reserved58;
  1532. u16 __reserved57;
  1533. #elif defined(__LITTLE_ENDIAN)
  1534. u16 __reserved57;
  1535. u16 __reserved58;
  1536. #endif
  1537. #if defined(__BIG_ENDIAN)
  1538. u8 __reserved62;
  1539. u8 __reserved61;
  1540. u8 __reserved60;
  1541. u8 __reserved59;
  1542. #elif defined(__LITTLE_ENDIAN)
  1543. u8 __reserved59;
  1544. u8 __reserved60;
  1545. u8 __reserved61;
  1546. u8 __reserved62;
  1547. #endif
  1548. #if defined(__BIG_ENDIAN)
  1549. u16 __reserved64;
  1550. u16 __reserved63;
  1551. #elif defined(__LITTLE_ENDIAN)
  1552. u16 __reserved63;
  1553. u16 __reserved64;
  1554. #endif
  1555. u32 __reserved65;
  1556. #if defined(__BIG_ENDIAN)
  1557. u16 __agg_vars3;
  1558. u16 __rq_inv_cnt;
  1559. #elif defined(__LITTLE_ENDIAN)
  1560. u16 __rq_inv_cnt;
  1561. u16 __agg_vars3;
  1562. #endif
  1563. #if defined(__BIG_ENDIAN)
  1564. u16 __packet_index_th;
  1565. u16 __packet_index;
  1566. #elif defined(__LITTLE_ENDIAN)
  1567. u16 __packet_index;
  1568. u16 __packet_index_th;
  1569. #endif
  1570. };
  1571. /*
  1572. * The eth aggregative context of Ustorm
  1573. */
  1574. struct ustorm_eth_ag_context {
  1575. #if defined(__BIG_ENDIAN)
  1576. u8 __aux_counter_flags;
  1577. u8 __agg_vars2;
  1578. u8 __agg_vars1;
  1579. u8 __state;
  1580. #elif defined(__LITTLE_ENDIAN)
  1581. u8 __state;
  1582. u8 __agg_vars1;
  1583. u8 __agg_vars2;
  1584. u8 __aux_counter_flags;
  1585. #endif
  1586. #if defined(__BIG_ENDIAN)
  1587. u8 cdu_usage;
  1588. u8 __agg_misc2;
  1589. u16 __agg_misc1;
  1590. #elif defined(__LITTLE_ENDIAN)
  1591. u16 __agg_misc1;
  1592. u8 __agg_misc2;
  1593. u8 cdu_usage;
  1594. #endif
  1595. u32 __agg_misc4;
  1596. #if defined(__BIG_ENDIAN)
  1597. u8 __agg_val3_th;
  1598. u8 __agg_val3;
  1599. u16 __agg_misc3;
  1600. #elif defined(__LITTLE_ENDIAN)
  1601. u16 __agg_misc3;
  1602. u8 __agg_val3;
  1603. u8 __agg_val3_th;
  1604. #endif
  1605. u32 __agg_val1;
  1606. u32 __agg_misc4_th;
  1607. #if defined(__BIG_ENDIAN)
  1608. u16 __agg_val2_th;
  1609. u16 __agg_val2;
  1610. #elif defined(__LITTLE_ENDIAN)
  1611. u16 __agg_val2;
  1612. u16 __agg_val2_th;
  1613. #endif
  1614. #if defined(__BIG_ENDIAN)
  1615. u16 __reserved2;
  1616. u8 __decision_rules;
  1617. u8 __decision_rule_enable_bits;
  1618. #elif defined(__LITTLE_ENDIAN)
  1619. u8 __decision_rule_enable_bits;
  1620. u8 __decision_rules;
  1621. u16 __reserved2;
  1622. #endif
  1623. };
  1624. /*
  1625. * Timers connection context
  1626. */
  1627. struct timers_block_context {
  1628. u32 __reserved_0;
  1629. u32 __reserved_1;
  1630. u32 __reserved_2;
  1631. u32 flags;
  1632. #define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
  1633. #define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
  1634. #define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
  1635. #define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
  1636. #define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
  1637. #define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
  1638. };
  1639. /*
  1640. * structure for easy accessibility to assembler
  1641. */
  1642. struct eth_tx_bd_flags {
  1643. u8 as_bitfield;
  1644. #define ETH_TX_BD_FLAGS_VLAN_TAG (0x1<<0)
  1645. #define ETH_TX_BD_FLAGS_VLAN_TAG_SHIFT 0
  1646. #define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<1)
  1647. #define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 1
  1648. #define ETH_TX_BD_FLAGS_TCP_CSUM (0x1<<2)
  1649. #define ETH_TX_BD_FLAGS_TCP_CSUM_SHIFT 2
  1650. #define ETH_TX_BD_FLAGS_END_BD (0x1<<3)
  1651. #define ETH_TX_BD_FLAGS_END_BD_SHIFT 3
  1652. #define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
  1653. #define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
  1654. #define ETH_TX_BD_FLAGS_HDR_POOL (0x1<<5)
  1655. #define ETH_TX_BD_FLAGS_HDR_POOL_SHIFT 5
  1656. #define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
  1657. #define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
  1658. #define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
  1659. #define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
  1660. };
  1661. /*
  1662. * The eth Tx Buffer Descriptor
  1663. */
  1664. struct eth_tx_bd {
  1665. u32 addr_lo;
  1666. u32 addr_hi;
  1667. u16 nbd;
  1668. u16 nbytes;
  1669. u16 vlan;
  1670. struct eth_tx_bd_flags bd_flags;
  1671. u8 general_data;
  1672. #define ETH_TX_BD_HDR_NBDS (0x3F<<0)
  1673. #define ETH_TX_BD_HDR_NBDS_SHIFT 0
  1674. #define ETH_TX_BD_ETH_ADDR_TYPE (0x3<<6)
  1675. #define ETH_TX_BD_ETH_ADDR_TYPE_SHIFT 6
  1676. };
  1677. /*
  1678. * Tx parsing BD structure for ETH,Relevant in START
  1679. */
  1680. struct eth_tx_parse_bd {
  1681. u8 global_data;
  1682. #define ETH_TX_PARSE_BD_IP_HDR_START_OFFSET (0xF<<0)
  1683. #define ETH_TX_PARSE_BD_IP_HDR_START_OFFSET_SHIFT 0
  1684. #define ETH_TX_PARSE_BD_CS_ANY_FLG (0x1<<4)
  1685. #define ETH_TX_PARSE_BD_CS_ANY_FLG_SHIFT 4
  1686. #define ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
  1687. #define ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
  1688. #define ETH_TX_PARSE_BD_LLC_SNAP_EN (0x1<<6)
  1689. #define ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT 6
  1690. #define ETH_TX_PARSE_BD_NS_FLG (0x1<<7)
  1691. #define ETH_TX_PARSE_BD_NS_FLG_SHIFT 7
  1692. u8 tcp_flags;
  1693. #define ETH_TX_PARSE_BD_FIN_FLG (0x1<<0)
  1694. #define ETH_TX_PARSE_BD_FIN_FLG_SHIFT 0
  1695. #define ETH_TX_PARSE_BD_SYN_FLG (0x1<<1)
  1696. #define ETH_TX_PARSE_BD_SYN_FLG_SHIFT 1
  1697. #define ETH_TX_PARSE_BD_RST_FLG (0x1<<2)
  1698. #define ETH_TX_PARSE_BD_RST_FLG_SHIFT 2
  1699. #define ETH_TX_PARSE_BD_PSH_FLG (0x1<<3)
  1700. #define ETH_TX_PARSE_BD_PSH_FLG_SHIFT 3
  1701. #define ETH_TX_PARSE_BD_ACK_FLG (0x1<<4)
  1702. #define ETH_TX_PARSE_BD_ACK_FLG_SHIFT 4
  1703. #define ETH_TX_PARSE_BD_URG_FLG (0x1<<5)
  1704. #define ETH_TX_PARSE_BD_URG_FLG_SHIFT 5
  1705. #define ETH_TX_PARSE_BD_ECE_FLG (0x1<<6)
  1706. #define ETH_TX_PARSE_BD_ECE_FLG_SHIFT 6
  1707. #define ETH_TX_PARSE_BD_CWR_FLG (0x1<<7)
  1708. #define ETH_TX_PARSE_BD_CWR_FLG_SHIFT 7
  1709. u8 ip_hlen;
  1710. s8 cs_offset;
  1711. u16 total_hlen;
  1712. u16 lso_mss;
  1713. u16 tcp_pseudo_csum;
  1714. u16 ip_id;
  1715. u32 tcp_send_seq;
  1716. };
  1717. /*
  1718. * The last BD in the BD memory will hold a pointer to the next BD memory
  1719. */
  1720. struct eth_tx_next_bd {
  1721. u32 addr_lo;
  1722. u32 addr_hi;
  1723. u8 reserved[8];
  1724. };
  1725. /*
  1726. * union for 3 Bd types
  1727. */
  1728. union eth_tx_bd_types {
  1729. struct eth_tx_bd reg_bd;
  1730. struct eth_tx_parse_bd parse_bd;
  1731. struct eth_tx_next_bd next_bd;
  1732. };
  1733. /*
  1734. * The eth storm context of Xstorm
  1735. */
  1736. struct xstorm_eth_st_context {
  1737. u32 tx_bd_page_base_lo;
  1738. u32 tx_bd_page_base_hi;
  1739. #if defined(__BIG_ENDIAN)
  1740. u16 tx_bd_cons;
  1741. u8 statistics_data;
  1742. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID (0x7F<<0)
  1743. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID_SHIFT 0
  1744. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE (0x1<<7)
  1745. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE_SHIFT 7
  1746. u8 __local_tx_bd_prod;
  1747. #elif defined(__LITTLE_ENDIAN)
  1748. u8 __local_tx_bd_prod;
  1749. u8 statistics_data;
  1750. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID (0x7F<<0)
  1751. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID_SHIFT 0
  1752. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE (0x1<<7)
  1753. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE_SHIFT 7
  1754. u16 tx_bd_cons;
  1755. #endif
  1756. u32 db_data_addr_lo;
  1757. u32 db_data_addr_hi;
  1758. u32 __pkt_cons;
  1759. u32 __gso_next;
  1760. u32 is_eth_conn_1b;
  1761. union eth_tx_bd_types __bds[13];
  1762. };
  1763. /*
  1764. * The eth storm context of Cstorm
  1765. */
  1766. struct cstorm_eth_st_context {
  1767. #if defined(__BIG_ENDIAN)
  1768. u16 __reserved0;
  1769. u8 sb_index_number;
  1770. u8 status_block_id;
  1771. #elif defined(__LITTLE_ENDIAN)
  1772. u8 status_block_id;
  1773. u8 sb_index_number;
  1774. u16 __reserved0;
  1775. #endif
  1776. u32 __reserved1[3];
  1777. };
  1778. /*
  1779. * Ethernet connection context
  1780. */
  1781. struct eth_context {
  1782. struct ustorm_eth_st_context ustorm_st_context;
  1783. struct tstorm_eth_st_context tstorm_st_context;
  1784. struct xstorm_eth_ag_context xstorm_ag_context;
  1785. struct tstorm_eth_ag_context tstorm_ag_context;
  1786. struct cstorm_eth_ag_context cstorm_ag_context;
  1787. struct ustorm_eth_ag_context ustorm_ag_context;
  1788. struct timers_block_context timers_context;
  1789. struct xstorm_eth_st_context xstorm_st_context;
  1790. struct cstorm_eth_st_context cstorm_st_context;
  1791. };
  1792. /*
  1793. * Ethernet doorbell
  1794. */
  1795. struct eth_tx_doorbell {
  1796. #if defined(__BIG_ENDIAN)
  1797. u16 npackets;
  1798. u8 params;
  1799. #define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
  1800. #define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
  1801. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
  1802. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
  1803. #define ETH_TX_DOORBELL_SPARE (0x1<<7)
  1804. #define ETH_TX_DOORBELL_SPARE_SHIFT 7
  1805. struct doorbell_hdr hdr;
  1806. #elif defined(__LITTLE_ENDIAN)
  1807. struct doorbell_hdr hdr;
  1808. u8 params;
  1809. #define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
  1810. #define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
  1811. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
  1812. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
  1813. #define ETH_TX_DOORBELL_SPARE (0x1<<7)
  1814. #define ETH_TX_DOORBELL_SPARE_SHIFT 7
  1815. u16 npackets;
  1816. #endif
  1817. };
  1818. /*
  1819. * ustorm status block
  1820. */
  1821. struct ustorm_def_status_block {
  1822. u16 index_values[HC_USTORM_DEF_SB_NUM_INDICES];
  1823. u16 status_block_index;
  1824. u8 func;
  1825. u8 status_block_id;
  1826. u32 __flags;
  1827. };
  1828. /*
  1829. * cstorm status block
  1830. */
  1831. struct cstorm_def_status_block {
  1832. u16 index_values[HC_CSTORM_DEF_SB_NUM_INDICES];
  1833. u16 status_block_index;
  1834. u8 func;
  1835. u8 status_block_id;
  1836. u32 __flags;
  1837. };
  1838. /*
  1839. * xstorm status block
  1840. */
  1841. struct xstorm_def_status_block {
  1842. u16 index_values[HC_XSTORM_DEF_SB_NUM_INDICES];
  1843. u16 status_block_index;
  1844. u8 func;
  1845. u8 status_block_id;
  1846. u32 __flags;
  1847. };
  1848. /*
  1849. * tstorm status block
  1850. */
  1851. struct tstorm_def_status_block {
  1852. u16 index_values[HC_TSTORM_DEF_SB_NUM_INDICES];
  1853. u16 status_block_index;
  1854. u8 func;
  1855. u8 status_block_id;
  1856. u32 __flags;
  1857. };
  1858. /*
  1859. * host status block
  1860. */
  1861. struct host_def_status_block {
  1862. struct atten_def_status_block atten_status_block;
  1863. struct ustorm_def_status_block u_def_status_block;
  1864. struct cstorm_def_status_block c_def_status_block;
  1865. struct xstorm_def_status_block x_def_status_block;
  1866. struct tstorm_def_status_block t_def_status_block;
  1867. };
  1868. /*
  1869. * ustorm status block
  1870. */
  1871. struct ustorm_status_block {
  1872. u16 index_values[HC_USTORM_SB_NUM_INDICES];
  1873. u16 status_block_index;
  1874. u8 func;
  1875. u8 status_block_id;
  1876. u32 __flags;
  1877. };
  1878. /*
  1879. * cstorm status block
  1880. */
  1881. struct cstorm_status_block {
  1882. u16 index_values[HC_CSTORM_SB_NUM_INDICES];
  1883. u16 status_block_index;
  1884. u8 func;
  1885. u8 status_block_id;
  1886. u32 __flags;
  1887. };
  1888. /*
  1889. * host status block
  1890. */
  1891. struct host_status_block {
  1892. struct ustorm_status_block u_status_block;
  1893. struct cstorm_status_block c_status_block;
  1894. };
  1895. /*
  1896. * The data for RSS setup ramrod
  1897. */
  1898. struct eth_client_setup_ramrod_data {
  1899. u32 client_id;
  1900. u8 is_rdma;
  1901. u8 is_fcoe;
  1902. u16 reserved1;
  1903. };
  1904. /*
  1905. * L2 dynamic host coalescing init parameters
  1906. */
  1907. struct eth_dynamic_hc_config {
  1908. u32 threshold[3];
  1909. u8 hc_timeout[4];
  1910. };
  1911. /*
  1912. * regular eth FP CQE parameters struct
  1913. */
  1914. struct eth_fast_path_rx_cqe {
  1915. u8 type_error_flags;
  1916. #define ETH_FAST_PATH_RX_CQE_TYPE (0x1<<0)
  1917. #define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
  1918. #define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<1)
  1919. #define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 1
  1920. #define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<2)
  1921. #define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 2
  1922. #define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<3)
  1923. #define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 3
  1924. #define ETH_FAST_PATH_RX_CQE_START_FLG (0x1<<4)
  1925. #define ETH_FAST_PATH_RX_CQE_START_FLG_SHIFT 4
  1926. #define ETH_FAST_PATH_RX_CQE_END_FLG (0x1<<5)
  1927. #define ETH_FAST_PATH_RX_CQE_END_FLG_SHIFT 5
  1928. #define ETH_FAST_PATH_RX_CQE_RESERVED0 (0x3<<6)
  1929. #define ETH_FAST_PATH_RX_CQE_RESERVED0_SHIFT 6
  1930. u8 status_flags;
  1931. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
  1932. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
  1933. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
  1934. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
  1935. #define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
  1936. #define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
  1937. #define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
  1938. #define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
  1939. #define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
  1940. #define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
  1941. #define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
  1942. #define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
  1943. u8 placement_offset;
  1944. u8 queue_index;
  1945. u32 rss_hash_result;
  1946. u16 vlan_tag;
  1947. u16 pkt_len;
  1948. u16 len_on_bd;
  1949. struct parsing_flags pars_flags;
  1950. u16 sgl[8];
  1951. };
  1952. /*
  1953. * The data for RSS setup ramrod
  1954. */
  1955. struct eth_halt_ramrod_data {
  1956. u32 client_id;
  1957. u32 reserved0;
  1958. };
  1959. /*
  1960. * The data for statistics query ramrod
  1961. */
  1962. struct eth_query_ramrod_data {
  1963. #if defined(__BIG_ENDIAN)
  1964. u8 reserved0;
  1965. u8 collect_port;
  1966. u16 drv_counter;
  1967. #elif defined(__LITTLE_ENDIAN)
  1968. u16 drv_counter;
  1969. u8 collect_port;
  1970. u8 reserved0;
  1971. #endif
  1972. u32 ctr_id_vector;
  1973. };
  1974. /*
  1975. * Place holder for ramrods protocol specific data
  1976. */
  1977. struct ramrod_data {
  1978. u32 data_lo;
  1979. u32 data_hi;
  1980. };
  1981. /*
  1982. * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
  1983. */
  1984. union eth_ramrod_data {
  1985. struct ramrod_data general;
  1986. };
  1987. /*
  1988. * Rx Last BD in page (in ETH)
  1989. */
  1990. struct eth_rx_bd_next_page {
  1991. u32 addr_lo;
  1992. u32 addr_hi;
  1993. u8 reserved[8];
  1994. };
  1995. /*
  1996. * Eth Rx Cqe structure- general structure for ramrods
  1997. */
  1998. struct common_ramrod_eth_rx_cqe {
  1999. u8 ramrod_type;
  2000. #define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x1<<0)
  2001. #define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
  2002. #define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x7F<<1)
  2003. #define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 1
  2004. u8 conn_type;
  2005. u16 reserved1;
  2006. u32 conn_and_cmd_data;
  2007. #define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
  2008. #define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
  2009. #define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
  2010. #define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
  2011. struct ramrod_data protocol_data;
  2012. u32 reserved2[4];
  2013. };
  2014. /*
  2015. * Rx Last CQE in page (in ETH)
  2016. */
  2017. struct eth_rx_cqe_next_page {
  2018. u32 addr_lo;
  2019. u32 addr_hi;
  2020. u32 reserved[6];
  2021. };
  2022. /*
  2023. * union for all eth rx cqe types (fix their sizes)
  2024. */
  2025. union eth_rx_cqe {
  2026. struct eth_fast_path_rx_cqe fast_path_cqe;
  2027. struct common_ramrod_eth_rx_cqe ramrod_cqe;
  2028. struct eth_rx_cqe_next_page next_page_cqe;
  2029. };
  2030. /*
  2031. * common data for all protocols
  2032. */
  2033. struct spe_hdr {
  2034. u32 conn_and_cmd_data;
  2035. #define SPE_HDR_CID (0xFFFFFF<<0)
  2036. #define SPE_HDR_CID_SHIFT 0
  2037. #define SPE_HDR_CMD_ID (0xFF<<24)
  2038. #define SPE_HDR_CMD_ID_SHIFT 24
  2039. u16 type;
  2040. #define SPE_HDR_CONN_TYPE (0xFF<<0)
  2041. #define SPE_HDR_CONN_TYPE_SHIFT 0
  2042. #define SPE_HDR_COMMON_RAMROD (0xFF<<8)
  2043. #define SPE_HDR_COMMON_RAMROD_SHIFT 8
  2044. u16 reserved;
  2045. };
  2046. /*
  2047. * Ethernet slow path element
  2048. */
  2049. union eth_specific_data {
  2050. u8 protocol_data[8];
  2051. struct regpair mac_config_addr;
  2052. struct eth_client_setup_ramrod_data client_setup_ramrod_data;
  2053. struct eth_halt_ramrod_data halt_ramrod_data;
  2054. struct regpair leading_cqe_addr;
  2055. struct regpair update_data_addr;
  2056. struct eth_query_ramrod_data query_ramrod_data;
  2057. };
  2058. /*
  2059. * Ethernet slow path element
  2060. */
  2061. struct eth_spe {
  2062. struct spe_hdr hdr;
  2063. union eth_specific_data data;
  2064. };
  2065. /*
  2066. * doorbell data in host memory
  2067. */
  2068. struct eth_tx_db_data {
  2069. u32 packets_prod;
  2070. u16 bds_prod;
  2071. u16 reserved;
  2072. };
  2073. /*
  2074. * Common configuration parameters per function in Tstorm
  2075. */
  2076. struct tstorm_eth_function_common_config {
  2077. #if defined(__BIG_ENDIAN)
  2078. u8 leading_client_id;
  2079. u8 rss_result_mask;
  2080. u16 config_flags;
  2081. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
  2082. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
  2083. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
  2084. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
  2085. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
  2086. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
  2087. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
  2088. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
  2089. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
  2090. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
  2091. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE (0x1<<7)
  2092. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE_SHIFT 7
  2093. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM (0x1<<8)
  2094. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM_SHIFT 8
  2095. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM (0x1<<9)
  2096. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM_SHIFT 9
  2097. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x3F<<10)
  2098. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 10
  2099. #elif defined(__LITTLE_ENDIAN)
  2100. u16 config_flags;
  2101. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
  2102. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
  2103. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
  2104. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
  2105. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
  2106. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
  2107. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
  2108. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
  2109. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
  2110. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
  2111. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE (0x1<<7)
  2112. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE_SHIFT 7
  2113. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM (0x1<<8)
  2114. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM_SHIFT 8
  2115. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM (0x1<<9)
  2116. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM_SHIFT 9
  2117. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x3F<<10)
  2118. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 10
  2119. u8 rss_result_mask;
  2120. u8 leading_client_id;
  2121. #endif
  2122. u16 vlan_id[2];
  2123. };
  2124. /*
  2125. * parameters for eth update ramrod
  2126. */
  2127. struct eth_update_ramrod_data {
  2128. struct tstorm_eth_function_common_config func_config;
  2129. u8 indirectionTable[128];
  2130. };
  2131. /*
  2132. * MAC filtering configuration command header
  2133. */
  2134. struct mac_configuration_hdr {
  2135. u8 length;
  2136. u8 offset;
  2137. u16 client_id;
  2138. u32 reserved1;
  2139. };
  2140. /*
  2141. * MAC address in list for ramrod
  2142. */
  2143. struct tstorm_cam_entry {
  2144. u16 lsb_mac_addr;
  2145. u16 middle_mac_addr;
  2146. u16 msb_mac_addr;
  2147. u16 flags;
  2148. #define TSTORM_CAM_ENTRY_PORT_ID (0x1<<0)
  2149. #define TSTORM_CAM_ENTRY_PORT_ID_SHIFT 0
  2150. #define TSTORM_CAM_ENTRY_RSRVVAL0 (0x7<<1)
  2151. #define TSTORM_CAM_ENTRY_RSRVVAL0_SHIFT 1
  2152. #define TSTORM_CAM_ENTRY_RESERVED0 (0xFFF<<4)
  2153. #define TSTORM_CAM_ENTRY_RESERVED0_SHIFT 4
  2154. };
  2155. /*
  2156. * MAC filtering: CAM target table entry
  2157. */
  2158. struct tstorm_cam_target_table_entry {
  2159. u8 flags;
  2160. #define TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST (0x1<<0)
  2161. #define TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST_SHIFT 0
  2162. #define TSTORM_CAM_TARGET_TABLE_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<1)
  2163. #define TSTORM_CAM_TARGET_TABLE_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 1
  2164. #define TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE (0x1<<2)
  2165. #define TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE_SHIFT 2
  2166. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RDMA_MAC (0x1<<3)
  2167. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RDMA_MAC_SHIFT 3
  2168. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RESERVED0 (0xF<<4)
  2169. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RESERVED0_SHIFT 4
  2170. u8 client_id;
  2171. u16 vlan_id;
  2172. };
  2173. /*
  2174. * MAC address in list for ramrod
  2175. */
  2176. struct mac_configuration_entry {
  2177. struct tstorm_cam_entry cam_entry;
  2178. struct tstorm_cam_target_table_entry target_table_entry;
  2179. };
  2180. /*
  2181. * MAC filtering configuration command
  2182. */
  2183. struct mac_configuration_cmd {
  2184. struct mac_configuration_hdr hdr;
  2185. struct mac_configuration_entry config_table[64];
  2186. };
  2187. /*
  2188. * MAC address in list for ramrod
  2189. */
  2190. struct mac_configuration_entry_e1h {
  2191. u16 lsb_mac_addr;
  2192. u16 middle_mac_addr;
  2193. u16 msb_mac_addr;
  2194. u16 vlan_id;
  2195. u16 e1hov_id;
  2196. u8 client_id;
  2197. u8 flags;
  2198. #define MAC_CONFIGURATION_ENTRY_E1H_PORT (0x1<<0)
  2199. #define MAC_CONFIGURATION_ENTRY_E1H_PORT_SHIFT 0
  2200. #define MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE (0x1<<1)
  2201. #define MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE_SHIFT 1
  2202. #define MAC_CONFIGURATION_ENTRY_E1H_RDMA_MAC (0x1<<2)
  2203. #define MAC_CONFIGURATION_ENTRY_E1H_RDMA_MAC_SHIFT 2
  2204. #define MAC_CONFIGURATION_ENTRY_E1H_RESERVED0 (0x1F<<3)
  2205. #define MAC_CONFIGURATION_ENTRY_E1H_RESERVED0_SHIFT 3
  2206. };
  2207. /*
  2208. * MAC filtering configuration command
  2209. */
  2210. struct mac_configuration_cmd_e1h {
  2211. struct mac_configuration_hdr hdr;
  2212. struct mac_configuration_entry_e1h config_table[32];
  2213. };
  2214. /*
  2215. * approximate-match multicast filtering for E1H per function in Tstorm
  2216. */
  2217. struct tstorm_eth_approximate_match_multicast_filtering {
  2218. u32 mcast_add_hash_bit_array[8];
  2219. };
  2220. /*
  2221. * Configuration parameters per client in Tstorm
  2222. */
  2223. struct tstorm_eth_client_config {
  2224. #if defined(__BIG_ENDIAN)
  2225. u8 max_sges_for_packet;
  2226. u8 statistics_counter_id;
  2227. u16 mtu;
  2228. #elif defined(__LITTLE_ENDIAN)
  2229. u16 mtu;
  2230. u8 statistics_counter_id;
  2231. u8 max_sges_for_packet;
  2232. #endif
  2233. #if defined(__BIG_ENDIAN)
  2234. u16 drop_flags;
  2235. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR (0x1<<0)
  2236. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR_SHIFT 0
  2237. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR (0x1<<1)
  2238. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR_SHIFT 1
  2239. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0 (0x1<<2)
  2240. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0_SHIFT 2
  2241. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR (0x1<<3)
  2242. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR_SHIFT 3
  2243. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1 (0xFFF<<4)
  2244. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1_SHIFT 4
  2245. u16 config_flags;
  2246. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE (0x1<<0)
  2247. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE_SHIFT 0
  2248. #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE (0x1<<1)
  2249. #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE_SHIFT 1
  2250. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE (0x1<<2)
  2251. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE_SHIFT 2
  2252. #define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING (0x1<<3)
  2253. #define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING_SHIFT 3
  2254. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0 (0xFFF<<4)
  2255. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0_SHIFT 4
  2256. #elif defined(__LITTLE_ENDIAN)
  2257. u16 config_flags;
  2258. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE (0x1<<0)
  2259. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE_SHIFT 0
  2260. #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE (0x1<<1)
  2261. #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE_SHIFT 1
  2262. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE (0x1<<2)
  2263. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE_SHIFT 2
  2264. #define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING (0x1<<3)
  2265. #define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING_SHIFT 3
  2266. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0 (0xFFF<<4)
  2267. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0_SHIFT 4
  2268. u16 drop_flags;
  2269. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR (0x1<<0)
  2270. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR_SHIFT 0
  2271. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR (0x1<<1)
  2272. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR_SHIFT 1
  2273. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0 (0x1<<2)
  2274. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0_SHIFT 2
  2275. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR (0x1<<3)
  2276. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR_SHIFT 3
  2277. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1 (0xFFF<<4)
  2278. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1_SHIFT 4
  2279. #endif
  2280. };
  2281. /*
  2282. * MAC filtering configuration parameters per port in Tstorm
  2283. */
  2284. struct tstorm_eth_mac_filter_config {
  2285. u32 ucast_drop_all;
  2286. u32 ucast_accept_all;
  2287. u32 mcast_drop_all;
  2288. u32 mcast_accept_all;
  2289. u32 bcast_drop_all;
  2290. u32 bcast_accept_all;
  2291. u32 strict_vlan;
  2292. u32 vlan_filter[2];
  2293. u32 reserved;
  2294. };
  2295. /*
  2296. * common flag to indicate existance of TPA.
  2297. */
  2298. struct tstorm_eth_tpa_exist {
  2299. #if defined(__BIG_ENDIAN)
  2300. u16 reserved1;
  2301. u8 reserved0;
  2302. u8 tpa_exist;
  2303. #elif defined(__LITTLE_ENDIAN)
  2304. u8 tpa_exist;
  2305. u8 reserved0;
  2306. u16 reserved1;
  2307. #endif
  2308. u32 reserved2;
  2309. };
  2310. /*
  2311. * rx rings pause data for E1h only
  2312. */
  2313. struct ustorm_eth_rx_pause_data_e1h {
  2314. #if defined(__BIG_ENDIAN)
  2315. u16 bd_thr_low;
  2316. u16 cqe_thr_low;
  2317. #elif defined(__LITTLE_ENDIAN)
  2318. u16 cqe_thr_low;
  2319. u16 bd_thr_low;
  2320. #endif
  2321. #if defined(__BIG_ENDIAN)
  2322. u16 cos;
  2323. u16 sge_thr_low;
  2324. #elif defined(__LITTLE_ENDIAN)
  2325. u16 sge_thr_low;
  2326. u16 cos;
  2327. #endif
  2328. #if defined(__BIG_ENDIAN)
  2329. u16 bd_thr_high;
  2330. u16 cqe_thr_high;
  2331. #elif defined(__LITTLE_ENDIAN)
  2332. u16 cqe_thr_high;
  2333. u16 bd_thr_high;
  2334. #endif
  2335. #if defined(__BIG_ENDIAN)
  2336. u16 reserved0;
  2337. u16 sge_thr_high;
  2338. #elif defined(__LITTLE_ENDIAN)
  2339. u16 sge_thr_high;
  2340. u16 reserved0;
  2341. #endif
  2342. };
  2343. /*
  2344. * Three RX producers for ETH
  2345. */
  2346. struct ustorm_eth_rx_producers {
  2347. #if defined(__BIG_ENDIAN)
  2348. u16 bd_prod;
  2349. u16 cqe_prod;
  2350. #elif defined(__LITTLE_ENDIAN)
  2351. u16 cqe_prod;
  2352. u16 bd_prod;
  2353. #endif
  2354. #if defined(__BIG_ENDIAN)
  2355. u16 reserved;
  2356. u16 sge_prod;
  2357. #elif defined(__LITTLE_ENDIAN)
  2358. u16 sge_prod;
  2359. u16 reserved;
  2360. #endif
  2361. };
  2362. /*
  2363. * per-port SAFC demo variables
  2364. */
  2365. struct cmng_flags_per_port {
  2366. u8 con_number[NUM_OF_PROTOCOLS];
  2367. u32 cmng_enables;
  2368. #define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
  2369. #define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
  2370. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
  2371. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
  2372. #define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL (0x1<<2)
  2373. #define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL_SHIFT 2
  2374. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL (0x1<<3)
  2375. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL_SHIFT 3
  2376. #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<4)
  2377. #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 4
  2378. #define __CMNG_FLAGS_PER_PORT_RESERVED0 (0x7FFFFFF<<5)
  2379. #define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 5
  2380. };
  2381. /*
  2382. * per-port rate shaping variables
  2383. */
  2384. struct rate_shaping_vars_per_port {
  2385. u32 rs_periodic_timeout;
  2386. u32 rs_threshold;
  2387. };
  2388. /*
  2389. * per-port fairness variables
  2390. */
  2391. struct fairness_vars_per_port {
  2392. u32 upper_bound;
  2393. u32 fair_threshold;
  2394. u32 fairness_timeout;
  2395. };
  2396. /*
  2397. * per-port SAFC variables
  2398. */
  2399. struct safc_struct_per_port {
  2400. #if defined(__BIG_ENDIAN)
  2401. u16 __reserved1;
  2402. u8 __reserved0;
  2403. u8 safc_timeout_usec;
  2404. #elif defined(__LITTLE_ENDIAN)
  2405. u8 safc_timeout_usec;
  2406. u8 __reserved0;
  2407. u16 __reserved1;
  2408. #endif
  2409. u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
  2410. };
  2411. /*
  2412. * Per-port congestion management variables
  2413. */
  2414. struct cmng_struct_per_port {
  2415. struct rate_shaping_vars_per_port rs_vars;
  2416. struct fairness_vars_per_port fair_vars;
  2417. struct safc_struct_per_port safc_vars;
  2418. struct cmng_flags_per_port flags;
  2419. };
  2420. /*
  2421. * Protocol-common statistics collected by the Xstorm (per client)
  2422. */
  2423. struct xstorm_per_client_stats {
  2424. struct regpair total_sent_bytes;
  2425. u32 total_sent_pkts;
  2426. u32 unicast_pkts_sent;
  2427. struct regpair unicast_bytes_sent;
  2428. struct regpair multicast_bytes_sent;
  2429. u32 multicast_pkts_sent;
  2430. u32 broadcast_pkts_sent;
  2431. struct regpair broadcast_bytes_sent;
  2432. u16 stats_counter;
  2433. u16 reserved0;
  2434. u32 reserved1;
  2435. };
  2436. /*
  2437. * Common statistics collected by the Xstorm (per port)
  2438. */
  2439. struct xstorm_common_stats {
  2440. struct xstorm_per_client_stats client_statistics[MAX_X_STAT_COUNTER_ID];
  2441. };
  2442. /*
  2443. * Protocol-common statistics collected by the Tstorm (per port)
  2444. */
  2445. struct tstorm_per_port_stats {
  2446. u32 mac_filter_discard;
  2447. u32 xxoverflow_discard;
  2448. u32 brb_truncate_discard;
  2449. u32 mac_discard;
  2450. };
  2451. /*
  2452. * Protocol-common statistics collected by the Tstorm (per client)
  2453. */
  2454. struct tstorm_per_client_stats {
  2455. struct regpair total_rcv_bytes;
  2456. struct regpair rcv_unicast_bytes;
  2457. struct regpair rcv_broadcast_bytes;
  2458. struct regpair rcv_multicast_bytes;
  2459. struct regpair rcv_error_bytes;
  2460. u32 checksum_discard;
  2461. u32 packets_too_big_discard;
  2462. u32 total_rcv_pkts;
  2463. u32 rcv_unicast_pkts;
  2464. u32 rcv_broadcast_pkts;
  2465. u32 rcv_multicast_pkts;
  2466. u32 no_buff_discard;
  2467. u32 ttl0_discard;
  2468. u16 stats_counter;
  2469. u16 reserved0;
  2470. u32 reserved1;
  2471. };
  2472. /*
  2473. * Protocol-common statistics collected by the Tstorm
  2474. */
  2475. struct tstorm_common_stats {
  2476. struct tstorm_per_port_stats port_statistics;
  2477. struct tstorm_per_client_stats client_statistics[MAX_T_STAT_COUNTER_ID];
  2478. };
  2479. /*
  2480. * Protocol-common statistics collected by the Ustorm (per client)
  2481. */
  2482. struct ustorm_per_client_stats {
  2483. struct regpair ucast_no_buff_bytes;
  2484. struct regpair mcast_no_buff_bytes;
  2485. struct regpair bcast_no_buff_bytes;
  2486. __le32 ucast_no_buff_pkts;
  2487. __le32 mcast_no_buff_pkts;
  2488. __le32 bcast_no_buff_pkts;
  2489. __le16 stats_counter;
  2490. __le16 reserved0;
  2491. };
  2492. /*
  2493. * Protocol-common statistics collected by the Ustorm
  2494. */
  2495. struct ustorm_common_stats {
  2496. struct ustorm_per_client_stats client_statistics[MAX_U_STAT_COUNTER_ID];
  2497. };
  2498. /*
  2499. * Eth statistics query structure for the eth_stats_query ramrod
  2500. */
  2501. struct eth_stats_query {
  2502. struct xstorm_common_stats xstorm_common;
  2503. struct tstorm_common_stats tstorm_common;
  2504. struct ustorm_common_stats ustorm_common;
  2505. };
  2506. /*
  2507. * per-vnic fairness variables
  2508. */
  2509. struct fairness_vars_per_vn {
  2510. u32 cos_credit_delta[MAX_COS_NUMBER];
  2511. u32 protocol_credit_delta[NUM_OF_PROTOCOLS];
  2512. u32 vn_credit_delta;
  2513. u32 __reserved0;
  2514. };
  2515. /*
  2516. * FW version stored in the Xstorm RAM
  2517. */
  2518. struct fw_version {
  2519. #if defined(__BIG_ENDIAN)
  2520. u8 engineering;
  2521. u8 revision;
  2522. u8 minor;
  2523. u8 major;
  2524. #elif defined(__LITTLE_ENDIAN)
  2525. u8 major;
  2526. u8 minor;
  2527. u8 revision;
  2528. u8 engineering;
  2529. #endif
  2530. u32 flags;
  2531. #define FW_VERSION_OPTIMIZED (0x1<<0)
  2532. #define FW_VERSION_OPTIMIZED_SHIFT 0
  2533. #define FW_VERSION_BIG_ENDIEN (0x1<<1)
  2534. #define FW_VERSION_BIG_ENDIEN_SHIFT 1
  2535. #define FW_VERSION_CHIP_VERSION (0x3<<2)
  2536. #define FW_VERSION_CHIP_VERSION_SHIFT 2
  2537. #define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
  2538. #define __FW_VERSION_RESERVED_SHIFT 4
  2539. };
  2540. /*
  2541. * FW version stored in first line of pram
  2542. */
  2543. struct pram_fw_version {
  2544. u8 major;
  2545. u8 minor;
  2546. u8 revision;
  2547. u8 engineering;
  2548. u8 flags;
  2549. #define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
  2550. #define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
  2551. #define PRAM_FW_VERSION_STORM_ID (0x3<<1)
  2552. #define PRAM_FW_VERSION_STORM_ID_SHIFT 1
  2553. #define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
  2554. #define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
  2555. #define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
  2556. #define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
  2557. #define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
  2558. #define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
  2559. };
  2560. /*
  2561. * a single rate shaping counter. can be used as protocol or vnic counter
  2562. */
  2563. struct rate_shaping_counter {
  2564. u32 quota;
  2565. #if defined(__BIG_ENDIAN)
  2566. u16 __reserved0;
  2567. u16 rate;
  2568. #elif defined(__LITTLE_ENDIAN)
  2569. u16 rate;
  2570. u16 __reserved0;
  2571. #endif
  2572. };
  2573. /*
  2574. * per-vnic rate shaping variables
  2575. */
  2576. struct rate_shaping_vars_per_vn {
  2577. struct rate_shaping_counter protocol_counters[NUM_OF_PROTOCOLS];
  2578. struct rate_shaping_counter vn_counter;
  2579. };
  2580. /*
  2581. * The send queue element
  2582. */
  2583. struct slow_path_element {
  2584. struct spe_hdr hdr;
  2585. u8 protocol_data[8];
  2586. };
  2587. /*
  2588. * eth/toe flags that indicate if to query
  2589. */
  2590. struct stats_indication_flags {
  2591. u32 collect_eth;
  2592. u32 collect_toe;
  2593. };