emulate.c 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "x86.h"
  34. #include "tss.h"
  35. /*
  36. * Opcode effective-address decode tables.
  37. * Note that we only emulate instructions that have at least one memory
  38. * operand (excluding implicit stack references). We assume that stack
  39. * references and instruction fetches will never occur in special memory
  40. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  41. * not be handled.
  42. */
  43. /* Operand sizes: 8-bit operands or specified/overridden size. */
  44. #define ByteOp (1<<0) /* 8-bit operands. */
  45. /* Destination operand type. */
  46. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  47. #define DstReg (2<<1) /* Register operand. */
  48. #define DstMem (3<<1) /* Memory operand. */
  49. #define DstAcc (4<<1) /* Destination Accumulator */
  50. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  51. #define DstMem64 (6<<1) /* 64bit memory operand */
  52. #define DstMask (7<<1)
  53. /* Source operand type. */
  54. #define SrcNone (0<<4) /* No source operand. */
  55. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  56. #define SrcReg (1<<4) /* Register operand. */
  57. #define SrcMem (2<<4) /* Memory operand. */
  58. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  59. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  60. #define SrcImm (5<<4) /* Immediate operand. */
  61. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  62. #define SrcOne (7<<4) /* Implied '1' */
  63. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  64. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  65. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  66. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  67. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  68. #define SrcMask (0xf<<4)
  69. /* Generic ModRM decode. */
  70. #define ModRM (1<<8)
  71. /* Destination is only written; never read. */
  72. #define Mov (1<<9)
  73. #define BitOp (1<<10)
  74. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  75. #define String (1<<12) /* String instruction (rep capable) */
  76. #define Stack (1<<13) /* Stack instruction (push/pop) */
  77. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  78. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  79. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  80. /* Misc flags */
  81. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  82. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  83. #define No64 (1<<28)
  84. /* Source 2 operand type */
  85. #define Src2None (0<<29)
  86. #define Src2CL (1<<29)
  87. #define Src2ImmByte (2<<29)
  88. #define Src2One (3<<29)
  89. #define Src2Mask (7<<29)
  90. enum {
  91. Group1_80, Group1_81, Group1_82, Group1_83,
  92. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  93. Group8, Group9,
  94. };
  95. static u32 opcode_table[256] = {
  96. /* 0x00 - 0x07 */
  97. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  98. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  99. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  100. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  101. /* 0x08 - 0x0F */
  102. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  103. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  104. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  105. ImplicitOps | Stack | No64, 0,
  106. /* 0x10 - 0x17 */
  107. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  108. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  109. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  110. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  111. /* 0x18 - 0x1F */
  112. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  113. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  114. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  115. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  116. /* 0x20 - 0x27 */
  117. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  118. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  119. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  120. /* 0x28 - 0x2F */
  121. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  122. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  123. 0, 0, 0, 0,
  124. /* 0x30 - 0x37 */
  125. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  126. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  127. 0, 0, 0, 0,
  128. /* 0x38 - 0x3F */
  129. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  130. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  131. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  132. 0, 0,
  133. /* 0x40 - 0x47 */
  134. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  135. /* 0x48 - 0x4F */
  136. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  137. /* 0x50 - 0x57 */
  138. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  139. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  140. /* 0x58 - 0x5F */
  141. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  142. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  143. /* 0x60 - 0x67 */
  144. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  145. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  146. 0, 0, 0, 0,
  147. /* 0x68 - 0x6F */
  148. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  149. DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
  150. SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
  151. /* 0x70 - 0x77 */
  152. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  153. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  154. /* 0x78 - 0x7F */
  155. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  156. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  157. /* 0x80 - 0x87 */
  158. Group | Group1_80, Group | Group1_81,
  159. Group | Group1_82, Group | Group1_83,
  160. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  161. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  162. /* 0x88 - 0x8F */
  163. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  164. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  165. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  166. ImplicitOps | SrcMem | ModRM, Group | Group1A,
  167. /* 0x90 - 0x97 */
  168. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  169. /* 0x98 - 0x9F */
  170. 0, 0, SrcImmFAddr | No64, 0,
  171. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  172. /* 0xA0 - 0xA7 */
  173. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  174. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  175. ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
  176. ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
  177. /* 0xA8 - 0xAF */
  178. 0, 0, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
  179. ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
  180. ByteOp | DstDI | String, DstDI | String,
  181. /* 0xB0 - 0xB7 */
  182. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  183. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  184. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  185. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  186. /* 0xB8 - 0xBF */
  187. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  188. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  189. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  190. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  191. /* 0xC0 - 0xC7 */
  192. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  193. 0, ImplicitOps | Stack, 0, 0,
  194. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  195. /* 0xC8 - 0xCF */
  196. 0, 0, 0, ImplicitOps | Stack,
  197. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  198. /* 0xD0 - 0xD7 */
  199. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  200. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  201. 0, 0, 0, 0,
  202. /* 0xD8 - 0xDF */
  203. 0, 0, 0, 0, 0, 0, 0, 0,
  204. /* 0xE0 - 0xE7 */
  205. 0, 0, 0, 0,
  206. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  207. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  208. /* 0xE8 - 0xEF */
  209. SrcImm | Stack, SrcImm | ImplicitOps,
  210. SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
  211. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  212. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  213. /* 0xF0 - 0xF7 */
  214. 0, 0, 0, 0,
  215. ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
  216. /* 0xF8 - 0xFF */
  217. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  218. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  219. };
  220. static u32 twobyte_table[256] = {
  221. /* 0x00 - 0x0F */
  222. 0, Group | GroupDual | Group7, 0, 0,
  223. 0, ImplicitOps, ImplicitOps | Priv, 0,
  224. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  225. 0, ImplicitOps | ModRM, 0, 0,
  226. /* 0x10 - 0x1F */
  227. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  228. /* 0x20 - 0x2F */
  229. ModRM | ImplicitOps | Priv, ModRM | Priv,
  230. ModRM | ImplicitOps | Priv, ModRM | Priv,
  231. 0, 0, 0, 0,
  232. 0, 0, 0, 0, 0, 0, 0, 0,
  233. /* 0x30 - 0x3F */
  234. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  235. ImplicitOps, ImplicitOps | Priv, 0, 0,
  236. 0, 0, 0, 0, 0, 0, 0, 0,
  237. /* 0x40 - 0x47 */
  238. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  239. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  240. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  241. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  242. /* 0x48 - 0x4F */
  243. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  244. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  245. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  246. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  247. /* 0x50 - 0x5F */
  248. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  249. /* 0x60 - 0x6F */
  250. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  251. /* 0x70 - 0x7F */
  252. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  253. /* 0x80 - 0x8F */
  254. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  255. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  256. /* 0x90 - 0x9F */
  257. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  258. /* 0xA0 - 0xA7 */
  259. ImplicitOps | Stack, ImplicitOps | Stack,
  260. 0, DstMem | SrcReg | ModRM | BitOp,
  261. DstMem | SrcReg | Src2ImmByte | ModRM,
  262. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  263. /* 0xA8 - 0xAF */
  264. ImplicitOps | Stack, ImplicitOps | Stack,
  265. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  266. DstMem | SrcReg | Src2ImmByte | ModRM,
  267. DstMem | SrcReg | Src2CL | ModRM,
  268. ModRM, 0,
  269. /* 0xB0 - 0xB7 */
  270. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  271. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  272. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  273. DstReg | SrcMem16 | ModRM | Mov,
  274. /* 0xB8 - 0xBF */
  275. 0, 0,
  276. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  277. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  278. DstReg | SrcMem16 | ModRM | Mov,
  279. /* 0xC0 - 0xCF */
  280. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  281. 0, 0, 0, Group | GroupDual | Group9,
  282. 0, 0, 0, 0, 0, 0, 0, 0,
  283. /* 0xD0 - 0xDF */
  284. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  285. /* 0xE0 - 0xEF */
  286. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  287. /* 0xF0 - 0xFF */
  288. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  289. };
  290. static u32 group_table[] = {
  291. [Group1_80*8] =
  292. ByteOp | DstMem | SrcImm | ModRM | Lock,
  293. ByteOp | DstMem | SrcImm | ModRM | Lock,
  294. ByteOp | DstMem | SrcImm | ModRM | Lock,
  295. ByteOp | DstMem | SrcImm | ModRM | Lock,
  296. ByteOp | DstMem | SrcImm | ModRM | Lock,
  297. ByteOp | DstMem | SrcImm | ModRM | Lock,
  298. ByteOp | DstMem | SrcImm | ModRM | Lock,
  299. ByteOp | DstMem | SrcImm | ModRM,
  300. [Group1_81*8] =
  301. DstMem | SrcImm | ModRM | Lock,
  302. DstMem | SrcImm | ModRM | Lock,
  303. DstMem | SrcImm | ModRM | Lock,
  304. DstMem | SrcImm | ModRM | Lock,
  305. DstMem | SrcImm | ModRM | Lock,
  306. DstMem | SrcImm | ModRM | Lock,
  307. DstMem | SrcImm | ModRM | Lock,
  308. DstMem | SrcImm | ModRM,
  309. [Group1_82*8] =
  310. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  311. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  312. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  313. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  314. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  315. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  316. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  317. ByteOp | DstMem | SrcImm | ModRM | No64,
  318. [Group1_83*8] =
  319. DstMem | SrcImmByte | ModRM | Lock,
  320. DstMem | SrcImmByte | ModRM | Lock,
  321. DstMem | SrcImmByte | ModRM | Lock,
  322. DstMem | SrcImmByte | ModRM | Lock,
  323. DstMem | SrcImmByte | ModRM | Lock,
  324. DstMem | SrcImmByte | ModRM | Lock,
  325. DstMem | SrcImmByte | ModRM | Lock,
  326. DstMem | SrcImmByte | ModRM,
  327. [Group1A*8] =
  328. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  329. [Group3_Byte*8] =
  330. ByteOp | SrcImm | DstMem | ModRM, 0,
  331. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  332. 0, 0, 0, 0,
  333. [Group3*8] =
  334. DstMem | SrcImm | ModRM, 0,
  335. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  336. 0, 0, 0, 0,
  337. [Group4*8] =
  338. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  339. 0, 0, 0, 0, 0, 0,
  340. [Group5*8] =
  341. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  342. SrcMem | ModRM | Stack, 0,
  343. SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
  344. SrcMem | ModRM | Stack, 0,
  345. [Group7*8] =
  346. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  347. SrcNone | ModRM | DstMem | Mov, 0,
  348. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  349. [Group8*8] =
  350. 0, 0, 0, 0,
  351. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  352. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  353. [Group9*8] =
  354. 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  355. };
  356. static u32 group2_table[] = {
  357. [Group7*8] =
  358. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
  359. SrcNone | ModRM | DstMem | Mov, 0,
  360. SrcMem16 | ModRM | Mov | Priv, 0,
  361. [Group9*8] =
  362. 0, 0, 0, 0, 0, 0, 0, 0,
  363. };
  364. /* EFLAGS bit definitions. */
  365. #define EFLG_ID (1<<21)
  366. #define EFLG_VIP (1<<20)
  367. #define EFLG_VIF (1<<19)
  368. #define EFLG_AC (1<<18)
  369. #define EFLG_VM (1<<17)
  370. #define EFLG_RF (1<<16)
  371. #define EFLG_IOPL (3<<12)
  372. #define EFLG_NT (1<<14)
  373. #define EFLG_OF (1<<11)
  374. #define EFLG_DF (1<<10)
  375. #define EFLG_IF (1<<9)
  376. #define EFLG_TF (1<<8)
  377. #define EFLG_SF (1<<7)
  378. #define EFLG_ZF (1<<6)
  379. #define EFLG_AF (1<<4)
  380. #define EFLG_PF (1<<2)
  381. #define EFLG_CF (1<<0)
  382. /*
  383. * Instruction emulation:
  384. * Most instructions are emulated directly via a fragment of inline assembly
  385. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  386. * any modified flags.
  387. */
  388. #if defined(CONFIG_X86_64)
  389. #define _LO32 "k" /* force 32-bit operand */
  390. #define _STK "%%rsp" /* stack pointer */
  391. #elif defined(__i386__)
  392. #define _LO32 "" /* force 32-bit operand */
  393. #define _STK "%%esp" /* stack pointer */
  394. #endif
  395. /*
  396. * These EFLAGS bits are restored from saved value during emulation, and
  397. * any changes are written back to the saved value after emulation.
  398. */
  399. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  400. /* Before executing instruction: restore necessary bits in EFLAGS. */
  401. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  402. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  403. "movl %"_sav",%"_LO32 _tmp"; " \
  404. "push %"_tmp"; " \
  405. "push %"_tmp"; " \
  406. "movl %"_msk",%"_LO32 _tmp"; " \
  407. "andl %"_LO32 _tmp",("_STK"); " \
  408. "pushf; " \
  409. "notl %"_LO32 _tmp"; " \
  410. "andl %"_LO32 _tmp",("_STK"); " \
  411. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  412. "pop %"_tmp"; " \
  413. "orl %"_LO32 _tmp",("_STK"); " \
  414. "popf; " \
  415. "pop %"_sav"; "
  416. /* After executing instruction: write-back necessary bits in EFLAGS. */
  417. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  418. /* _sav |= EFLAGS & _msk; */ \
  419. "pushf; " \
  420. "pop %"_tmp"; " \
  421. "andl %"_msk",%"_LO32 _tmp"; " \
  422. "orl %"_LO32 _tmp",%"_sav"; "
  423. #ifdef CONFIG_X86_64
  424. #define ON64(x) x
  425. #else
  426. #define ON64(x)
  427. #endif
  428. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  429. do { \
  430. __asm__ __volatile__ ( \
  431. _PRE_EFLAGS("0", "4", "2") \
  432. _op _suffix " %"_x"3,%1; " \
  433. _POST_EFLAGS("0", "4", "2") \
  434. : "=m" (_eflags), "=m" ((_dst).val), \
  435. "=&r" (_tmp) \
  436. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  437. } while (0)
  438. /* Raw emulation: instruction has two explicit operands. */
  439. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  440. do { \
  441. unsigned long _tmp; \
  442. \
  443. switch ((_dst).bytes) { \
  444. case 2: \
  445. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  446. break; \
  447. case 4: \
  448. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  449. break; \
  450. case 8: \
  451. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  452. break; \
  453. } \
  454. } while (0)
  455. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  456. do { \
  457. unsigned long _tmp; \
  458. switch ((_dst).bytes) { \
  459. case 1: \
  460. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  461. break; \
  462. default: \
  463. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  464. _wx, _wy, _lx, _ly, _qx, _qy); \
  465. break; \
  466. } \
  467. } while (0)
  468. /* Source operand is byte-sized and may be restricted to just %cl. */
  469. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  470. __emulate_2op(_op, _src, _dst, _eflags, \
  471. "b", "c", "b", "c", "b", "c", "b", "c")
  472. /* Source operand is byte, word, long or quad sized. */
  473. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  474. __emulate_2op(_op, _src, _dst, _eflags, \
  475. "b", "q", "w", "r", _LO32, "r", "", "r")
  476. /* Source operand is word, long or quad sized. */
  477. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  478. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  479. "w", "r", _LO32, "r", "", "r")
  480. /* Instruction has three operands and one operand is stored in ECX register */
  481. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  482. do { \
  483. unsigned long _tmp; \
  484. _type _clv = (_cl).val; \
  485. _type _srcv = (_src).val; \
  486. _type _dstv = (_dst).val; \
  487. \
  488. __asm__ __volatile__ ( \
  489. _PRE_EFLAGS("0", "5", "2") \
  490. _op _suffix " %4,%1 \n" \
  491. _POST_EFLAGS("0", "5", "2") \
  492. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  493. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  494. ); \
  495. \
  496. (_cl).val = (unsigned long) _clv; \
  497. (_src).val = (unsigned long) _srcv; \
  498. (_dst).val = (unsigned long) _dstv; \
  499. } while (0)
  500. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  501. do { \
  502. switch ((_dst).bytes) { \
  503. case 2: \
  504. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  505. "w", unsigned short); \
  506. break; \
  507. case 4: \
  508. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  509. "l", unsigned int); \
  510. break; \
  511. case 8: \
  512. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  513. "q", unsigned long)); \
  514. break; \
  515. } \
  516. } while (0)
  517. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  518. do { \
  519. unsigned long _tmp; \
  520. \
  521. __asm__ __volatile__ ( \
  522. _PRE_EFLAGS("0", "3", "2") \
  523. _op _suffix " %1; " \
  524. _POST_EFLAGS("0", "3", "2") \
  525. : "=m" (_eflags), "+m" ((_dst).val), \
  526. "=&r" (_tmp) \
  527. : "i" (EFLAGS_MASK)); \
  528. } while (0)
  529. /* Instruction has only one explicit operand (no source operand). */
  530. #define emulate_1op(_op, _dst, _eflags) \
  531. do { \
  532. switch ((_dst).bytes) { \
  533. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  534. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  535. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  536. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  537. } \
  538. } while (0)
  539. /* Fetch next part of the instruction being emulated. */
  540. #define insn_fetch(_type, _size, _eip) \
  541. ({ unsigned long _x; \
  542. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  543. if (rc != X86EMUL_CONTINUE) \
  544. goto done; \
  545. (_eip) += (_size); \
  546. (_type)_x; \
  547. })
  548. #define insn_fetch_arr(_arr, _size, _eip) \
  549. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  550. if (rc != X86EMUL_CONTINUE) \
  551. goto done; \
  552. (_eip) += (_size); \
  553. })
  554. static inline unsigned long ad_mask(struct decode_cache *c)
  555. {
  556. return (1UL << (c->ad_bytes << 3)) - 1;
  557. }
  558. /* Access/update address held in a register, based on addressing mode. */
  559. static inline unsigned long
  560. address_mask(struct decode_cache *c, unsigned long reg)
  561. {
  562. if (c->ad_bytes == sizeof(unsigned long))
  563. return reg;
  564. else
  565. return reg & ad_mask(c);
  566. }
  567. static inline unsigned long
  568. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  569. {
  570. return base + address_mask(c, reg);
  571. }
  572. static inline void
  573. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  574. {
  575. if (c->ad_bytes == sizeof(unsigned long))
  576. *reg += inc;
  577. else
  578. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  579. }
  580. static inline void jmp_rel(struct decode_cache *c, int rel)
  581. {
  582. register_address_increment(c, &c->eip, rel);
  583. }
  584. static void set_seg_override(struct decode_cache *c, int seg)
  585. {
  586. c->has_seg_override = true;
  587. c->seg_override = seg;
  588. }
  589. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  590. {
  591. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  592. return 0;
  593. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  594. }
  595. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  596. struct decode_cache *c)
  597. {
  598. if (!c->has_seg_override)
  599. return 0;
  600. return seg_base(ctxt, c->seg_override);
  601. }
  602. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  603. {
  604. return seg_base(ctxt, VCPU_SREG_ES);
  605. }
  606. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  607. {
  608. return seg_base(ctxt, VCPU_SREG_SS);
  609. }
  610. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  611. struct x86_emulate_ops *ops,
  612. unsigned long eip, u8 *dest)
  613. {
  614. struct fetch_cache *fc = &ctxt->decode.fetch;
  615. int rc;
  616. int size, cur_size;
  617. if (eip == fc->end) {
  618. cur_size = fc->end - fc->start;
  619. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  620. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  621. size, ctxt->vcpu, NULL);
  622. if (rc != X86EMUL_CONTINUE)
  623. return rc;
  624. fc->end += size;
  625. }
  626. *dest = fc->data[eip - fc->start];
  627. return X86EMUL_CONTINUE;
  628. }
  629. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  630. struct x86_emulate_ops *ops,
  631. unsigned long eip, void *dest, unsigned size)
  632. {
  633. int rc;
  634. /* x86 instructions are limited to 15 bytes. */
  635. if (eip + size - ctxt->eip > 15)
  636. return X86EMUL_UNHANDLEABLE;
  637. while (size--) {
  638. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  639. if (rc != X86EMUL_CONTINUE)
  640. return rc;
  641. }
  642. return X86EMUL_CONTINUE;
  643. }
  644. /*
  645. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  646. * pointer into the block that addresses the relevant register.
  647. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  648. */
  649. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  650. int highbyte_regs)
  651. {
  652. void *p;
  653. p = &regs[modrm_reg];
  654. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  655. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  656. return p;
  657. }
  658. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  659. struct x86_emulate_ops *ops,
  660. void *ptr,
  661. u16 *size, unsigned long *address, int op_bytes)
  662. {
  663. int rc;
  664. if (op_bytes == 2)
  665. op_bytes = 3;
  666. *address = 0;
  667. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  668. ctxt->vcpu, NULL);
  669. if (rc != X86EMUL_CONTINUE)
  670. return rc;
  671. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  672. ctxt->vcpu, NULL);
  673. return rc;
  674. }
  675. static int test_cc(unsigned int condition, unsigned int flags)
  676. {
  677. int rc = 0;
  678. switch ((condition & 15) >> 1) {
  679. case 0: /* o */
  680. rc |= (flags & EFLG_OF);
  681. break;
  682. case 1: /* b/c/nae */
  683. rc |= (flags & EFLG_CF);
  684. break;
  685. case 2: /* z/e */
  686. rc |= (flags & EFLG_ZF);
  687. break;
  688. case 3: /* be/na */
  689. rc |= (flags & (EFLG_CF|EFLG_ZF));
  690. break;
  691. case 4: /* s */
  692. rc |= (flags & EFLG_SF);
  693. break;
  694. case 5: /* p/pe */
  695. rc |= (flags & EFLG_PF);
  696. break;
  697. case 7: /* le/ng */
  698. rc |= (flags & EFLG_ZF);
  699. /* fall through */
  700. case 6: /* l/nge */
  701. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  702. break;
  703. }
  704. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  705. return (!!rc ^ (condition & 1));
  706. }
  707. static void decode_register_operand(struct operand *op,
  708. struct decode_cache *c,
  709. int inhibit_bytereg)
  710. {
  711. unsigned reg = c->modrm_reg;
  712. int highbyte_regs = c->rex_prefix == 0;
  713. if (!(c->d & ModRM))
  714. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  715. op->type = OP_REG;
  716. if ((c->d & ByteOp) && !inhibit_bytereg) {
  717. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  718. op->val = *(u8 *)op->ptr;
  719. op->bytes = 1;
  720. } else {
  721. op->ptr = decode_register(reg, c->regs, 0);
  722. op->bytes = c->op_bytes;
  723. switch (op->bytes) {
  724. case 2:
  725. op->val = *(u16 *)op->ptr;
  726. break;
  727. case 4:
  728. op->val = *(u32 *)op->ptr;
  729. break;
  730. case 8:
  731. op->val = *(u64 *) op->ptr;
  732. break;
  733. }
  734. }
  735. op->orig_val = op->val;
  736. }
  737. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  738. struct x86_emulate_ops *ops)
  739. {
  740. struct decode_cache *c = &ctxt->decode;
  741. u8 sib;
  742. int index_reg = 0, base_reg = 0, scale;
  743. int rc = X86EMUL_CONTINUE;
  744. if (c->rex_prefix) {
  745. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  746. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  747. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  748. }
  749. c->modrm = insn_fetch(u8, 1, c->eip);
  750. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  751. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  752. c->modrm_rm |= (c->modrm & 0x07);
  753. c->modrm_ea = 0;
  754. c->use_modrm_ea = 1;
  755. if (c->modrm_mod == 3) {
  756. c->modrm_ptr = decode_register(c->modrm_rm,
  757. c->regs, c->d & ByteOp);
  758. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  759. return rc;
  760. }
  761. if (c->ad_bytes == 2) {
  762. unsigned bx = c->regs[VCPU_REGS_RBX];
  763. unsigned bp = c->regs[VCPU_REGS_RBP];
  764. unsigned si = c->regs[VCPU_REGS_RSI];
  765. unsigned di = c->regs[VCPU_REGS_RDI];
  766. /* 16-bit ModR/M decode. */
  767. switch (c->modrm_mod) {
  768. case 0:
  769. if (c->modrm_rm == 6)
  770. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  771. break;
  772. case 1:
  773. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  774. break;
  775. case 2:
  776. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  777. break;
  778. }
  779. switch (c->modrm_rm) {
  780. case 0:
  781. c->modrm_ea += bx + si;
  782. break;
  783. case 1:
  784. c->modrm_ea += bx + di;
  785. break;
  786. case 2:
  787. c->modrm_ea += bp + si;
  788. break;
  789. case 3:
  790. c->modrm_ea += bp + di;
  791. break;
  792. case 4:
  793. c->modrm_ea += si;
  794. break;
  795. case 5:
  796. c->modrm_ea += di;
  797. break;
  798. case 6:
  799. if (c->modrm_mod != 0)
  800. c->modrm_ea += bp;
  801. break;
  802. case 7:
  803. c->modrm_ea += bx;
  804. break;
  805. }
  806. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  807. (c->modrm_rm == 6 && c->modrm_mod != 0))
  808. if (!c->has_seg_override)
  809. set_seg_override(c, VCPU_SREG_SS);
  810. c->modrm_ea = (u16)c->modrm_ea;
  811. } else {
  812. /* 32/64-bit ModR/M decode. */
  813. if ((c->modrm_rm & 7) == 4) {
  814. sib = insn_fetch(u8, 1, c->eip);
  815. index_reg |= (sib >> 3) & 7;
  816. base_reg |= sib & 7;
  817. scale = sib >> 6;
  818. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  819. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  820. else
  821. c->modrm_ea += c->regs[base_reg];
  822. if (index_reg != 4)
  823. c->modrm_ea += c->regs[index_reg] << scale;
  824. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  825. if (ctxt->mode == X86EMUL_MODE_PROT64)
  826. c->rip_relative = 1;
  827. } else
  828. c->modrm_ea += c->regs[c->modrm_rm];
  829. switch (c->modrm_mod) {
  830. case 0:
  831. if (c->modrm_rm == 5)
  832. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  833. break;
  834. case 1:
  835. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  836. break;
  837. case 2:
  838. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  839. break;
  840. }
  841. }
  842. done:
  843. return rc;
  844. }
  845. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  846. struct x86_emulate_ops *ops)
  847. {
  848. struct decode_cache *c = &ctxt->decode;
  849. int rc = X86EMUL_CONTINUE;
  850. switch (c->ad_bytes) {
  851. case 2:
  852. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  853. break;
  854. case 4:
  855. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  856. break;
  857. case 8:
  858. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  859. break;
  860. }
  861. done:
  862. return rc;
  863. }
  864. int
  865. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  866. {
  867. struct decode_cache *c = &ctxt->decode;
  868. int rc = X86EMUL_CONTINUE;
  869. int mode = ctxt->mode;
  870. int def_op_bytes, def_ad_bytes, group;
  871. /* we cannot decode insn before we complete previous rep insn */
  872. WARN_ON(ctxt->restart);
  873. /* Shadow copy of register state. Committed on successful emulation. */
  874. memset(c, 0, sizeof(struct decode_cache));
  875. c->eip = ctxt->eip;
  876. c->fetch.start = c->fetch.end = c->eip;
  877. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  878. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  879. switch (mode) {
  880. case X86EMUL_MODE_REAL:
  881. case X86EMUL_MODE_VM86:
  882. case X86EMUL_MODE_PROT16:
  883. def_op_bytes = def_ad_bytes = 2;
  884. break;
  885. case X86EMUL_MODE_PROT32:
  886. def_op_bytes = def_ad_bytes = 4;
  887. break;
  888. #ifdef CONFIG_X86_64
  889. case X86EMUL_MODE_PROT64:
  890. def_op_bytes = 4;
  891. def_ad_bytes = 8;
  892. break;
  893. #endif
  894. default:
  895. return -1;
  896. }
  897. c->op_bytes = def_op_bytes;
  898. c->ad_bytes = def_ad_bytes;
  899. /* Legacy prefixes. */
  900. for (;;) {
  901. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  902. case 0x66: /* operand-size override */
  903. /* switch between 2/4 bytes */
  904. c->op_bytes = def_op_bytes ^ 6;
  905. break;
  906. case 0x67: /* address-size override */
  907. if (mode == X86EMUL_MODE_PROT64)
  908. /* switch between 4/8 bytes */
  909. c->ad_bytes = def_ad_bytes ^ 12;
  910. else
  911. /* switch between 2/4 bytes */
  912. c->ad_bytes = def_ad_bytes ^ 6;
  913. break;
  914. case 0x26: /* ES override */
  915. case 0x2e: /* CS override */
  916. case 0x36: /* SS override */
  917. case 0x3e: /* DS override */
  918. set_seg_override(c, (c->b >> 3) & 3);
  919. break;
  920. case 0x64: /* FS override */
  921. case 0x65: /* GS override */
  922. set_seg_override(c, c->b & 7);
  923. break;
  924. case 0x40 ... 0x4f: /* REX */
  925. if (mode != X86EMUL_MODE_PROT64)
  926. goto done_prefixes;
  927. c->rex_prefix = c->b;
  928. continue;
  929. case 0xf0: /* LOCK */
  930. c->lock_prefix = 1;
  931. break;
  932. case 0xf2: /* REPNE/REPNZ */
  933. c->rep_prefix = REPNE_PREFIX;
  934. break;
  935. case 0xf3: /* REP/REPE/REPZ */
  936. c->rep_prefix = REPE_PREFIX;
  937. break;
  938. default:
  939. goto done_prefixes;
  940. }
  941. /* Any legacy prefix after a REX prefix nullifies its effect. */
  942. c->rex_prefix = 0;
  943. }
  944. done_prefixes:
  945. /* REX prefix. */
  946. if (c->rex_prefix)
  947. if (c->rex_prefix & 8)
  948. c->op_bytes = 8; /* REX.W */
  949. /* Opcode byte(s). */
  950. c->d = opcode_table[c->b];
  951. if (c->d == 0) {
  952. /* Two-byte opcode? */
  953. if (c->b == 0x0f) {
  954. c->twobyte = 1;
  955. c->b = insn_fetch(u8, 1, c->eip);
  956. c->d = twobyte_table[c->b];
  957. }
  958. }
  959. if (c->d & Group) {
  960. group = c->d & GroupMask;
  961. c->modrm = insn_fetch(u8, 1, c->eip);
  962. --c->eip;
  963. group = (group << 3) + ((c->modrm >> 3) & 7);
  964. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  965. c->d = group2_table[group];
  966. else
  967. c->d = group_table[group];
  968. }
  969. /* Unrecognised? */
  970. if (c->d == 0) {
  971. DPRINTF("Cannot emulate %02x\n", c->b);
  972. return -1;
  973. }
  974. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  975. c->op_bytes = 8;
  976. /* ModRM and SIB bytes. */
  977. if (c->d & ModRM)
  978. rc = decode_modrm(ctxt, ops);
  979. else if (c->d & MemAbs)
  980. rc = decode_abs(ctxt, ops);
  981. if (rc != X86EMUL_CONTINUE)
  982. goto done;
  983. if (!c->has_seg_override)
  984. set_seg_override(c, VCPU_SREG_DS);
  985. if (!(!c->twobyte && c->b == 0x8d))
  986. c->modrm_ea += seg_override_base(ctxt, c);
  987. if (c->ad_bytes != 8)
  988. c->modrm_ea = (u32)c->modrm_ea;
  989. if (c->rip_relative)
  990. c->modrm_ea += c->eip;
  991. /*
  992. * Decode and fetch the source operand: register, memory
  993. * or immediate.
  994. */
  995. switch (c->d & SrcMask) {
  996. case SrcNone:
  997. break;
  998. case SrcReg:
  999. decode_register_operand(&c->src, c, 0);
  1000. break;
  1001. case SrcMem16:
  1002. c->src.bytes = 2;
  1003. goto srcmem_common;
  1004. case SrcMem32:
  1005. c->src.bytes = 4;
  1006. goto srcmem_common;
  1007. case SrcMem:
  1008. c->src.bytes = (c->d & ByteOp) ? 1 :
  1009. c->op_bytes;
  1010. /* Don't fetch the address for invlpg: it could be unmapped. */
  1011. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1012. break;
  1013. srcmem_common:
  1014. /*
  1015. * For instructions with a ModR/M byte, switch to register
  1016. * access if Mod = 3.
  1017. */
  1018. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1019. c->src.type = OP_REG;
  1020. c->src.val = c->modrm_val;
  1021. c->src.ptr = c->modrm_ptr;
  1022. break;
  1023. }
  1024. c->src.type = OP_MEM;
  1025. c->src.ptr = (unsigned long *)c->modrm_ea;
  1026. c->src.val = 0;
  1027. break;
  1028. case SrcImm:
  1029. case SrcImmU:
  1030. c->src.type = OP_IMM;
  1031. c->src.ptr = (unsigned long *)c->eip;
  1032. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1033. if (c->src.bytes == 8)
  1034. c->src.bytes = 4;
  1035. /* NB. Immediates are sign-extended as necessary. */
  1036. switch (c->src.bytes) {
  1037. case 1:
  1038. c->src.val = insn_fetch(s8, 1, c->eip);
  1039. break;
  1040. case 2:
  1041. c->src.val = insn_fetch(s16, 2, c->eip);
  1042. break;
  1043. case 4:
  1044. c->src.val = insn_fetch(s32, 4, c->eip);
  1045. break;
  1046. }
  1047. if ((c->d & SrcMask) == SrcImmU) {
  1048. switch (c->src.bytes) {
  1049. case 1:
  1050. c->src.val &= 0xff;
  1051. break;
  1052. case 2:
  1053. c->src.val &= 0xffff;
  1054. break;
  1055. case 4:
  1056. c->src.val &= 0xffffffff;
  1057. break;
  1058. }
  1059. }
  1060. break;
  1061. case SrcImmByte:
  1062. case SrcImmUByte:
  1063. c->src.type = OP_IMM;
  1064. c->src.ptr = (unsigned long *)c->eip;
  1065. c->src.bytes = 1;
  1066. if ((c->d & SrcMask) == SrcImmByte)
  1067. c->src.val = insn_fetch(s8, 1, c->eip);
  1068. else
  1069. c->src.val = insn_fetch(u8, 1, c->eip);
  1070. break;
  1071. case SrcOne:
  1072. c->src.bytes = 1;
  1073. c->src.val = 1;
  1074. break;
  1075. case SrcSI:
  1076. c->src.type = OP_MEM;
  1077. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1078. c->src.ptr = (unsigned long *)
  1079. register_address(c, seg_override_base(ctxt, c),
  1080. c->regs[VCPU_REGS_RSI]);
  1081. c->src.val = 0;
  1082. break;
  1083. case SrcImmFAddr:
  1084. c->src.type = OP_IMM;
  1085. c->src.ptr = (unsigned long *)c->eip;
  1086. c->src.bytes = c->op_bytes + 2;
  1087. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  1088. break;
  1089. case SrcMemFAddr:
  1090. c->src.type = OP_MEM;
  1091. c->src.ptr = (unsigned long *)c->modrm_ea;
  1092. c->src.bytes = c->op_bytes + 2;
  1093. break;
  1094. }
  1095. /*
  1096. * Decode and fetch the second source operand: register, memory
  1097. * or immediate.
  1098. */
  1099. switch (c->d & Src2Mask) {
  1100. case Src2None:
  1101. break;
  1102. case Src2CL:
  1103. c->src2.bytes = 1;
  1104. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1105. break;
  1106. case Src2ImmByte:
  1107. c->src2.type = OP_IMM;
  1108. c->src2.ptr = (unsigned long *)c->eip;
  1109. c->src2.bytes = 1;
  1110. c->src2.val = insn_fetch(u8, 1, c->eip);
  1111. break;
  1112. case Src2One:
  1113. c->src2.bytes = 1;
  1114. c->src2.val = 1;
  1115. break;
  1116. }
  1117. /* Decode and fetch the destination operand: register or memory. */
  1118. switch (c->d & DstMask) {
  1119. case ImplicitOps:
  1120. /* Special instructions do their own operand decoding. */
  1121. return 0;
  1122. case DstReg:
  1123. decode_register_operand(&c->dst, c,
  1124. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1125. break;
  1126. case DstMem:
  1127. case DstMem64:
  1128. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1129. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1130. c->dst.type = OP_REG;
  1131. c->dst.val = c->dst.orig_val = c->modrm_val;
  1132. c->dst.ptr = c->modrm_ptr;
  1133. break;
  1134. }
  1135. c->dst.type = OP_MEM;
  1136. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1137. if ((c->d & DstMask) == DstMem64)
  1138. c->dst.bytes = 8;
  1139. else
  1140. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1141. c->dst.val = 0;
  1142. if (c->d & BitOp) {
  1143. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1144. c->dst.ptr = (void *)c->dst.ptr +
  1145. (c->src.val & mask) / 8;
  1146. }
  1147. break;
  1148. case DstAcc:
  1149. c->dst.type = OP_REG;
  1150. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1151. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1152. switch (c->dst.bytes) {
  1153. case 1:
  1154. c->dst.val = *(u8 *)c->dst.ptr;
  1155. break;
  1156. case 2:
  1157. c->dst.val = *(u16 *)c->dst.ptr;
  1158. break;
  1159. case 4:
  1160. c->dst.val = *(u32 *)c->dst.ptr;
  1161. break;
  1162. case 8:
  1163. c->dst.val = *(u64 *)c->dst.ptr;
  1164. break;
  1165. }
  1166. c->dst.orig_val = c->dst.val;
  1167. break;
  1168. case DstDI:
  1169. c->dst.type = OP_MEM;
  1170. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1171. c->dst.ptr = (unsigned long *)
  1172. register_address(c, es_base(ctxt),
  1173. c->regs[VCPU_REGS_RDI]);
  1174. c->dst.val = 0;
  1175. break;
  1176. }
  1177. done:
  1178. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1179. }
  1180. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1181. struct x86_emulate_ops *ops,
  1182. unsigned long addr, void *dest, unsigned size)
  1183. {
  1184. int rc;
  1185. struct read_cache *mc = &ctxt->decode.mem_read;
  1186. while (size) {
  1187. int n = min(size, 8u);
  1188. size -= n;
  1189. if (mc->pos < mc->end)
  1190. goto read_cached;
  1191. rc = ops->read_emulated(addr, mc->data + mc->end, n, ctxt->vcpu);
  1192. if (rc != X86EMUL_CONTINUE)
  1193. return rc;
  1194. mc->end += n;
  1195. read_cached:
  1196. memcpy(dest, mc->data + mc->pos, n);
  1197. mc->pos += n;
  1198. dest += n;
  1199. addr += n;
  1200. }
  1201. return X86EMUL_CONTINUE;
  1202. }
  1203. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1204. struct x86_emulate_ops *ops,
  1205. unsigned int size, unsigned short port,
  1206. void *dest)
  1207. {
  1208. struct read_cache *rc = &ctxt->decode.io_read;
  1209. if (rc->pos == rc->end) { /* refill pio read ahead */
  1210. struct decode_cache *c = &ctxt->decode;
  1211. unsigned int in_page, n;
  1212. unsigned int count = c->rep_prefix ?
  1213. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1214. in_page = (ctxt->eflags & EFLG_DF) ?
  1215. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1216. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1217. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1218. count);
  1219. if (n == 0)
  1220. n = 1;
  1221. rc->pos = rc->end = 0;
  1222. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1223. return 0;
  1224. rc->end = n * size;
  1225. }
  1226. memcpy(dest, rc->data + rc->pos, size);
  1227. rc->pos += size;
  1228. return 1;
  1229. }
  1230. static u32 desc_limit_scaled(struct desc_struct *desc)
  1231. {
  1232. u32 limit = get_desc_limit(desc);
  1233. return desc->g ? (limit << 12) | 0xfff : limit;
  1234. }
  1235. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1236. struct x86_emulate_ops *ops,
  1237. u16 selector, struct desc_ptr *dt)
  1238. {
  1239. if (selector & 1 << 2) {
  1240. struct desc_struct desc;
  1241. memset (dt, 0, sizeof *dt);
  1242. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1243. return;
  1244. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1245. dt->address = get_desc_base(&desc);
  1246. } else
  1247. ops->get_gdt(dt, ctxt->vcpu);
  1248. }
  1249. /* allowed just for 8 bytes segments */
  1250. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1251. struct x86_emulate_ops *ops,
  1252. u16 selector, struct desc_struct *desc)
  1253. {
  1254. struct desc_ptr dt;
  1255. u16 index = selector >> 3;
  1256. int ret;
  1257. u32 err;
  1258. ulong addr;
  1259. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1260. if (dt.size < index * 8 + 7) {
  1261. kvm_inject_gp(ctxt->vcpu, selector & 0xfffc);
  1262. return X86EMUL_PROPAGATE_FAULT;
  1263. }
  1264. addr = dt.address + index * 8;
  1265. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1266. if (ret == X86EMUL_PROPAGATE_FAULT)
  1267. kvm_inject_page_fault(ctxt->vcpu, addr, err);
  1268. return ret;
  1269. }
  1270. /* allowed just for 8 bytes segments */
  1271. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1272. struct x86_emulate_ops *ops,
  1273. u16 selector, struct desc_struct *desc)
  1274. {
  1275. struct desc_ptr dt;
  1276. u16 index = selector >> 3;
  1277. u32 err;
  1278. ulong addr;
  1279. int ret;
  1280. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1281. if (dt.size < index * 8 + 7) {
  1282. kvm_inject_gp(ctxt->vcpu, selector & 0xfffc);
  1283. return X86EMUL_PROPAGATE_FAULT;
  1284. }
  1285. addr = dt.address + index * 8;
  1286. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1287. if (ret == X86EMUL_PROPAGATE_FAULT)
  1288. kvm_inject_page_fault(ctxt->vcpu, addr, err);
  1289. return ret;
  1290. }
  1291. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1292. struct x86_emulate_ops *ops,
  1293. u16 selector, int seg)
  1294. {
  1295. struct desc_struct seg_desc;
  1296. u8 dpl, rpl, cpl;
  1297. unsigned err_vec = GP_VECTOR;
  1298. u32 err_code = 0;
  1299. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1300. int ret;
  1301. memset(&seg_desc, 0, sizeof seg_desc);
  1302. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1303. || ctxt->mode == X86EMUL_MODE_REAL) {
  1304. /* set real mode segment descriptor */
  1305. set_desc_base(&seg_desc, selector << 4);
  1306. set_desc_limit(&seg_desc, 0xffff);
  1307. seg_desc.type = 3;
  1308. seg_desc.p = 1;
  1309. seg_desc.s = 1;
  1310. goto load;
  1311. }
  1312. /* NULL selector is not valid for TR, CS and SS */
  1313. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1314. && null_selector)
  1315. goto exception;
  1316. /* TR should be in GDT only */
  1317. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1318. goto exception;
  1319. if (null_selector) /* for NULL selector skip all following checks */
  1320. goto load;
  1321. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1322. if (ret != X86EMUL_CONTINUE)
  1323. return ret;
  1324. err_code = selector & 0xfffc;
  1325. err_vec = GP_VECTOR;
  1326. /* can't load system descriptor into segment selecor */
  1327. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1328. goto exception;
  1329. if (!seg_desc.p) {
  1330. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1331. goto exception;
  1332. }
  1333. rpl = selector & 3;
  1334. dpl = seg_desc.dpl;
  1335. cpl = ops->cpl(ctxt->vcpu);
  1336. switch (seg) {
  1337. case VCPU_SREG_SS:
  1338. /*
  1339. * segment is not a writable data segment or segment
  1340. * selector's RPL != CPL or segment selector's RPL != CPL
  1341. */
  1342. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1343. goto exception;
  1344. break;
  1345. case VCPU_SREG_CS:
  1346. if (!(seg_desc.type & 8))
  1347. goto exception;
  1348. if (seg_desc.type & 4) {
  1349. /* conforming */
  1350. if (dpl > cpl)
  1351. goto exception;
  1352. } else {
  1353. /* nonconforming */
  1354. if (rpl > cpl || dpl != cpl)
  1355. goto exception;
  1356. }
  1357. /* CS(RPL) <- CPL */
  1358. selector = (selector & 0xfffc) | cpl;
  1359. break;
  1360. case VCPU_SREG_TR:
  1361. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1362. goto exception;
  1363. break;
  1364. case VCPU_SREG_LDTR:
  1365. if (seg_desc.s || seg_desc.type != 2)
  1366. goto exception;
  1367. break;
  1368. default: /* DS, ES, FS, or GS */
  1369. /*
  1370. * segment is not a data or readable code segment or
  1371. * ((segment is a data or nonconforming code segment)
  1372. * and (both RPL and CPL > DPL))
  1373. */
  1374. if ((seg_desc.type & 0xa) == 0x8 ||
  1375. (((seg_desc.type & 0xc) != 0xc) &&
  1376. (rpl > dpl && cpl > dpl)))
  1377. goto exception;
  1378. break;
  1379. }
  1380. if (seg_desc.s) {
  1381. /* mark segment as accessed */
  1382. seg_desc.type |= 1;
  1383. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1384. if (ret != X86EMUL_CONTINUE)
  1385. return ret;
  1386. }
  1387. load:
  1388. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1389. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1390. return X86EMUL_CONTINUE;
  1391. exception:
  1392. kvm_queue_exception_e(ctxt->vcpu, err_vec, err_code);
  1393. return X86EMUL_PROPAGATE_FAULT;
  1394. }
  1395. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1396. {
  1397. struct decode_cache *c = &ctxt->decode;
  1398. c->dst.type = OP_MEM;
  1399. c->dst.bytes = c->op_bytes;
  1400. c->dst.val = c->src.val;
  1401. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1402. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1403. c->regs[VCPU_REGS_RSP]);
  1404. }
  1405. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1406. struct x86_emulate_ops *ops,
  1407. void *dest, int len)
  1408. {
  1409. struct decode_cache *c = &ctxt->decode;
  1410. int rc;
  1411. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt),
  1412. c->regs[VCPU_REGS_RSP]),
  1413. dest, len);
  1414. if (rc != X86EMUL_CONTINUE)
  1415. return rc;
  1416. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1417. return rc;
  1418. }
  1419. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1420. struct x86_emulate_ops *ops,
  1421. void *dest, int len)
  1422. {
  1423. int rc;
  1424. unsigned long val, change_mask;
  1425. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1426. int cpl = ops->cpl(ctxt->vcpu);
  1427. rc = emulate_pop(ctxt, ops, &val, len);
  1428. if (rc != X86EMUL_CONTINUE)
  1429. return rc;
  1430. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1431. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1432. switch(ctxt->mode) {
  1433. case X86EMUL_MODE_PROT64:
  1434. case X86EMUL_MODE_PROT32:
  1435. case X86EMUL_MODE_PROT16:
  1436. if (cpl == 0)
  1437. change_mask |= EFLG_IOPL;
  1438. if (cpl <= iopl)
  1439. change_mask |= EFLG_IF;
  1440. break;
  1441. case X86EMUL_MODE_VM86:
  1442. if (iopl < 3) {
  1443. kvm_inject_gp(ctxt->vcpu, 0);
  1444. return X86EMUL_PROPAGATE_FAULT;
  1445. }
  1446. change_mask |= EFLG_IF;
  1447. break;
  1448. default: /* real mode */
  1449. change_mask |= (EFLG_IOPL | EFLG_IF);
  1450. break;
  1451. }
  1452. *(unsigned long *)dest =
  1453. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1454. return rc;
  1455. }
  1456. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1457. {
  1458. struct decode_cache *c = &ctxt->decode;
  1459. struct kvm_segment segment;
  1460. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1461. c->src.val = segment.selector;
  1462. emulate_push(ctxt);
  1463. }
  1464. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1465. struct x86_emulate_ops *ops, int seg)
  1466. {
  1467. struct decode_cache *c = &ctxt->decode;
  1468. unsigned long selector;
  1469. int rc;
  1470. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1471. if (rc != X86EMUL_CONTINUE)
  1472. return rc;
  1473. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1474. return rc;
  1475. }
  1476. static void emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1477. {
  1478. struct decode_cache *c = &ctxt->decode;
  1479. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1480. int reg = VCPU_REGS_RAX;
  1481. while (reg <= VCPU_REGS_RDI) {
  1482. (reg == VCPU_REGS_RSP) ?
  1483. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1484. emulate_push(ctxt);
  1485. ++reg;
  1486. }
  1487. }
  1488. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1489. struct x86_emulate_ops *ops)
  1490. {
  1491. struct decode_cache *c = &ctxt->decode;
  1492. int rc = X86EMUL_CONTINUE;
  1493. int reg = VCPU_REGS_RDI;
  1494. while (reg >= VCPU_REGS_RAX) {
  1495. if (reg == VCPU_REGS_RSP) {
  1496. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1497. c->op_bytes);
  1498. --reg;
  1499. }
  1500. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1501. if (rc != X86EMUL_CONTINUE)
  1502. break;
  1503. --reg;
  1504. }
  1505. return rc;
  1506. }
  1507. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1508. struct x86_emulate_ops *ops)
  1509. {
  1510. struct decode_cache *c = &ctxt->decode;
  1511. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1512. }
  1513. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1514. {
  1515. struct decode_cache *c = &ctxt->decode;
  1516. switch (c->modrm_reg) {
  1517. case 0: /* rol */
  1518. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1519. break;
  1520. case 1: /* ror */
  1521. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1522. break;
  1523. case 2: /* rcl */
  1524. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1525. break;
  1526. case 3: /* rcr */
  1527. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1528. break;
  1529. case 4: /* sal/shl */
  1530. case 6: /* sal/shl */
  1531. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1532. break;
  1533. case 5: /* shr */
  1534. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1535. break;
  1536. case 7: /* sar */
  1537. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1538. break;
  1539. }
  1540. }
  1541. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1542. struct x86_emulate_ops *ops)
  1543. {
  1544. struct decode_cache *c = &ctxt->decode;
  1545. switch (c->modrm_reg) {
  1546. case 0 ... 1: /* test */
  1547. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1548. break;
  1549. case 2: /* not */
  1550. c->dst.val = ~c->dst.val;
  1551. break;
  1552. case 3: /* neg */
  1553. emulate_1op("neg", c->dst, ctxt->eflags);
  1554. break;
  1555. default:
  1556. return 0;
  1557. }
  1558. return 1;
  1559. }
  1560. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1561. struct x86_emulate_ops *ops)
  1562. {
  1563. struct decode_cache *c = &ctxt->decode;
  1564. switch (c->modrm_reg) {
  1565. case 0: /* inc */
  1566. emulate_1op("inc", c->dst, ctxt->eflags);
  1567. break;
  1568. case 1: /* dec */
  1569. emulate_1op("dec", c->dst, ctxt->eflags);
  1570. break;
  1571. case 2: /* call near abs */ {
  1572. long int old_eip;
  1573. old_eip = c->eip;
  1574. c->eip = c->src.val;
  1575. c->src.val = old_eip;
  1576. emulate_push(ctxt);
  1577. break;
  1578. }
  1579. case 4: /* jmp abs */
  1580. c->eip = c->src.val;
  1581. break;
  1582. case 6: /* push */
  1583. emulate_push(ctxt);
  1584. break;
  1585. }
  1586. return X86EMUL_CONTINUE;
  1587. }
  1588. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1589. struct x86_emulate_ops *ops)
  1590. {
  1591. struct decode_cache *c = &ctxt->decode;
  1592. u64 old = c->dst.orig_val;
  1593. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1594. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1595. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1596. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1597. ctxt->eflags &= ~EFLG_ZF;
  1598. } else {
  1599. c->dst.val = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1600. (u32) c->regs[VCPU_REGS_RBX];
  1601. ctxt->eflags |= EFLG_ZF;
  1602. }
  1603. return X86EMUL_CONTINUE;
  1604. }
  1605. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1606. struct x86_emulate_ops *ops)
  1607. {
  1608. struct decode_cache *c = &ctxt->decode;
  1609. int rc;
  1610. unsigned long cs;
  1611. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1612. if (rc != X86EMUL_CONTINUE)
  1613. return rc;
  1614. if (c->op_bytes == 4)
  1615. c->eip = (u32)c->eip;
  1616. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1617. if (rc != X86EMUL_CONTINUE)
  1618. return rc;
  1619. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1620. return rc;
  1621. }
  1622. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1623. struct x86_emulate_ops *ops)
  1624. {
  1625. int rc;
  1626. struct decode_cache *c = &ctxt->decode;
  1627. switch (c->dst.type) {
  1628. case OP_REG:
  1629. /* The 4-byte case *is* correct:
  1630. * in 64-bit mode we zero-extend.
  1631. */
  1632. switch (c->dst.bytes) {
  1633. case 1:
  1634. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1635. break;
  1636. case 2:
  1637. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1638. break;
  1639. case 4:
  1640. *c->dst.ptr = (u32)c->dst.val;
  1641. break; /* 64b: zero-ext */
  1642. case 8:
  1643. *c->dst.ptr = c->dst.val;
  1644. break;
  1645. }
  1646. break;
  1647. case OP_MEM:
  1648. if (c->lock_prefix)
  1649. rc = ops->cmpxchg_emulated(
  1650. (unsigned long)c->dst.ptr,
  1651. &c->dst.orig_val,
  1652. &c->dst.val,
  1653. c->dst.bytes,
  1654. ctxt->vcpu);
  1655. else
  1656. rc = ops->write_emulated(
  1657. (unsigned long)c->dst.ptr,
  1658. &c->dst.val,
  1659. c->dst.bytes,
  1660. ctxt->vcpu);
  1661. if (rc != X86EMUL_CONTINUE)
  1662. return rc;
  1663. break;
  1664. case OP_NONE:
  1665. /* no writeback */
  1666. break;
  1667. default:
  1668. break;
  1669. }
  1670. return X86EMUL_CONTINUE;
  1671. }
  1672. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1673. {
  1674. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1675. /*
  1676. * an sti; sti; sequence only disable interrupts for the first
  1677. * instruction. So, if the last instruction, be it emulated or
  1678. * not, left the system with the INT_STI flag enabled, it
  1679. * means that the last instruction is an sti. We should not
  1680. * leave the flag on in this case. The same goes for mov ss
  1681. */
  1682. if (!(int_shadow & mask))
  1683. ctxt->interruptibility = mask;
  1684. }
  1685. static inline void
  1686. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1687. struct kvm_segment *cs, struct kvm_segment *ss)
  1688. {
  1689. memset(cs, 0, sizeof(struct kvm_segment));
  1690. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1691. memset(ss, 0, sizeof(struct kvm_segment));
  1692. cs->l = 0; /* will be adjusted later */
  1693. cs->base = 0; /* flat segment */
  1694. cs->g = 1; /* 4kb granularity */
  1695. cs->limit = 0xffffffff; /* 4GB limit */
  1696. cs->type = 0x0b; /* Read, Execute, Accessed */
  1697. cs->s = 1;
  1698. cs->dpl = 0; /* will be adjusted later */
  1699. cs->present = 1;
  1700. cs->db = 1;
  1701. ss->unusable = 0;
  1702. ss->base = 0; /* flat segment */
  1703. ss->limit = 0xffffffff; /* 4GB limit */
  1704. ss->g = 1; /* 4kb granularity */
  1705. ss->s = 1;
  1706. ss->type = 0x03; /* Read/Write, Accessed */
  1707. ss->db = 1; /* 32bit stack segment */
  1708. ss->dpl = 0;
  1709. ss->present = 1;
  1710. }
  1711. static int
  1712. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1713. {
  1714. struct decode_cache *c = &ctxt->decode;
  1715. struct kvm_segment cs, ss;
  1716. u64 msr_data;
  1717. /* syscall is not available in real mode */
  1718. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1719. ctxt->mode == X86EMUL_MODE_VM86) {
  1720. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1721. return X86EMUL_PROPAGATE_FAULT;
  1722. }
  1723. setup_syscalls_segments(ctxt, &cs, &ss);
  1724. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1725. msr_data >>= 32;
  1726. cs.selector = (u16)(msr_data & 0xfffc);
  1727. ss.selector = (u16)(msr_data + 8);
  1728. if (is_long_mode(ctxt->vcpu)) {
  1729. cs.db = 0;
  1730. cs.l = 1;
  1731. }
  1732. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1733. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1734. c->regs[VCPU_REGS_RCX] = c->eip;
  1735. if (is_long_mode(ctxt->vcpu)) {
  1736. #ifdef CONFIG_X86_64
  1737. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1738. kvm_x86_ops->get_msr(ctxt->vcpu,
  1739. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1740. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1741. c->eip = msr_data;
  1742. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1743. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1744. #endif
  1745. } else {
  1746. /* legacy mode */
  1747. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1748. c->eip = (u32)msr_data;
  1749. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1750. }
  1751. return X86EMUL_CONTINUE;
  1752. }
  1753. static int
  1754. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1755. {
  1756. struct decode_cache *c = &ctxt->decode;
  1757. struct kvm_segment cs, ss;
  1758. u64 msr_data;
  1759. /* inject #GP if in real mode */
  1760. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1761. kvm_inject_gp(ctxt->vcpu, 0);
  1762. return X86EMUL_PROPAGATE_FAULT;
  1763. }
  1764. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1765. * Therefore, we inject an #UD.
  1766. */
  1767. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1768. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1769. return X86EMUL_PROPAGATE_FAULT;
  1770. }
  1771. setup_syscalls_segments(ctxt, &cs, &ss);
  1772. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1773. switch (ctxt->mode) {
  1774. case X86EMUL_MODE_PROT32:
  1775. if ((msr_data & 0xfffc) == 0x0) {
  1776. kvm_inject_gp(ctxt->vcpu, 0);
  1777. return X86EMUL_PROPAGATE_FAULT;
  1778. }
  1779. break;
  1780. case X86EMUL_MODE_PROT64:
  1781. if (msr_data == 0x0) {
  1782. kvm_inject_gp(ctxt->vcpu, 0);
  1783. return X86EMUL_PROPAGATE_FAULT;
  1784. }
  1785. break;
  1786. }
  1787. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1788. cs.selector = (u16)msr_data;
  1789. cs.selector &= ~SELECTOR_RPL_MASK;
  1790. ss.selector = cs.selector + 8;
  1791. ss.selector &= ~SELECTOR_RPL_MASK;
  1792. if (ctxt->mode == X86EMUL_MODE_PROT64
  1793. || is_long_mode(ctxt->vcpu)) {
  1794. cs.db = 0;
  1795. cs.l = 1;
  1796. }
  1797. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1798. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1799. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1800. c->eip = msr_data;
  1801. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1802. c->regs[VCPU_REGS_RSP] = msr_data;
  1803. return X86EMUL_CONTINUE;
  1804. }
  1805. static int
  1806. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1807. {
  1808. struct decode_cache *c = &ctxt->decode;
  1809. struct kvm_segment cs, ss;
  1810. u64 msr_data;
  1811. int usermode;
  1812. /* inject #GP if in real mode or Virtual 8086 mode */
  1813. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1814. ctxt->mode == X86EMUL_MODE_VM86) {
  1815. kvm_inject_gp(ctxt->vcpu, 0);
  1816. return X86EMUL_PROPAGATE_FAULT;
  1817. }
  1818. setup_syscalls_segments(ctxt, &cs, &ss);
  1819. if ((c->rex_prefix & 0x8) != 0x0)
  1820. usermode = X86EMUL_MODE_PROT64;
  1821. else
  1822. usermode = X86EMUL_MODE_PROT32;
  1823. cs.dpl = 3;
  1824. ss.dpl = 3;
  1825. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1826. switch (usermode) {
  1827. case X86EMUL_MODE_PROT32:
  1828. cs.selector = (u16)(msr_data + 16);
  1829. if ((msr_data & 0xfffc) == 0x0) {
  1830. kvm_inject_gp(ctxt->vcpu, 0);
  1831. return X86EMUL_PROPAGATE_FAULT;
  1832. }
  1833. ss.selector = (u16)(msr_data + 24);
  1834. break;
  1835. case X86EMUL_MODE_PROT64:
  1836. cs.selector = (u16)(msr_data + 32);
  1837. if (msr_data == 0x0) {
  1838. kvm_inject_gp(ctxt->vcpu, 0);
  1839. return X86EMUL_PROPAGATE_FAULT;
  1840. }
  1841. ss.selector = cs.selector + 8;
  1842. cs.db = 0;
  1843. cs.l = 1;
  1844. break;
  1845. }
  1846. cs.selector |= SELECTOR_RPL_MASK;
  1847. ss.selector |= SELECTOR_RPL_MASK;
  1848. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1849. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1850. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1851. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1852. return X86EMUL_CONTINUE;
  1853. }
  1854. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1855. struct x86_emulate_ops *ops)
  1856. {
  1857. int iopl;
  1858. if (ctxt->mode == X86EMUL_MODE_REAL)
  1859. return false;
  1860. if (ctxt->mode == X86EMUL_MODE_VM86)
  1861. return true;
  1862. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1863. return ops->cpl(ctxt->vcpu) > iopl;
  1864. }
  1865. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1866. struct x86_emulate_ops *ops,
  1867. u16 port, u16 len)
  1868. {
  1869. struct kvm_segment tr_seg;
  1870. int r;
  1871. u16 io_bitmap_ptr;
  1872. u8 perm, bit_idx = port & 0x7;
  1873. unsigned mask = (1 << len) - 1;
  1874. kvm_get_segment(ctxt->vcpu, &tr_seg, VCPU_SREG_TR);
  1875. if (tr_seg.unusable)
  1876. return false;
  1877. if (tr_seg.limit < 103)
  1878. return false;
  1879. r = ops->read_std(tr_seg.base + 102, &io_bitmap_ptr, 2, ctxt->vcpu,
  1880. NULL);
  1881. if (r != X86EMUL_CONTINUE)
  1882. return false;
  1883. if (io_bitmap_ptr + port/8 > tr_seg.limit)
  1884. return false;
  1885. r = ops->read_std(tr_seg.base + io_bitmap_ptr + port/8, &perm, 1,
  1886. ctxt->vcpu, NULL);
  1887. if (r != X86EMUL_CONTINUE)
  1888. return false;
  1889. if ((perm >> bit_idx) & mask)
  1890. return false;
  1891. return true;
  1892. }
  1893. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1894. struct x86_emulate_ops *ops,
  1895. u16 port, u16 len)
  1896. {
  1897. if (emulator_bad_iopl(ctxt, ops))
  1898. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1899. return false;
  1900. return true;
  1901. }
  1902. static u32 get_cached_descriptor_base(struct x86_emulate_ctxt *ctxt,
  1903. struct x86_emulate_ops *ops,
  1904. int seg)
  1905. {
  1906. struct desc_struct desc;
  1907. if (ops->get_cached_descriptor(&desc, seg, ctxt->vcpu))
  1908. return get_desc_base(&desc);
  1909. else
  1910. return ~0;
  1911. }
  1912. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1913. struct x86_emulate_ops *ops,
  1914. struct tss_segment_16 *tss)
  1915. {
  1916. struct decode_cache *c = &ctxt->decode;
  1917. tss->ip = c->eip;
  1918. tss->flag = ctxt->eflags;
  1919. tss->ax = c->regs[VCPU_REGS_RAX];
  1920. tss->cx = c->regs[VCPU_REGS_RCX];
  1921. tss->dx = c->regs[VCPU_REGS_RDX];
  1922. tss->bx = c->regs[VCPU_REGS_RBX];
  1923. tss->sp = c->regs[VCPU_REGS_RSP];
  1924. tss->bp = c->regs[VCPU_REGS_RBP];
  1925. tss->si = c->regs[VCPU_REGS_RSI];
  1926. tss->di = c->regs[VCPU_REGS_RDI];
  1927. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1928. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1929. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1930. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1931. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1932. }
  1933. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1934. struct x86_emulate_ops *ops,
  1935. struct tss_segment_16 *tss)
  1936. {
  1937. struct decode_cache *c = &ctxt->decode;
  1938. int ret;
  1939. c->eip = tss->ip;
  1940. ctxt->eflags = tss->flag | 2;
  1941. c->regs[VCPU_REGS_RAX] = tss->ax;
  1942. c->regs[VCPU_REGS_RCX] = tss->cx;
  1943. c->regs[VCPU_REGS_RDX] = tss->dx;
  1944. c->regs[VCPU_REGS_RBX] = tss->bx;
  1945. c->regs[VCPU_REGS_RSP] = tss->sp;
  1946. c->regs[VCPU_REGS_RBP] = tss->bp;
  1947. c->regs[VCPU_REGS_RSI] = tss->si;
  1948. c->regs[VCPU_REGS_RDI] = tss->di;
  1949. /*
  1950. * SDM says that segment selectors are loaded before segment
  1951. * descriptors
  1952. */
  1953. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1954. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1955. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1956. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1957. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1958. /*
  1959. * Now load segment descriptors. If fault happenes at this stage
  1960. * it is handled in a context of new task
  1961. */
  1962. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1963. if (ret != X86EMUL_CONTINUE)
  1964. return ret;
  1965. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1966. if (ret != X86EMUL_CONTINUE)
  1967. return ret;
  1968. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1969. if (ret != X86EMUL_CONTINUE)
  1970. return ret;
  1971. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1972. if (ret != X86EMUL_CONTINUE)
  1973. return ret;
  1974. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1975. if (ret != X86EMUL_CONTINUE)
  1976. return ret;
  1977. return X86EMUL_CONTINUE;
  1978. }
  1979. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1980. struct x86_emulate_ops *ops,
  1981. u16 tss_selector, u16 old_tss_sel,
  1982. ulong old_tss_base, struct desc_struct *new_desc)
  1983. {
  1984. struct tss_segment_16 tss_seg;
  1985. int ret;
  1986. u32 err, new_tss_base = get_desc_base(new_desc);
  1987. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1988. &err);
  1989. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1990. /* FIXME: need to provide precise fault address */
  1991. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  1992. return ret;
  1993. }
  1994. save_state_to_tss16(ctxt, ops, &tss_seg);
  1995. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1996. &err);
  1997. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1998. /* FIXME: need to provide precise fault address */
  1999. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2000. return ret;
  2001. }
  2002. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2003. &err);
  2004. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2005. /* FIXME: need to provide precise fault address */
  2006. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2007. return ret;
  2008. }
  2009. if (old_tss_sel != 0xffff) {
  2010. tss_seg.prev_task_link = old_tss_sel;
  2011. ret = ops->write_std(new_tss_base,
  2012. &tss_seg.prev_task_link,
  2013. sizeof tss_seg.prev_task_link,
  2014. ctxt->vcpu, &err);
  2015. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2016. /* FIXME: need to provide precise fault address */
  2017. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2018. return ret;
  2019. }
  2020. }
  2021. return load_state_from_tss16(ctxt, ops, &tss_seg);
  2022. }
  2023. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2024. struct x86_emulate_ops *ops,
  2025. struct tss_segment_32 *tss)
  2026. {
  2027. struct decode_cache *c = &ctxt->decode;
  2028. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2029. tss->eip = c->eip;
  2030. tss->eflags = ctxt->eflags;
  2031. tss->eax = c->regs[VCPU_REGS_RAX];
  2032. tss->ecx = c->regs[VCPU_REGS_RCX];
  2033. tss->edx = c->regs[VCPU_REGS_RDX];
  2034. tss->ebx = c->regs[VCPU_REGS_RBX];
  2035. tss->esp = c->regs[VCPU_REGS_RSP];
  2036. tss->ebp = c->regs[VCPU_REGS_RBP];
  2037. tss->esi = c->regs[VCPU_REGS_RSI];
  2038. tss->edi = c->regs[VCPU_REGS_RDI];
  2039. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2040. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2041. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2042. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2043. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2044. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2045. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2046. }
  2047. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2048. struct x86_emulate_ops *ops,
  2049. struct tss_segment_32 *tss)
  2050. {
  2051. struct decode_cache *c = &ctxt->decode;
  2052. int ret;
  2053. ops->set_cr(3, tss->cr3, ctxt->vcpu);
  2054. c->eip = tss->eip;
  2055. ctxt->eflags = tss->eflags | 2;
  2056. c->regs[VCPU_REGS_RAX] = tss->eax;
  2057. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2058. c->regs[VCPU_REGS_RDX] = tss->edx;
  2059. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2060. c->regs[VCPU_REGS_RSP] = tss->esp;
  2061. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2062. c->regs[VCPU_REGS_RSI] = tss->esi;
  2063. c->regs[VCPU_REGS_RDI] = tss->edi;
  2064. /*
  2065. * SDM says that segment selectors are loaded before segment
  2066. * descriptors
  2067. */
  2068. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2069. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2070. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2071. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2072. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2073. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2074. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2075. /*
  2076. * Now load segment descriptors. If fault happenes at this stage
  2077. * it is handled in a context of new task
  2078. */
  2079. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2080. if (ret != X86EMUL_CONTINUE)
  2081. return ret;
  2082. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2083. if (ret != X86EMUL_CONTINUE)
  2084. return ret;
  2085. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2086. if (ret != X86EMUL_CONTINUE)
  2087. return ret;
  2088. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2089. if (ret != X86EMUL_CONTINUE)
  2090. return ret;
  2091. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2092. if (ret != X86EMUL_CONTINUE)
  2093. return ret;
  2094. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2095. if (ret != X86EMUL_CONTINUE)
  2096. return ret;
  2097. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2098. if (ret != X86EMUL_CONTINUE)
  2099. return ret;
  2100. return X86EMUL_CONTINUE;
  2101. }
  2102. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2103. struct x86_emulate_ops *ops,
  2104. u16 tss_selector, u16 old_tss_sel,
  2105. ulong old_tss_base, struct desc_struct *new_desc)
  2106. {
  2107. struct tss_segment_32 tss_seg;
  2108. int ret;
  2109. u32 err, new_tss_base = get_desc_base(new_desc);
  2110. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2111. &err);
  2112. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2113. /* FIXME: need to provide precise fault address */
  2114. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2115. return ret;
  2116. }
  2117. save_state_to_tss32(ctxt, ops, &tss_seg);
  2118. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2119. &err);
  2120. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2121. /* FIXME: need to provide precise fault address */
  2122. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2123. return ret;
  2124. }
  2125. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2126. &err);
  2127. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2128. /* FIXME: need to provide precise fault address */
  2129. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2130. return ret;
  2131. }
  2132. if (old_tss_sel != 0xffff) {
  2133. tss_seg.prev_task_link = old_tss_sel;
  2134. ret = ops->write_std(new_tss_base,
  2135. &tss_seg.prev_task_link,
  2136. sizeof tss_seg.prev_task_link,
  2137. ctxt->vcpu, &err);
  2138. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2139. /* FIXME: need to provide precise fault address */
  2140. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2141. return ret;
  2142. }
  2143. }
  2144. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2145. }
  2146. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2147. struct x86_emulate_ops *ops,
  2148. u16 tss_selector, int reason,
  2149. bool has_error_code, u32 error_code)
  2150. {
  2151. struct desc_struct curr_tss_desc, next_tss_desc;
  2152. int ret;
  2153. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2154. ulong old_tss_base =
  2155. get_cached_descriptor_base(ctxt, ops, VCPU_SREG_TR);
  2156. u32 desc_limit;
  2157. /* FIXME: old_tss_base == ~0 ? */
  2158. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2159. if (ret != X86EMUL_CONTINUE)
  2160. return ret;
  2161. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2162. if (ret != X86EMUL_CONTINUE)
  2163. return ret;
  2164. /* FIXME: check that next_tss_desc is tss */
  2165. if (reason != TASK_SWITCH_IRET) {
  2166. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2167. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2168. kvm_inject_gp(ctxt->vcpu, 0);
  2169. return X86EMUL_PROPAGATE_FAULT;
  2170. }
  2171. }
  2172. desc_limit = desc_limit_scaled(&next_tss_desc);
  2173. if (!next_tss_desc.p ||
  2174. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2175. desc_limit < 0x2b)) {
  2176. kvm_queue_exception_e(ctxt->vcpu, TS_VECTOR,
  2177. tss_selector & 0xfffc);
  2178. return X86EMUL_PROPAGATE_FAULT;
  2179. }
  2180. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2181. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2182. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2183. &curr_tss_desc);
  2184. }
  2185. if (reason == TASK_SWITCH_IRET)
  2186. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2187. /* set back link to prev task only if NT bit is set in eflags
  2188. note that old_tss_sel is not used afetr this point */
  2189. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2190. old_tss_sel = 0xffff;
  2191. if (next_tss_desc.type & 8)
  2192. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2193. old_tss_base, &next_tss_desc);
  2194. else
  2195. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2196. old_tss_base, &next_tss_desc);
  2197. if (ret != X86EMUL_CONTINUE)
  2198. return ret;
  2199. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2200. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2201. if (reason != TASK_SWITCH_IRET) {
  2202. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2203. write_segment_descriptor(ctxt, ops, tss_selector,
  2204. &next_tss_desc);
  2205. }
  2206. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2207. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2208. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2209. if (has_error_code) {
  2210. struct decode_cache *c = &ctxt->decode;
  2211. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2212. c->lock_prefix = 0;
  2213. c->src.val = (unsigned long) error_code;
  2214. emulate_push(ctxt);
  2215. }
  2216. return ret;
  2217. }
  2218. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2219. struct x86_emulate_ops *ops,
  2220. u16 tss_selector, int reason,
  2221. bool has_error_code, u32 error_code)
  2222. {
  2223. struct decode_cache *c = &ctxt->decode;
  2224. int rc;
  2225. memset(c, 0, sizeof(struct decode_cache));
  2226. c->eip = ctxt->eip;
  2227. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  2228. c->dst.type = OP_NONE;
  2229. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2230. has_error_code, error_code);
  2231. if (rc == X86EMUL_CONTINUE) {
  2232. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2233. kvm_rip_write(ctxt->vcpu, c->eip);
  2234. rc = writeback(ctxt, ops);
  2235. }
  2236. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2237. }
  2238. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2239. int reg, struct operand *op)
  2240. {
  2241. struct decode_cache *c = &ctxt->decode;
  2242. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2243. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2244. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2245. }
  2246. int
  2247. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2248. {
  2249. u64 msr_data;
  2250. struct decode_cache *c = &ctxt->decode;
  2251. int rc = X86EMUL_CONTINUE;
  2252. int saved_dst_type = c->dst.type;
  2253. ctxt->interruptibility = 0;
  2254. ctxt->decode.mem_read.pos = 0;
  2255. /* Shadow copy of register state. Committed on successful emulation.
  2256. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  2257. * modify them.
  2258. */
  2259. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  2260. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2261. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2262. goto done;
  2263. }
  2264. /* LOCK prefix is allowed only with some instructions */
  2265. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2266. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2267. goto done;
  2268. }
  2269. /* Privileged instruction can be executed only in CPL=0 */
  2270. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2271. kvm_inject_gp(ctxt->vcpu, 0);
  2272. goto done;
  2273. }
  2274. if (c->rep_prefix && (c->d & String)) {
  2275. ctxt->restart = true;
  2276. /* All REP prefixes have the same first termination condition */
  2277. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2278. string_done:
  2279. ctxt->restart = false;
  2280. kvm_rip_write(ctxt->vcpu, c->eip);
  2281. goto done;
  2282. }
  2283. /* The second termination condition only applies for REPE
  2284. * and REPNE. Test if the repeat string operation prefix is
  2285. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2286. * corresponding termination condition according to:
  2287. * - if REPE/REPZ and ZF = 0 then done
  2288. * - if REPNE/REPNZ and ZF = 1 then done
  2289. */
  2290. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2291. (c->b == 0xae) || (c->b == 0xaf)) {
  2292. if ((c->rep_prefix == REPE_PREFIX) &&
  2293. ((ctxt->eflags & EFLG_ZF) == 0))
  2294. goto string_done;
  2295. if ((c->rep_prefix == REPNE_PREFIX) &&
  2296. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2297. goto string_done;
  2298. }
  2299. c->eip = ctxt->eip;
  2300. }
  2301. if (c->src.type == OP_MEM) {
  2302. rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
  2303. c->src.valptr, c->src.bytes);
  2304. if (rc != X86EMUL_CONTINUE)
  2305. goto done;
  2306. c->src.orig_val = c->src.val;
  2307. }
  2308. if (c->src2.type == OP_MEM) {
  2309. rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
  2310. &c->src2.val, c->src2.bytes);
  2311. if (rc != X86EMUL_CONTINUE)
  2312. goto done;
  2313. }
  2314. if ((c->d & DstMask) == ImplicitOps)
  2315. goto special_insn;
  2316. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2317. /* optimisation - avoid slow emulated read if Mov */
  2318. rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
  2319. &c->dst.val, c->dst.bytes);
  2320. if (rc != X86EMUL_CONTINUE)
  2321. goto done;
  2322. }
  2323. c->dst.orig_val = c->dst.val;
  2324. special_insn:
  2325. if (c->twobyte)
  2326. goto twobyte_insn;
  2327. switch (c->b) {
  2328. case 0x00 ... 0x05:
  2329. add: /* add */
  2330. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2331. break;
  2332. case 0x06: /* push es */
  2333. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  2334. break;
  2335. case 0x07: /* pop es */
  2336. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2337. if (rc != X86EMUL_CONTINUE)
  2338. goto done;
  2339. break;
  2340. case 0x08 ... 0x0d:
  2341. or: /* or */
  2342. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2343. break;
  2344. case 0x0e: /* push cs */
  2345. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  2346. break;
  2347. case 0x10 ... 0x15:
  2348. adc: /* adc */
  2349. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2350. break;
  2351. case 0x16: /* push ss */
  2352. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  2353. break;
  2354. case 0x17: /* pop ss */
  2355. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2356. if (rc != X86EMUL_CONTINUE)
  2357. goto done;
  2358. break;
  2359. case 0x18 ... 0x1d:
  2360. sbb: /* sbb */
  2361. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2362. break;
  2363. case 0x1e: /* push ds */
  2364. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  2365. break;
  2366. case 0x1f: /* pop ds */
  2367. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2368. if (rc != X86EMUL_CONTINUE)
  2369. goto done;
  2370. break;
  2371. case 0x20 ... 0x25:
  2372. and: /* and */
  2373. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2374. break;
  2375. case 0x28 ... 0x2d:
  2376. sub: /* sub */
  2377. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2378. break;
  2379. case 0x30 ... 0x35:
  2380. xor: /* xor */
  2381. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2382. break;
  2383. case 0x38 ... 0x3d:
  2384. cmp: /* cmp */
  2385. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2386. break;
  2387. case 0x40 ... 0x47: /* inc r16/r32 */
  2388. emulate_1op("inc", c->dst, ctxt->eflags);
  2389. break;
  2390. case 0x48 ... 0x4f: /* dec r16/r32 */
  2391. emulate_1op("dec", c->dst, ctxt->eflags);
  2392. break;
  2393. case 0x50 ... 0x57: /* push reg */
  2394. emulate_push(ctxt);
  2395. break;
  2396. case 0x58 ... 0x5f: /* pop reg */
  2397. pop_instruction:
  2398. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2399. if (rc != X86EMUL_CONTINUE)
  2400. goto done;
  2401. break;
  2402. case 0x60: /* pusha */
  2403. emulate_pusha(ctxt);
  2404. break;
  2405. case 0x61: /* popa */
  2406. rc = emulate_popa(ctxt, ops);
  2407. if (rc != X86EMUL_CONTINUE)
  2408. goto done;
  2409. break;
  2410. case 0x63: /* movsxd */
  2411. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2412. goto cannot_emulate;
  2413. c->dst.val = (s32) c->src.val;
  2414. break;
  2415. case 0x68: /* push imm */
  2416. case 0x6a: /* push imm8 */
  2417. emulate_push(ctxt);
  2418. break;
  2419. case 0x6c: /* insb */
  2420. case 0x6d: /* insw/insd */
  2421. c->dst.bytes = min(c->dst.bytes, 4u);
  2422. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2423. c->dst.bytes)) {
  2424. kvm_inject_gp(ctxt->vcpu, 0);
  2425. goto done;
  2426. }
  2427. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2428. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2429. goto done; /* IO is needed, skip writeback */
  2430. break;
  2431. case 0x6e: /* outsb */
  2432. case 0x6f: /* outsw/outsd */
  2433. c->src.bytes = min(c->src.bytes, 4u);
  2434. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2435. c->src.bytes)) {
  2436. kvm_inject_gp(ctxt->vcpu, 0);
  2437. goto done;
  2438. }
  2439. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2440. &c->src.val, 1, ctxt->vcpu);
  2441. c->dst.type = OP_NONE; /* nothing to writeback */
  2442. break;
  2443. case 0x70 ... 0x7f: /* jcc (short) */
  2444. if (test_cc(c->b, ctxt->eflags))
  2445. jmp_rel(c, c->src.val);
  2446. break;
  2447. case 0x80 ... 0x83: /* Grp1 */
  2448. switch (c->modrm_reg) {
  2449. case 0:
  2450. goto add;
  2451. case 1:
  2452. goto or;
  2453. case 2:
  2454. goto adc;
  2455. case 3:
  2456. goto sbb;
  2457. case 4:
  2458. goto and;
  2459. case 5:
  2460. goto sub;
  2461. case 6:
  2462. goto xor;
  2463. case 7:
  2464. goto cmp;
  2465. }
  2466. break;
  2467. case 0x84 ... 0x85:
  2468. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2469. break;
  2470. case 0x86 ... 0x87: /* xchg */
  2471. xchg:
  2472. /* Write back the register source. */
  2473. switch (c->dst.bytes) {
  2474. case 1:
  2475. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2476. break;
  2477. case 2:
  2478. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2479. break;
  2480. case 4:
  2481. *c->src.ptr = (u32) c->dst.val;
  2482. break; /* 64b reg: zero-extend */
  2483. case 8:
  2484. *c->src.ptr = c->dst.val;
  2485. break;
  2486. }
  2487. /*
  2488. * Write back the memory destination with implicit LOCK
  2489. * prefix.
  2490. */
  2491. c->dst.val = c->src.val;
  2492. c->lock_prefix = 1;
  2493. break;
  2494. case 0x88 ... 0x8b: /* mov */
  2495. goto mov;
  2496. case 0x8c: { /* mov r/m, sreg */
  2497. struct kvm_segment segreg;
  2498. if (c->modrm_reg <= VCPU_SREG_GS)
  2499. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  2500. else {
  2501. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2502. goto done;
  2503. }
  2504. c->dst.val = segreg.selector;
  2505. break;
  2506. }
  2507. case 0x8d: /* lea r16/r32, m */
  2508. c->dst.val = c->modrm_ea;
  2509. break;
  2510. case 0x8e: { /* mov seg, r/m16 */
  2511. uint16_t sel;
  2512. sel = c->src.val;
  2513. if (c->modrm_reg == VCPU_SREG_CS ||
  2514. c->modrm_reg > VCPU_SREG_GS) {
  2515. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2516. goto done;
  2517. }
  2518. if (c->modrm_reg == VCPU_SREG_SS)
  2519. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_MOV_SS);
  2520. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2521. c->dst.type = OP_NONE; /* Disable writeback. */
  2522. break;
  2523. }
  2524. case 0x8f: /* pop (sole member of Grp1a) */
  2525. rc = emulate_grp1a(ctxt, ops);
  2526. if (rc != X86EMUL_CONTINUE)
  2527. goto done;
  2528. break;
  2529. case 0x90: /* nop / xchg r8,rax */
  2530. if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
  2531. c->dst.type = OP_NONE; /* nop */
  2532. break;
  2533. }
  2534. case 0x91 ... 0x97: /* xchg reg,rax */
  2535. c->src.type = OP_REG;
  2536. c->src.bytes = c->op_bytes;
  2537. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2538. c->src.val = *(c->src.ptr);
  2539. goto xchg;
  2540. case 0x9c: /* pushf */
  2541. c->src.val = (unsigned long) ctxt->eflags;
  2542. emulate_push(ctxt);
  2543. break;
  2544. case 0x9d: /* popf */
  2545. c->dst.type = OP_REG;
  2546. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2547. c->dst.bytes = c->op_bytes;
  2548. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2549. if (rc != X86EMUL_CONTINUE)
  2550. goto done;
  2551. break;
  2552. case 0xa0 ... 0xa1: /* mov */
  2553. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2554. c->dst.val = c->src.val;
  2555. break;
  2556. case 0xa2 ... 0xa3: /* mov */
  2557. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  2558. break;
  2559. case 0xa4 ... 0xa5: /* movs */
  2560. goto mov;
  2561. case 0xa6 ... 0xa7: /* cmps */
  2562. c->dst.type = OP_NONE; /* Disable writeback. */
  2563. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2564. goto cmp;
  2565. case 0xaa ... 0xab: /* stos */
  2566. c->dst.val = c->regs[VCPU_REGS_RAX];
  2567. break;
  2568. case 0xac ... 0xad: /* lods */
  2569. goto mov;
  2570. case 0xae ... 0xaf: /* scas */
  2571. DPRINTF("Urk! I don't handle SCAS.\n");
  2572. goto cannot_emulate;
  2573. case 0xb0 ... 0xbf: /* mov r, imm */
  2574. goto mov;
  2575. case 0xc0 ... 0xc1:
  2576. emulate_grp2(ctxt);
  2577. break;
  2578. case 0xc3: /* ret */
  2579. c->dst.type = OP_REG;
  2580. c->dst.ptr = &c->eip;
  2581. c->dst.bytes = c->op_bytes;
  2582. goto pop_instruction;
  2583. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2584. mov:
  2585. c->dst.val = c->src.val;
  2586. break;
  2587. case 0xcb: /* ret far */
  2588. rc = emulate_ret_far(ctxt, ops);
  2589. if (rc != X86EMUL_CONTINUE)
  2590. goto done;
  2591. break;
  2592. case 0xd0 ... 0xd1: /* Grp2 */
  2593. c->src.val = 1;
  2594. emulate_grp2(ctxt);
  2595. break;
  2596. case 0xd2 ... 0xd3: /* Grp2 */
  2597. c->src.val = c->regs[VCPU_REGS_RCX];
  2598. emulate_grp2(ctxt);
  2599. break;
  2600. case 0xe4: /* inb */
  2601. case 0xe5: /* in */
  2602. goto do_io_in;
  2603. case 0xe6: /* outb */
  2604. case 0xe7: /* out */
  2605. goto do_io_out;
  2606. case 0xe8: /* call (near) */ {
  2607. long int rel = c->src.val;
  2608. c->src.val = (unsigned long) c->eip;
  2609. jmp_rel(c, rel);
  2610. emulate_push(ctxt);
  2611. break;
  2612. }
  2613. case 0xe9: /* jmp rel */
  2614. goto jmp;
  2615. case 0xea: { /* jmp far */
  2616. unsigned short sel;
  2617. jump_far:
  2618. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2619. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2620. goto done;
  2621. c->eip = 0;
  2622. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2623. break;
  2624. }
  2625. case 0xeb:
  2626. jmp: /* jmp rel short */
  2627. jmp_rel(c, c->src.val);
  2628. c->dst.type = OP_NONE; /* Disable writeback. */
  2629. break;
  2630. case 0xec: /* in al,dx */
  2631. case 0xed: /* in (e/r)ax,dx */
  2632. c->src.val = c->regs[VCPU_REGS_RDX];
  2633. do_io_in:
  2634. c->dst.bytes = min(c->dst.bytes, 4u);
  2635. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2636. kvm_inject_gp(ctxt->vcpu, 0);
  2637. goto done;
  2638. }
  2639. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2640. &c->dst.val))
  2641. goto done; /* IO is needed */
  2642. break;
  2643. case 0xee: /* out al,dx */
  2644. case 0xef: /* out (e/r)ax,dx */
  2645. c->src.val = c->regs[VCPU_REGS_RDX];
  2646. do_io_out:
  2647. c->dst.bytes = min(c->dst.bytes, 4u);
  2648. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2649. kvm_inject_gp(ctxt->vcpu, 0);
  2650. goto done;
  2651. }
  2652. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2653. ctxt->vcpu);
  2654. c->dst.type = OP_NONE; /* Disable writeback. */
  2655. break;
  2656. case 0xf4: /* hlt */
  2657. ctxt->vcpu->arch.halt_request = 1;
  2658. break;
  2659. case 0xf5: /* cmc */
  2660. /* complement carry flag from eflags reg */
  2661. ctxt->eflags ^= EFLG_CF;
  2662. c->dst.type = OP_NONE; /* Disable writeback. */
  2663. break;
  2664. case 0xf6 ... 0xf7: /* Grp3 */
  2665. if (!emulate_grp3(ctxt, ops))
  2666. goto cannot_emulate;
  2667. break;
  2668. case 0xf8: /* clc */
  2669. ctxt->eflags &= ~EFLG_CF;
  2670. c->dst.type = OP_NONE; /* Disable writeback. */
  2671. break;
  2672. case 0xfa: /* cli */
  2673. if (emulator_bad_iopl(ctxt, ops))
  2674. kvm_inject_gp(ctxt->vcpu, 0);
  2675. else {
  2676. ctxt->eflags &= ~X86_EFLAGS_IF;
  2677. c->dst.type = OP_NONE; /* Disable writeback. */
  2678. }
  2679. break;
  2680. case 0xfb: /* sti */
  2681. if (emulator_bad_iopl(ctxt, ops))
  2682. kvm_inject_gp(ctxt->vcpu, 0);
  2683. else {
  2684. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_STI);
  2685. ctxt->eflags |= X86_EFLAGS_IF;
  2686. c->dst.type = OP_NONE; /* Disable writeback. */
  2687. }
  2688. break;
  2689. case 0xfc: /* cld */
  2690. ctxt->eflags &= ~EFLG_DF;
  2691. c->dst.type = OP_NONE; /* Disable writeback. */
  2692. break;
  2693. case 0xfd: /* std */
  2694. ctxt->eflags |= EFLG_DF;
  2695. c->dst.type = OP_NONE; /* Disable writeback. */
  2696. break;
  2697. case 0xfe: /* Grp4 */
  2698. grp45:
  2699. rc = emulate_grp45(ctxt, ops);
  2700. if (rc != X86EMUL_CONTINUE)
  2701. goto done;
  2702. break;
  2703. case 0xff: /* Grp5 */
  2704. if (c->modrm_reg == 5)
  2705. goto jump_far;
  2706. goto grp45;
  2707. }
  2708. writeback:
  2709. rc = writeback(ctxt, ops);
  2710. if (rc != X86EMUL_CONTINUE)
  2711. goto done;
  2712. /*
  2713. * restore dst type in case the decoding will be reused
  2714. * (happens for string instruction )
  2715. */
  2716. c->dst.type = saved_dst_type;
  2717. if ((c->d & SrcMask) == SrcSI)
  2718. string_addr_inc(ctxt, seg_override_base(ctxt, c), VCPU_REGS_RSI,
  2719. &c->src);
  2720. if ((c->d & DstMask) == DstDI)
  2721. string_addr_inc(ctxt, es_base(ctxt), VCPU_REGS_RDI, &c->dst);
  2722. if (c->rep_prefix && (c->d & String)) {
  2723. struct read_cache *rc = &ctxt->decode.io_read;
  2724. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2725. /*
  2726. * Re-enter guest when pio read ahead buffer is empty or,
  2727. * if it is not used, after each 1024 iteration.
  2728. */
  2729. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2730. (rc->end != 0 && rc->end == rc->pos))
  2731. ctxt->restart = false;
  2732. }
  2733. /*
  2734. * reset read cache here in case string instruction is restared
  2735. * without decoding
  2736. */
  2737. ctxt->decode.mem_read.end = 0;
  2738. /* Commit shadow register state. */
  2739. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2740. kvm_rip_write(ctxt->vcpu, c->eip);
  2741. ops->set_rflags(ctxt->vcpu, ctxt->eflags);
  2742. done:
  2743. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2744. twobyte_insn:
  2745. switch (c->b) {
  2746. case 0x01: /* lgdt, lidt, lmsw */
  2747. switch (c->modrm_reg) {
  2748. u16 size;
  2749. unsigned long address;
  2750. case 0: /* vmcall */
  2751. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2752. goto cannot_emulate;
  2753. rc = kvm_fix_hypercall(ctxt->vcpu);
  2754. if (rc != X86EMUL_CONTINUE)
  2755. goto done;
  2756. /* Let the processor re-execute the fixed hypercall */
  2757. c->eip = ctxt->eip;
  2758. /* Disable writeback. */
  2759. c->dst.type = OP_NONE;
  2760. break;
  2761. case 2: /* lgdt */
  2762. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2763. &size, &address, c->op_bytes);
  2764. if (rc != X86EMUL_CONTINUE)
  2765. goto done;
  2766. realmode_lgdt(ctxt->vcpu, size, address);
  2767. /* Disable writeback. */
  2768. c->dst.type = OP_NONE;
  2769. break;
  2770. case 3: /* lidt/vmmcall */
  2771. if (c->modrm_mod == 3) {
  2772. switch (c->modrm_rm) {
  2773. case 1:
  2774. rc = kvm_fix_hypercall(ctxt->vcpu);
  2775. if (rc != X86EMUL_CONTINUE)
  2776. goto done;
  2777. break;
  2778. default:
  2779. goto cannot_emulate;
  2780. }
  2781. } else {
  2782. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2783. &size, &address,
  2784. c->op_bytes);
  2785. if (rc != X86EMUL_CONTINUE)
  2786. goto done;
  2787. realmode_lidt(ctxt->vcpu, size, address);
  2788. }
  2789. /* Disable writeback. */
  2790. c->dst.type = OP_NONE;
  2791. break;
  2792. case 4: /* smsw */
  2793. c->dst.bytes = 2;
  2794. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2795. break;
  2796. case 6: /* lmsw */
  2797. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2798. (c->src.val & 0x0f), ctxt->vcpu);
  2799. c->dst.type = OP_NONE;
  2800. break;
  2801. case 5: /* not defined */
  2802. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2803. goto done;
  2804. case 7: /* invlpg*/
  2805. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2806. /* Disable writeback. */
  2807. c->dst.type = OP_NONE;
  2808. break;
  2809. default:
  2810. goto cannot_emulate;
  2811. }
  2812. break;
  2813. case 0x05: /* syscall */
  2814. rc = emulate_syscall(ctxt);
  2815. if (rc != X86EMUL_CONTINUE)
  2816. goto done;
  2817. else
  2818. goto writeback;
  2819. break;
  2820. case 0x06:
  2821. emulate_clts(ctxt->vcpu);
  2822. c->dst.type = OP_NONE;
  2823. break;
  2824. case 0x08: /* invd */
  2825. case 0x09: /* wbinvd */
  2826. case 0x0d: /* GrpP (prefetch) */
  2827. case 0x18: /* Grp16 (prefetch/nop) */
  2828. c->dst.type = OP_NONE;
  2829. break;
  2830. case 0x20: /* mov cr, reg */
  2831. switch (c->modrm_reg) {
  2832. case 1:
  2833. case 5 ... 7:
  2834. case 9 ... 15:
  2835. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2836. goto done;
  2837. }
  2838. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2839. c->dst.type = OP_NONE; /* no writeback */
  2840. break;
  2841. case 0x21: /* mov from dr to reg */
  2842. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2843. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2844. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2845. goto done;
  2846. }
  2847. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2848. c->dst.type = OP_NONE; /* no writeback */
  2849. break;
  2850. case 0x22: /* mov reg, cr */
  2851. ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu);
  2852. c->dst.type = OP_NONE;
  2853. break;
  2854. case 0x23: /* mov from reg to dr */
  2855. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2856. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2857. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2858. goto done;
  2859. }
  2860. ops->set_dr(c->modrm_reg,c->regs[c->modrm_rm] &
  2861. ((ctxt->mode == X86EMUL_MODE_PROT64) ? ~0ULL : ~0U),
  2862. ctxt->vcpu);
  2863. c->dst.type = OP_NONE; /* no writeback */
  2864. break;
  2865. case 0x30:
  2866. /* wrmsr */
  2867. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2868. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2869. if (kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2870. kvm_inject_gp(ctxt->vcpu, 0);
  2871. goto done;
  2872. }
  2873. rc = X86EMUL_CONTINUE;
  2874. c->dst.type = OP_NONE;
  2875. break;
  2876. case 0x32:
  2877. /* rdmsr */
  2878. if (kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2879. kvm_inject_gp(ctxt->vcpu, 0);
  2880. goto done;
  2881. } else {
  2882. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2883. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2884. }
  2885. rc = X86EMUL_CONTINUE;
  2886. c->dst.type = OP_NONE;
  2887. break;
  2888. case 0x34: /* sysenter */
  2889. rc = emulate_sysenter(ctxt);
  2890. if (rc != X86EMUL_CONTINUE)
  2891. goto done;
  2892. else
  2893. goto writeback;
  2894. break;
  2895. case 0x35: /* sysexit */
  2896. rc = emulate_sysexit(ctxt);
  2897. if (rc != X86EMUL_CONTINUE)
  2898. goto done;
  2899. else
  2900. goto writeback;
  2901. break;
  2902. case 0x40 ... 0x4f: /* cmov */
  2903. c->dst.val = c->dst.orig_val = c->src.val;
  2904. if (!test_cc(c->b, ctxt->eflags))
  2905. c->dst.type = OP_NONE; /* no writeback */
  2906. break;
  2907. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2908. if (test_cc(c->b, ctxt->eflags))
  2909. jmp_rel(c, c->src.val);
  2910. c->dst.type = OP_NONE;
  2911. break;
  2912. case 0xa0: /* push fs */
  2913. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2914. break;
  2915. case 0xa1: /* pop fs */
  2916. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2917. if (rc != X86EMUL_CONTINUE)
  2918. goto done;
  2919. break;
  2920. case 0xa3:
  2921. bt: /* bt */
  2922. c->dst.type = OP_NONE;
  2923. /* only subword offset */
  2924. c->src.val &= (c->dst.bytes << 3) - 1;
  2925. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2926. break;
  2927. case 0xa4: /* shld imm8, r, r/m */
  2928. case 0xa5: /* shld cl, r, r/m */
  2929. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2930. break;
  2931. case 0xa8: /* push gs */
  2932. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2933. break;
  2934. case 0xa9: /* pop gs */
  2935. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2936. if (rc != X86EMUL_CONTINUE)
  2937. goto done;
  2938. break;
  2939. case 0xab:
  2940. bts: /* bts */
  2941. /* only subword offset */
  2942. c->src.val &= (c->dst.bytes << 3) - 1;
  2943. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2944. break;
  2945. case 0xac: /* shrd imm8, r, r/m */
  2946. case 0xad: /* shrd cl, r, r/m */
  2947. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2948. break;
  2949. case 0xae: /* clflush */
  2950. break;
  2951. case 0xb0 ... 0xb1: /* cmpxchg */
  2952. /*
  2953. * Save real source value, then compare EAX against
  2954. * destination.
  2955. */
  2956. c->src.orig_val = c->src.val;
  2957. c->src.val = c->regs[VCPU_REGS_RAX];
  2958. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2959. if (ctxt->eflags & EFLG_ZF) {
  2960. /* Success: write back to memory. */
  2961. c->dst.val = c->src.orig_val;
  2962. } else {
  2963. /* Failure: write the value we saw to EAX. */
  2964. c->dst.type = OP_REG;
  2965. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2966. }
  2967. break;
  2968. case 0xb3:
  2969. btr: /* btr */
  2970. /* only subword offset */
  2971. c->src.val &= (c->dst.bytes << 3) - 1;
  2972. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2973. break;
  2974. case 0xb6 ... 0xb7: /* movzx */
  2975. c->dst.bytes = c->op_bytes;
  2976. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2977. : (u16) c->src.val;
  2978. break;
  2979. case 0xba: /* Grp8 */
  2980. switch (c->modrm_reg & 3) {
  2981. case 0:
  2982. goto bt;
  2983. case 1:
  2984. goto bts;
  2985. case 2:
  2986. goto btr;
  2987. case 3:
  2988. goto btc;
  2989. }
  2990. break;
  2991. case 0xbb:
  2992. btc: /* btc */
  2993. /* only subword offset */
  2994. c->src.val &= (c->dst.bytes << 3) - 1;
  2995. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2996. break;
  2997. case 0xbe ... 0xbf: /* movsx */
  2998. c->dst.bytes = c->op_bytes;
  2999. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3000. (s16) c->src.val;
  3001. break;
  3002. case 0xc3: /* movnti */
  3003. c->dst.bytes = c->op_bytes;
  3004. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3005. (u64) c->src.val;
  3006. break;
  3007. case 0xc7: /* Grp9 (cmpxchg8b) */
  3008. rc = emulate_grp9(ctxt, ops);
  3009. if (rc != X86EMUL_CONTINUE)
  3010. goto done;
  3011. break;
  3012. }
  3013. goto writeback;
  3014. cannot_emulate:
  3015. DPRINTF("Cannot emulate %02x\n", c->b);
  3016. return -1;
  3017. }