intel_ringbuffer.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. static inline int ring_space(struct intel_ring_buffer *ring)
  35. {
  36. int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
  37. if (space < 0)
  38. space += ring->size;
  39. return space;
  40. }
  41. void __intel_ring_advance(struct intel_ring_buffer *ring)
  42. {
  43. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  44. ring->tail &= ring->size - 1;
  45. if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
  46. return;
  47. ring->write_tail(ring, ring->tail);
  48. }
  49. static int
  50. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  51. u32 invalidate_domains,
  52. u32 flush_domains)
  53. {
  54. u32 cmd;
  55. int ret;
  56. cmd = MI_FLUSH;
  57. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  58. cmd |= MI_NO_WRITE_FLUSH;
  59. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  60. cmd |= MI_READ_FLUSH;
  61. ret = intel_ring_begin(ring, 2);
  62. if (ret)
  63. return ret;
  64. intel_ring_emit(ring, cmd);
  65. intel_ring_emit(ring, MI_NOOP);
  66. intel_ring_advance(ring);
  67. return 0;
  68. }
  69. static int
  70. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  71. u32 invalidate_domains,
  72. u32 flush_domains)
  73. {
  74. struct drm_device *dev = ring->dev;
  75. u32 cmd;
  76. int ret;
  77. /*
  78. * read/write caches:
  79. *
  80. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  81. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  82. * also flushed at 2d versus 3d pipeline switches.
  83. *
  84. * read-only caches:
  85. *
  86. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  87. * MI_READ_FLUSH is set, and is always flushed on 965.
  88. *
  89. * I915_GEM_DOMAIN_COMMAND may not exist?
  90. *
  91. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  92. * invalidated when MI_EXE_FLUSH is set.
  93. *
  94. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  95. * invalidated with every MI_FLUSH.
  96. *
  97. * TLBs:
  98. *
  99. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  100. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  101. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  102. * are flushed at any MI_FLUSH.
  103. */
  104. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  105. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  106. cmd &= ~MI_NO_WRITE_FLUSH;
  107. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  108. cmd |= MI_EXE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  110. (IS_G4X(dev) || IS_GEN5(dev)))
  111. cmd |= MI_INVALIDATE_ISP;
  112. ret = intel_ring_begin(ring, 2);
  113. if (ret)
  114. return ret;
  115. intel_ring_emit(ring, cmd);
  116. intel_ring_emit(ring, MI_NOOP);
  117. intel_ring_advance(ring);
  118. return 0;
  119. }
  120. /**
  121. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  122. * implementing two workarounds on gen6. From section 1.4.7.1
  123. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  124. *
  125. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  126. * produced by non-pipelined state commands), software needs to first
  127. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  128. * 0.
  129. *
  130. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  131. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  132. *
  133. * And the workaround for these two requires this workaround first:
  134. *
  135. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  136. * BEFORE the pipe-control with a post-sync op and no write-cache
  137. * flushes.
  138. *
  139. * And this last workaround is tricky because of the requirements on
  140. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  141. * volume 2 part 1:
  142. *
  143. * "1 of the following must also be set:
  144. * - Render Target Cache Flush Enable ([12] of DW1)
  145. * - Depth Cache Flush Enable ([0] of DW1)
  146. * - Stall at Pixel Scoreboard ([1] of DW1)
  147. * - Depth Stall ([13] of DW1)
  148. * - Post-Sync Operation ([13] of DW1)
  149. * - Notify Enable ([8] of DW1)"
  150. *
  151. * The cache flushes require the workaround flush that triggered this
  152. * one, so we can't use it. Depth stall would trigger the same.
  153. * Post-sync nonzero is what triggered this second workaround, so we
  154. * can't use that one either. Notify enable is IRQs, which aren't
  155. * really our business. That leaves only stall at scoreboard.
  156. */
  157. static int
  158. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  159. {
  160. u32 scratch_addr = ring->scratch.gtt_offset + 128;
  161. int ret;
  162. ret = intel_ring_begin(ring, 6);
  163. if (ret)
  164. return ret;
  165. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  166. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  167. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  168. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  169. intel_ring_emit(ring, 0); /* low dword */
  170. intel_ring_emit(ring, 0); /* high dword */
  171. intel_ring_emit(ring, MI_NOOP);
  172. intel_ring_advance(ring);
  173. ret = intel_ring_begin(ring, 6);
  174. if (ret)
  175. return ret;
  176. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  177. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  178. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  179. intel_ring_emit(ring, 0);
  180. intel_ring_emit(ring, 0);
  181. intel_ring_emit(ring, MI_NOOP);
  182. intel_ring_advance(ring);
  183. return 0;
  184. }
  185. static int
  186. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  187. u32 invalidate_domains, u32 flush_domains)
  188. {
  189. u32 flags = 0;
  190. u32 scratch_addr = ring->scratch.gtt_offset + 128;
  191. int ret;
  192. /* Force SNB workarounds for PIPE_CONTROL flushes */
  193. ret = intel_emit_post_sync_nonzero_flush(ring);
  194. if (ret)
  195. return ret;
  196. /* Just flush everything. Experiments have shown that reducing the
  197. * number of bits based on the write domains has little performance
  198. * impact.
  199. */
  200. if (flush_domains) {
  201. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  202. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  203. /*
  204. * Ensure that any following seqno writes only happen
  205. * when the render cache is indeed flushed.
  206. */
  207. flags |= PIPE_CONTROL_CS_STALL;
  208. }
  209. if (invalidate_domains) {
  210. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  211. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  212. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  213. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  214. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  216. /*
  217. * TLB invalidate requires a post-sync write.
  218. */
  219. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  220. }
  221. ret = intel_ring_begin(ring, 4);
  222. if (ret)
  223. return ret;
  224. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  225. intel_ring_emit(ring, flags);
  226. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  227. intel_ring_emit(ring, 0);
  228. intel_ring_advance(ring);
  229. return 0;
  230. }
  231. static int
  232. gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
  233. {
  234. int ret;
  235. ret = intel_ring_begin(ring, 4);
  236. if (ret)
  237. return ret;
  238. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  239. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  240. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  241. intel_ring_emit(ring, 0);
  242. intel_ring_emit(ring, 0);
  243. intel_ring_advance(ring);
  244. return 0;
  245. }
  246. static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
  247. {
  248. int ret;
  249. if (!ring->fbc_dirty)
  250. return 0;
  251. ret = intel_ring_begin(ring, 4);
  252. if (ret)
  253. return ret;
  254. intel_ring_emit(ring, MI_NOOP);
  255. /* WaFbcNukeOn3DBlt:ivb/hsw */
  256. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  257. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  258. intel_ring_emit(ring, value);
  259. intel_ring_advance(ring);
  260. ring->fbc_dirty = false;
  261. return 0;
  262. }
  263. static int
  264. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  265. u32 invalidate_domains, u32 flush_domains)
  266. {
  267. u32 flags = 0;
  268. u32 scratch_addr = ring->scratch.gtt_offset + 128;
  269. int ret;
  270. /*
  271. * Ensure that any following seqno writes only happen when the render
  272. * cache is indeed flushed.
  273. *
  274. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  275. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  276. * don't try to be clever and just set it unconditionally.
  277. */
  278. flags |= PIPE_CONTROL_CS_STALL;
  279. /* Just flush everything. Experiments have shown that reducing the
  280. * number of bits based on the write domains has little performance
  281. * impact.
  282. */
  283. if (flush_domains) {
  284. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  285. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  286. }
  287. if (invalidate_domains) {
  288. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  289. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  290. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  291. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  292. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  293. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  294. /*
  295. * TLB invalidate requires a post-sync write.
  296. */
  297. flags |= PIPE_CONTROL_QW_WRITE;
  298. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  299. /* Workaround: we must issue a pipe_control with CS-stall bit
  300. * set before a pipe_control command that has the state cache
  301. * invalidate bit set. */
  302. gen7_render_ring_cs_stall_wa(ring);
  303. }
  304. ret = intel_ring_begin(ring, 4);
  305. if (ret)
  306. return ret;
  307. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  308. intel_ring_emit(ring, flags);
  309. intel_ring_emit(ring, scratch_addr);
  310. intel_ring_emit(ring, 0);
  311. intel_ring_advance(ring);
  312. if (flush_domains)
  313. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  314. return 0;
  315. }
  316. static void ring_write_tail(struct intel_ring_buffer *ring,
  317. u32 value)
  318. {
  319. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  320. I915_WRITE_TAIL(ring, value);
  321. }
  322. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  323. {
  324. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  325. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  326. RING_ACTHD(ring->mmio_base) : ACTHD;
  327. return I915_READ(acthd_reg);
  328. }
  329. static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
  330. {
  331. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  332. u32 addr;
  333. addr = dev_priv->status_page_dmah->busaddr;
  334. if (INTEL_INFO(ring->dev)->gen >= 4)
  335. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  336. I915_WRITE(HWS_PGA, addr);
  337. }
  338. static int init_ring_common(struct intel_ring_buffer *ring)
  339. {
  340. struct drm_device *dev = ring->dev;
  341. drm_i915_private_t *dev_priv = dev->dev_private;
  342. struct drm_i915_gem_object *obj = ring->obj;
  343. int ret = 0;
  344. u32 head;
  345. if (HAS_FORCE_WAKE(dev))
  346. gen6_gt_force_wake_get(dev_priv);
  347. if (I915_NEED_GFX_HWS(dev))
  348. intel_ring_setup_status_page(ring);
  349. else
  350. ring_setup_phys_status_page(ring);
  351. /* Stop the ring if it's running. */
  352. I915_WRITE_CTL(ring, 0);
  353. I915_WRITE_HEAD(ring, 0);
  354. ring->write_tail(ring, 0);
  355. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  356. /* G45 ring initialization fails to reset head to zero */
  357. if (head != 0) {
  358. DRM_DEBUG_KMS("%s head not reset to zero "
  359. "ctl %08x head %08x tail %08x start %08x\n",
  360. ring->name,
  361. I915_READ_CTL(ring),
  362. I915_READ_HEAD(ring),
  363. I915_READ_TAIL(ring),
  364. I915_READ_START(ring));
  365. I915_WRITE_HEAD(ring, 0);
  366. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  367. DRM_ERROR("failed to set %s head to zero "
  368. "ctl %08x head %08x tail %08x start %08x\n",
  369. ring->name,
  370. I915_READ_CTL(ring),
  371. I915_READ_HEAD(ring),
  372. I915_READ_TAIL(ring),
  373. I915_READ_START(ring));
  374. }
  375. }
  376. /* Initialize the ring. This must happen _after_ we've cleared the ring
  377. * registers with the above sequence (the readback of the HEAD registers
  378. * also enforces ordering), otherwise the hw might lose the new ring
  379. * register values. */
  380. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  381. I915_WRITE_CTL(ring,
  382. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  383. | RING_VALID);
  384. /* If the head is still not zero, the ring is dead */
  385. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  386. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  387. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  388. DRM_ERROR("%s initialization failed "
  389. "ctl %08x head %08x tail %08x start %08x\n",
  390. ring->name,
  391. I915_READ_CTL(ring),
  392. I915_READ_HEAD(ring),
  393. I915_READ_TAIL(ring),
  394. I915_READ_START(ring));
  395. ret = -EIO;
  396. goto out;
  397. }
  398. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  399. i915_kernel_lost_context(ring->dev);
  400. else {
  401. ring->head = I915_READ_HEAD(ring);
  402. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  403. ring->space = ring_space(ring);
  404. ring->last_retired_head = -1;
  405. }
  406. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  407. out:
  408. if (HAS_FORCE_WAKE(dev))
  409. gen6_gt_force_wake_put(dev_priv);
  410. return ret;
  411. }
  412. static int
  413. init_pipe_control(struct intel_ring_buffer *ring)
  414. {
  415. int ret;
  416. if (ring->scratch.obj)
  417. return 0;
  418. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  419. if (ring->scratch.obj == NULL) {
  420. DRM_ERROR("Failed to allocate seqno page\n");
  421. ret = -ENOMEM;
  422. goto err;
  423. }
  424. i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  425. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, true, false);
  426. if (ret)
  427. goto err_unref;
  428. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  429. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  430. if (ring->scratch.cpu_page == NULL) {
  431. ret = -ENOMEM;
  432. goto err_unpin;
  433. }
  434. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  435. ring->name, ring->scratch.gtt_offset);
  436. return 0;
  437. err_unpin:
  438. i915_gem_object_unpin(ring->scratch.obj);
  439. err_unref:
  440. drm_gem_object_unreference(&ring->scratch.obj->base);
  441. err:
  442. return ret;
  443. }
  444. static int init_render_ring(struct intel_ring_buffer *ring)
  445. {
  446. struct drm_device *dev = ring->dev;
  447. struct drm_i915_private *dev_priv = dev->dev_private;
  448. int ret = init_ring_common(ring);
  449. if (INTEL_INFO(dev)->gen > 3)
  450. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  451. /* We need to disable the AsyncFlip performance optimisations in order
  452. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  453. * programmed to '1' on all products.
  454. *
  455. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  456. */
  457. if (INTEL_INFO(dev)->gen >= 6)
  458. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  459. /* Required for the hardware to program scanline values for waiting */
  460. if (INTEL_INFO(dev)->gen == 6)
  461. I915_WRITE(GFX_MODE,
  462. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
  463. if (IS_GEN7(dev))
  464. I915_WRITE(GFX_MODE_GEN7,
  465. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  466. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  467. if (INTEL_INFO(dev)->gen >= 5) {
  468. ret = init_pipe_control(ring);
  469. if (ret)
  470. return ret;
  471. }
  472. if (IS_GEN6(dev)) {
  473. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  474. * "If this bit is set, STCunit will have LRA as replacement
  475. * policy. [...] This bit must be reset. LRA replacement
  476. * policy is not supported."
  477. */
  478. I915_WRITE(CACHE_MODE_0,
  479. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  480. /* This is not explicitly set for GEN6, so read the register.
  481. * see intel_ring_mi_set_context() for why we care.
  482. * TODO: consider explicitly setting the bit for GEN5
  483. */
  484. ring->itlb_before_ctx_switch =
  485. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  486. }
  487. if (INTEL_INFO(dev)->gen >= 6)
  488. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  489. if (HAS_L3_GPU_CACHE(dev))
  490. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  491. return ret;
  492. }
  493. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  494. {
  495. struct drm_device *dev = ring->dev;
  496. if (ring->scratch.obj == NULL)
  497. return;
  498. if (INTEL_INFO(dev)->gen >= 5) {
  499. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  500. i915_gem_object_unpin(ring->scratch.obj);
  501. }
  502. drm_gem_object_unreference(&ring->scratch.obj->base);
  503. ring->scratch.obj = NULL;
  504. }
  505. static void
  506. update_mboxes(struct intel_ring_buffer *ring,
  507. u32 mmio_offset)
  508. {
  509. /* NB: In order to be able to do semaphore MBOX updates for varying number
  510. * of rings, it's easiest if we round up each individual update to a
  511. * multiple of 2 (since ring updates must always be a multiple of 2)
  512. * even though the actual update only requires 3 dwords.
  513. */
  514. #define MBOX_UPDATE_DWORDS 4
  515. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  516. intel_ring_emit(ring, mmio_offset);
  517. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  518. intel_ring_emit(ring, MI_NOOP);
  519. }
  520. /**
  521. * gen6_add_request - Update the semaphore mailbox registers
  522. *
  523. * @ring - ring that is adding a request
  524. * @seqno - return seqno stuck into the ring
  525. *
  526. * Update the mailbox registers in the *other* rings with the current seqno.
  527. * This acts like a signal in the canonical semaphore.
  528. */
  529. static int
  530. gen6_add_request(struct intel_ring_buffer *ring)
  531. {
  532. struct drm_device *dev = ring->dev;
  533. struct drm_i915_private *dev_priv = dev->dev_private;
  534. struct intel_ring_buffer *useless;
  535. int i, ret;
  536. ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
  537. MBOX_UPDATE_DWORDS) +
  538. 4);
  539. if (ret)
  540. return ret;
  541. #undef MBOX_UPDATE_DWORDS
  542. for_each_ring(useless, dev_priv, i) {
  543. u32 mbox_reg = ring->signal_mbox[i];
  544. if (mbox_reg != GEN6_NOSYNC)
  545. update_mboxes(ring, mbox_reg);
  546. }
  547. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  548. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  549. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  550. intel_ring_emit(ring, MI_USER_INTERRUPT);
  551. __intel_ring_advance(ring);
  552. return 0;
  553. }
  554. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  555. u32 seqno)
  556. {
  557. struct drm_i915_private *dev_priv = dev->dev_private;
  558. return dev_priv->last_seqno < seqno;
  559. }
  560. /**
  561. * intel_ring_sync - sync the waiter to the signaller on seqno
  562. *
  563. * @waiter - ring that is waiting
  564. * @signaller - ring which has, or will signal
  565. * @seqno - seqno which the waiter will block on
  566. */
  567. static int
  568. gen6_ring_sync(struct intel_ring_buffer *waiter,
  569. struct intel_ring_buffer *signaller,
  570. u32 seqno)
  571. {
  572. int ret;
  573. u32 dw1 = MI_SEMAPHORE_MBOX |
  574. MI_SEMAPHORE_COMPARE |
  575. MI_SEMAPHORE_REGISTER;
  576. /* Throughout all of the GEM code, seqno passed implies our current
  577. * seqno is >= the last seqno executed. However for hardware the
  578. * comparison is strictly greater than.
  579. */
  580. seqno -= 1;
  581. WARN_ON(signaller->semaphore_register[waiter->id] ==
  582. MI_SEMAPHORE_SYNC_INVALID);
  583. ret = intel_ring_begin(waiter, 4);
  584. if (ret)
  585. return ret;
  586. /* If seqno wrap happened, omit the wait with no-ops */
  587. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  588. intel_ring_emit(waiter,
  589. dw1 |
  590. signaller->semaphore_register[waiter->id]);
  591. intel_ring_emit(waiter, seqno);
  592. intel_ring_emit(waiter, 0);
  593. intel_ring_emit(waiter, MI_NOOP);
  594. } else {
  595. intel_ring_emit(waiter, MI_NOOP);
  596. intel_ring_emit(waiter, MI_NOOP);
  597. intel_ring_emit(waiter, MI_NOOP);
  598. intel_ring_emit(waiter, MI_NOOP);
  599. }
  600. intel_ring_advance(waiter);
  601. return 0;
  602. }
  603. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  604. do { \
  605. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  606. PIPE_CONTROL_DEPTH_STALL); \
  607. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  608. intel_ring_emit(ring__, 0); \
  609. intel_ring_emit(ring__, 0); \
  610. } while (0)
  611. static int
  612. pc_render_add_request(struct intel_ring_buffer *ring)
  613. {
  614. u32 scratch_addr = ring->scratch.gtt_offset + 128;
  615. int ret;
  616. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  617. * incoherent with writes to memory, i.e. completely fubar,
  618. * so we need to use PIPE_NOTIFY instead.
  619. *
  620. * However, we also need to workaround the qword write
  621. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  622. * memory before requesting an interrupt.
  623. */
  624. ret = intel_ring_begin(ring, 32);
  625. if (ret)
  626. return ret;
  627. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  628. PIPE_CONTROL_WRITE_FLUSH |
  629. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  630. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  631. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  632. intel_ring_emit(ring, 0);
  633. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  634. scratch_addr += 128; /* write to separate cachelines */
  635. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  636. scratch_addr += 128;
  637. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  638. scratch_addr += 128;
  639. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  640. scratch_addr += 128;
  641. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  642. scratch_addr += 128;
  643. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  644. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  645. PIPE_CONTROL_WRITE_FLUSH |
  646. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  647. PIPE_CONTROL_NOTIFY);
  648. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  649. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  650. intel_ring_emit(ring, 0);
  651. __intel_ring_advance(ring);
  652. return 0;
  653. }
  654. static u32
  655. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  656. {
  657. /* Workaround to force correct ordering between irq and seqno writes on
  658. * ivb (and maybe also on snb) by reading from a CS register (like
  659. * ACTHD) before reading the status page. */
  660. if (!lazy_coherency)
  661. intel_ring_get_active_head(ring);
  662. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  663. }
  664. static u32
  665. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  666. {
  667. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  668. }
  669. static void
  670. ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  671. {
  672. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  673. }
  674. static u32
  675. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  676. {
  677. return ring->scratch.cpu_page[0];
  678. }
  679. static void
  680. pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  681. {
  682. ring->scratch.cpu_page[0] = seqno;
  683. }
  684. static bool
  685. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  686. {
  687. struct drm_device *dev = ring->dev;
  688. drm_i915_private_t *dev_priv = dev->dev_private;
  689. unsigned long flags;
  690. if (!dev->irq_enabled)
  691. return false;
  692. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  693. if (ring->irq_refcount++ == 0)
  694. ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  695. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  696. return true;
  697. }
  698. static void
  699. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  700. {
  701. struct drm_device *dev = ring->dev;
  702. drm_i915_private_t *dev_priv = dev->dev_private;
  703. unsigned long flags;
  704. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  705. if (--ring->irq_refcount == 0)
  706. ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  707. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  708. }
  709. static bool
  710. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  711. {
  712. struct drm_device *dev = ring->dev;
  713. drm_i915_private_t *dev_priv = dev->dev_private;
  714. unsigned long flags;
  715. if (!dev->irq_enabled)
  716. return false;
  717. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  718. if (ring->irq_refcount++ == 0) {
  719. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  720. I915_WRITE(IMR, dev_priv->irq_mask);
  721. POSTING_READ(IMR);
  722. }
  723. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  724. return true;
  725. }
  726. static void
  727. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  728. {
  729. struct drm_device *dev = ring->dev;
  730. drm_i915_private_t *dev_priv = dev->dev_private;
  731. unsigned long flags;
  732. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  733. if (--ring->irq_refcount == 0) {
  734. dev_priv->irq_mask |= ring->irq_enable_mask;
  735. I915_WRITE(IMR, dev_priv->irq_mask);
  736. POSTING_READ(IMR);
  737. }
  738. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  739. }
  740. static bool
  741. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  742. {
  743. struct drm_device *dev = ring->dev;
  744. drm_i915_private_t *dev_priv = dev->dev_private;
  745. unsigned long flags;
  746. if (!dev->irq_enabled)
  747. return false;
  748. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  749. if (ring->irq_refcount++ == 0) {
  750. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  751. I915_WRITE16(IMR, dev_priv->irq_mask);
  752. POSTING_READ16(IMR);
  753. }
  754. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  755. return true;
  756. }
  757. static void
  758. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  759. {
  760. struct drm_device *dev = ring->dev;
  761. drm_i915_private_t *dev_priv = dev->dev_private;
  762. unsigned long flags;
  763. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  764. if (--ring->irq_refcount == 0) {
  765. dev_priv->irq_mask |= ring->irq_enable_mask;
  766. I915_WRITE16(IMR, dev_priv->irq_mask);
  767. POSTING_READ16(IMR);
  768. }
  769. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  770. }
  771. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  772. {
  773. struct drm_device *dev = ring->dev;
  774. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  775. u32 mmio = 0;
  776. /* The ring status page addresses are no longer next to the rest of
  777. * the ring registers as of gen7.
  778. */
  779. if (IS_GEN7(dev)) {
  780. switch (ring->id) {
  781. case RCS:
  782. mmio = RENDER_HWS_PGA_GEN7;
  783. break;
  784. case BCS:
  785. mmio = BLT_HWS_PGA_GEN7;
  786. break;
  787. case VCS:
  788. mmio = BSD_HWS_PGA_GEN7;
  789. break;
  790. case VECS:
  791. mmio = VEBOX_HWS_PGA_GEN7;
  792. break;
  793. }
  794. } else if (IS_GEN6(ring->dev)) {
  795. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  796. } else {
  797. mmio = RING_HWS_PGA(ring->mmio_base);
  798. }
  799. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  800. POSTING_READ(mmio);
  801. /* Flush the TLB for this page */
  802. if (INTEL_INFO(dev)->gen >= 6) {
  803. u32 reg = RING_INSTPM(ring->mmio_base);
  804. I915_WRITE(reg,
  805. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  806. INSTPM_SYNC_FLUSH));
  807. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  808. 1000))
  809. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  810. ring->name);
  811. }
  812. }
  813. static int
  814. bsd_ring_flush(struct intel_ring_buffer *ring,
  815. u32 invalidate_domains,
  816. u32 flush_domains)
  817. {
  818. int ret;
  819. ret = intel_ring_begin(ring, 2);
  820. if (ret)
  821. return ret;
  822. intel_ring_emit(ring, MI_FLUSH);
  823. intel_ring_emit(ring, MI_NOOP);
  824. intel_ring_advance(ring);
  825. return 0;
  826. }
  827. static int
  828. i9xx_add_request(struct intel_ring_buffer *ring)
  829. {
  830. int ret;
  831. ret = intel_ring_begin(ring, 4);
  832. if (ret)
  833. return ret;
  834. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  835. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  836. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  837. intel_ring_emit(ring, MI_USER_INTERRUPT);
  838. __intel_ring_advance(ring);
  839. return 0;
  840. }
  841. static bool
  842. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  843. {
  844. struct drm_device *dev = ring->dev;
  845. drm_i915_private_t *dev_priv = dev->dev_private;
  846. unsigned long flags;
  847. if (!dev->irq_enabled)
  848. return false;
  849. /* It looks like we need to prevent the gt from suspending while waiting
  850. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  851. * blt/bsd rings on ivb. */
  852. gen6_gt_force_wake_get(dev_priv);
  853. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  854. if (ring->irq_refcount++ == 0) {
  855. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  856. I915_WRITE_IMR(ring,
  857. ~(ring->irq_enable_mask |
  858. GT_PARITY_ERROR(dev)));
  859. else
  860. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  861. ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  862. }
  863. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  864. return true;
  865. }
  866. static void
  867. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  868. {
  869. struct drm_device *dev = ring->dev;
  870. drm_i915_private_t *dev_priv = dev->dev_private;
  871. unsigned long flags;
  872. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  873. if (--ring->irq_refcount == 0) {
  874. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  875. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  876. else
  877. I915_WRITE_IMR(ring, ~0);
  878. ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  879. }
  880. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  881. gen6_gt_force_wake_put(dev_priv);
  882. }
  883. static bool
  884. hsw_vebox_get_irq(struct intel_ring_buffer *ring)
  885. {
  886. struct drm_device *dev = ring->dev;
  887. struct drm_i915_private *dev_priv = dev->dev_private;
  888. unsigned long flags;
  889. if (!dev->irq_enabled)
  890. return false;
  891. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  892. if (ring->irq_refcount++ == 0) {
  893. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  894. snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  895. }
  896. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  897. return true;
  898. }
  899. static void
  900. hsw_vebox_put_irq(struct intel_ring_buffer *ring)
  901. {
  902. struct drm_device *dev = ring->dev;
  903. struct drm_i915_private *dev_priv = dev->dev_private;
  904. unsigned long flags;
  905. if (!dev->irq_enabled)
  906. return;
  907. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  908. if (--ring->irq_refcount == 0) {
  909. I915_WRITE_IMR(ring, ~0);
  910. snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  911. }
  912. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  913. }
  914. static int
  915. i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
  916. u32 offset, u32 length,
  917. unsigned flags)
  918. {
  919. int ret;
  920. ret = intel_ring_begin(ring, 2);
  921. if (ret)
  922. return ret;
  923. intel_ring_emit(ring,
  924. MI_BATCH_BUFFER_START |
  925. MI_BATCH_GTT |
  926. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  927. intel_ring_emit(ring, offset);
  928. intel_ring_advance(ring);
  929. return 0;
  930. }
  931. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  932. #define I830_BATCH_LIMIT (256*1024)
  933. static int
  934. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  935. u32 offset, u32 len,
  936. unsigned flags)
  937. {
  938. int ret;
  939. if (flags & I915_DISPATCH_PINNED) {
  940. ret = intel_ring_begin(ring, 4);
  941. if (ret)
  942. return ret;
  943. intel_ring_emit(ring, MI_BATCH_BUFFER);
  944. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  945. intel_ring_emit(ring, offset + len - 8);
  946. intel_ring_emit(ring, MI_NOOP);
  947. intel_ring_advance(ring);
  948. } else {
  949. u32 cs_offset = ring->scratch.gtt_offset;
  950. if (len > I830_BATCH_LIMIT)
  951. return -ENOSPC;
  952. ret = intel_ring_begin(ring, 9+3);
  953. if (ret)
  954. return ret;
  955. /* Blit the batch (which has now all relocs applied) to the stable batch
  956. * scratch bo area (so that the CS never stumbles over its tlb
  957. * invalidation bug) ... */
  958. intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
  959. XY_SRC_COPY_BLT_WRITE_ALPHA |
  960. XY_SRC_COPY_BLT_WRITE_RGB);
  961. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
  962. intel_ring_emit(ring, 0);
  963. intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
  964. intel_ring_emit(ring, cs_offset);
  965. intel_ring_emit(ring, 0);
  966. intel_ring_emit(ring, 4096);
  967. intel_ring_emit(ring, offset);
  968. intel_ring_emit(ring, MI_FLUSH);
  969. /* ... and execute it. */
  970. intel_ring_emit(ring, MI_BATCH_BUFFER);
  971. intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  972. intel_ring_emit(ring, cs_offset + len - 8);
  973. intel_ring_advance(ring);
  974. }
  975. return 0;
  976. }
  977. static int
  978. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  979. u32 offset, u32 len,
  980. unsigned flags)
  981. {
  982. int ret;
  983. ret = intel_ring_begin(ring, 2);
  984. if (ret)
  985. return ret;
  986. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  987. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  988. intel_ring_advance(ring);
  989. return 0;
  990. }
  991. static void cleanup_status_page(struct intel_ring_buffer *ring)
  992. {
  993. struct drm_i915_gem_object *obj;
  994. obj = ring->status_page.obj;
  995. if (obj == NULL)
  996. return;
  997. kunmap(sg_page(obj->pages->sgl));
  998. i915_gem_object_unpin(obj);
  999. drm_gem_object_unreference(&obj->base);
  1000. ring->status_page.obj = NULL;
  1001. }
  1002. static int init_status_page(struct intel_ring_buffer *ring)
  1003. {
  1004. struct drm_device *dev = ring->dev;
  1005. struct drm_i915_gem_object *obj;
  1006. int ret;
  1007. obj = i915_gem_alloc_object(dev, 4096);
  1008. if (obj == NULL) {
  1009. DRM_ERROR("Failed to allocate status page\n");
  1010. ret = -ENOMEM;
  1011. goto err;
  1012. }
  1013. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1014. ret = i915_gem_obj_ggtt_pin(obj, 4096, true, false);
  1015. if (ret != 0) {
  1016. goto err_unref;
  1017. }
  1018. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1019. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1020. if (ring->status_page.page_addr == NULL) {
  1021. ret = -ENOMEM;
  1022. goto err_unpin;
  1023. }
  1024. ring->status_page.obj = obj;
  1025. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1026. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1027. ring->name, ring->status_page.gfx_addr);
  1028. return 0;
  1029. err_unpin:
  1030. i915_gem_object_unpin(obj);
  1031. err_unref:
  1032. drm_gem_object_unreference(&obj->base);
  1033. err:
  1034. return ret;
  1035. }
  1036. static int init_phys_status_page(struct intel_ring_buffer *ring)
  1037. {
  1038. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1039. if (!dev_priv->status_page_dmah) {
  1040. dev_priv->status_page_dmah =
  1041. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1042. if (!dev_priv->status_page_dmah)
  1043. return -ENOMEM;
  1044. }
  1045. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1046. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1047. return 0;
  1048. }
  1049. static int intel_init_ring_buffer(struct drm_device *dev,
  1050. struct intel_ring_buffer *ring)
  1051. {
  1052. struct drm_i915_gem_object *obj;
  1053. struct drm_i915_private *dev_priv = dev->dev_private;
  1054. int ret;
  1055. ring->dev = dev;
  1056. INIT_LIST_HEAD(&ring->active_list);
  1057. INIT_LIST_HEAD(&ring->request_list);
  1058. ring->size = 32 * PAGE_SIZE;
  1059. memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
  1060. init_waitqueue_head(&ring->irq_queue);
  1061. if (I915_NEED_GFX_HWS(dev)) {
  1062. ret = init_status_page(ring);
  1063. if (ret)
  1064. return ret;
  1065. } else {
  1066. BUG_ON(ring->id != RCS);
  1067. ret = init_phys_status_page(ring);
  1068. if (ret)
  1069. return ret;
  1070. }
  1071. obj = NULL;
  1072. if (!HAS_LLC(dev))
  1073. obj = i915_gem_object_create_stolen(dev, ring->size);
  1074. if (obj == NULL)
  1075. obj = i915_gem_alloc_object(dev, ring->size);
  1076. if (obj == NULL) {
  1077. DRM_ERROR("Failed to allocate ringbuffer\n");
  1078. ret = -ENOMEM;
  1079. goto err_hws;
  1080. }
  1081. ring->obj = obj;
  1082. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, true, false);
  1083. if (ret)
  1084. goto err_unref;
  1085. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1086. if (ret)
  1087. goto err_unpin;
  1088. ring->virtual_start =
  1089. ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
  1090. ring->size);
  1091. if (ring->virtual_start == NULL) {
  1092. DRM_ERROR("Failed to map ringbuffer.\n");
  1093. ret = -EINVAL;
  1094. goto err_unpin;
  1095. }
  1096. ret = ring->init(ring);
  1097. if (ret)
  1098. goto err_unmap;
  1099. /* Workaround an erratum on the i830 which causes a hang if
  1100. * the TAIL pointer points to within the last 2 cachelines
  1101. * of the buffer.
  1102. */
  1103. ring->effective_size = ring->size;
  1104. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1105. ring->effective_size -= 128;
  1106. return 0;
  1107. err_unmap:
  1108. iounmap(ring->virtual_start);
  1109. err_unpin:
  1110. i915_gem_object_unpin(obj);
  1111. err_unref:
  1112. drm_gem_object_unreference(&obj->base);
  1113. ring->obj = NULL;
  1114. err_hws:
  1115. cleanup_status_page(ring);
  1116. return ret;
  1117. }
  1118. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  1119. {
  1120. struct drm_i915_private *dev_priv;
  1121. int ret;
  1122. if (ring->obj == NULL)
  1123. return;
  1124. /* Disable the ring buffer. The ring must be idle at this point */
  1125. dev_priv = ring->dev->dev_private;
  1126. ret = intel_ring_idle(ring);
  1127. if (ret)
  1128. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  1129. ring->name, ret);
  1130. I915_WRITE_CTL(ring, 0);
  1131. iounmap(ring->virtual_start);
  1132. i915_gem_object_unpin(ring->obj);
  1133. drm_gem_object_unreference(&ring->obj->base);
  1134. ring->obj = NULL;
  1135. if (ring->cleanup)
  1136. ring->cleanup(ring);
  1137. cleanup_status_page(ring);
  1138. }
  1139. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1140. {
  1141. int ret;
  1142. ret = i915_wait_seqno(ring, seqno);
  1143. if (!ret)
  1144. i915_gem_retire_requests_ring(ring);
  1145. return ret;
  1146. }
  1147. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1148. {
  1149. struct drm_i915_gem_request *request;
  1150. u32 seqno = 0;
  1151. int ret;
  1152. i915_gem_retire_requests_ring(ring);
  1153. if (ring->last_retired_head != -1) {
  1154. ring->head = ring->last_retired_head;
  1155. ring->last_retired_head = -1;
  1156. ring->space = ring_space(ring);
  1157. if (ring->space >= n)
  1158. return 0;
  1159. }
  1160. list_for_each_entry(request, &ring->request_list, list) {
  1161. int space;
  1162. if (request->tail == -1)
  1163. continue;
  1164. space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
  1165. if (space < 0)
  1166. space += ring->size;
  1167. if (space >= n) {
  1168. seqno = request->seqno;
  1169. break;
  1170. }
  1171. /* Consume this request in case we need more space than
  1172. * is available and so need to prevent a race between
  1173. * updating last_retired_head and direct reads of
  1174. * I915_RING_HEAD. It also provides a nice sanity check.
  1175. */
  1176. request->tail = -1;
  1177. }
  1178. if (seqno == 0)
  1179. return -ENOSPC;
  1180. ret = intel_ring_wait_seqno(ring, seqno);
  1181. if (ret)
  1182. return ret;
  1183. if (WARN_ON(ring->last_retired_head == -1))
  1184. return -ENOSPC;
  1185. ring->head = ring->last_retired_head;
  1186. ring->last_retired_head = -1;
  1187. ring->space = ring_space(ring);
  1188. if (WARN_ON(ring->space < n))
  1189. return -ENOSPC;
  1190. return 0;
  1191. }
  1192. static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
  1193. {
  1194. struct drm_device *dev = ring->dev;
  1195. struct drm_i915_private *dev_priv = dev->dev_private;
  1196. unsigned long end;
  1197. int ret;
  1198. ret = intel_ring_wait_request(ring, n);
  1199. if (ret != -ENOSPC)
  1200. return ret;
  1201. /* force the tail write in case we have been skipping them */
  1202. __intel_ring_advance(ring);
  1203. trace_i915_ring_wait_begin(ring);
  1204. /* With GEM the hangcheck timer should kick us out of the loop,
  1205. * leaving it early runs the risk of corrupting GEM state (due
  1206. * to running on almost untested codepaths). But on resume
  1207. * timers don't work yet, so prevent a complete hang in that
  1208. * case by choosing an insanely large timeout. */
  1209. end = jiffies + 60 * HZ;
  1210. do {
  1211. ring->head = I915_READ_HEAD(ring);
  1212. ring->space = ring_space(ring);
  1213. if (ring->space >= n) {
  1214. trace_i915_ring_wait_end(ring);
  1215. return 0;
  1216. }
  1217. if (dev->primary->master) {
  1218. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1219. if (master_priv->sarea_priv)
  1220. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1221. }
  1222. msleep(1);
  1223. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1224. dev_priv->mm.interruptible);
  1225. if (ret)
  1226. return ret;
  1227. } while (!time_after(jiffies, end));
  1228. trace_i915_ring_wait_end(ring);
  1229. return -EBUSY;
  1230. }
  1231. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  1232. {
  1233. uint32_t __iomem *virt;
  1234. int rem = ring->size - ring->tail;
  1235. if (ring->space < rem) {
  1236. int ret = ring_wait_for_space(ring, rem);
  1237. if (ret)
  1238. return ret;
  1239. }
  1240. virt = ring->virtual_start + ring->tail;
  1241. rem /= 4;
  1242. while (rem--)
  1243. iowrite32(MI_NOOP, virt++);
  1244. ring->tail = 0;
  1245. ring->space = ring_space(ring);
  1246. return 0;
  1247. }
  1248. int intel_ring_idle(struct intel_ring_buffer *ring)
  1249. {
  1250. u32 seqno;
  1251. int ret;
  1252. /* We need to add any requests required to flush the objects and ring */
  1253. if (ring->outstanding_lazy_seqno) {
  1254. ret = i915_add_request(ring, NULL);
  1255. if (ret)
  1256. return ret;
  1257. }
  1258. /* Wait upon the last request to be completed */
  1259. if (list_empty(&ring->request_list))
  1260. return 0;
  1261. seqno = list_entry(ring->request_list.prev,
  1262. struct drm_i915_gem_request,
  1263. list)->seqno;
  1264. return i915_wait_seqno(ring, seqno);
  1265. }
  1266. static int
  1267. intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
  1268. {
  1269. if (ring->outstanding_lazy_seqno)
  1270. return 0;
  1271. if (ring->preallocated_lazy_request == NULL) {
  1272. struct drm_i915_gem_request *request;
  1273. request = kmalloc(sizeof(*request), GFP_KERNEL);
  1274. if (request == NULL)
  1275. return -ENOMEM;
  1276. ring->preallocated_lazy_request = request;
  1277. }
  1278. return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
  1279. }
  1280. static int __intel_ring_begin(struct intel_ring_buffer *ring,
  1281. int bytes)
  1282. {
  1283. int ret;
  1284. if (unlikely(ring->tail + bytes > ring->effective_size)) {
  1285. ret = intel_wrap_ring_buffer(ring);
  1286. if (unlikely(ret))
  1287. return ret;
  1288. }
  1289. if (unlikely(ring->space < bytes)) {
  1290. ret = ring_wait_for_space(ring, bytes);
  1291. if (unlikely(ret))
  1292. return ret;
  1293. }
  1294. ring->space -= bytes;
  1295. return 0;
  1296. }
  1297. int intel_ring_begin(struct intel_ring_buffer *ring,
  1298. int num_dwords)
  1299. {
  1300. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1301. int ret;
  1302. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1303. dev_priv->mm.interruptible);
  1304. if (ret)
  1305. return ret;
  1306. /* Preallocate the olr before touching the ring */
  1307. ret = intel_ring_alloc_seqno(ring);
  1308. if (ret)
  1309. return ret;
  1310. return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
  1311. }
  1312. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1313. {
  1314. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1315. BUG_ON(ring->outstanding_lazy_seqno);
  1316. if (INTEL_INFO(ring->dev)->gen >= 6) {
  1317. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1318. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1319. if (HAS_VEBOX(ring->dev))
  1320. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  1321. }
  1322. ring->set_seqno(ring, seqno);
  1323. ring->hangcheck.seqno = seqno;
  1324. }
  1325. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1326. u32 value)
  1327. {
  1328. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1329. /* Every tail move must follow the sequence below */
  1330. /* Disable notification that the ring is IDLE. The GT
  1331. * will then assume that it is busy and bring it out of rc6.
  1332. */
  1333. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1334. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1335. /* Clear the context id. Here be magic! */
  1336. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1337. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1338. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1339. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1340. 50))
  1341. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1342. /* Now that the ring is fully powered up, update the tail */
  1343. I915_WRITE_TAIL(ring, value);
  1344. POSTING_READ(RING_TAIL(ring->mmio_base));
  1345. /* Let the ring send IDLE messages to the GT again,
  1346. * and so let it sleep to conserve power when idle.
  1347. */
  1348. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1349. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1350. }
  1351. static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
  1352. u32 invalidate, u32 flush)
  1353. {
  1354. uint32_t cmd;
  1355. int ret;
  1356. ret = intel_ring_begin(ring, 4);
  1357. if (ret)
  1358. return ret;
  1359. cmd = MI_FLUSH_DW;
  1360. /*
  1361. * Bspec vol 1c.5 - video engine command streamer:
  1362. * "If ENABLED, all TLBs will be invalidated once the flush
  1363. * operation is complete. This bit is only valid when the
  1364. * Post-Sync Operation field is a value of 1h or 3h."
  1365. */
  1366. if (invalidate & I915_GEM_GPU_DOMAINS)
  1367. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1368. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1369. intel_ring_emit(ring, cmd);
  1370. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1371. intel_ring_emit(ring, 0);
  1372. intel_ring_emit(ring, MI_NOOP);
  1373. intel_ring_advance(ring);
  1374. return 0;
  1375. }
  1376. static int
  1377. hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1378. u32 offset, u32 len,
  1379. unsigned flags)
  1380. {
  1381. int ret;
  1382. ret = intel_ring_begin(ring, 2);
  1383. if (ret)
  1384. return ret;
  1385. intel_ring_emit(ring,
  1386. MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
  1387. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
  1388. /* bit0-7 is the length on GEN6+ */
  1389. intel_ring_emit(ring, offset);
  1390. intel_ring_advance(ring);
  1391. return 0;
  1392. }
  1393. static int
  1394. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1395. u32 offset, u32 len,
  1396. unsigned flags)
  1397. {
  1398. int ret;
  1399. ret = intel_ring_begin(ring, 2);
  1400. if (ret)
  1401. return ret;
  1402. intel_ring_emit(ring,
  1403. MI_BATCH_BUFFER_START |
  1404. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1405. /* bit0-7 is the length on GEN6+ */
  1406. intel_ring_emit(ring, offset);
  1407. intel_ring_advance(ring);
  1408. return 0;
  1409. }
  1410. /* Blitter support (SandyBridge+) */
  1411. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1412. u32 invalidate, u32 flush)
  1413. {
  1414. struct drm_device *dev = ring->dev;
  1415. uint32_t cmd;
  1416. int ret;
  1417. ret = intel_ring_begin(ring, 4);
  1418. if (ret)
  1419. return ret;
  1420. cmd = MI_FLUSH_DW;
  1421. /*
  1422. * Bspec vol 1c.3 - blitter engine command streamer:
  1423. * "If ENABLED, all TLBs will be invalidated once the flush
  1424. * operation is complete. This bit is only valid when the
  1425. * Post-Sync Operation field is a value of 1h or 3h."
  1426. */
  1427. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1428. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1429. MI_FLUSH_DW_OP_STOREDW;
  1430. intel_ring_emit(ring, cmd);
  1431. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1432. intel_ring_emit(ring, 0);
  1433. intel_ring_emit(ring, MI_NOOP);
  1434. intel_ring_advance(ring);
  1435. if (IS_GEN7(dev) && flush)
  1436. return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
  1437. return 0;
  1438. }
  1439. int intel_init_render_ring_buffer(struct drm_device *dev)
  1440. {
  1441. drm_i915_private_t *dev_priv = dev->dev_private;
  1442. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1443. ring->name = "render ring";
  1444. ring->id = RCS;
  1445. ring->mmio_base = RENDER_RING_BASE;
  1446. if (INTEL_INFO(dev)->gen >= 6) {
  1447. ring->add_request = gen6_add_request;
  1448. ring->flush = gen7_render_ring_flush;
  1449. if (INTEL_INFO(dev)->gen == 6)
  1450. ring->flush = gen6_render_ring_flush;
  1451. ring->irq_get = gen6_ring_get_irq;
  1452. ring->irq_put = gen6_ring_put_irq;
  1453. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1454. ring->get_seqno = gen6_ring_get_seqno;
  1455. ring->set_seqno = ring_set_seqno;
  1456. ring->sync_to = gen6_ring_sync;
  1457. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  1458. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
  1459. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
  1460. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
  1461. ring->signal_mbox[RCS] = GEN6_NOSYNC;
  1462. ring->signal_mbox[VCS] = GEN6_VRSYNC;
  1463. ring->signal_mbox[BCS] = GEN6_BRSYNC;
  1464. ring->signal_mbox[VECS] = GEN6_VERSYNC;
  1465. } else if (IS_GEN5(dev)) {
  1466. ring->add_request = pc_render_add_request;
  1467. ring->flush = gen4_render_ring_flush;
  1468. ring->get_seqno = pc_render_get_seqno;
  1469. ring->set_seqno = pc_render_set_seqno;
  1470. ring->irq_get = gen5_ring_get_irq;
  1471. ring->irq_put = gen5_ring_put_irq;
  1472. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  1473. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  1474. } else {
  1475. ring->add_request = i9xx_add_request;
  1476. if (INTEL_INFO(dev)->gen < 4)
  1477. ring->flush = gen2_render_ring_flush;
  1478. else
  1479. ring->flush = gen4_render_ring_flush;
  1480. ring->get_seqno = ring_get_seqno;
  1481. ring->set_seqno = ring_set_seqno;
  1482. if (IS_GEN2(dev)) {
  1483. ring->irq_get = i8xx_ring_get_irq;
  1484. ring->irq_put = i8xx_ring_put_irq;
  1485. } else {
  1486. ring->irq_get = i9xx_ring_get_irq;
  1487. ring->irq_put = i9xx_ring_put_irq;
  1488. }
  1489. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1490. }
  1491. ring->write_tail = ring_write_tail;
  1492. if (IS_HASWELL(dev))
  1493. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1494. else if (INTEL_INFO(dev)->gen >= 6)
  1495. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1496. else if (INTEL_INFO(dev)->gen >= 4)
  1497. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1498. else if (IS_I830(dev) || IS_845G(dev))
  1499. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1500. else
  1501. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1502. ring->init = init_render_ring;
  1503. ring->cleanup = render_ring_cleanup;
  1504. /* Workaround batchbuffer to combat CS tlb bug. */
  1505. if (HAS_BROKEN_CS_TLB(dev)) {
  1506. struct drm_i915_gem_object *obj;
  1507. int ret;
  1508. obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
  1509. if (obj == NULL) {
  1510. DRM_ERROR("Failed to allocate batch bo\n");
  1511. return -ENOMEM;
  1512. }
  1513. ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
  1514. if (ret != 0) {
  1515. drm_gem_object_unreference(&obj->base);
  1516. DRM_ERROR("Failed to ping batch bo\n");
  1517. return ret;
  1518. }
  1519. ring->scratch.obj = obj;
  1520. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  1521. }
  1522. return intel_init_ring_buffer(dev, ring);
  1523. }
  1524. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1525. {
  1526. drm_i915_private_t *dev_priv = dev->dev_private;
  1527. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1528. int ret;
  1529. ring->name = "render ring";
  1530. ring->id = RCS;
  1531. ring->mmio_base = RENDER_RING_BASE;
  1532. if (INTEL_INFO(dev)->gen >= 6) {
  1533. /* non-kms not supported on gen6+ */
  1534. return -ENODEV;
  1535. }
  1536. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1537. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1538. * the special gen5 functions. */
  1539. ring->add_request = i9xx_add_request;
  1540. if (INTEL_INFO(dev)->gen < 4)
  1541. ring->flush = gen2_render_ring_flush;
  1542. else
  1543. ring->flush = gen4_render_ring_flush;
  1544. ring->get_seqno = ring_get_seqno;
  1545. ring->set_seqno = ring_set_seqno;
  1546. if (IS_GEN2(dev)) {
  1547. ring->irq_get = i8xx_ring_get_irq;
  1548. ring->irq_put = i8xx_ring_put_irq;
  1549. } else {
  1550. ring->irq_get = i9xx_ring_get_irq;
  1551. ring->irq_put = i9xx_ring_put_irq;
  1552. }
  1553. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1554. ring->write_tail = ring_write_tail;
  1555. if (INTEL_INFO(dev)->gen >= 4)
  1556. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1557. else if (IS_I830(dev) || IS_845G(dev))
  1558. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1559. else
  1560. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1561. ring->init = init_render_ring;
  1562. ring->cleanup = render_ring_cleanup;
  1563. ring->dev = dev;
  1564. INIT_LIST_HEAD(&ring->active_list);
  1565. INIT_LIST_HEAD(&ring->request_list);
  1566. ring->size = size;
  1567. ring->effective_size = ring->size;
  1568. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1569. ring->effective_size -= 128;
  1570. ring->virtual_start = ioremap_wc(start, size);
  1571. if (ring->virtual_start == NULL) {
  1572. DRM_ERROR("can not ioremap virtual address for"
  1573. " ring buffer\n");
  1574. return -ENOMEM;
  1575. }
  1576. if (!I915_NEED_GFX_HWS(dev)) {
  1577. ret = init_phys_status_page(ring);
  1578. if (ret)
  1579. return ret;
  1580. }
  1581. return 0;
  1582. }
  1583. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1584. {
  1585. drm_i915_private_t *dev_priv = dev->dev_private;
  1586. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1587. ring->name = "bsd ring";
  1588. ring->id = VCS;
  1589. ring->write_tail = ring_write_tail;
  1590. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1591. ring->mmio_base = GEN6_BSD_RING_BASE;
  1592. /* gen6 bsd needs a special wa for tail updates */
  1593. if (IS_GEN6(dev))
  1594. ring->write_tail = gen6_bsd_ring_write_tail;
  1595. ring->flush = gen6_bsd_ring_flush;
  1596. ring->add_request = gen6_add_request;
  1597. ring->get_seqno = gen6_ring_get_seqno;
  1598. ring->set_seqno = ring_set_seqno;
  1599. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1600. ring->irq_get = gen6_ring_get_irq;
  1601. ring->irq_put = gen6_ring_put_irq;
  1602. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1603. ring->sync_to = gen6_ring_sync;
  1604. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
  1605. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  1606. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
  1607. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
  1608. ring->signal_mbox[RCS] = GEN6_RVSYNC;
  1609. ring->signal_mbox[VCS] = GEN6_NOSYNC;
  1610. ring->signal_mbox[BCS] = GEN6_BVSYNC;
  1611. ring->signal_mbox[VECS] = GEN6_VEVSYNC;
  1612. } else {
  1613. ring->mmio_base = BSD_RING_BASE;
  1614. ring->flush = bsd_ring_flush;
  1615. ring->add_request = i9xx_add_request;
  1616. ring->get_seqno = ring_get_seqno;
  1617. ring->set_seqno = ring_set_seqno;
  1618. if (IS_GEN5(dev)) {
  1619. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  1620. ring->irq_get = gen5_ring_get_irq;
  1621. ring->irq_put = gen5_ring_put_irq;
  1622. } else {
  1623. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1624. ring->irq_get = i9xx_ring_get_irq;
  1625. ring->irq_put = i9xx_ring_put_irq;
  1626. }
  1627. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1628. }
  1629. ring->init = init_ring_common;
  1630. return intel_init_ring_buffer(dev, ring);
  1631. }
  1632. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1633. {
  1634. drm_i915_private_t *dev_priv = dev->dev_private;
  1635. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1636. ring->name = "blitter ring";
  1637. ring->id = BCS;
  1638. ring->mmio_base = BLT_RING_BASE;
  1639. ring->write_tail = ring_write_tail;
  1640. ring->flush = gen6_ring_flush;
  1641. ring->add_request = gen6_add_request;
  1642. ring->get_seqno = gen6_ring_get_seqno;
  1643. ring->set_seqno = ring_set_seqno;
  1644. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  1645. ring->irq_get = gen6_ring_get_irq;
  1646. ring->irq_put = gen6_ring_put_irq;
  1647. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1648. ring->sync_to = gen6_ring_sync;
  1649. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
  1650. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
  1651. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  1652. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
  1653. ring->signal_mbox[RCS] = GEN6_RBSYNC;
  1654. ring->signal_mbox[VCS] = GEN6_VBSYNC;
  1655. ring->signal_mbox[BCS] = GEN6_NOSYNC;
  1656. ring->signal_mbox[VECS] = GEN6_VEBSYNC;
  1657. ring->init = init_ring_common;
  1658. return intel_init_ring_buffer(dev, ring);
  1659. }
  1660. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  1661. {
  1662. drm_i915_private_t *dev_priv = dev->dev_private;
  1663. struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
  1664. ring->name = "video enhancement ring";
  1665. ring->id = VECS;
  1666. ring->mmio_base = VEBOX_RING_BASE;
  1667. ring->write_tail = ring_write_tail;
  1668. ring->flush = gen6_ring_flush;
  1669. ring->add_request = gen6_add_request;
  1670. ring->get_seqno = gen6_ring_get_seqno;
  1671. ring->set_seqno = ring_set_seqno;
  1672. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  1673. ring->irq_get = hsw_vebox_get_irq;
  1674. ring->irq_put = hsw_vebox_put_irq;
  1675. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1676. ring->sync_to = gen6_ring_sync;
  1677. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
  1678. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
  1679. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
  1680. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  1681. ring->signal_mbox[RCS] = GEN6_RVESYNC;
  1682. ring->signal_mbox[VCS] = GEN6_VVESYNC;
  1683. ring->signal_mbox[BCS] = GEN6_BVESYNC;
  1684. ring->signal_mbox[VECS] = GEN6_NOSYNC;
  1685. ring->init = init_ring_common;
  1686. return intel_init_ring_buffer(dev, ring);
  1687. }
  1688. int
  1689. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1690. {
  1691. int ret;
  1692. if (!ring->gpu_caches_dirty)
  1693. return 0;
  1694. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1695. if (ret)
  1696. return ret;
  1697. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1698. ring->gpu_caches_dirty = false;
  1699. return 0;
  1700. }
  1701. int
  1702. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1703. {
  1704. uint32_t flush_domains;
  1705. int ret;
  1706. flush_domains = 0;
  1707. if (ring->gpu_caches_dirty)
  1708. flush_domains = I915_GEM_GPU_DOMAINS;
  1709. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1710. if (ret)
  1711. return ret;
  1712. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1713. ring->gpu_caches_dirty = false;
  1714. return 0;
  1715. }